|
@@ -306,30 +306,7 @@
|
|
|
#define CONFIG_SYS_FSL_RMU
|
|
|
#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
|
|
|
|
|
|
-#elif defined(CONFIG_PPC_P2040)
|
|
|
-#define CONFIG_MAX_CPUS 4
|
|
|
-#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
|
|
|
-#define CONFIG_SYS_FSL_NUM_LAWS 32
|
|
|
-#define CONFIG_SYS_FSL_SEC_COMPAT 4
|
|
|
-#define CONFIG_SYS_NUM_FMAN 1
|
|
|
-#define CONFIG_SYS_NUM_FM1_DTSEC 5
|
|
|
-#define CONFIG_NUM_DDR_CONTROLLERS 1
|
|
|
-#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
|
|
|
-#define CONFIG_SYS_FSL_TBCLK_DIV 32
|
|
|
-#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
|
|
|
-#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
|
-#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
|
|
|
-#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
|
-#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
-#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
-#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
|
-
|
|
|
-#elif defined(CONFIG_PPC_P2041)
|
|
|
+#elif defined(CONFIG_PPC_P2041) /* also supports P2040 */
|
|
|
#define CONFIG_MAX_CPUS 4
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32
|
|
@@ -379,22 +356,7 @@
|
|
|
#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
|
|
|
|
-#elif defined(CONFIG_PPC_P4040)
|
|
|
-#define CONFIG_MAX_CPUS 4
|
|
|
-#define CONFIG_SYS_FSL_NUM_CC_PLLS 4
|
|
|
-#define CONFIG_SYS_FSL_NUM_LAWS 32
|
|
|
-#define CONFIG_SYS_FSL_SEC_COMPAT 4
|
|
|
-#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
|
|
|
-#define CONFIG_SYS_FSL_TBCLK_DIV 16
|
|
|
-#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
|
|
|
-#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
-#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
-#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
|
-
|
|
|
-#elif defined(CONFIG_PPC_P4080)
|
|
|
+#elif defined(CONFIG_PPC_P4080) /* also supports P4040 */
|
|
|
#define CONFIG_MAX_CPUS 8
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 4
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32
|
|
@@ -430,31 +392,7 @@
|
|
|
#define CONFIG_SYS_FSL_RMU
|
|
|
#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
|
|
|
|
|
|
-/* P5010 is single core version of P5020 */
|
|
|
-#elif defined(CONFIG_PPC_P5010)
|
|
|
-#define CONFIG_MAX_CPUS 1
|
|
|
-#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
|
|
|
-#define CONFIG_SYS_FSL_NUM_LAWS 32
|
|
|
-#define CONFIG_SYS_FSL_SEC_COMPAT 4
|
|
|
-#define CONFIG_FSL_SATA_V2
|
|
|
-#define CONFIG_SYS_NUM_FMAN 1
|
|
|
-#define CONFIG_SYS_NUM_FM1_DTSEC 5
|
|
|
-#define CONFIG_SYS_NUM_FM1_10GEC 1
|
|
|
-#define CONFIG_NUM_DDR_CONTROLLERS 1
|
|
|
-#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
|
|
|
-#define CONFIG_SYS_FSL_TBCLK_DIV 32
|
|
|
-#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
|
|
|
-#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
|
-#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
|
|
|
-#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
|
-#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
-#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
-#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
-#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
|
-
|
|
|
-#elif defined(CONFIG_PPC_P5020)
|
|
|
+#elif defined(CONFIG_PPC_P5020) /* also supports P5010 */
|
|
|
#define CONFIG_MAX_CPUS 2
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32
|