|
@@ -7,82 +7,154 @@
|
|
|
*/
|
|
|
|
|
|
/* This file shoule be up to date with:
|
|
|
- * - Revision C, 01/25/2008; ADSP-BF527 Blackfin Processor Anomaly List
|
|
|
+ * - Revision B, 08/12/2008; ADSP-BF526 Blackfin Processor Anomaly List
|
|
|
+ * - Revision E, 08/18/2008; ADSP-BF527 Blackfin Processor Anomaly List
|
|
|
*/
|
|
|
|
|
|
#ifndef _MACH_ANOMALY_H_
|
|
|
#define _MACH_ANOMALY_H_
|
|
|
|
|
|
+#if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
|
|
|
+# define ANOMALY_BF526 1
|
|
|
+#else
|
|
|
+# define ANOMALY_BF526 0
|
|
|
+#endif
|
|
|
+#if defined(__ADSPBF523__) || defined(__ADSPBF525__) || defined(__ADSPBF527__)
|
|
|
+# define ANOMALY_BF527 1
|
|
|
+#else
|
|
|
+# define ANOMALY_BF527 0
|
|
|
+#endif
|
|
|
+
|
|
|
/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
|
|
|
#define ANOMALY_05000074 (1)
|
|
|
/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
|
|
|
-#define ANOMALY_05000119 (1)
|
|
|
+#define ANOMALY_05000119 (1) /* note: brokenness is noted in documentation, not anomaly sheet */
|
|
|
/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
|
|
|
#define ANOMALY_05000122 (1)
|
|
|
/* Spurious Hardware Error from an Access in the Shadow of a Conditional Branch */
|
|
|
#define ANOMALY_05000245 (1)
|
|
|
/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
|
|
|
#define ANOMALY_05000265 (1)
|
|
|
-/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
|
|
|
-#define ANOMALY_05000312 (1)
|
|
|
+/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
|
|
|
+#define ANOMALY_05000310 (1)
|
|
|
+/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
|
|
|
+#define ANOMALY_05000313 (__SILICON_REVISION__ < 2)
|
|
|
/* Incorrect Access of OTP_STATUS During otp_write() Function */
|
|
|
-#define ANOMALY_05000328 (1)
|
|
|
+#define ANOMALY_05000328 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
|
|
|
-#define ANOMALY_05000337 (1)
|
|
|
+#define ANOMALY_05000337 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Ethernet MAC MDIO Reads Do Not Meet IEEE Specification */
|
|
|
-#define ANOMALY_05000341 (1)
|
|
|
+#define ANOMALY_05000341 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* TWI May Not Operate Correctly Under Certain Signal Termination Conditions */
|
|
|
-#define ANOMALY_05000342 (1)
|
|
|
+#define ANOMALY_05000342 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* USB Calibration Value Is Not Initialized */
|
|
|
-#define ANOMALY_05000346 (1)
|
|
|
+#define ANOMALY_05000346 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* USB Calibration Value to use */
|
|
|
+#define ANOMALY_05000346_value 0xE510
|
|
|
/* Preboot Routine Incorrectly Alters Reset Value of USB Register */
|
|
|
-#define ANOMALY_05000347 (1)
|
|
|
+#define ANOMALY_05000347 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Security Features Are Not Functional */
|
|
|
-#define ANOMALY_05000348 (__SILICON_REVISION__ < 1)
|
|
|
+#define ANOMALY_05000348 (ANOMALY_BF527 && __SILICON_REVISION__ < 1)
|
|
|
+/* bfrom_SysControl() Firmware Function Performs Improper System Reset */
|
|
|
+#define ANOMALY_05000353 (ANOMALY_BF526)
|
|
|
/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
|
|
|
-#define ANOMALY_05000355 (1)
|
|
|
+#define ANOMALY_05000355 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
|
|
|
-#define ANOMALY_05000357 (1)
|
|
|
+#define ANOMALY_05000357 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Incorrect Revision Number in DSPID Register */
|
|
|
-#define ANOMALY_05000364 (__SILICON_REVISION__ > 0)
|
|
|
+#define ANOMALY_05000364 (ANOMALY_BF527 && __SILICON_REVISION__ == 1)
|
|
|
/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
|
|
|
#define ANOMALY_05000366 (1)
|
|
|
-/* New Feature: Higher Default CCLK Rate */
|
|
|
-#define ANOMALY_05000368 (1)
|
|
|
+/* Incorrect Default CSEL Value in PLL_DIV */
|
|
|
+#define ANOMALY_05000368 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
|
|
|
-#define ANOMALY_05000371 (1)
|
|
|
+#define ANOMALY_05000371 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Authentication Fails To Initiate */
|
|
|
-#define ANOMALY_05000376 (__SILICON_REVISION__ > 0)
|
|
|
+#define ANOMALY_05000376 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* Data Read From L3 Memory by USB DMA May be Corrupted */
|
|
|
-#define ANOMALY_05000380 (1)
|
|
|
-/* USB Full-speed Mode not Fully Tested */
|
|
|
-#define ANOMALY_05000381 (1)
|
|
|
-/* New Feature: Boot from OTP Memory */
|
|
|
-#define ANOMALY_05000385 (1)
|
|
|
-/* New Feature: bfrom_SysControl() Routine */
|
|
|
-#define ANOMALY_05000386 (1)
|
|
|
-/* New Feature: Programmable Preboot Settings */
|
|
|
-#define ANOMALY_05000387 (1)
|
|
|
+#define ANOMALY_05000380 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* 8-Bit NAND Flash Boot Mode Not Functional */
|
|
|
+#define ANOMALY_05000382 (__SILICON_REVISION__ < 2)
|
|
|
+/* Host Must Not Read Back During Host DMA Boot */
|
|
|
+#define ANOMALY_05000384 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Boot from OTP Memory Not Functional */
|
|
|
+#define ANOMALY_05000385 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* bfrom_SysControl() Firmware Routine Not Functional */
|
|
|
+#define ANOMALY_05000386 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Programmable Preboot Settings Not Functional */
|
|
|
+#define ANOMALY_05000387 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* CRC32 Checksum Support Not Functional */
|
|
|
+#define ANOMALY_05000388 (__SILICON_REVISION__ < 2)
|
|
|
/* Reset Vector Must Not Be in SDRAM Memory Space */
|
|
|
-#define ANOMALY_05000389 (1)
|
|
|
-/* New Feature: pTempCurrent Added to ADI_BOOT_DATA Structure */
|
|
|
-#define ANOMALY_05000392 (1)
|
|
|
-/* New Feature: dTempByteCount Value Increased in ADI_BOOT_DATA Structure */
|
|
|
-#define ANOMALY_05000393 (1)
|
|
|
-/* New Feature: Log Buffer Functionality */
|
|
|
-#define ANOMALY_05000394 (1)
|
|
|
-/* New Feature: Hook Routine Functionality */
|
|
|
-#define ANOMALY_05000395 (1)
|
|
|
-/* New Feature: Header Indirect Bit */
|
|
|
-#define ANOMALY_05000396 (1)
|
|
|
-/* New Feature: BK_ONES, BK_ZEROS, and BK_DATECODE Constants */
|
|
|
-#define ANOMALY_05000397 (1)
|
|
|
-/* New Feature: SWRESET, DFRESET and WDRESET Bits Added to SYSCR Register */
|
|
|
-#define ANOMALY_05000398 (1)
|
|
|
-/* New Feature: BCODE_NOBOOT Added to BCODE Field of SYSCR Register */
|
|
|
-#define ANOMALY_05000399 (1)
|
|
|
+#define ANOMALY_05000389 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */
|
|
|
+#define ANOMALY_05000392 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */
|
|
|
+#define ANOMALY_05000393 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Log Buffer Not Functional */
|
|
|
+#define ANOMALY_05000394 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Hook Routine Not Functional */
|
|
|
+#define ANOMALY_05000395 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Header Indirect Bit Not Functional */
|
|
|
+#define ANOMALY_05000396 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */
|
|
|
+#define ANOMALY_05000397 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* SWRESET, DFRESET and WDRESET Bits in the SYSCR Register Not Functional */
|
|
|
+#define ANOMALY_05000398 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* BCODE_NOBOOT in BCODE Field of SYSCR Register Not Functional */
|
|
|
+#define ANOMALY_05000399 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
/* PPI Data Signals D0 and D8 do not Tristate After Disabling PPI */
|
|
|
-#define ANOMALY_05000401 (1)
|
|
|
+#define ANOMALY_05000401 (__SILICON_REVISION__ < 2)
|
|
|
+/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
|
|
|
+#define ANOMALY_05000403 (__SILICON_REVISION__ < 2)
|
|
|
+/* Lockbox SESR Disallows Certain User Interrupts */
|
|
|
+#define ANOMALY_05000404 (__SILICON_REVISION__ < 2)
|
|
|
+/* Lockbox SESR Firmware Does Not Save/Restore Full Context */
|
|
|
+#define ANOMALY_05000405 (1)
|
|
|
+/* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */
|
|
|
+#define ANOMALY_05000407 (__SILICON_REVISION__ < 2)
|
|
|
+/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */
|
|
|
+#define ANOMALY_05000408 (1)
|
|
|
+/* Lockbox firmware leaves MDMA0 channel enabled */
|
|
|
+#define ANOMALY_05000409 (__SILICON_REVISION__ < 2)
|
|
|
+/* Incorrect Default Internal Voltage Regulator Setting */
|
|
|
+#define ANOMALY_05000410 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */
|
|
|
+#define ANOMALY_05000411 (__SILICON_REVISION__ < 2)
|
|
|
+/* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */
|
|
|
+#define ANOMALY_05000414 (__SILICON_REVISION__ < 2)
|
|
|
+/* DEB2_URGENT Bit Not Functional */
|
|
|
+#define ANOMALY_05000415 (__SILICON_REVISION__ < 2)
|
|
|
+/* Speculative Fetches Can Cause Undesired External FIFO Operations */
|
|
|
+#define ANOMALY_05000416 (1)
|
|
|
+/* SPORT0 Ignores External TSCLK0 on PG14 When TMR6 is an Output */
|
|
|
+#define ANOMALY_05000417 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* tSFSPE and tHFSPE Do Not Meet Data Sheet Specifications */
|
|
|
+#define ANOMALY_05000418 (__SILICON_REVISION__ < 2)
|
|
|
+/* USB PLL_STABLE Bit May Not Accurately Reflect the USB PLL's Status */
|
|
|
+#define ANOMALY_05000420 (__SILICON_REVISION__ < 2)
|
|
|
+/* TWI Fall Time (Tof) May Violate the Minimum I2C Specification */
|
|
|
+#define ANOMALY_05000421 (1)
|
|
|
+/* TWI Input Capacitance (Ci) May Violate the Maximum I2C Specification */
|
|
|
+#define ANOMALY_05000422 (ANOMALY_BF527 && __SILICON_REVISION__ > 1)
|
|
|
+/* Certain Ethernet Frames With Errors are Misclassified in RMII Mode */
|
|
|
+#define ANOMALY_05000423 (__SILICON_REVISION__ < 2)
|
|
|
+/* Internal Voltage Regulator Not Trimmed */
|
|
|
+#define ANOMALY_05000424 (ANOMALY_BF527 && __SILICON_REVISION__ < 2)
|
|
|
+/* Multichannel SPORT Channel Misalignment Under Specific Configuration */
|
|
|
+#define ANOMALY_05000425 (__SILICON_REVISION__ < 2)
|
|
|
+/* Speculative Fetches of Indirect-Pointer Instructions Can Cause Spurious Hardware Errors */
|
|
|
+#define ANOMALY_05000426 (1)
|
|
|
+/* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */
|
|
|
+#define ANOMALY_05000429 (__SILICON_REVISION__ < 2)
|
|
|
+/* Software System Reset Corrupts PLL_LOCKCNT Register */
|
|
|
+#define ANOMALY_05000430 (ANOMALY_BF527 && __SILICON_REVISION__ > 1)
|
|
|
+/* bfrom_SysControl() Does Not Clear SIC_IWR1 Before Executing PLL Programming Sequence */
|
|
|
+#define ANOMALY_05000432 (ANOMALY_BF526)
|
|
|
+/* Certain SIC Registers are not Reset After Soft or Core Double Fault Reset */
|
|
|
+#define ANOMALY_05000435 ((ANOMALY_BF526 && __SILICON_REVISION__ < 1) || ANOMALY_BF527)
|
|
|
+/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
|
|
|
+#define ANOMALY_05000443 (1)
|
|
|
|
|
|
/* Anomalies that don't exist on this proc */
|
|
|
#define ANOMALY_05000125 (0)
|
|
@@ -95,10 +167,12 @@
|
|
|
#define ANOMALY_05000263 (0)
|
|
|
#define ANOMALY_05000266 (0)
|
|
|
#define ANOMALY_05000273 (0)
|
|
|
+#define ANOMALY_05000285 (0)
|
|
|
#define ANOMALY_05000307 (0)
|
|
|
#define ANOMALY_05000311 (0)
|
|
|
+#define ANOMALY_05000312 (0)
|
|
|
#define ANOMALY_05000323 (0)
|
|
|
-#define ANOMALY_05000353 (1)
|
|
|
#define ANOMALY_05000363 (0)
|
|
|
+#define ANOMALY_05000412 (0)
|
|
|
|
|
|
#endif
|