etrap.S 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /* $Id: etrap.S,v 1.46 2002/02/09 19:49:30 davem Exp $
  2. * etrap.S: Preparing for entry into the kernel on Sparc V9.
  3. *
  4. * Copyright (C) 1996, 1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997, 1998, 1999 Jakub Jelinek (jj@ultra.linux.cz)
  6. */
  7. #include <linux/config.h>
  8. #include <asm/asi.h>
  9. #include <asm/pstate.h>
  10. #include <asm/ptrace.h>
  11. #include <asm/page.h>
  12. #include <asm/spitfire.h>
  13. #include <asm/head.h>
  14. #include <asm/processor.h>
  15. #include <asm/mmu.h>
  16. #define TASK_REGOFF (THREAD_SIZE-TRACEREG_SZ-STACKFRAME_SZ)
  17. #define ETRAP_PSTATE1 (PSTATE_RMO | PSTATE_PRIV)
  18. #define ETRAP_PSTATE2 \
  19. (PSTATE_RMO | PSTATE_PEF | PSTATE_PRIV | PSTATE_IE)
  20. /*
  21. * On entry, %g7 is return address - 0x4.
  22. * %g4 and %g5 will be preserved %l4 and %l5 respectively.
  23. */
  24. .text
  25. .align 64
  26. .globl etrap, etrap_irq, etraptl1
  27. etrap: rdpr %pil, %g2
  28. etrap_irq:
  29. TRAP_LOAD_THREAD_REG(%g6, %g1)
  30. rdpr %tstate, %g1
  31. sllx %g2, 20, %g3
  32. andcc %g1, TSTATE_PRIV, %g0
  33. or %g1, %g3, %g1
  34. bne,pn %xcc, 1f
  35. sub %sp, STACKFRAME_SZ+TRACEREG_SZ-STACK_BIAS, %g2
  36. wrpr %g0, 7, %cleanwin
  37. sethi %hi(TASK_REGOFF), %g2
  38. sethi %hi(TSTATE_PEF), %g3
  39. or %g2, %lo(TASK_REGOFF), %g2
  40. and %g1, %g3, %g3
  41. brnz,pn %g3, 1f
  42. add %g6, %g2, %g2
  43. wr %g0, 0, %fprs
  44. 1: rdpr %tpc, %g3
  45. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TSTATE]
  46. rdpr %tnpc, %g1
  47. stx %g3, [%g2 + STACKFRAME_SZ + PT_V9_TPC]
  48. rd %y, %g3
  49. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TNPC]
  50. st %g3, [%g2 + STACKFRAME_SZ + PT_V9_Y]
  51. save %g2, -STACK_BIAS, %sp ! Ordering here is critical
  52. mov %g6, %l6
  53. bne,pn %xcc, 3f
  54. mov PRIMARY_CONTEXT, %l4
  55. rdpr %canrestore, %g3
  56. rdpr %wstate, %g2
  57. wrpr %g0, 0, %canrestore
  58. sll %g2, 3, %g2
  59. mov 1, %l5
  60. stb %l5, [%l6 + TI_FPDEPTH]
  61. wrpr %g3, 0, %otherwin
  62. wrpr %g2, 0, %wstate
  63. sethi %hi(sparc64_kern_pri_context), %g2
  64. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g3
  65. stxa %g3, [%l4] ASI_DMMU
  66. sethi %hi(KERNBASE), %l4
  67. flush %l4
  68. wr %g0, ASI_AIUS, %asi
  69. 2: wrpr %g0, 0x0, %tl
  70. mov %g4, %l4
  71. mov %g5, %l5
  72. mov %g7, %l2
  73. wrpr %g0, ETRAP_PSTATE1, %pstate
  74. stx %g1, [%sp + PTREGS_OFF + PT_V9_G1]
  75. stx %g2, [%sp + PTREGS_OFF + PT_V9_G2]
  76. stx %g3, [%sp + PTREGS_OFF + PT_V9_G3]
  77. stx %g4, [%sp + PTREGS_OFF + PT_V9_G4]
  78. stx %g5, [%sp + PTREGS_OFF + PT_V9_G5]
  79. stx %g6, [%sp + PTREGS_OFF + PT_V9_G6]
  80. stx %g7, [%sp + PTREGS_OFF + PT_V9_G7]
  81. stx %i0, [%sp + PTREGS_OFF + PT_V9_I0]
  82. stx %i1, [%sp + PTREGS_OFF + PT_V9_I1]
  83. stx %i2, [%sp + PTREGS_OFF + PT_V9_I2]
  84. stx %i3, [%sp + PTREGS_OFF + PT_V9_I3]
  85. stx %i4, [%sp + PTREGS_OFF + PT_V9_I4]
  86. stx %i5, [%sp + PTREGS_OFF + PT_V9_I5]
  87. stx %i6, [%sp + PTREGS_OFF + PT_V9_I6]
  88. stx %i7, [%sp + PTREGS_OFF + PT_V9_I7]
  89. wrpr %g0, ETRAP_PSTATE2, %pstate
  90. mov %l6, %g6
  91. LOAD_PER_CPU_BASE(%g5, %g6, %g4, %g3, %l1)
  92. jmpl %l2 + 0x4, %g0
  93. ldx [%g6 + TI_TASK], %g4
  94. 3: ldub [%l6 + TI_FPDEPTH], %l5
  95. add %l6, TI_FPSAVED + 1, %l4
  96. srl %l5, 1, %l3
  97. add %l5, 2, %l5
  98. stb %l5, [%l6 + TI_FPDEPTH]
  99. ba,pt %xcc, 2b
  100. stb %g0, [%l4 + %l3]
  101. nop
  102. etraptl1: /* Save tstate/tpc/tnpc of TL 1-->4 and the tl register itself.
  103. * We place this right after pt_regs on the trap stack.
  104. * The layout is:
  105. * 0x00 TL1's TSTATE
  106. * 0x08 TL1's TPC
  107. * 0x10 TL1's TNPC
  108. * 0x18 TL1's TT
  109. * ...
  110. * 0x58 TL4's TT
  111. * 0x60 TL
  112. */
  113. TRAP_LOAD_THREAD_REG(%g6, %g1)
  114. sub %sp, ((4 * 8) * 4) + 8, %g2
  115. rdpr %tl, %g1
  116. wrpr %g0, 1, %tl
  117. rdpr %tstate, %g3
  118. stx %g3, [%g2 + STACK_BIAS + 0x00]
  119. rdpr %tpc, %g3
  120. stx %g3, [%g2 + STACK_BIAS + 0x08]
  121. rdpr %tnpc, %g3
  122. stx %g3, [%g2 + STACK_BIAS + 0x10]
  123. rdpr %tt, %g3
  124. stx %g3, [%g2 + STACK_BIAS + 0x18]
  125. wrpr %g0, 2, %tl
  126. rdpr %tstate, %g3
  127. stx %g3, [%g2 + STACK_BIAS + 0x20]
  128. rdpr %tpc, %g3
  129. stx %g3, [%g2 + STACK_BIAS + 0x28]
  130. rdpr %tnpc, %g3
  131. stx %g3, [%g2 + STACK_BIAS + 0x30]
  132. rdpr %tt, %g3
  133. stx %g3, [%g2 + STACK_BIAS + 0x38]
  134. wrpr %g0, 3, %tl
  135. rdpr %tstate, %g3
  136. stx %g3, [%g2 + STACK_BIAS + 0x40]
  137. rdpr %tpc, %g3
  138. stx %g3, [%g2 + STACK_BIAS + 0x48]
  139. rdpr %tnpc, %g3
  140. stx %g3, [%g2 + STACK_BIAS + 0x50]
  141. rdpr %tt, %g3
  142. stx %g3, [%g2 + STACK_BIAS + 0x58]
  143. wrpr %g0, 4, %tl
  144. rdpr %tstate, %g3
  145. stx %g3, [%g2 + STACK_BIAS + 0x60]
  146. rdpr %tpc, %g3
  147. stx %g3, [%g2 + STACK_BIAS + 0x68]
  148. rdpr %tnpc, %g3
  149. stx %g3, [%g2 + STACK_BIAS + 0x70]
  150. rdpr %tt, %g3
  151. stx %g3, [%g2 + STACK_BIAS + 0x78]
  152. wrpr %g1, %tl
  153. stx %g1, [%g2 + STACK_BIAS + 0x80]
  154. rdpr %tstate, %g1
  155. sub %g2, STACKFRAME_SZ + TRACEREG_SZ - STACK_BIAS, %g2
  156. ba,pt %xcc, 1b
  157. andcc %g1, TSTATE_PRIV, %g0
  158. .align 64
  159. .globl scetrap
  160. scetrap:
  161. TRAP_LOAD_THREAD_REG(%g6, %g1)
  162. rdpr %pil, %g2
  163. rdpr %tstate, %g1
  164. sllx %g2, 20, %g3
  165. andcc %g1, TSTATE_PRIV, %g0
  166. or %g1, %g3, %g1
  167. bne,pn %xcc, 1f
  168. sub %sp, (STACKFRAME_SZ+TRACEREG_SZ-STACK_BIAS), %g2
  169. wrpr %g0, 7, %cleanwin
  170. sllx %g1, 51, %g3
  171. sethi %hi(TASK_REGOFF), %g2
  172. or %g2, %lo(TASK_REGOFF), %g2
  173. brlz,pn %g3, 1f
  174. add %g6, %g2, %g2
  175. wr %g0, 0, %fprs
  176. 1: rdpr %tpc, %g3
  177. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TSTATE]
  178. rdpr %tnpc, %g1
  179. stx %g3, [%g2 + STACKFRAME_SZ + PT_V9_TPC]
  180. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TNPC]
  181. save %g2, -STACK_BIAS, %sp ! Ordering here is critical
  182. mov %g6, %l6
  183. bne,pn %xcc, 2f
  184. mov ASI_P, %l7
  185. rdpr %canrestore, %g3
  186. rdpr %wstate, %g2
  187. wrpr %g0, 0, %canrestore
  188. sll %g2, 3, %g2
  189. mov PRIMARY_CONTEXT, %l4
  190. wrpr %g3, 0, %otherwin
  191. wrpr %g2, 0, %wstate
  192. sethi %hi(sparc64_kern_pri_context), %g2
  193. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g3
  194. stxa %g3, [%l4] ASI_DMMU
  195. sethi %hi(KERNBASE), %l4
  196. flush %l4
  197. mov ASI_AIUS, %l7
  198. 2: mov %g4, %l4
  199. mov %g5, %l5
  200. add %g7, 0x4, %l2
  201. wrpr %g0, ETRAP_PSTATE1, %pstate
  202. stx %g1, [%sp + PTREGS_OFF + PT_V9_G1]
  203. stx %g2, [%sp + PTREGS_OFF + PT_V9_G2]
  204. sllx %l7, 24, %l7
  205. stx %g3, [%sp + PTREGS_OFF + PT_V9_G3]
  206. rdpr %cwp, %l0
  207. stx %g4, [%sp + PTREGS_OFF + PT_V9_G4]
  208. stx %g5, [%sp + PTREGS_OFF + PT_V9_G5]
  209. stx %g6, [%sp + PTREGS_OFF + PT_V9_G6]
  210. stx %g7, [%sp + PTREGS_OFF + PT_V9_G7]
  211. or %l7, %l0, %l7
  212. sethi %hi(TSTATE_RMO | TSTATE_PEF), %l0
  213. or %l7, %l0, %l7
  214. wrpr %l2, %tnpc
  215. wrpr %l7, (TSTATE_PRIV | TSTATE_IE), %tstate
  216. stx %i0, [%sp + PTREGS_OFF + PT_V9_I0]
  217. stx %i1, [%sp + PTREGS_OFF + PT_V9_I1]
  218. stx %i2, [%sp + PTREGS_OFF + PT_V9_I2]
  219. stx %i3, [%sp + PTREGS_OFF + PT_V9_I3]
  220. stx %i4, [%sp + PTREGS_OFF + PT_V9_I4]
  221. stx %i5, [%sp + PTREGS_OFF + PT_V9_I5]
  222. stx %i6, [%sp + PTREGS_OFF + PT_V9_I6]
  223. mov %l6, %g6
  224. stx %i7, [%sp + PTREGS_OFF + PT_V9_I7]
  225. LOAD_PER_CPU_BASE(%g5, %g6, %g4, %g3, %l1)
  226. ldx [%g6 + TI_TASK], %g4
  227. done
  228. #undef TASK_REGOFF
  229. #undef ETRAP_PSTATE1