mlx4.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/timer.h>
  41. #include <linux/semaphore.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/mlx4/device.h>
  44. #include <linux/mlx4/driver.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include <linux/mlx4/cmd.h>
  47. #define DRV_NAME "mlx4_core"
  48. #define DRV_VERSION "1.0"
  49. #define DRV_RELDATE "July 14, 2011"
  50. enum {
  51. MLX4_HCR_BASE = 0x80680,
  52. MLX4_HCR_SIZE = 0x0001c,
  53. MLX4_CLR_INT_SIZE = 0x00008,
  54. MLX4_SLAVE_COMM_BASE = 0x0,
  55. MLX4_COMM_PAGESIZE = 0x1000
  56. };
  57. enum {
  58. MLX4_MAX_MGM_ENTRY_SIZE = 0x1000,
  59. MLX4_MAX_QP_PER_MGM = 4 * (MLX4_MAX_MGM_ENTRY_SIZE / 16 - 2),
  60. MLX4_MTT_ENTRY_PER_SEG = 8,
  61. };
  62. enum {
  63. MLX4_NUM_PDS = 1 << 15
  64. };
  65. enum {
  66. MLX4_CMPT_TYPE_QP = 0,
  67. MLX4_CMPT_TYPE_SRQ = 1,
  68. MLX4_CMPT_TYPE_CQ = 2,
  69. MLX4_CMPT_TYPE_EQ = 3,
  70. MLX4_CMPT_NUM_TYPE
  71. };
  72. enum {
  73. MLX4_CMPT_SHIFT = 24,
  74. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  75. };
  76. enum mlx4_mr_state {
  77. MLX4_MR_DISABLED = 0,
  78. MLX4_MR_EN_HW,
  79. MLX4_MR_EN_SW
  80. };
  81. #define MLX4_COMM_TIME 10000
  82. enum {
  83. MLX4_COMM_CMD_RESET,
  84. MLX4_COMM_CMD_VHCR0,
  85. MLX4_COMM_CMD_VHCR1,
  86. MLX4_COMM_CMD_VHCR2,
  87. MLX4_COMM_CMD_VHCR_EN,
  88. MLX4_COMM_CMD_VHCR_POST,
  89. MLX4_COMM_CMD_FLR = 254
  90. };
  91. /*The flag indicates that the slave should delay the RESET cmd*/
  92. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  93. /*indicates how many retries will be done if we are in the middle of FLR*/
  94. #define NUM_OF_RESET_RETRIES 10
  95. #define SLEEP_TIME_IN_RESET (2 * 1000)
  96. enum mlx4_resource {
  97. RES_QP,
  98. RES_CQ,
  99. RES_SRQ,
  100. RES_XRCD,
  101. RES_MPT,
  102. RES_MTT,
  103. RES_MAC,
  104. RES_VLAN,
  105. RES_EQ,
  106. RES_COUNTER,
  107. MLX4_NUM_OF_RESOURCE_TYPE
  108. };
  109. enum mlx4_alloc_mode {
  110. RES_OP_RESERVE,
  111. RES_OP_RESERVE_AND_MAP,
  112. RES_OP_MAP_ICM,
  113. };
  114. /*
  115. *Virtual HCR structures.
  116. * mlx4_vhcr is the sw representation, in machine endianess
  117. *
  118. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  119. * to FW to go through communication channel.
  120. * It is big endian, and has the same structure as the physical HCR
  121. * used by command interface
  122. */
  123. struct mlx4_vhcr {
  124. u64 in_param;
  125. u64 out_param;
  126. u32 in_modifier;
  127. u32 errno;
  128. u16 op;
  129. u16 token;
  130. u8 op_modifier;
  131. u8 e_bit;
  132. };
  133. struct mlx4_vhcr_cmd {
  134. __be64 in_param;
  135. __be32 in_modifier;
  136. __be64 out_param;
  137. __be16 token;
  138. u16 reserved;
  139. u8 status;
  140. u8 flags;
  141. __be16 opcode;
  142. };
  143. struct mlx4_cmd_info {
  144. u16 opcode;
  145. bool has_inbox;
  146. bool has_outbox;
  147. bool out_is_imm;
  148. bool encode_slave_id;
  149. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  150. struct mlx4_cmd_mailbox *inbox);
  151. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  152. struct mlx4_cmd_mailbox *inbox,
  153. struct mlx4_cmd_mailbox *outbox,
  154. struct mlx4_cmd_info *cmd);
  155. };
  156. #ifdef CONFIG_MLX4_DEBUG
  157. extern int mlx4_debug_level;
  158. #else /* CONFIG_MLX4_DEBUG */
  159. #define mlx4_debug_level (0)
  160. #endif /* CONFIG_MLX4_DEBUG */
  161. #define mlx4_dbg(mdev, format, arg...) \
  162. do { \
  163. if (mlx4_debug_level) \
  164. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  165. } while (0)
  166. #define mlx4_err(mdev, format, arg...) \
  167. dev_err(&mdev->pdev->dev, format, ##arg)
  168. #define mlx4_info(mdev, format, arg...) \
  169. dev_info(&mdev->pdev->dev, format, ##arg)
  170. #define mlx4_warn(mdev, format, arg...) \
  171. dev_warn(&mdev->pdev->dev, format, ##arg)
  172. extern int mlx4_log_num_mgm_entry_size;
  173. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  174. #define ALL_SLAVES 0xff
  175. struct mlx4_bitmap {
  176. u32 last;
  177. u32 top;
  178. u32 max;
  179. u32 reserved_top;
  180. u32 mask;
  181. u32 avail;
  182. spinlock_t lock;
  183. unsigned long *table;
  184. };
  185. struct mlx4_buddy {
  186. unsigned long **bits;
  187. unsigned int *num_free;
  188. int max_order;
  189. spinlock_t lock;
  190. };
  191. struct mlx4_icm;
  192. struct mlx4_icm_table {
  193. u64 virt;
  194. int num_icm;
  195. int num_obj;
  196. int obj_size;
  197. int lowmem;
  198. int coherent;
  199. struct mutex mutex;
  200. struct mlx4_icm **icm;
  201. };
  202. /*
  203. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  204. */
  205. struct mlx4_mpt_entry {
  206. __be32 flags;
  207. __be32 qpn;
  208. __be32 key;
  209. __be32 pd_flags;
  210. __be64 start;
  211. __be64 length;
  212. __be32 lkey;
  213. __be32 win_cnt;
  214. u8 reserved1[3];
  215. u8 mtt_rep;
  216. __be64 mtt_seg;
  217. __be32 mtt_sz;
  218. __be32 entity_size;
  219. __be32 first_byte_offset;
  220. } __packed;
  221. /*
  222. * Must be packed because start is 64 bits but only aligned to 32 bits.
  223. */
  224. struct mlx4_eq_context {
  225. __be32 flags;
  226. u16 reserved1[3];
  227. __be16 page_offset;
  228. u8 log_eq_size;
  229. u8 reserved2[4];
  230. u8 eq_period;
  231. u8 reserved3;
  232. u8 eq_max_count;
  233. u8 reserved4[3];
  234. u8 intr;
  235. u8 log_page_size;
  236. u8 reserved5[2];
  237. u8 mtt_base_addr_h;
  238. __be32 mtt_base_addr_l;
  239. u32 reserved6[2];
  240. __be32 consumer_index;
  241. __be32 producer_index;
  242. u32 reserved7[4];
  243. };
  244. struct mlx4_cq_context {
  245. __be32 flags;
  246. u16 reserved1[3];
  247. __be16 page_offset;
  248. __be32 logsize_usrpage;
  249. __be16 cq_period;
  250. __be16 cq_max_count;
  251. u8 reserved2[3];
  252. u8 comp_eqn;
  253. u8 log_page_size;
  254. u8 reserved3[2];
  255. u8 mtt_base_addr_h;
  256. __be32 mtt_base_addr_l;
  257. __be32 last_notified_index;
  258. __be32 solicit_producer_index;
  259. __be32 consumer_index;
  260. __be32 producer_index;
  261. u32 reserved4[2];
  262. __be64 db_rec_addr;
  263. };
  264. struct mlx4_srq_context {
  265. __be32 state_logsize_srqn;
  266. u8 logstride;
  267. u8 reserved1;
  268. __be16 xrcd;
  269. __be32 pg_offset_cqn;
  270. u32 reserved2;
  271. u8 log_page_size;
  272. u8 reserved3[2];
  273. u8 mtt_base_addr_h;
  274. __be32 mtt_base_addr_l;
  275. __be32 pd;
  276. __be16 limit_watermark;
  277. __be16 wqe_cnt;
  278. u16 reserved4;
  279. __be16 wqe_counter;
  280. u32 reserved5;
  281. __be64 db_rec_addr;
  282. };
  283. struct mlx4_eqe {
  284. u8 reserved1;
  285. u8 type;
  286. u8 reserved2;
  287. u8 subtype;
  288. union {
  289. u32 raw[6];
  290. struct {
  291. __be32 cqn;
  292. } __packed comp;
  293. struct {
  294. u16 reserved1;
  295. __be16 token;
  296. u32 reserved2;
  297. u8 reserved3[3];
  298. u8 status;
  299. __be64 out_param;
  300. } __packed cmd;
  301. struct {
  302. __be32 qpn;
  303. } __packed qp;
  304. struct {
  305. __be32 srqn;
  306. } __packed srq;
  307. struct {
  308. __be32 cqn;
  309. u32 reserved1;
  310. u8 reserved2[3];
  311. u8 syndrome;
  312. } __packed cq_err;
  313. struct {
  314. u32 reserved1[2];
  315. __be32 port;
  316. } __packed port_change;
  317. struct {
  318. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  319. u32 reserved;
  320. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  321. } __packed comm_channel_arm;
  322. struct {
  323. u8 port;
  324. u8 reserved[3];
  325. __be64 mac;
  326. } __packed mac_update;
  327. struct {
  328. u8 port;
  329. } __packed sw_event;
  330. struct {
  331. __be32 slave_id;
  332. } __packed flr_event;
  333. } event;
  334. u8 slave_id;
  335. u8 reserved3[2];
  336. u8 owner;
  337. } __packed;
  338. struct mlx4_eq {
  339. struct mlx4_dev *dev;
  340. void __iomem *doorbell;
  341. int eqn;
  342. u32 cons_index;
  343. u16 irq;
  344. u16 have_irq;
  345. int nent;
  346. struct mlx4_buf_list *page_list;
  347. struct mlx4_mtt mtt;
  348. };
  349. struct mlx4_slave_eqe {
  350. u8 type;
  351. u8 port;
  352. u32 param;
  353. };
  354. struct mlx4_slave_event_eq_info {
  355. u32 eqn;
  356. u16 token;
  357. u64 event_type;
  358. };
  359. struct mlx4_profile {
  360. int num_qp;
  361. int rdmarc_per_qp;
  362. int num_srq;
  363. int num_cq;
  364. int num_mcg;
  365. int num_mpt;
  366. int num_mtt;
  367. };
  368. struct mlx4_fw {
  369. u64 clr_int_base;
  370. u64 catas_offset;
  371. u64 comm_base;
  372. struct mlx4_icm *fw_icm;
  373. struct mlx4_icm *aux_icm;
  374. u32 catas_size;
  375. u16 fw_pages;
  376. u8 clr_int_bar;
  377. u8 catas_bar;
  378. u8 comm_bar;
  379. };
  380. struct mlx4_comm {
  381. u32 slave_write;
  382. u32 slave_read;
  383. };
  384. enum {
  385. MLX4_MCAST_CONFIG = 0,
  386. MLX4_MCAST_DISABLE = 1,
  387. MLX4_MCAST_ENABLE = 2,
  388. };
  389. #define VLAN_FLTR_SIZE 128
  390. struct mlx4_vlan_fltr {
  391. __be32 entry[VLAN_FLTR_SIZE];
  392. };
  393. struct mlx4_mcast_entry {
  394. struct list_head list;
  395. u64 addr;
  396. };
  397. struct mlx4_promisc_qp {
  398. struct list_head list;
  399. u32 qpn;
  400. };
  401. struct mlx4_steer_index {
  402. struct list_head list;
  403. unsigned int index;
  404. struct list_head duplicates;
  405. };
  406. struct mlx4_slave_state {
  407. u8 comm_toggle;
  408. u8 last_cmd;
  409. u8 init_port_mask;
  410. bool active;
  411. u8 function;
  412. dma_addr_t vhcr_dma;
  413. u16 mtu[MLX4_MAX_PORTS + 1];
  414. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  415. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  416. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  417. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  418. struct mlx4_slave_event_eq_info event_eq;
  419. u16 eq_pi;
  420. u16 eq_ci;
  421. spinlock_t lock;
  422. /*initialized via the kzalloc*/
  423. u8 is_slave_going_down;
  424. u32 cookie;
  425. };
  426. struct slave_list {
  427. struct mutex mutex;
  428. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  429. };
  430. struct mlx4_resource_tracker {
  431. spinlock_t lock;
  432. /* tree for each resources */
  433. struct radix_tree_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  434. /* num_of_slave's lists, one per slave */
  435. struct slave_list *slave_list;
  436. };
  437. #define SLAVE_EVENT_EQ_SIZE 128
  438. struct mlx4_slave_event_eq {
  439. u32 eqn;
  440. u32 cons;
  441. u32 prod;
  442. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  443. };
  444. struct mlx4_master_qp0_state {
  445. int proxy_qp0_active;
  446. int qp0_active;
  447. int port_active;
  448. };
  449. struct mlx4_mfunc_master_ctx {
  450. struct mlx4_slave_state *slave_state;
  451. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  452. int init_port_ref[MLX4_MAX_PORTS + 1];
  453. u16 max_mtu[MLX4_MAX_PORTS + 1];
  454. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  455. struct mlx4_resource_tracker res_tracker;
  456. struct workqueue_struct *comm_wq;
  457. struct work_struct comm_work;
  458. struct work_struct slave_event_work;
  459. struct work_struct slave_flr_event_work;
  460. spinlock_t slave_state_lock;
  461. __be32 comm_arm_bit_vector[4];
  462. struct mlx4_eqe cmd_eqe;
  463. struct mlx4_slave_event_eq slave_eq;
  464. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  465. };
  466. struct mlx4_mfunc {
  467. struct mlx4_comm __iomem *comm;
  468. struct mlx4_vhcr_cmd *vhcr;
  469. dma_addr_t vhcr_dma;
  470. struct mlx4_mfunc_master_ctx master;
  471. };
  472. struct mlx4_cmd {
  473. struct pci_pool *pool;
  474. void __iomem *hcr;
  475. struct mutex hcr_mutex;
  476. struct semaphore poll_sem;
  477. struct semaphore event_sem;
  478. struct semaphore slave_sem;
  479. int max_cmds;
  480. spinlock_t context_lock;
  481. int free_head;
  482. struct mlx4_cmd_context *context;
  483. u16 token_mask;
  484. u8 use_events;
  485. u8 toggle;
  486. u8 comm_toggle;
  487. };
  488. struct mlx4_uar_table {
  489. struct mlx4_bitmap bitmap;
  490. };
  491. struct mlx4_mr_table {
  492. struct mlx4_bitmap mpt_bitmap;
  493. struct mlx4_buddy mtt_buddy;
  494. u64 mtt_base;
  495. u64 mpt_base;
  496. struct mlx4_icm_table mtt_table;
  497. struct mlx4_icm_table dmpt_table;
  498. };
  499. struct mlx4_cq_table {
  500. struct mlx4_bitmap bitmap;
  501. spinlock_t lock;
  502. struct radix_tree_root tree;
  503. struct mlx4_icm_table table;
  504. struct mlx4_icm_table cmpt_table;
  505. };
  506. struct mlx4_eq_table {
  507. struct mlx4_bitmap bitmap;
  508. char *irq_names;
  509. void __iomem *clr_int;
  510. void __iomem **uar_map;
  511. u32 clr_mask;
  512. struct mlx4_eq *eq;
  513. struct mlx4_icm_table table;
  514. struct mlx4_icm_table cmpt_table;
  515. int have_irq;
  516. u8 inta_pin;
  517. };
  518. struct mlx4_srq_table {
  519. struct mlx4_bitmap bitmap;
  520. spinlock_t lock;
  521. struct radix_tree_root tree;
  522. struct mlx4_icm_table table;
  523. struct mlx4_icm_table cmpt_table;
  524. };
  525. struct mlx4_qp_table {
  526. struct mlx4_bitmap bitmap;
  527. u32 rdmarc_base;
  528. int rdmarc_shift;
  529. spinlock_t lock;
  530. struct mlx4_icm_table qp_table;
  531. struct mlx4_icm_table auxc_table;
  532. struct mlx4_icm_table altc_table;
  533. struct mlx4_icm_table rdmarc_table;
  534. struct mlx4_icm_table cmpt_table;
  535. };
  536. struct mlx4_mcg_table {
  537. struct mutex mutex;
  538. struct mlx4_bitmap bitmap;
  539. struct mlx4_icm_table table;
  540. };
  541. struct mlx4_catas_err {
  542. u32 __iomem *map;
  543. struct timer_list timer;
  544. struct list_head list;
  545. };
  546. #define MLX4_MAX_MAC_NUM 128
  547. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  548. struct mlx4_mac_table {
  549. __be64 entries[MLX4_MAX_MAC_NUM];
  550. int refs[MLX4_MAX_MAC_NUM];
  551. struct mutex mutex;
  552. int total;
  553. int max;
  554. };
  555. #define MLX4_MAX_VLAN_NUM 128
  556. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  557. struct mlx4_vlan_table {
  558. __be32 entries[MLX4_MAX_VLAN_NUM];
  559. int refs[MLX4_MAX_VLAN_NUM];
  560. struct mutex mutex;
  561. int total;
  562. int max;
  563. };
  564. #define SET_PORT_GEN_ALL_VALID 0x7
  565. #define SET_PORT_PROMISC_SHIFT 31
  566. #define SET_PORT_MC_PROMISC_SHIFT 30
  567. enum {
  568. MCAST_DIRECT_ONLY = 0,
  569. MCAST_DIRECT = 1,
  570. MCAST_DEFAULT = 2
  571. };
  572. struct mlx4_set_port_general_context {
  573. u8 reserved[3];
  574. u8 flags;
  575. u16 reserved2;
  576. __be16 mtu;
  577. u8 pptx;
  578. u8 pfctx;
  579. u16 reserved3;
  580. u8 pprx;
  581. u8 pfcrx;
  582. u16 reserved4;
  583. };
  584. struct mlx4_set_port_rqp_calc_context {
  585. __be32 base_qpn;
  586. u8 rererved;
  587. u8 n_mac;
  588. u8 n_vlan;
  589. u8 n_prio;
  590. u8 reserved2[3];
  591. u8 mac_miss;
  592. u8 intra_no_vlan;
  593. u8 no_vlan;
  594. u8 intra_vlan_miss;
  595. u8 vlan_miss;
  596. u8 reserved3[3];
  597. u8 no_vlan_prio;
  598. __be32 promisc;
  599. __be32 mcast;
  600. };
  601. struct mlx4_mac_entry {
  602. u64 mac;
  603. };
  604. struct mlx4_port_info {
  605. struct mlx4_dev *dev;
  606. int port;
  607. char dev_name[16];
  608. struct device_attribute port_attr;
  609. enum mlx4_port_type tmp_type;
  610. struct mlx4_mac_table mac_table;
  611. struct radix_tree_root mac_tree;
  612. struct mlx4_vlan_table vlan_table;
  613. int base_qpn;
  614. };
  615. struct mlx4_sense {
  616. struct mlx4_dev *dev;
  617. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  618. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  619. struct delayed_work sense_poll;
  620. };
  621. struct mlx4_msix_ctl {
  622. u64 pool_bm;
  623. spinlock_t pool_lock;
  624. };
  625. struct mlx4_steer {
  626. struct list_head promisc_qps[MLX4_NUM_STEERS];
  627. struct list_head steer_entries[MLX4_NUM_STEERS];
  628. struct list_head high_prios;
  629. };
  630. struct mlx4_priv {
  631. struct mlx4_dev dev;
  632. struct list_head dev_list;
  633. struct list_head ctx_list;
  634. spinlock_t ctx_lock;
  635. struct list_head pgdir_list;
  636. struct mutex pgdir_mutex;
  637. struct mlx4_fw fw;
  638. struct mlx4_cmd cmd;
  639. struct mlx4_mfunc mfunc;
  640. struct mlx4_bitmap pd_bitmap;
  641. struct mlx4_bitmap xrcd_bitmap;
  642. struct mlx4_uar_table uar_table;
  643. struct mlx4_mr_table mr_table;
  644. struct mlx4_cq_table cq_table;
  645. struct mlx4_eq_table eq_table;
  646. struct mlx4_srq_table srq_table;
  647. struct mlx4_qp_table qp_table;
  648. struct mlx4_mcg_table mcg_table;
  649. struct mlx4_bitmap counters_bitmap;
  650. struct mlx4_catas_err catas_err;
  651. void __iomem *clr_base;
  652. struct mlx4_uar driver_uar;
  653. void __iomem *kar;
  654. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  655. struct mlx4_sense sense;
  656. struct mutex port_mutex;
  657. struct mlx4_msix_ctl msix_ctl;
  658. struct mlx4_steer *steer;
  659. struct list_head bf_list;
  660. struct mutex bf_mutex;
  661. struct io_mapping *bf_mapping;
  662. int reserved_mtts;
  663. };
  664. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  665. {
  666. return container_of(dev, struct mlx4_priv, dev);
  667. }
  668. #define MLX4_SENSE_RANGE (HZ * 3)
  669. extern struct workqueue_struct *mlx4_wq;
  670. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  671. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  672. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  673. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  674. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  675. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  676. u32 reserved_bot, u32 resetrved_top);
  677. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  678. int mlx4_reset(struct mlx4_dev *dev);
  679. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  680. void mlx4_free_eq_table(struct mlx4_dev *dev);
  681. int mlx4_init_pd_table(struct mlx4_dev *dev);
  682. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  683. int mlx4_init_uar_table(struct mlx4_dev *dev);
  684. int mlx4_init_mr_table(struct mlx4_dev *dev);
  685. int mlx4_init_eq_table(struct mlx4_dev *dev);
  686. int mlx4_init_cq_table(struct mlx4_dev *dev);
  687. int mlx4_init_qp_table(struct mlx4_dev *dev);
  688. int mlx4_init_srq_table(struct mlx4_dev *dev);
  689. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  690. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  691. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  692. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  693. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  694. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  695. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  696. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  697. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  698. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  699. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  700. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  701. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  702. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  703. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  704. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  705. int __mlx4_mr_reserve(struct mlx4_dev *dev);
  706. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index);
  707. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index);
  708. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index);
  709. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  710. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  711. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  712. struct mlx4_vhcr *vhcr,
  713. struct mlx4_cmd_mailbox *inbox,
  714. struct mlx4_cmd_mailbox *outbox,
  715. struct mlx4_cmd_info *cmd);
  716. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  717. struct mlx4_vhcr *vhcr,
  718. struct mlx4_cmd_mailbox *inbox,
  719. struct mlx4_cmd_mailbox *outbox,
  720. struct mlx4_cmd_info *cmd);
  721. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  722. struct mlx4_vhcr *vhcr,
  723. struct mlx4_cmd_mailbox *inbox,
  724. struct mlx4_cmd_mailbox *outbox,
  725. struct mlx4_cmd_info *cmd);
  726. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  727. struct mlx4_vhcr *vhcr,
  728. struct mlx4_cmd_mailbox *inbox,
  729. struct mlx4_cmd_mailbox *outbox,
  730. struct mlx4_cmd_info *cmd);
  731. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  732. struct mlx4_vhcr *vhcr,
  733. struct mlx4_cmd_mailbox *inbox,
  734. struct mlx4_cmd_mailbox *outbox,
  735. struct mlx4_cmd_info *cmd);
  736. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  737. struct mlx4_vhcr *vhcr,
  738. struct mlx4_cmd_mailbox *inbox,
  739. struct mlx4_cmd_mailbox *outbox,
  740. struct mlx4_cmd_info *cmd);
  741. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  742. struct mlx4_vhcr *vhcr,
  743. struct mlx4_cmd_mailbox *inbox,
  744. struct mlx4_cmd_mailbox *outbox,
  745. struct mlx4_cmd_info *cmd);
  746. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  747. int *base);
  748. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  749. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  750. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  751. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  752. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  753. int start_index, int npages, u64 *page_list);
  754. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  755. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  756. void mlx4_catas_init(void);
  757. int mlx4_restart_one(struct pci_dev *pdev);
  758. int mlx4_register_device(struct mlx4_dev *dev);
  759. void mlx4_unregister_device(struct mlx4_dev *dev);
  760. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type, int port);
  761. struct mlx4_dev_cap;
  762. struct mlx4_init_hca_param;
  763. u64 mlx4_make_profile(struct mlx4_dev *dev,
  764. struct mlx4_profile *request,
  765. struct mlx4_dev_cap *dev_cap,
  766. struct mlx4_init_hca_param *init_hca);
  767. void mlx4_master_comm_channel(struct work_struct *work);
  768. void mlx4_gen_slave_eqe(struct work_struct *work);
  769. void mlx4_master_handle_slave_flr(struct work_struct *work);
  770. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  771. struct mlx4_vhcr *vhcr,
  772. struct mlx4_cmd_mailbox *inbox,
  773. struct mlx4_cmd_mailbox *outbox,
  774. struct mlx4_cmd_info *cmd);
  775. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  776. struct mlx4_vhcr *vhcr,
  777. struct mlx4_cmd_mailbox *inbox,
  778. struct mlx4_cmd_mailbox *outbox,
  779. struct mlx4_cmd_info *cmd);
  780. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  781. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  782. struct mlx4_cmd_mailbox *outbox,
  783. struct mlx4_cmd_info *cmd);
  784. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  785. struct mlx4_vhcr *vhcr,
  786. struct mlx4_cmd_mailbox *inbox,
  787. struct mlx4_cmd_mailbox *outbox,
  788. struct mlx4_cmd_info *cmd);
  789. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  790. struct mlx4_vhcr *vhcr,
  791. struct mlx4_cmd_mailbox *inbox,
  792. struct mlx4_cmd_mailbox *outbox,
  793. struct mlx4_cmd_info *cmd);
  794. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  795. struct mlx4_vhcr *vhcr,
  796. struct mlx4_cmd_mailbox *inbox,
  797. struct mlx4_cmd_mailbox *outbox,
  798. struct mlx4_cmd_info *cmd);
  799. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  800. struct mlx4_vhcr *vhcr,
  801. struct mlx4_cmd_mailbox *inbox,
  802. struct mlx4_cmd_mailbox *outbox,
  803. struct mlx4_cmd_info *cmd);
  804. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  805. struct mlx4_vhcr *vhcr,
  806. struct mlx4_cmd_mailbox *inbox,
  807. struct mlx4_cmd_mailbox *outbox,
  808. struct mlx4_cmd_info *cmd);
  809. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  810. struct mlx4_vhcr *vhcr,
  811. struct mlx4_cmd_mailbox *inbox,
  812. struct mlx4_cmd_mailbox *outbox,
  813. struct mlx4_cmd_info *cmd);
  814. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  815. struct mlx4_vhcr *vhcr,
  816. struct mlx4_cmd_mailbox *inbox,
  817. struct mlx4_cmd_mailbox *outbox,
  818. struct mlx4_cmd_info *cmd);
  819. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  820. struct mlx4_vhcr *vhcr,
  821. struct mlx4_cmd_mailbox *inbox,
  822. struct mlx4_cmd_mailbox *outbox,
  823. struct mlx4_cmd_info *cmd);
  824. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  825. struct mlx4_vhcr *vhcr,
  826. struct mlx4_cmd_mailbox *inbox,
  827. struct mlx4_cmd_mailbox *outbox,
  828. struct mlx4_cmd_info *cmd);
  829. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  830. struct mlx4_vhcr *vhcr,
  831. struct mlx4_cmd_mailbox *inbox,
  832. struct mlx4_cmd_mailbox *outbox,
  833. struct mlx4_cmd_info *cmd);
  834. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  835. struct mlx4_vhcr *vhcr,
  836. struct mlx4_cmd_mailbox *inbox,
  837. struct mlx4_cmd_mailbox *outbox,
  838. struct mlx4_cmd_info *cmd);
  839. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  840. struct mlx4_vhcr *vhcr,
  841. struct mlx4_cmd_mailbox *inbox,
  842. struct mlx4_cmd_mailbox *outbox,
  843. struct mlx4_cmd_info *cmd);
  844. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  845. struct mlx4_vhcr *vhcr,
  846. struct mlx4_cmd_mailbox *inbox,
  847. struct mlx4_cmd_mailbox *outbox,
  848. struct mlx4_cmd_info *cmd);
  849. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  850. struct mlx4_vhcr *vhcr,
  851. struct mlx4_cmd_mailbox *inbox,
  852. struct mlx4_cmd_mailbox *outbox,
  853. struct mlx4_cmd_info *cmd);
  854. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  855. struct mlx4_vhcr *vhcr,
  856. struct mlx4_cmd_mailbox *inbox,
  857. struct mlx4_cmd_mailbox *outbox,
  858. struct mlx4_cmd_info *cmd);
  859. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  860. int mlx4_cmd_init(struct mlx4_dev *dev);
  861. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  862. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  863. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  864. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  865. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  866. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  867. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  868. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  869. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  870. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  871. enum mlx4_port_type *type);
  872. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  873. enum mlx4_port_type *stype,
  874. enum mlx4_port_type *defaults);
  875. void mlx4_start_sense(struct mlx4_dev *dev);
  876. void mlx4_stop_sense(struct mlx4_dev *dev);
  877. void mlx4_sense_init(struct mlx4_dev *dev);
  878. int mlx4_check_port_params(struct mlx4_dev *dev,
  879. enum mlx4_port_type *port_type);
  880. int mlx4_change_port_types(struct mlx4_dev *dev,
  881. enum mlx4_port_type *port_types);
  882. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  883. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  884. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port);
  885. /* resource tracker functions*/
  886. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  887. enum mlx4_resource resource_type,
  888. int resource_id, int *slave);
  889. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  890. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  891. void mlx4_free_resource_tracker(struct mlx4_dev *dev);
  892. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  893. struct mlx4_vhcr *vhcr,
  894. struct mlx4_cmd_mailbox *inbox,
  895. struct mlx4_cmd_mailbox *outbox,
  896. struct mlx4_cmd_info *cmd);
  897. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  898. struct mlx4_vhcr *vhcr,
  899. struct mlx4_cmd_mailbox *inbox,
  900. struct mlx4_cmd_mailbox *outbox,
  901. struct mlx4_cmd_info *cmd);
  902. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  903. struct mlx4_vhcr *vhcr,
  904. struct mlx4_cmd_mailbox *inbox,
  905. struct mlx4_cmd_mailbox *outbox,
  906. struct mlx4_cmd_info *cmd);
  907. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  908. struct mlx4_vhcr *vhcr,
  909. struct mlx4_cmd_mailbox *inbox,
  910. struct mlx4_cmd_mailbox *outbox,
  911. struct mlx4_cmd_info *cmd);
  912. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  913. int mlx4_check_ext_port_caps(struct mlx4_dev *dev, u8 port);
  914. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  915. struct mlx4_vhcr *vhcr,
  916. struct mlx4_cmd_mailbox *inbox,
  917. struct mlx4_cmd_mailbox *outbox,
  918. struct mlx4_cmd_info *cmd);
  919. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  920. struct mlx4_vhcr *vhcr,
  921. struct mlx4_cmd_mailbox *inbox,
  922. struct mlx4_cmd_mailbox *outbox,
  923. struct mlx4_cmd_info *cmd);
  924. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  925. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  926. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  927. int block_mcast_loopback, enum mlx4_protocol prot,
  928. enum mlx4_steer_type steer);
  929. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  930. struct mlx4_vhcr *vhcr,
  931. struct mlx4_cmd_mailbox *inbox,
  932. struct mlx4_cmd_mailbox *outbox,
  933. struct mlx4_cmd_info *cmd);
  934. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  935. struct mlx4_vhcr *vhcr,
  936. struct mlx4_cmd_mailbox *inbox,
  937. struct mlx4_cmd_mailbox *outbox,
  938. struct mlx4_cmd_info *cmd);
  939. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  940. int port, void *buf);
  941. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  942. struct mlx4_cmd_mailbox *outbox);
  943. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  944. struct mlx4_vhcr *vhcr,
  945. struct mlx4_cmd_mailbox *inbox,
  946. struct mlx4_cmd_mailbox *outbox,
  947. struct mlx4_cmd_info *cmd);
  948. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  949. struct mlx4_vhcr *vhcr,
  950. struct mlx4_cmd_mailbox *inbox,
  951. struct mlx4_cmd_mailbox *outbox,
  952. struct mlx4_cmd_info *cmd);
  953. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  954. struct mlx4_vhcr *vhcr,
  955. struct mlx4_cmd_mailbox *inbox,
  956. struct mlx4_cmd_mailbox *outbox,
  957. struct mlx4_cmd_info *cmd);
  958. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  959. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  960. static inline void set_param_l(u64 *arg, u32 val)
  961. {
  962. *((u32 *)arg) = val;
  963. }
  964. static inline void set_param_h(u64 *arg, u32 val)
  965. {
  966. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  967. }
  968. static inline u32 get_param_l(u64 *arg)
  969. {
  970. return (u32) (*arg & 0xffffffff);
  971. }
  972. static inline u32 get_param_h(u64 *arg)
  973. {
  974. return (u32)(*arg >> 32);
  975. }
  976. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  977. {
  978. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  979. }
  980. #define NOT_MASKED_PD_BITS 17
  981. #endif /* MLX4_H */