mv643xx_eth.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.0";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  61. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  62. #else
  63. #define MAX_DESCS_PER_SKB 1
  64. #endif
  65. #define ETH_HW_IP_ALIGN 2
  66. /*
  67. * Registers shared between all ports.
  68. */
  69. #define PHY_ADDR 0x0000
  70. #define SMI_REG 0x0004
  71. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  72. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  73. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  74. #define WINDOW_BAR_ENABLE 0x0290
  75. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  76. /*
  77. * Per-port registers.
  78. */
  79. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  80. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  81. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  82. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  83. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  84. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  85. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  86. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  87. #define TX_FIFO_EMPTY 0x00000400
  88. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  89. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  90. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  91. #define INT_RX 0x00000804
  92. #define INT_EXT 0x00000002
  93. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  94. #define INT_EXT_LINK 0x00100000
  95. #define INT_EXT_PHY 0x00010000
  96. #define INT_EXT_TX_ERROR_0 0x00000100
  97. #define INT_EXT_TX_0 0x00000001
  98. #define INT_EXT_TX 0x00000101
  99. #define INT_MASK(p) (0x0468 + ((p) << 10))
  100. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  101. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  102. #define RXQ_CURRENT_DESC_PTR(p) (0x060c + ((p) << 10))
  103. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  104. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  105. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  106. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  107. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  108. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  109. /*
  110. * SDMA configuration register.
  111. */
  112. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  113. #define BLM_RX_NO_SWAP (1 << 4)
  114. #define BLM_TX_NO_SWAP (1 << 5)
  115. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  116. #if defined(__BIG_ENDIAN)
  117. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  118. RX_BURST_SIZE_4_64BIT | \
  119. TX_BURST_SIZE_4_64BIT
  120. #elif defined(__LITTLE_ENDIAN)
  121. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  122. RX_BURST_SIZE_4_64BIT | \
  123. BLM_RX_NO_SWAP | \
  124. BLM_TX_NO_SWAP | \
  125. TX_BURST_SIZE_4_64BIT
  126. #else
  127. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  128. #endif
  129. /*
  130. * Port serial control register.
  131. */
  132. #define SET_MII_SPEED_TO_100 (1 << 24)
  133. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  134. #define SET_FULL_DUPLEX_MODE (1 << 21)
  135. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  136. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  137. #define MAX_RX_PACKET_MASK (7 << 17)
  138. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  139. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  140. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  141. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  142. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  143. #define FORCE_LINK_PASS (1 << 1)
  144. #define SERIAL_PORT_ENABLE (1 << 0)
  145. #define DEFAULT_RX_QUEUE_SIZE 400
  146. #define DEFAULT_TX_QUEUE_SIZE 800
  147. /* SMI reg */
  148. #define SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  149. #define SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  150. #define SMI_OPCODE_WRITE 0 /* Completion of Read */
  151. #define SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  152. /*
  153. * RX/TX descriptors.
  154. */
  155. #if defined(__BIG_ENDIAN)
  156. struct rx_desc {
  157. u16 byte_cnt; /* Descriptor buffer byte count */
  158. u16 buf_size; /* Buffer size */
  159. u32 cmd_sts; /* Descriptor command status */
  160. u32 next_desc_ptr; /* Next descriptor pointer */
  161. u32 buf_ptr; /* Descriptor buffer pointer */
  162. };
  163. struct tx_desc {
  164. u16 byte_cnt; /* buffer byte count */
  165. u16 l4i_chk; /* CPU provided TCP checksum */
  166. u32 cmd_sts; /* Command/status field */
  167. u32 next_desc_ptr; /* Pointer to next descriptor */
  168. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  169. };
  170. #elif defined(__LITTLE_ENDIAN)
  171. struct rx_desc {
  172. u32 cmd_sts; /* Descriptor command status */
  173. u16 buf_size; /* Buffer size */
  174. u16 byte_cnt; /* Descriptor buffer byte count */
  175. u32 buf_ptr; /* Descriptor buffer pointer */
  176. u32 next_desc_ptr; /* Next descriptor pointer */
  177. };
  178. struct tx_desc {
  179. u32 cmd_sts; /* Command/status field */
  180. u16 l4i_chk; /* CPU provided TCP checksum */
  181. u16 byte_cnt; /* buffer byte count */
  182. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  183. u32 next_desc_ptr; /* Pointer to next descriptor */
  184. };
  185. #else
  186. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  187. #endif
  188. /* RX & TX descriptor command */
  189. #define BUFFER_OWNED_BY_DMA 0x80000000
  190. /* RX & TX descriptor status */
  191. #define ERROR_SUMMARY 0x00000001
  192. /* RX descriptor status */
  193. #define LAYER_4_CHECKSUM_OK 0x40000000
  194. #define RX_ENABLE_INTERRUPT 0x20000000
  195. #define RX_FIRST_DESC 0x08000000
  196. #define RX_LAST_DESC 0x04000000
  197. /* TX descriptor command */
  198. #define TX_ENABLE_INTERRUPT 0x00800000
  199. #define GEN_CRC 0x00400000
  200. #define TX_FIRST_DESC 0x00200000
  201. #define TX_LAST_DESC 0x00100000
  202. #define ZERO_PADDING 0x00080000
  203. #define GEN_IP_V4_CHECKSUM 0x00040000
  204. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  205. #define UDP_FRAME 0x00010000
  206. #define TX_IHL_SHIFT 11
  207. /* global *******************************************************************/
  208. struct mv643xx_eth_shared_private {
  209. void __iomem *base;
  210. /* used to protect SMI_REG, which is shared across ports */
  211. spinlock_t phy_lock;
  212. u32 win_protect;
  213. unsigned int t_clk;
  214. };
  215. /* per-port *****************************************************************/
  216. struct mib_counters {
  217. u64 good_octets_received;
  218. u32 bad_octets_received;
  219. u32 internal_mac_transmit_err;
  220. u32 good_frames_received;
  221. u32 bad_frames_received;
  222. u32 broadcast_frames_received;
  223. u32 multicast_frames_received;
  224. u32 frames_64_octets;
  225. u32 frames_65_to_127_octets;
  226. u32 frames_128_to_255_octets;
  227. u32 frames_256_to_511_octets;
  228. u32 frames_512_to_1023_octets;
  229. u32 frames_1024_to_max_octets;
  230. u64 good_octets_sent;
  231. u32 good_frames_sent;
  232. u32 excessive_collision;
  233. u32 multicast_frames_sent;
  234. u32 broadcast_frames_sent;
  235. u32 unrec_mac_control_received;
  236. u32 fc_sent;
  237. u32 good_fc_received;
  238. u32 bad_fc_received;
  239. u32 undersize_received;
  240. u32 fragments_received;
  241. u32 oversize_received;
  242. u32 jabber_received;
  243. u32 mac_receive_error;
  244. u32 bad_crc_event;
  245. u32 collision;
  246. u32 late_collision;
  247. };
  248. struct rx_queue {
  249. int rx_ring_size;
  250. int rx_desc_count;
  251. int rx_curr_desc;
  252. int rx_used_desc;
  253. struct rx_desc *rx_desc_area;
  254. dma_addr_t rx_desc_dma;
  255. int rx_desc_area_size;
  256. struct sk_buff **rx_skb;
  257. struct timer_list rx_oom;
  258. };
  259. struct tx_queue {
  260. int tx_ring_size;
  261. int tx_desc_count;
  262. int tx_curr_desc;
  263. int tx_used_desc;
  264. struct tx_desc *tx_desc_area;
  265. dma_addr_t tx_desc_dma;
  266. int tx_desc_area_size;
  267. struct sk_buff **tx_skb;
  268. };
  269. struct mv643xx_eth_private {
  270. struct mv643xx_eth_shared_private *shared;
  271. int port_num; /* User Ethernet port number */
  272. struct mv643xx_eth_shared_private *shared_smi;
  273. struct work_struct tx_timeout_task;
  274. struct net_device *dev;
  275. struct mib_counters mib_counters;
  276. spinlock_t lock;
  277. struct mii_if_info mii;
  278. /*
  279. * RX state.
  280. */
  281. int default_rx_ring_size;
  282. unsigned long rx_desc_sram_addr;
  283. int rx_desc_sram_size;
  284. struct napi_struct napi;
  285. struct rx_queue rxq[1];
  286. /*
  287. * TX state.
  288. */
  289. int default_tx_ring_size;
  290. unsigned long tx_desc_sram_addr;
  291. int tx_desc_sram_size;
  292. struct tx_queue txq[1];
  293. #ifdef MV643XX_ETH_TX_FAST_REFILL
  294. int tx_clean_threshold;
  295. #endif
  296. };
  297. /* port register accessors **************************************************/
  298. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  299. {
  300. return readl(mp->shared->base + offset);
  301. }
  302. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  303. {
  304. writel(data, mp->shared->base + offset);
  305. }
  306. /* rxq/txq helper functions *************************************************/
  307. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  308. {
  309. return container_of(rxq, struct mv643xx_eth_private, rxq[0]);
  310. }
  311. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  312. {
  313. return container_of(txq, struct mv643xx_eth_private, txq[0]);
  314. }
  315. static void rxq_enable(struct rx_queue *rxq)
  316. {
  317. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  318. wrl(mp, RXQ_COMMAND(mp->port_num), 1);
  319. }
  320. static void rxq_disable(struct rx_queue *rxq)
  321. {
  322. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  323. u8 mask = 1;
  324. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  325. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  326. udelay(10);
  327. }
  328. static void txq_enable(struct tx_queue *txq)
  329. {
  330. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  331. wrl(mp, TXQ_COMMAND(mp->port_num), 1);
  332. }
  333. static void txq_disable(struct tx_queue *txq)
  334. {
  335. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  336. u8 mask = 1;
  337. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  338. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  339. udelay(10);
  340. }
  341. static void __txq_maybe_wake(struct tx_queue *txq)
  342. {
  343. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  344. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_DESCS_PER_SKB)
  345. netif_wake_queue(mp->dev);
  346. }
  347. /* rx ***********************************************************************/
  348. static void txq_reclaim(struct tx_queue *txq, int force);
  349. static void rxq_refill(struct rx_queue *rxq)
  350. {
  351. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  352. unsigned long flags;
  353. spin_lock_irqsave(&mp->lock, flags);
  354. while (rxq->rx_desc_count < rxq->rx_ring_size) {
  355. int skb_size;
  356. struct sk_buff *skb;
  357. int unaligned;
  358. int rx;
  359. /*
  360. * Reserve 2+14 bytes for an ethernet header (the
  361. * hardware automatically prepends 2 bytes of dummy
  362. * data to each received packet), 4 bytes for a VLAN
  363. * header, and 4 bytes for the trailing FCS -- 24
  364. * bytes total.
  365. */
  366. skb_size = mp->dev->mtu + 24;
  367. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  368. if (skb == NULL)
  369. break;
  370. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  371. if (unaligned)
  372. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  373. rxq->rx_desc_count++;
  374. rx = rxq->rx_used_desc;
  375. rxq->rx_used_desc = (rx + 1) % rxq->rx_ring_size;
  376. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  377. skb_size, DMA_FROM_DEVICE);
  378. rxq->rx_desc_area[rx].buf_size = skb_size;
  379. rxq->rx_skb[rx] = skb;
  380. wmb();
  381. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  382. RX_ENABLE_INTERRUPT;
  383. wmb();
  384. skb_reserve(skb, ETH_HW_IP_ALIGN);
  385. }
  386. if (rxq->rx_desc_count == 0) {
  387. rxq->rx_oom.expires = jiffies + (HZ / 10);
  388. add_timer(&rxq->rx_oom);
  389. }
  390. spin_unlock_irqrestore(&mp->lock, flags);
  391. }
  392. static inline void rxq_refill_timer_wrapper(unsigned long data)
  393. {
  394. rxq_refill((struct rx_queue *)data);
  395. }
  396. static int rxq_process(struct rx_queue *rxq, int budget)
  397. {
  398. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  399. struct net_device_stats *stats = &mp->dev->stats;
  400. int rx;
  401. rx = 0;
  402. while (rx < budget) {
  403. struct sk_buff *skb;
  404. volatile struct rx_desc *rx_desc;
  405. unsigned int cmd_sts;
  406. unsigned long flags;
  407. spin_lock_irqsave(&mp->lock, flags);
  408. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  409. cmd_sts = rx_desc->cmd_sts;
  410. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  411. spin_unlock_irqrestore(&mp->lock, flags);
  412. break;
  413. }
  414. rmb();
  415. skb = rxq->rx_skb[rxq->rx_curr_desc];
  416. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  417. rxq->rx_curr_desc = (rxq->rx_curr_desc + 1) % rxq->rx_ring_size;
  418. spin_unlock_irqrestore(&mp->lock, flags);
  419. dma_unmap_single(NULL, rx_desc->buf_ptr + ETH_HW_IP_ALIGN,
  420. mp->dev->mtu + 24, DMA_FROM_DEVICE);
  421. rxq->rx_desc_count--;
  422. rx++;
  423. /*
  424. * Update statistics.
  425. * Note byte count includes 4 byte CRC count
  426. */
  427. stats->rx_packets++;
  428. stats->rx_bytes += rx_desc->byte_cnt - ETH_HW_IP_ALIGN;
  429. /*
  430. * In case received a packet without first / last bits on OR
  431. * the error summary bit is on, the packets needs to be dropeed.
  432. */
  433. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  434. (RX_FIRST_DESC | RX_LAST_DESC))
  435. || (cmd_sts & ERROR_SUMMARY)) {
  436. stats->rx_dropped++;
  437. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  438. (RX_FIRST_DESC | RX_LAST_DESC)) {
  439. if (net_ratelimit())
  440. printk(KERN_ERR
  441. "%s: Received packet spread "
  442. "on multiple descriptors\n",
  443. mp->dev->name);
  444. }
  445. if (cmd_sts & ERROR_SUMMARY)
  446. stats->rx_errors++;
  447. dev_kfree_skb_irq(skb);
  448. } else {
  449. /*
  450. * The -4 is for the CRC in the trailer of the
  451. * received packet
  452. */
  453. skb_put(skb, rx_desc->byte_cnt - ETH_HW_IP_ALIGN - 4);
  454. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  455. skb->ip_summed = CHECKSUM_UNNECESSARY;
  456. skb->csum = htons(
  457. (cmd_sts & 0x0007fff8) >> 3);
  458. }
  459. skb->protocol = eth_type_trans(skb, mp->dev);
  460. #ifdef MV643XX_ETH_NAPI
  461. netif_receive_skb(skb);
  462. #else
  463. netif_rx(skb);
  464. #endif
  465. }
  466. mp->dev->last_rx = jiffies;
  467. }
  468. rxq_refill(rxq);
  469. return rx;
  470. }
  471. #ifdef MV643XX_ETH_NAPI
  472. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  473. {
  474. struct mv643xx_eth_private *mp;
  475. int rx;
  476. mp = container_of(napi, struct mv643xx_eth_private, napi);
  477. #ifdef MV643XX_ETH_TX_FAST_REFILL
  478. if (++mp->tx_clean_threshold > 5) {
  479. txq_reclaim(mp->txq, 0);
  480. mp->tx_clean_threshold = 0;
  481. }
  482. #endif
  483. rx = rxq_process(mp->rxq, budget);
  484. if (rx < budget) {
  485. netif_rx_complete(mp->dev, napi);
  486. wrl(mp, INT_CAUSE(mp->port_num), 0);
  487. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  488. wrl(mp, INT_MASK(mp->port_num), INT_RX | INT_EXT);
  489. }
  490. return rx;
  491. }
  492. #endif
  493. /* tx ***********************************************************************/
  494. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  495. {
  496. int frag;
  497. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  498. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  499. if (fragp->size <= 8 && fragp->page_offset & 7)
  500. return 1;
  501. }
  502. return 0;
  503. }
  504. static int txq_alloc_desc_index(struct tx_queue *txq)
  505. {
  506. int tx_desc_curr;
  507. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  508. tx_desc_curr = txq->tx_curr_desc;
  509. txq->tx_curr_desc = (tx_desc_curr + 1) % txq->tx_ring_size;
  510. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  511. return tx_desc_curr;
  512. }
  513. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  514. {
  515. int nr_frags = skb_shinfo(skb)->nr_frags;
  516. int frag;
  517. for (frag = 0; frag < nr_frags; frag++) {
  518. skb_frag_t *this_frag;
  519. int tx_index;
  520. struct tx_desc *desc;
  521. this_frag = &skb_shinfo(skb)->frags[frag];
  522. tx_index = txq_alloc_desc_index(txq);
  523. desc = &txq->tx_desc_area[tx_index];
  524. /*
  525. * The last fragment will generate an interrupt
  526. * which will free the skb on TX completion.
  527. */
  528. if (frag == nr_frags - 1) {
  529. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  530. ZERO_PADDING | TX_LAST_DESC |
  531. TX_ENABLE_INTERRUPT;
  532. txq->tx_skb[tx_index] = skb;
  533. } else {
  534. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  535. txq->tx_skb[tx_index] = NULL;
  536. }
  537. desc->l4i_chk = 0;
  538. desc->byte_cnt = this_frag->size;
  539. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  540. this_frag->page_offset,
  541. this_frag->size,
  542. DMA_TO_DEVICE);
  543. }
  544. }
  545. static inline __be16 sum16_as_be(__sum16 sum)
  546. {
  547. return (__force __be16)sum;
  548. }
  549. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  550. {
  551. int nr_frags = skb_shinfo(skb)->nr_frags;
  552. int tx_index;
  553. struct tx_desc *desc;
  554. u32 cmd_sts;
  555. int length;
  556. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  557. tx_index = txq_alloc_desc_index(txq);
  558. desc = &txq->tx_desc_area[tx_index];
  559. if (nr_frags) {
  560. txq_submit_frag_skb(txq, skb);
  561. length = skb_headlen(skb);
  562. txq->tx_skb[tx_index] = NULL;
  563. } else {
  564. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  565. length = skb->len;
  566. txq->tx_skb[tx_index] = skb;
  567. }
  568. desc->byte_cnt = length;
  569. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  570. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  571. BUG_ON(skb->protocol != htons(ETH_P_IP));
  572. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  573. GEN_IP_V4_CHECKSUM |
  574. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  575. switch (ip_hdr(skb)->protocol) {
  576. case IPPROTO_UDP:
  577. cmd_sts |= UDP_FRAME;
  578. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  579. break;
  580. case IPPROTO_TCP:
  581. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  582. break;
  583. default:
  584. BUG();
  585. }
  586. } else {
  587. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  588. cmd_sts |= 5 << TX_IHL_SHIFT;
  589. desc->l4i_chk = 0;
  590. }
  591. /* ensure all other descriptors are written before first cmd_sts */
  592. wmb();
  593. desc->cmd_sts = cmd_sts;
  594. /* ensure all descriptors are written before poking hardware */
  595. wmb();
  596. txq_enable(txq);
  597. txq->tx_desc_count += nr_frags + 1;
  598. }
  599. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  600. {
  601. struct mv643xx_eth_private *mp = netdev_priv(dev);
  602. struct net_device_stats *stats = &dev->stats;
  603. struct tx_queue *txq;
  604. unsigned long flags;
  605. BUG_ON(netif_queue_stopped(dev));
  606. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  607. stats->tx_dropped++;
  608. printk(KERN_DEBUG "%s: failed to linearize tiny "
  609. "unaligned fragment\n", dev->name);
  610. return NETDEV_TX_BUSY;
  611. }
  612. spin_lock_irqsave(&mp->lock, flags);
  613. txq = mp->txq;
  614. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB) {
  615. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  616. netif_stop_queue(dev);
  617. spin_unlock_irqrestore(&mp->lock, flags);
  618. return NETDEV_TX_BUSY;
  619. }
  620. txq_submit_skb(txq, skb);
  621. stats->tx_bytes += skb->len;
  622. stats->tx_packets++;
  623. dev->trans_start = jiffies;
  624. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB)
  625. netif_stop_queue(dev);
  626. spin_unlock_irqrestore(&mp->lock, flags);
  627. return NETDEV_TX_OK;
  628. }
  629. /* mii management interface *************************************************/
  630. static int phy_addr_get(struct mv643xx_eth_private *mp);
  631. static void read_smi_reg(struct mv643xx_eth_private *mp,
  632. unsigned int phy_reg, unsigned int *value)
  633. {
  634. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  635. int phy_addr = phy_addr_get(mp);
  636. unsigned long flags;
  637. int i;
  638. /* the SMI register is a shared resource */
  639. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  640. /* wait for the SMI register to become available */
  641. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  642. if (i == 1000) {
  643. printk("%s: PHY busy timeout\n", mp->dev->name);
  644. goto out;
  645. }
  646. udelay(10);
  647. }
  648. writel((phy_addr << 16) | (phy_reg << 21) | SMI_OPCODE_READ, smi_reg);
  649. /* now wait for the data to be valid */
  650. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  651. if (i == 1000) {
  652. printk("%s: PHY read timeout\n", mp->dev->name);
  653. goto out;
  654. }
  655. udelay(10);
  656. }
  657. *value = readl(smi_reg) & 0xffff;
  658. out:
  659. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  660. }
  661. static void write_smi_reg(struct mv643xx_eth_private *mp,
  662. unsigned int phy_reg, unsigned int value)
  663. {
  664. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  665. int phy_addr = phy_addr_get(mp);
  666. unsigned long flags;
  667. int i;
  668. /* the SMI register is a shared resource */
  669. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  670. /* wait for the SMI register to become available */
  671. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  672. if (i == 1000) {
  673. printk("%s: PHY busy timeout\n", mp->dev->name);
  674. goto out;
  675. }
  676. udelay(10);
  677. }
  678. writel((phy_addr << 16) | (phy_reg << 21) |
  679. SMI_OPCODE_WRITE | (value & 0xffff), smi_reg);
  680. out:
  681. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  682. }
  683. /* mib counters *************************************************************/
  684. static void clear_mib_counters(struct mv643xx_eth_private *mp)
  685. {
  686. unsigned int port_num = mp->port_num;
  687. int i;
  688. /* Perform dummy reads from MIB counters */
  689. for (i = 0; i < 0x80; i += 4)
  690. rdl(mp, MIB_COUNTERS(port_num) + i);
  691. }
  692. static inline u32 read_mib(struct mv643xx_eth_private *mp, int offset)
  693. {
  694. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  695. }
  696. static void update_mib_counters(struct mv643xx_eth_private *mp)
  697. {
  698. struct mib_counters *p = &mp->mib_counters;
  699. p->good_octets_received += read_mib(mp, 0x00);
  700. p->good_octets_received += (u64)read_mib(mp, 0x04) << 32;
  701. p->bad_octets_received += read_mib(mp, 0x08);
  702. p->internal_mac_transmit_err += read_mib(mp, 0x0c);
  703. p->good_frames_received += read_mib(mp, 0x10);
  704. p->bad_frames_received += read_mib(mp, 0x14);
  705. p->broadcast_frames_received += read_mib(mp, 0x18);
  706. p->multicast_frames_received += read_mib(mp, 0x1c);
  707. p->frames_64_octets += read_mib(mp, 0x20);
  708. p->frames_65_to_127_octets += read_mib(mp, 0x24);
  709. p->frames_128_to_255_octets += read_mib(mp, 0x28);
  710. p->frames_256_to_511_octets += read_mib(mp, 0x2c);
  711. p->frames_512_to_1023_octets += read_mib(mp, 0x30);
  712. p->frames_1024_to_max_octets += read_mib(mp, 0x34);
  713. p->good_octets_sent += read_mib(mp, 0x38);
  714. p->good_octets_sent += (u64)read_mib(mp, 0x3c) << 32;
  715. p->good_frames_sent += read_mib(mp, 0x40);
  716. p->excessive_collision += read_mib(mp, 0x44);
  717. p->multicast_frames_sent += read_mib(mp, 0x48);
  718. p->broadcast_frames_sent += read_mib(mp, 0x4c);
  719. p->unrec_mac_control_received += read_mib(mp, 0x50);
  720. p->fc_sent += read_mib(mp, 0x54);
  721. p->good_fc_received += read_mib(mp, 0x58);
  722. p->bad_fc_received += read_mib(mp, 0x5c);
  723. p->undersize_received += read_mib(mp, 0x60);
  724. p->fragments_received += read_mib(mp, 0x64);
  725. p->oversize_received += read_mib(mp, 0x68);
  726. p->jabber_received += read_mib(mp, 0x6c);
  727. p->mac_receive_error += read_mib(mp, 0x70);
  728. p->bad_crc_event += read_mib(mp, 0x74);
  729. p->collision += read_mib(mp, 0x78);
  730. p->late_collision += read_mib(mp, 0x7c);
  731. }
  732. /* ethtool ******************************************************************/
  733. struct mv643xx_eth_stats {
  734. char stat_string[ETH_GSTRING_LEN];
  735. int sizeof_stat;
  736. int netdev_off;
  737. int mp_off;
  738. };
  739. #define SSTAT(m) \
  740. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  741. offsetof(struct net_device, stats.m), -1 }
  742. #define MIBSTAT(m) \
  743. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  744. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  745. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  746. SSTAT(rx_packets),
  747. SSTAT(tx_packets),
  748. SSTAT(rx_bytes),
  749. SSTAT(tx_bytes),
  750. SSTAT(rx_errors),
  751. SSTAT(tx_errors),
  752. SSTAT(rx_dropped),
  753. SSTAT(tx_dropped),
  754. MIBSTAT(good_octets_received),
  755. MIBSTAT(bad_octets_received),
  756. MIBSTAT(internal_mac_transmit_err),
  757. MIBSTAT(good_frames_received),
  758. MIBSTAT(bad_frames_received),
  759. MIBSTAT(broadcast_frames_received),
  760. MIBSTAT(multicast_frames_received),
  761. MIBSTAT(frames_64_octets),
  762. MIBSTAT(frames_65_to_127_octets),
  763. MIBSTAT(frames_128_to_255_octets),
  764. MIBSTAT(frames_256_to_511_octets),
  765. MIBSTAT(frames_512_to_1023_octets),
  766. MIBSTAT(frames_1024_to_max_octets),
  767. MIBSTAT(good_octets_sent),
  768. MIBSTAT(good_frames_sent),
  769. MIBSTAT(excessive_collision),
  770. MIBSTAT(multicast_frames_sent),
  771. MIBSTAT(broadcast_frames_sent),
  772. MIBSTAT(unrec_mac_control_received),
  773. MIBSTAT(fc_sent),
  774. MIBSTAT(good_fc_received),
  775. MIBSTAT(bad_fc_received),
  776. MIBSTAT(undersize_received),
  777. MIBSTAT(fragments_received),
  778. MIBSTAT(oversize_received),
  779. MIBSTAT(jabber_received),
  780. MIBSTAT(mac_receive_error),
  781. MIBSTAT(bad_crc_event),
  782. MIBSTAT(collision),
  783. MIBSTAT(late_collision),
  784. };
  785. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  786. {
  787. struct mv643xx_eth_private *mp = netdev_priv(dev);
  788. int err;
  789. spin_lock_irq(&mp->lock);
  790. err = mii_ethtool_gset(&mp->mii, cmd);
  791. spin_unlock_irq(&mp->lock);
  792. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  793. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  794. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  795. return err;
  796. }
  797. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  798. {
  799. struct mv643xx_eth_private *mp = netdev_priv(dev);
  800. int err;
  801. spin_lock_irq(&mp->lock);
  802. err = mii_ethtool_sset(&mp->mii, cmd);
  803. spin_unlock_irq(&mp->lock);
  804. return err;
  805. }
  806. static void mv643xx_eth_get_drvinfo(struct net_device *netdev,
  807. struct ethtool_drvinfo *drvinfo)
  808. {
  809. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  810. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  811. strncpy(drvinfo->fw_version, "N/A", 32);
  812. strncpy(drvinfo->bus_info, "mv643xx", 32);
  813. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  814. }
  815. static int mv643xx_eth_nway_restart(struct net_device *dev)
  816. {
  817. struct mv643xx_eth_private *mp = netdev_priv(dev);
  818. return mii_nway_restart(&mp->mii);
  819. }
  820. static u32 mv643xx_eth_get_link(struct net_device *dev)
  821. {
  822. struct mv643xx_eth_private *mp = netdev_priv(dev);
  823. return mii_link_ok(&mp->mii);
  824. }
  825. static void mv643xx_eth_get_strings(struct net_device *netdev, uint32_t stringset,
  826. uint8_t *data)
  827. {
  828. int i;
  829. switch(stringset) {
  830. case ETH_SS_STATS:
  831. for (i=0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  832. memcpy(data + i * ETH_GSTRING_LEN,
  833. mv643xx_eth_stats[i].stat_string,
  834. ETH_GSTRING_LEN);
  835. }
  836. break;
  837. }
  838. }
  839. static void mv643xx_eth_get_ethtool_stats(struct net_device *netdev,
  840. struct ethtool_stats *stats, uint64_t *data)
  841. {
  842. struct mv643xx_eth_private *mp = netdev->priv;
  843. int i;
  844. update_mib_counters(mp);
  845. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  846. const struct mv643xx_eth_stats *stat;
  847. void *p;
  848. stat = mv643xx_eth_stats + i;
  849. if (stat->netdev_off >= 0)
  850. p = ((void *)mp->dev) + stat->netdev_off;
  851. else
  852. p = ((void *)mp) + stat->mp_off;
  853. data[i] = (stat->sizeof_stat == 8) ?
  854. *(uint64_t *)p : *(uint32_t *)p;
  855. }
  856. }
  857. static int mv643xx_eth_get_sset_count(struct net_device *netdev, int sset)
  858. {
  859. switch (sset) {
  860. case ETH_SS_STATS:
  861. return ARRAY_SIZE(mv643xx_eth_stats);
  862. default:
  863. return -EOPNOTSUPP;
  864. }
  865. }
  866. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  867. .get_settings = mv643xx_eth_get_settings,
  868. .set_settings = mv643xx_eth_set_settings,
  869. .get_drvinfo = mv643xx_eth_get_drvinfo,
  870. .get_link = mv643xx_eth_get_link,
  871. .set_sg = ethtool_op_set_sg,
  872. .get_sset_count = mv643xx_eth_get_sset_count,
  873. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  874. .get_strings = mv643xx_eth_get_strings,
  875. .nway_reset = mv643xx_eth_nway_restart,
  876. };
  877. /* address handling *********************************************************/
  878. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  879. {
  880. unsigned int port_num = mp->port_num;
  881. unsigned int mac_h;
  882. unsigned int mac_l;
  883. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  884. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  885. addr[0] = (mac_h >> 24) & 0xff;
  886. addr[1] = (mac_h >> 16) & 0xff;
  887. addr[2] = (mac_h >> 8) & 0xff;
  888. addr[3] = mac_h & 0xff;
  889. addr[4] = (mac_l >> 8) & 0xff;
  890. addr[5] = mac_l & 0xff;
  891. }
  892. static void init_mac_tables(struct mv643xx_eth_private *mp)
  893. {
  894. unsigned int port_num = mp->port_num;
  895. int table_index;
  896. /* Clear DA filter unicast table (Ex_dFUT) */
  897. for (table_index = 0; table_index <= 0xC; table_index += 4)
  898. wrl(mp, UNICAST_TABLE(port_num) + table_index, 0);
  899. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  900. /* Clear DA filter special multicast table (Ex_dFSMT) */
  901. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  902. /* Clear DA filter other multicast table (Ex_dFOMT) */
  903. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  904. }
  905. }
  906. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  907. int table, unsigned char entry)
  908. {
  909. unsigned int table_reg;
  910. unsigned int tbl_offset;
  911. unsigned int reg_offset;
  912. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  913. reg_offset = entry % 4; /* Entry offset within the register */
  914. /* Set "accepts frame bit" at specified table entry */
  915. table_reg = rdl(mp, table + tbl_offset);
  916. table_reg |= 0x01 << (8 * reg_offset);
  917. wrl(mp, table + tbl_offset, table_reg);
  918. }
  919. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  920. {
  921. unsigned int port_num = mp->port_num;
  922. unsigned int mac_h;
  923. unsigned int mac_l;
  924. int table;
  925. mac_l = (addr[4] << 8) | (addr[5]);
  926. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  927. (addr[3] << 0);
  928. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  929. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  930. /* Accept frames with this address */
  931. table = UNICAST_TABLE(port_num);
  932. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  933. }
  934. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  935. {
  936. struct mv643xx_eth_private *mp = netdev_priv(dev);
  937. init_mac_tables(mp);
  938. uc_addr_set(mp, dev->dev_addr);
  939. }
  940. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  941. {
  942. int i;
  943. for (i = 0; i < 6; i++)
  944. /* +2 is for the offset of the HW addr type */
  945. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  946. mv643xx_eth_update_mac_address(dev);
  947. return 0;
  948. }
  949. static int addr_crc(unsigned char *addr)
  950. {
  951. int crc = 0;
  952. int i;
  953. for (i = 0; i < 6; i++) {
  954. int j;
  955. crc = (crc ^ addr[i]) << 8;
  956. for (j = 7; j >= 0; j--) {
  957. if (crc & (0x100 << j))
  958. crc ^= 0x107 << j;
  959. }
  960. }
  961. return crc;
  962. }
  963. static void mc_addr(struct mv643xx_eth_private *mp, unsigned char *addr)
  964. {
  965. unsigned int port_num = mp->port_num;
  966. int table;
  967. int crc;
  968. if ((addr[0] == 0x01) && (addr[1] == 0x00) &&
  969. (addr[2] == 0x5E) && (addr[3] == 0x00) && (addr[4] == 0x00)) {
  970. table = SPECIAL_MCAST_TABLE(port_num);
  971. set_filter_table_entry(mp, table, addr[5]);
  972. return;
  973. }
  974. crc = addr_crc(addr);
  975. table = OTHER_MCAST_TABLE(port_num);
  976. set_filter_table_entry(mp, table, crc);
  977. }
  978. static void set_multicast_list(struct net_device *dev)
  979. {
  980. struct dev_mc_list *mc_list;
  981. int i;
  982. int table_index;
  983. struct mv643xx_eth_private *mp = netdev_priv(dev);
  984. unsigned int port_num = mp->port_num;
  985. /* If the device is in promiscuous mode or in all multicast mode,
  986. * we will fully populate both multicast tables with accept.
  987. * This is guaranteed to yield a match on all multicast addresses...
  988. */
  989. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  990. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  991. /* Set all entries in DA filter special multicast
  992. * table (Ex_dFSMT)
  993. * Set for ETH_Q0 for now
  994. * Bits
  995. * 0 Accept=1, Drop=0
  996. * 3-1 Queue ETH_Q0=0
  997. * 7-4 Reserved = 0;
  998. */
  999. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1000. /* Set all entries in DA filter other multicast
  1001. * table (Ex_dFOMT)
  1002. * Set for ETH_Q0 for now
  1003. * Bits
  1004. * 0 Accept=1, Drop=0
  1005. * 3-1 Queue ETH_Q0=0
  1006. * 7-4 Reserved = 0;
  1007. */
  1008. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1009. }
  1010. return;
  1011. }
  1012. /* We will clear out multicast tables every time we get the list.
  1013. * Then add the entire new list...
  1014. */
  1015. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1016. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1017. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  1018. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1019. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  1020. }
  1021. /* Get pointer to net_device multicast list and add each one... */
  1022. for (i = 0, mc_list = dev->mc_list;
  1023. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1024. i++, mc_list = mc_list->next)
  1025. if (mc_list->dmi_addrlen == 6)
  1026. mc_addr(mp, mc_list->dmi_addr);
  1027. }
  1028. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1029. {
  1030. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1031. u32 config_reg;
  1032. config_reg = rdl(mp, PORT_CONFIG(mp->port_num));
  1033. if (dev->flags & IFF_PROMISC)
  1034. config_reg |= UNICAST_PROMISCUOUS_MODE;
  1035. else
  1036. config_reg &= ~UNICAST_PROMISCUOUS_MODE;
  1037. wrl(mp, PORT_CONFIG(mp->port_num), config_reg);
  1038. set_multicast_list(dev);
  1039. }
  1040. /* rx/tx queue initialisation ***********************************************/
  1041. static int rxq_init(struct mv643xx_eth_private *mp)
  1042. {
  1043. struct rx_queue *rxq = mp->rxq;
  1044. struct rx_desc *rx_desc;
  1045. int size;
  1046. int i;
  1047. rxq->rx_ring_size = mp->default_rx_ring_size;
  1048. rxq->rx_desc_count = 0;
  1049. rxq->rx_curr_desc = 0;
  1050. rxq->rx_used_desc = 0;
  1051. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1052. if (size <= mp->rx_desc_sram_size) {
  1053. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1054. mp->rx_desc_sram_size);
  1055. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1056. } else {
  1057. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1058. &rxq->rx_desc_dma,
  1059. GFP_KERNEL);
  1060. }
  1061. if (rxq->rx_desc_area == NULL) {
  1062. dev_printk(KERN_ERR, &mp->dev->dev,
  1063. "can't allocate rx ring (%d bytes)\n", size);
  1064. goto out;
  1065. }
  1066. memset(rxq->rx_desc_area, 0, size);
  1067. rxq->rx_desc_area_size = size;
  1068. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1069. GFP_KERNEL);
  1070. if (rxq->rx_skb == NULL) {
  1071. dev_printk(KERN_ERR, &mp->dev->dev,
  1072. "can't allocate rx skb ring\n");
  1073. goto out_free;
  1074. }
  1075. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1076. for (i = 0; i < rxq->rx_ring_size; i++) {
  1077. int nexti = (i + 1) % rxq->rx_ring_size;
  1078. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1079. nexti * sizeof(struct rx_desc);
  1080. }
  1081. init_timer(&rxq->rx_oom);
  1082. rxq->rx_oom.data = (unsigned long)rxq;
  1083. rxq->rx_oom.function = rxq_refill_timer_wrapper;
  1084. return 0;
  1085. out_free:
  1086. if (size <= mp->rx_desc_sram_size)
  1087. iounmap(rxq->rx_desc_area);
  1088. else
  1089. dma_free_coherent(NULL, size,
  1090. rxq->rx_desc_area,
  1091. rxq->rx_desc_dma);
  1092. out:
  1093. return -ENOMEM;
  1094. }
  1095. static void rxq_deinit(struct rx_queue *rxq)
  1096. {
  1097. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1098. int i;
  1099. rxq_disable(rxq);
  1100. del_timer_sync(&rxq->rx_oom);
  1101. for (i = 0; i < rxq->rx_ring_size; i++) {
  1102. if (rxq->rx_skb[i]) {
  1103. dev_kfree_skb(rxq->rx_skb[i]);
  1104. rxq->rx_desc_count--;
  1105. }
  1106. }
  1107. if (rxq->rx_desc_count) {
  1108. dev_printk(KERN_ERR, &mp->dev->dev,
  1109. "error freeing rx ring -- %d skbs stuck\n",
  1110. rxq->rx_desc_count);
  1111. }
  1112. if (rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1113. iounmap(rxq->rx_desc_area);
  1114. else
  1115. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1116. rxq->rx_desc_area, rxq->rx_desc_dma);
  1117. kfree(rxq->rx_skb);
  1118. }
  1119. static int txq_init(struct mv643xx_eth_private *mp)
  1120. {
  1121. struct tx_queue *txq = mp->txq;
  1122. struct tx_desc *tx_desc;
  1123. int size;
  1124. int i;
  1125. txq->tx_ring_size = mp->default_tx_ring_size;
  1126. txq->tx_desc_count = 0;
  1127. txq->tx_curr_desc = 0;
  1128. txq->tx_used_desc = 0;
  1129. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1130. if (size <= mp->tx_desc_sram_size) {
  1131. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1132. mp->tx_desc_sram_size);
  1133. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1134. } else {
  1135. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1136. &txq->tx_desc_dma,
  1137. GFP_KERNEL);
  1138. }
  1139. if (txq->tx_desc_area == NULL) {
  1140. dev_printk(KERN_ERR, &mp->dev->dev,
  1141. "can't allocate tx ring (%d bytes)\n", size);
  1142. goto out;
  1143. }
  1144. memset(txq->tx_desc_area, 0, size);
  1145. txq->tx_desc_area_size = size;
  1146. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1147. GFP_KERNEL);
  1148. if (txq->tx_skb == NULL) {
  1149. dev_printk(KERN_ERR, &mp->dev->dev,
  1150. "can't allocate tx skb ring\n");
  1151. goto out_free;
  1152. }
  1153. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1154. for (i = 0; i < txq->tx_ring_size; i++) {
  1155. int nexti = (i + 1) % txq->tx_ring_size;
  1156. tx_desc[i].next_desc_ptr = txq->tx_desc_dma +
  1157. nexti * sizeof(struct tx_desc);
  1158. }
  1159. return 0;
  1160. out_free:
  1161. if (size <= mp->tx_desc_sram_size)
  1162. iounmap(txq->tx_desc_area);
  1163. else
  1164. dma_free_coherent(NULL, size,
  1165. txq->tx_desc_area,
  1166. txq->tx_desc_dma);
  1167. out:
  1168. return -ENOMEM;
  1169. }
  1170. static void txq_reclaim(struct tx_queue *txq, int force)
  1171. {
  1172. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1173. unsigned long flags;
  1174. spin_lock_irqsave(&mp->lock, flags);
  1175. while (txq->tx_desc_count > 0) {
  1176. int tx_index;
  1177. struct tx_desc *desc;
  1178. u32 cmd_sts;
  1179. struct sk_buff *skb;
  1180. dma_addr_t addr;
  1181. int count;
  1182. tx_index = txq->tx_used_desc;
  1183. desc = &txq->tx_desc_area[tx_index];
  1184. cmd_sts = desc->cmd_sts;
  1185. if (!force && (cmd_sts & BUFFER_OWNED_BY_DMA))
  1186. break;
  1187. txq->tx_used_desc = (tx_index + 1) % txq->tx_ring_size;
  1188. txq->tx_desc_count--;
  1189. addr = desc->buf_ptr;
  1190. count = desc->byte_cnt;
  1191. skb = txq->tx_skb[tx_index];
  1192. txq->tx_skb[tx_index] = NULL;
  1193. if (cmd_sts & ERROR_SUMMARY) {
  1194. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  1195. mp->dev->stats.tx_errors++;
  1196. }
  1197. /*
  1198. * Drop mp->lock while we free the skb.
  1199. */
  1200. spin_unlock_irqrestore(&mp->lock, flags);
  1201. if (cmd_sts & TX_FIRST_DESC)
  1202. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1203. else
  1204. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1205. if (skb)
  1206. dev_kfree_skb_irq(skb);
  1207. spin_lock_irqsave(&mp->lock, flags);
  1208. }
  1209. spin_unlock_irqrestore(&mp->lock, flags);
  1210. }
  1211. static void txq_deinit(struct tx_queue *txq)
  1212. {
  1213. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1214. txq_disable(txq);
  1215. txq_reclaim(txq, 1);
  1216. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1217. if (txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1218. iounmap(txq->tx_desc_area);
  1219. else
  1220. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1221. txq->tx_desc_area, txq->tx_desc_dma);
  1222. kfree(txq->tx_skb);
  1223. }
  1224. /* netdev ops and related ***************************************************/
  1225. static void port_reset(struct mv643xx_eth_private *mp);
  1226. static void mv643xx_eth_update_pscr(struct mv643xx_eth_private *mp,
  1227. struct ethtool_cmd *ecmd)
  1228. {
  1229. u32 pscr_o;
  1230. u32 pscr_n;
  1231. pscr_o = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1232. /* clear speed, duplex and rx buffer size fields */
  1233. pscr_n = pscr_o & ~(SET_MII_SPEED_TO_100 |
  1234. SET_GMII_SPEED_TO_1000 |
  1235. SET_FULL_DUPLEX_MODE |
  1236. MAX_RX_PACKET_MASK);
  1237. if (ecmd->speed == SPEED_1000) {
  1238. pscr_n |= SET_GMII_SPEED_TO_1000 | MAX_RX_PACKET_9700BYTE;
  1239. } else {
  1240. if (ecmd->speed == SPEED_100)
  1241. pscr_n |= SET_MII_SPEED_TO_100;
  1242. pscr_n |= MAX_RX_PACKET_1522BYTE;
  1243. }
  1244. if (ecmd->duplex == DUPLEX_FULL)
  1245. pscr_n |= SET_FULL_DUPLEX_MODE;
  1246. if (pscr_n != pscr_o) {
  1247. if ((pscr_o & SERIAL_PORT_ENABLE) == 0)
  1248. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_n);
  1249. else {
  1250. txq_disable(mp->txq);
  1251. pscr_o &= ~SERIAL_PORT_ENABLE;
  1252. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_o);
  1253. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_n);
  1254. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_n);
  1255. txq_enable(mp->txq);
  1256. }
  1257. }
  1258. }
  1259. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  1260. {
  1261. struct net_device *dev = (struct net_device *)dev_id;
  1262. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1263. u32 int_cause, int_cause_ext = 0;
  1264. /* Read interrupt cause registers */
  1265. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) & (INT_RX | INT_EXT);
  1266. if (int_cause & INT_EXT) {
  1267. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num))
  1268. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1269. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1270. }
  1271. /* PHY status changed */
  1272. if (int_cause_ext & (INT_EXT_LINK | INT_EXT_PHY)) {
  1273. if (mii_link_ok(&mp->mii)) {
  1274. struct ethtool_cmd cmd;
  1275. mii_ethtool_gset(&mp->mii, &cmd);
  1276. mv643xx_eth_update_pscr(mp, &cmd);
  1277. txq_enable(mp->txq);
  1278. if (!netif_carrier_ok(dev)) {
  1279. netif_carrier_on(dev);
  1280. __txq_maybe_wake(mp->txq);
  1281. }
  1282. } else if (netif_carrier_ok(dev)) {
  1283. netif_stop_queue(dev);
  1284. netif_carrier_off(dev);
  1285. }
  1286. }
  1287. #ifdef MV643XX_ETH_NAPI
  1288. if (int_cause & INT_RX) {
  1289. /* schedule the NAPI poll routine to maintain port */
  1290. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1291. /* wait for previous write to complete */
  1292. rdl(mp, INT_MASK(mp->port_num));
  1293. netif_rx_schedule(dev, &mp->napi);
  1294. }
  1295. #else
  1296. if (int_cause & INT_RX)
  1297. rxq_process(mp->rxq, INT_MAX);
  1298. #endif
  1299. if (int_cause_ext & INT_EXT_TX) {
  1300. txq_reclaim(mp->txq, 0);
  1301. __txq_maybe_wake(mp->txq);
  1302. }
  1303. /*
  1304. * If no real interrupt occured, exit.
  1305. * This can happen when using gigE interrupt coalescing mechanism.
  1306. */
  1307. if ((int_cause == 0x0) && (int_cause_ext == 0x0))
  1308. return IRQ_NONE;
  1309. return IRQ_HANDLED;
  1310. }
  1311. static void phy_reset(struct mv643xx_eth_private *mp)
  1312. {
  1313. unsigned int phy_reg_data;
  1314. /* Reset the PHY */
  1315. read_smi_reg(mp, 0, &phy_reg_data);
  1316. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1317. write_smi_reg(mp, 0, phy_reg_data);
  1318. /* wait for PHY to come out of reset */
  1319. do {
  1320. udelay(1);
  1321. read_smi_reg(mp, 0, &phy_reg_data);
  1322. } while (phy_reg_data & 0x8000);
  1323. }
  1324. static void port_start(struct net_device *dev)
  1325. {
  1326. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1327. u32 pscr;
  1328. struct ethtool_cmd ethtool_cmd;
  1329. int i;
  1330. /*
  1331. * Configure basic link parameters.
  1332. */
  1333. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1334. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1335. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1336. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1337. DISABLE_AUTO_NEG_SPEED_GMII |
  1338. DISABLE_AUTO_NEG_FOR_DUPLEX |
  1339. DO_NOT_FORCE_LINK_FAIL |
  1340. SERIAL_PORT_CONTROL_RESERVED;
  1341. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1342. pscr |= SERIAL_PORT_ENABLE;
  1343. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1344. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1345. mv643xx_eth_get_settings(dev, &ethtool_cmd);
  1346. phy_reset(mp);
  1347. mv643xx_eth_set_settings(dev, &ethtool_cmd);
  1348. /*
  1349. * Configure TX path and queues.
  1350. */
  1351. wrl(mp, TX_BW_MTU(mp->port_num), 0);
  1352. for (i = 0; i < 1; i++) {
  1353. struct tx_queue *txq = mp->txq;
  1354. int off = TXQ_CURRENT_DESC_PTR(mp->port_num);
  1355. u32 addr;
  1356. addr = (u32)txq->tx_desc_dma;
  1357. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  1358. wrl(mp, off, addr);
  1359. }
  1360. /* Add the assigned Ethernet address to the port's address table */
  1361. uc_addr_set(mp, dev->dev_addr);
  1362. /*
  1363. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1364. * frames to RX queue #0.
  1365. */
  1366. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1367. /*
  1368. * Treat BPDUs as normal multicasts, and disable partition mode.
  1369. */
  1370. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1371. /*
  1372. * Enable the receive queue.
  1373. */
  1374. for (i = 0; i < 1; i++) {
  1375. struct rx_queue *rxq = mp->rxq;
  1376. int off = RXQ_CURRENT_DESC_PTR(mp->port_num);
  1377. u32 addr;
  1378. addr = (u32)rxq->rx_desc_dma;
  1379. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1380. wrl(mp, off, addr);
  1381. rxq_enable(rxq);
  1382. }
  1383. }
  1384. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1385. {
  1386. unsigned int port_num = mp->port_num;
  1387. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1388. /* Set RX Coalescing mechanism */
  1389. wrl(mp, SDMA_CONFIG(port_num),
  1390. ((coal & 0x3fff) << 8) |
  1391. (rdl(mp, SDMA_CONFIG(port_num))
  1392. & 0xffc000ff));
  1393. }
  1394. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1395. {
  1396. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1397. /* Set TX Coalescing mechanism */
  1398. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), coal << 4);
  1399. }
  1400. static void port_init(struct mv643xx_eth_private *mp)
  1401. {
  1402. port_reset(mp);
  1403. init_mac_tables(mp);
  1404. }
  1405. static int mv643xx_eth_open(struct net_device *dev)
  1406. {
  1407. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1408. unsigned int port_num = mp->port_num;
  1409. int err;
  1410. /* Clear any pending ethernet port interrupts */
  1411. wrl(mp, INT_CAUSE(port_num), 0);
  1412. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  1413. /* wait for previous write to complete */
  1414. rdl(mp, INT_CAUSE_EXT(port_num));
  1415. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1416. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1417. if (err) {
  1418. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  1419. return -EAGAIN;
  1420. }
  1421. port_init(mp);
  1422. err = rxq_init(mp);
  1423. if (err)
  1424. goto out_free_irq;
  1425. rxq_refill(mp->rxq);
  1426. err = txq_init(mp);
  1427. if (err)
  1428. goto out_free_rx_skb;
  1429. #ifdef MV643XX_ETH_NAPI
  1430. napi_enable(&mp->napi);
  1431. #endif
  1432. port_start(dev);
  1433. set_rx_coal(mp, 0);
  1434. set_tx_coal(mp, 0);
  1435. /* Unmask phy and link status changes interrupts */
  1436. wrl(mp, INT_MASK_EXT(port_num), INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1437. /* Unmask RX buffer and TX end interrupt */
  1438. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  1439. return 0;
  1440. out_free_rx_skb:
  1441. rxq_deinit(mp->rxq);
  1442. out_free_irq:
  1443. free_irq(dev->irq, dev);
  1444. return err;
  1445. }
  1446. static void port_reset(struct mv643xx_eth_private *mp)
  1447. {
  1448. unsigned int port_num = mp->port_num;
  1449. unsigned int reg_data;
  1450. txq_disable(mp->txq);
  1451. rxq_disable(mp->rxq);
  1452. while (!(rdl(mp, PORT_STATUS(mp->port_num)) & TX_FIFO_EMPTY))
  1453. udelay(10);
  1454. /* Clear all MIB counters */
  1455. clear_mib_counters(mp);
  1456. /* Reset the Enable bit in the Configuration Register */
  1457. reg_data = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1458. reg_data &= ~(SERIAL_PORT_ENABLE |
  1459. DO_NOT_FORCE_LINK_FAIL |
  1460. FORCE_LINK_PASS);
  1461. wrl(mp, PORT_SERIAL_CONTROL(port_num), reg_data);
  1462. }
  1463. static int mv643xx_eth_stop(struct net_device *dev)
  1464. {
  1465. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1466. unsigned int port_num = mp->port_num;
  1467. /* Mask all interrupts on ethernet port */
  1468. wrl(mp, INT_MASK(port_num), 0x00000000);
  1469. /* wait for previous write to complete */
  1470. rdl(mp, INT_MASK(port_num));
  1471. #ifdef MV643XX_ETH_NAPI
  1472. napi_disable(&mp->napi);
  1473. #endif
  1474. netif_carrier_off(dev);
  1475. netif_stop_queue(dev);
  1476. port_reset(mp);
  1477. txq_deinit(mp->txq);
  1478. rxq_deinit(mp->rxq);
  1479. free_irq(dev->irq, dev);
  1480. return 0;
  1481. }
  1482. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1483. {
  1484. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1485. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1486. }
  1487. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1488. {
  1489. if ((new_mtu > 9500) || (new_mtu < 64))
  1490. return -EINVAL;
  1491. dev->mtu = new_mtu;
  1492. if (!netif_running(dev))
  1493. return 0;
  1494. /*
  1495. * Stop and then re-open the interface. This will allocate RX
  1496. * skbs of the new MTU.
  1497. * There is a possible danger that the open will not succeed,
  1498. * due to memory being full, which might fail the open function.
  1499. */
  1500. mv643xx_eth_stop(dev);
  1501. if (mv643xx_eth_open(dev)) {
  1502. printk(KERN_ERR "%s: Fatal error on opening device\n",
  1503. dev->name);
  1504. }
  1505. return 0;
  1506. }
  1507. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  1508. {
  1509. struct mv643xx_eth_private *mp = container_of(ugly, struct mv643xx_eth_private,
  1510. tx_timeout_task);
  1511. struct net_device *dev = mp->dev;
  1512. if (!netif_running(dev))
  1513. return;
  1514. netif_stop_queue(dev);
  1515. port_reset(mp);
  1516. port_start(dev);
  1517. __txq_maybe_wake(mp->txq);
  1518. }
  1519. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1520. {
  1521. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1522. printk(KERN_INFO "%s: TX timeout ", dev->name);
  1523. /* Do the reset outside of interrupt context */
  1524. schedule_work(&mp->tx_timeout_task);
  1525. }
  1526. #ifdef CONFIG_NET_POLL_CONTROLLER
  1527. static void mv643xx_eth_netpoll(struct net_device *netdev)
  1528. {
  1529. struct mv643xx_eth_private *mp = netdev_priv(netdev);
  1530. int port_num = mp->port_num;
  1531. wrl(mp, INT_MASK(port_num), 0x00000000);
  1532. /* wait for previous write to complete */
  1533. rdl(mp, INT_MASK(port_num));
  1534. mv643xx_eth_int_handler(netdev->irq, netdev);
  1535. wrl(mp, INT_MASK(port_num), INT_RX | INT_CAUSE_EXT);
  1536. }
  1537. #endif
  1538. static int mv643xx_eth_mdio_read(struct net_device *dev, int phy_id, int location)
  1539. {
  1540. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1541. int val;
  1542. read_smi_reg(mp, location, &val);
  1543. return val;
  1544. }
  1545. static void mv643xx_eth_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  1546. {
  1547. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1548. write_smi_reg(mp, location, val);
  1549. }
  1550. /* platform glue ************************************************************/
  1551. static void
  1552. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1553. struct mbus_dram_target_info *dram)
  1554. {
  1555. void __iomem *base = msp->base;
  1556. u32 win_enable;
  1557. u32 win_protect;
  1558. int i;
  1559. for (i = 0; i < 6; i++) {
  1560. writel(0, base + WINDOW_BASE(i));
  1561. writel(0, base + WINDOW_SIZE(i));
  1562. if (i < 4)
  1563. writel(0, base + WINDOW_REMAP_HIGH(i));
  1564. }
  1565. win_enable = 0x3f;
  1566. win_protect = 0;
  1567. for (i = 0; i < dram->num_cs; i++) {
  1568. struct mbus_dram_window *cs = dram->cs + i;
  1569. writel((cs->base & 0xffff0000) |
  1570. (cs->mbus_attr << 8) |
  1571. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1572. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1573. win_enable &= ~(1 << i);
  1574. win_protect |= 3 << (2 * i);
  1575. }
  1576. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1577. msp->win_protect = win_protect;
  1578. }
  1579. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1580. {
  1581. static int mv643xx_eth_version_printed = 0;
  1582. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1583. struct mv643xx_eth_shared_private *msp;
  1584. struct resource *res;
  1585. int ret;
  1586. if (!mv643xx_eth_version_printed++)
  1587. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1588. ret = -EINVAL;
  1589. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1590. if (res == NULL)
  1591. goto out;
  1592. ret = -ENOMEM;
  1593. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1594. if (msp == NULL)
  1595. goto out;
  1596. memset(msp, 0, sizeof(*msp));
  1597. msp->base = ioremap(res->start, res->end - res->start + 1);
  1598. if (msp->base == NULL)
  1599. goto out_free;
  1600. spin_lock_init(&msp->phy_lock);
  1601. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1602. platform_set_drvdata(pdev, msp);
  1603. /*
  1604. * (Re-)program MBUS remapping windows if we are asked to.
  1605. */
  1606. if (pd != NULL && pd->dram != NULL)
  1607. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1608. return 0;
  1609. out_free:
  1610. kfree(msp);
  1611. out:
  1612. return ret;
  1613. }
  1614. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1615. {
  1616. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1617. iounmap(msp->base);
  1618. kfree(msp);
  1619. return 0;
  1620. }
  1621. static struct platform_driver mv643xx_eth_shared_driver = {
  1622. .probe = mv643xx_eth_shared_probe,
  1623. .remove = mv643xx_eth_shared_remove,
  1624. .driver = {
  1625. .name = MV643XX_ETH_SHARED_NAME,
  1626. .owner = THIS_MODULE,
  1627. },
  1628. };
  1629. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1630. {
  1631. u32 reg_data;
  1632. int addr_shift = 5 * mp->port_num;
  1633. reg_data = rdl(mp, PHY_ADDR);
  1634. reg_data &= ~(0x1f << addr_shift);
  1635. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1636. wrl(mp, PHY_ADDR, reg_data);
  1637. }
  1638. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1639. {
  1640. unsigned int reg_data;
  1641. reg_data = rdl(mp, PHY_ADDR);
  1642. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  1643. }
  1644. static int phy_detect(struct mv643xx_eth_private *mp)
  1645. {
  1646. unsigned int phy_reg_data0;
  1647. int auto_neg;
  1648. read_smi_reg(mp, 0, &phy_reg_data0);
  1649. auto_neg = phy_reg_data0 & 0x1000;
  1650. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1651. write_smi_reg(mp, 0, phy_reg_data0);
  1652. read_smi_reg(mp, 0, &phy_reg_data0);
  1653. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1654. return -ENODEV; /* change didn't take */
  1655. phy_reg_data0 ^= 0x1000;
  1656. write_smi_reg(mp, 0, phy_reg_data0);
  1657. return 0;
  1658. }
  1659. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1660. int speed, int duplex,
  1661. struct ethtool_cmd *cmd)
  1662. {
  1663. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1664. memset(cmd, 0, sizeof(*cmd));
  1665. cmd->port = PORT_MII;
  1666. cmd->transceiver = XCVR_INTERNAL;
  1667. cmd->phy_address = phy_address;
  1668. if (speed == 0) {
  1669. cmd->autoneg = AUTONEG_ENABLE;
  1670. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1671. cmd->speed = SPEED_100;
  1672. cmd->advertising = ADVERTISED_10baseT_Half |
  1673. ADVERTISED_10baseT_Full |
  1674. ADVERTISED_100baseT_Half |
  1675. ADVERTISED_100baseT_Full;
  1676. if (mp->mii.supports_gmii)
  1677. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1678. } else {
  1679. cmd->autoneg = AUTONEG_DISABLE;
  1680. cmd->speed = speed;
  1681. cmd->duplex = duplex;
  1682. }
  1683. }
  1684. static int mv643xx_eth_probe(struct platform_device *pdev)
  1685. {
  1686. struct mv643xx_eth_platform_data *pd;
  1687. int port_num;
  1688. struct mv643xx_eth_private *mp;
  1689. struct net_device *dev;
  1690. u8 *p;
  1691. struct resource *res;
  1692. int err;
  1693. struct ethtool_cmd cmd;
  1694. int duplex = DUPLEX_HALF;
  1695. int speed = 0; /* default to auto-negotiation */
  1696. DECLARE_MAC_BUF(mac);
  1697. pd = pdev->dev.platform_data;
  1698. if (pd == NULL) {
  1699. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1700. return -ENODEV;
  1701. }
  1702. if (pd->shared == NULL) {
  1703. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  1704. return -ENODEV;
  1705. }
  1706. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  1707. if (!dev)
  1708. return -ENOMEM;
  1709. platform_set_drvdata(pdev, dev);
  1710. mp = netdev_priv(dev);
  1711. mp->dev = dev;
  1712. #ifdef MV643XX_ETH_NAPI
  1713. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  1714. #endif
  1715. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1716. BUG_ON(!res);
  1717. dev->irq = res->start;
  1718. dev->open = mv643xx_eth_open;
  1719. dev->stop = mv643xx_eth_stop;
  1720. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1721. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1722. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1723. /* No need to Tx Timeout */
  1724. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1725. #ifdef CONFIG_NET_POLL_CONTROLLER
  1726. dev->poll_controller = mv643xx_eth_netpoll;
  1727. #endif
  1728. dev->watchdog_timeo = 2 * HZ;
  1729. dev->base_addr = 0;
  1730. dev->change_mtu = mv643xx_eth_change_mtu;
  1731. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1732. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  1733. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1734. #ifdef MAX_SKB_FRAGS
  1735. /*
  1736. * Zero copy can only work if we use Discovery II memory. Else, we will
  1737. * have to map the buffers to ISA memory which is only 16 MB
  1738. */
  1739. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1740. #endif
  1741. #endif
  1742. /* Configure the timeout task */
  1743. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1744. spin_lock_init(&mp->lock);
  1745. mp->shared = platform_get_drvdata(pd->shared);
  1746. port_num = mp->port_num = pd->port_number;
  1747. if (mp->shared->win_protect)
  1748. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  1749. mp->shared_smi = mp->shared;
  1750. if (pd->shared_smi != NULL)
  1751. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1752. /* set default config values */
  1753. uc_addr_get(mp, dev->dev_addr);
  1754. if (is_valid_ether_addr(pd->mac_addr))
  1755. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1756. if (pd->phy_addr || pd->force_phy_addr)
  1757. phy_addr_set(mp, pd->phy_addr);
  1758. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1759. if (pd->rx_queue_size)
  1760. mp->default_rx_ring_size = pd->rx_queue_size;
  1761. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1762. if (pd->tx_queue_size)
  1763. mp->default_tx_ring_size = pd->tx_queue_size;
  1764. if (pd->tx_sram_size) {
  1765. mp->tx_desc_sram_size = pd->tx_sram_size;
  1766. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  1767. }
  1768. if (pd->rx_sram_size) {
  1769. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  1770. mp->rx_desc_sram_size = pd->rx_sram_size;
  1771. }
  1772. duplex = pd->duplex;
  1773. speed = pd->speed;
  1774. /* Hook up MII support for ethtool */
  1775. mp->mii.dev = dev;
  1776. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  1777. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  1778. mp->mii.phy_id = phy_addr_get(mp);
  1779. mp->mii.phy_id_mask = 0x3f;
  1780. mp->mii.reg_num_mask = 0x1f;
  1781. err = phy_detect(mp);
  1782. if (err) {
  1783. pr_debug("%s: No PHY detected at addr %d\n",
  1784. dev->name, phy_addr_get(mp));
  1785. goto out;
  1786. }
  1787. phy_reset(mp);
  1788. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1789. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1790. mv643xx_eth_update_pscr(mp, &cmd);
  1791. mv643xx_eth_set_settings(dev, &cmd);
  1792. SET_NETDEV_DEV(dev, &pdev->dev);
  1793. err = register_netdev(dev);
  1794. if (err)
  1795. goto out;
  1796. p = dev->dev_addr;
  1797. printk(KERN_NOTICE
  1798. "%s: port %d with MAC address %s\n",
  1799. dev->name, port_num, print_mac(mac, p));
  1800. if (dev->features & NETIF_F_SG)
  1801. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1802. if (dev->features & NETIF_F_IP_CSUM)
  1803. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1804. dev->name);
  1805. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1806. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1807. #endif
  1808. #ifdef MV643XX_ETH_COAL
  1809. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1810. dev->name);
  1811. #endif
  1812. #ifdef MV643XX_ETH_NAPI
  1813. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1814. #endif
  1815. if (mp->tx_desc_sram_size > 0)
  1816. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1817. return 0;
  1818. out:
  1819. free_netdev(dev);
  1820. return err;
  1821. }
  1822. static int mv643xx_eth_remove(struct platform_device *pdev)
  1823. {
  1824. struct net_device *dev = platform_get_drvdata(pdev);
  1825. unregister_netdev(dev);
  1826. flush_scheduled_work();
  1827. free_netdev(dev);
  1828. platform_set_drvdata(pdev, NULL);
  1829. return 0;
  1830. }
  1831. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1832. {
  1833. struct net_device *dev = platform_get_drvdata(pdev);
  1834. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1835. unsigned int port_num = mp->port_num;
  1836. /* Mask all interrupts on ethernet port */
  1837. wrl(mp, INT_MASK(port_num), 0);
  1838. rdl(mp, INT_MASK(port_num));
  1839. port_reset(mp);
  1840. }
  1841. static struct platform_driver mv643xx_eth_driver = {
  1842. .probe = mv643xx_eth_probe,
  1843. .remove = mv643xx_eth_remove,
  1844. .shutdown = mv643xx_eth_shutdown,
  1845. .driver = {
  1846. .name = MV643XX_ETH_NAME,
  1847. .owner = THIS_MODULE,
  1848. },
  1849. };
  1850. static int __init mv643xx_eth_init_module(void)
  1851. {
  1852. int rc;
  1853. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1854. if (!rc) {
  1855. rc = platform_driver_register(&mv643xx_eth_driver);
  1856. if (rc)
  1857. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1858. }
  1859. return rc;
  1860. }
  1861. static void __exit mv643xx_eth_cleanup_module(void)
  1862. {
  1863. platform_driver_unregister(&mv643xx_eth_driver);
  1864. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1865. }
  1866. module_init(mv643xx_eth_init_module);
  1867. module_exit(mv643xx_eth_cleanup_module);
  1868. MODULE_LICENSE("GPL");
  1869. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1870. " and Dale Farnsworth");
  1871. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1872. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  1873. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);