main.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <mb@bu3sch.de>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/ssb/ssb.h>
  14. #include <linux/ssb/ssb_regs.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/pci.h>
  17. #include <pcmcia/cs_types.h>
  18. #include <pcmcia/cs.h>
  19. #include <pcmcia/cistpl.h>
  20. #include <pcmcia/ds.h>
  21. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  22. MODULE_LICENSE("GPL");
  23. /* Temporary list of yet-to-be-attached buses */
  24. static LIST_HEAD(attach_queue);
  25. /* List if running buses */
  26. static LIST_HEAD(buses);
  27. /* Software ID counter */
  28. static unsigned int next_busnumber;
  29. /* buses_mutes locks the two buslists and the next_busnumber.
  30. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  31. static DEFINE_MUTEX(buses_mutex);
  32. /* There are differences in the codeflow, if the bus is
  33. * initialized from early boot, as various needed services
  34. * are not available early. This is a mechanism to delay
  35. * these initializations to after early boot has finished.
  36. * It's also used to avoid mutex locking, as that's not
  37. * available and needed early. */
  38. static bool ssb_is_early_boot = 1;
  39. static void ssb_buses_lock(void);
  40. static void ssb_buses_unlock(void);
  41. #ifdef CONFIG_SSB_PCIHOST
  42. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  43. {
  44. struct ssb_bus *bus;
  45. ssb_buses_lock();
  46. list_for_each_entry(bus, &buses, list) {
  47. if (bus->bustype == SSB_BUSTYPE_PCI &&
  48. bus->host_pci == pdev)
  49. goto found;
  50. }
  51. bus = NULL;
  52. found:
  53. ssb_buses_unlock();
  54. return bus;
  55. }
  56. #endif /* CONFIG_SSB_PCIHOST */
  57. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  58. {
  59. if (dev)
  60. get_device(dev->dev);
  61. return dev;
  62. }
  63. static void ssb_device_put(struct ssb_device *dev)
  64. {
  65. if (dev)
  66. put_device(dev->dev);
  67. }
  68. static int ssb_bus_resume(struct ssb_bus *bus)
  69. {
  70. int err;
  71. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  72. err = ssb_pcmcia_init(bus);
  73. if (err) {
  74. /* No need to disable XTAL, as we don't have one on PCMCIA. */
  75. return err;
  76. }
  77. ssb_chipco_resume(&bus->chipco);
  78. return 0;
  79. }
  80. static int ssb_device_resume(struct device *dev)
  81. {
  82. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  83. struct ssb_driver *ssb_drv;
  84. struct ssb_bus *bus;
  85. int err = 0;
  86. bus = ssb_dev->bus;
  87. if (bus->suspend_cnt == bus->nr_devices) {
  88. err = ssb_bus_resume(bus);
  89. if (err)
  90. return err;
  91. }
  92. bus->suspend_cnt--;
  93. if (dev->driver) {
  94. ssb_drv = drv_to_ssb_drv(dev->driver);
  95. if (ssb_drv && ssb_drv->resume)
  96. err = ssb_drv->resume(ssb_dev);
  97. if (err)
  98. goto out;
  99. }
  100. out:
  101. return err;
  102. }
  103. static void ssb_bus_suspend(struct ssb_bus *bus, pm_message_t state)
  104. {
  105. ssb_chipco_suspend(&bus->chipco, state);
  106. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  107. /* Reset HW state information in memory, so that HW is
  108. * completely reinitialized on resume. */
  109. bus->mapped_device = NULL;
  110. #ifdef CONFIG_SSB_DRIVER_PCICORE
  111. bus->pcicore.setup_done = 0;
  112. #endif
  113. #ifdef CONFIG_SSB_DEBUG
  114. bus->powered_up = 0;
  115. #endif
  116. }
  117. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  118. {
  119. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  120. struct ssb_driver *ssb_drv;
  121. struct ssb_bus *bus;
  122. int err = 0;
  123. if (dev->driver) {
  124. ssb_drv = drv_to_ssb_drv(dev->driver);
  125. if (ssb_drv && ssb_drv->suspend)
  126. err = ssb_drv->suspend(ssb_dev, state);
  127. if (err)
  128. goto out;
  129. }
  130. bus = ssb_dev->bus;
  131. bus->suspend_cnt++;
  132. if (bus->suspend_cnt == bus->nr_devices) {
  133. /* All devices suspended. Shutdown the bus. */
  134. ssb_bus_suspend(bus, state);
  135. }
  136. out:
  137. return err;
  138. }
  139. #ifdef CONFIG_SSB_PCIHOST
  140. int ssb_devices_freeze(struct ssb_bus *bus)
  141. {
  142. struct ssb_device *dev;
  143. struct ssb_driver *drv;
  144. int err = 0;
  145. int i;
  146. pm_message_t state = PMSG_FREEZE;
  147. /* First check that we are capable to freeze all devices. */
  148. for (i = 0; i < bus->nr_devices; i++) {
  149. dev = &(bus->devices[i]);
  150. if (!dev->dev ||
  151. !dev->dev->driver ||
  152. !device_is_registered(dev->dev))
  153. continue;
  154. drv = drv_to_ssb_drv(dev->dev->driver);
  155. if (!drv)
  156. continue;
  157. if (!drv->suspend) {
  158. /* Nope, can't suspend this one. */
  159. return -EOPNOTSUPP;
  160. }
  161. }
  162. /* Now suspend all devices */
  163. for (i = 0; i < bus->nr_devices; i++) {
  164. dev = &(bus->devices[i]);
  165. if (!dev->dev ||
  166. !dev->dev->driver ||
  167. !device_is_registered(dev->dev))
  168. continue;
  169. drv = drv_to_ssb_drv(dev->dev->driver);
  170. if (!drv)
  171. continue;
  172. err = drv->suspend(dev, state);
  173. if (err) {
  174. ssb_printk(KERN_ERR PFX "Failed to freeze device %s\n",
  175. dev->dev->bus_id);
  176. goto err_unwind;
  177. }
  178. }
  179. return 0;
  180. err_unwind:
  181. for (i--; i >= 0; i--) {
  182. dev = &(bus->devices[i]);
  183. if (!dev->dev ||
  184. !dev->dev->driver ||
  185. !device_is_registered(dev->dev))
  186. continue;
  187. drv = drv_to_ssb_drv(dev->dev->driver);
  188. if (!drv)
  189. continue;
  190. if (drv->resume)
  191. drv->resume(dev);
  192. }
  193. return err;
  194. }
  195. int ssb_devices_thaw(struct ssb_bus *bus)
  196. {
  197. struct ssb_device *dev;
  198. struct ssb_driver *drv;
  199. int err;
  200. int i;
  201. for (i = 0; i < bus->nr_devices; i++) {
  202. dev = &(bus->devices[i]);
  203. if (!dev->dev ||
  204. !dev->dev->driver ||
  205. !device_is_registered(dev->dev))
  206. continue;
  207. drv = drv_to_ssb_drv(dev->dev->driver);
  208. if (!drv)
  209. continue;
  210. if (SSB_WARN_ON(!drv->resume))
  211. continue;
  212. err = drv->resume(dev);
  213. if (err) {
  214. ssb_printk(KERN_ERR PFX "Failed to thaw device %s\n",
  215. dev->dev->bus_id);
  216. }
  217. }
  218. return 0;
  219. }
  220. #endif /* CONFIG_SSB_PCIHOST */
  221. static void ssb_device_shutdown(struct device *dev)
  222. {
  223. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  224. struct ssb_driver *ssb_drv;
  225. if (!dev->driver)
  226. return;
  227. ssb_drv = drv_to_ssb_drv(dev->driver);
  228. if (ssb_drv && ssb_drv->shutdown)
  229. ssb_drv->shutdown(ssb_dev);
  230. }
  231. static int ssb_device_remove(struct device *dev)
  232. {
  233. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  234. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  235. if (ssb_drv && ssb_drv->remove)
  236. ssb_drv->remove(ssb_dev);
  237. ssb_device_put(ssb_dev);
  238. return 0;
  239. }
  240. static int ssb_device_probe(struct device *dev)
  241. {
  242. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  243. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  244. int err = 0;
  245. ssb_device_get(ssb_dev);
  246. if (ssb_drv && ssb_drv->probe)
  247. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  248. if (err)
  249. ssb_device_put(ssb_dev);
  250. return err;
  251. }
  252. static int ssb_match_devid(const struct ssb_device_id *tabid,
  253. const struct ssb_device_id *devid)
  254. {
  255. if ((tabid->vendor != devid->vendor) &&
  256. tabid->vendor != SSB_ANY_VENDOR)
  257. return 0;
  258. if ((tabid->coreid != devid->coreid) &&
  259. tabid->coreid != SSB_ANY_ID)
  260. return 0;
  261. if ((tabid->revision != devid->revision) &&
  262. tabid->revision != SSB_ANY_REV)
  263. return 0;
  264. return 1;
  265. }
  266. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  267. {
  268. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  269. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  270. const struct ssb_device_id *id;
  271. for (id = ssb_drv->id_table;
  272. id->vendor || id->coreid || id->revision;
  273. id++) {
  274. if (ssb_match_devid(id, &ssb_dev->id))
  275. return 1; /* found */
  276. }
  277. return 0;
  278. }
  279. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  280. {
  281. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  282. if (!dev)
  283. return -ENODEV;
  284. return add_uevent_var(env,
  285. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  286. ssb_dev->id.vendor, ssb_dev->id.coreid,
  287. ssb_dev->id.revision);
  288. }
  289. static struct bus_type ssb_bustype = {
  290. .name = "ssb",
  291. .match = ssb_bus_match,
  292. .probe = ssb_device_probe,
  293. .remove = ssb_device_remove,
  294. .shutdown = ssb_device_shutdown,
  295. .suspend = ssb_device_suspend,
  296. .resume = ssb_device_resume,
  297. .uevent = ssb_device_uevent,
  298. };
  299. static void ssb_buses_lock(void)
  300. {
  301. /* See the comment at the ssb_is_early_boot definition */
  302. if (!ssb_is_early_boot)
  303. mutex_lock(&buses_mutex);
  304. }
  305. static void ssb_buses_unlock(void)
  306. {
  307. /* See the comment at the ssb_is_early_boot definition */
  308. if (!ssb_is_early_boot)
  309. mutex_unlock(&buses_mutex);
  310. }
  311. static void ssb_devices_unregister(struct ssb_bus *bus)
  312. {
  313. struct ssb_device *sdev;
  314. int i;
  315. for (i = bus->nr_devices - 1; i >= 0; i--) {
  316. sdev = &(bus->devices[i]);
  317. if (sdev->dev)
  318. device_unregister(sdev->dev);
  319. }
  320. }
  321. void ssb_bus_unregister(struct ssb_bus *bus)
  322. {
  323. ssb_buses_lock();
  324. ssb_devices_unregister(bus);
  325. list_del(&bus->list);
  326. ssb_buses_unlock();
  327. /* ssb_pcmcia_exit(bus); */
  328. ssb_pci_exit(bus);
  329. ssb_iounmap(bus);
  330. }
  331. EXPORT_SYMBOL(ssb_bus_unregister);
  332. static void ssb_release_dev(struct device *dev)
  333. {
  334. struct __ssb_dev_wrapper *devwrap;
  335. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  336. kfree(devwrap);
  337. }
  338. static int ssb_devices_register(struct ssb_bus *bus)
  339. {
  340. struct ssb_device *sdev;
  341. struct device *dev;
  342. struct __ssb_dev_wrapper *devwrap;
  343. int i, err = 0;
  344. int dev_idx = 0;
  345. for (i = 0; i < bus->nr_devices; i++) {
  346. sdev = &(bus->devices[i]);
  347. /* We don't register SSB-system devices to the kernel,
  348. * as the drivers for them are built into SSB. */
  349. switch (sdev->id.coreid) {
  350. case SSB_DEV_CHIPCOMMON:
  351. case SSB_DEV_PCI:
  352. case SSB_DEV_PCIE:
  353. case SSB_DEV_PCMCIA:
  354. case SSB_DEV_MIPS:
  355. case SSB_DEV_MIPS_3302:
  356. case SSB_DEV_EXTIF:
  357. continue;
  358. }
  359. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  360. if (!devwrap) {
  361. ssb_printk(KERN_ERR PFX
  362. "Could not allocate device\n");
  363. err = -ENOMEM;
  364. goto error;
  365. }
  366. dev = &devwrap->dev;
  367. devwrap->sdev = sdev;
  368. dev->release = ssb_release_dev;
  369. dev->bus = &ssb_bustype;
  370. snprintf(dev->bus_id, sizeof(dev->bus_id),
  371. "ssb%u:%d", bus->busnumber, dev_idx);
  372. switch (bus->bustype) {
  373. case SSB_BUSTYPE_PCI:
  374. #ifdef CONFIG_SSB_PCIHOST
  375. sdev->irq = bus->host_pci->irq;
  376. dev->parent = &bus->host_pci->dev;
  377. #endif
  378. break;
  379. case SSB_BUSTYPE_PCMCIA:
  380. #ifdef CONFIG_SSB_PCMCIAHOST
  381. sdev->irq = bus->host_pcmcia->irq.AssignedIRQ;
  382. dev->parent = &bus->host_pcmcia->dev;
  383. #endif
  384. break;
  385. case SSB_BUSTYPE_SSB:
  386. break;
  387. }
  388. sdev->dev = dev;
  389. err = device_register(dev);
  390. if (err) {
  391. ssb_printk(KERN_ERR PFX
  392. "Could not register %s\n",
  393. dev->bus_id);
  394. /* Set dev to NULL to not unregister
  395. * dev on error unwinding. */
  396. sdev->dev = NULL;
  397. kfree(devwrap);
  398. goto error;
  399. }
  400. dev_idx++;
  401. }
  402. return 0;
  403. error:
  404. /* Unwind the already registered devices. */
  405. ssb_devices_unregister(bus);
  406. return err;
  407. }
  408. /* Needs ssb_buses_lock() */
  409. static int ssb_attach_queued_buses(void)
  410. {
  411. struct ssb_bus *bus, *n;
  412. int err = 0;
  413. int drop_them_all = 0;
  414. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  415. if (drop_them_all) {
  416. list_del(&bus->list);
  417. continue;
  418. }
  419. /* Can't init the PCIcore in ssb_bus_register(), as that
  420. * is too early in boot for embedded systems
  421. * (no udelay() available). So do it here in attach stage.
  422. */
  423. err = ssb_bus_powerup(bus, 0);
  424. if (err)
  425. goto error;
  426. ssb_pcicore_init(&bus->pcicore);
  427. ssb_bus_may_powerdown(bus);
  428. err = ssb_devices_register(bus);
  429. error:
  430. if (err) {
  431. drop_them_all = 1;
  432. list_del(&bus->list);
  433. continue;
  434. }
  435. list_move_tail(&bus->list, &buses);
  436. }
  437. return err;
  438. }
  439. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  440. {
  441. struct ssb_bus *bus = dev->bus;
  442. offset += dev->core_index * SSB_CORE_SIZE;
  443. return readb(bus->mmio + offset);
  444. }
  445. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  446. {
  447. struct ssb_bus *bus = dev->bus;
  448. offset += dev->core_index * SSB_CORE_SIZE;
  449. return readw(bus->mmio + offset);
  450. }
  451. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  452. {
  453. struct ssb_bus *bus = dev->bus;
  454. offset += dev->core_index * SSB_CORE_SIZE;
  455. return readl(bus->mmio + offset);
  456. }
  457. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  458. {
  459. struct ssb_bus *bus = dev->bus;
  460. offset += dev->core_index * SSB_CORE_SIZE;
  461. writeb(value, bus->mmio + offset);
  462. }
  463. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  464. {
  465. struct ssb_bus *bus = dev->bus;
  466. offset += dev->core_index * SSB_CORE_SIZE;
  467. writew(value, bus->mmio + offset);
  468. }
  469. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  470. {
  471. struct ssb_bus *bus = dev->bus;
  472. offset += dev->core_index * SSB_CORE_SIZE;
  473. writel(value, bus->mmio + offset);
  474. }
  475. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  476. static const struct ssb_bus_ops ssb_ssb_ops = {
  477. .read8 = ssb_ssb_read8,
  478. .read16 = ssb_ssb_read16,
  479. .read32 = ssb_ssb_read32,
  480. .write8 = ssb_ssb_write8,
  481. .write16 = ssb_ssb_write16,
  482. .write32 = ssb_ssb_write32,
  483. };
  484. static int ssb_fetch_invariants(struct ssb_bus *bus,
  485. ssb_invariants_func_t get_invariants)
  486. {
  487. struct ssb_init_invariants iv;
  488. int err;
  489. memset(&iv, 0, sizeof(iv));
  490. err = get_invariants(bus, &iv);
  491. if (err)
  492. goto out;
  493. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  494. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  495. bus->has_cardbus_slot = iv.has_cardbus_slot;
  496. out:
  497. return err;
  498. }
  499. static int ssb_bus_register(struct ssb_bus *bus,
  500. ssb_invariants_func_t get_invariants,
  501. unsigned long baseaddr)
  502. {
  503. int err;
  504. spin_lock_init(&bus->bar_lock);
  505. INIT_LIST_HEAD(&bus->list);
  506. #ifdef CONFIG_SSB_EMBEDDED
  507. spin_lock_init(&bus->gpio_lock);
  508. #endif
  509. /* Powerup the bus */
  510. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  511. if (err)
  512. goto out;
  513. ssb_buses_lock();
  514. bus->busnumber = next_busnumber;
  515. /* Scan for devices (cores) */
  516. err = ssb_bus_scan(bus, baseaddr);
  517. if (err)
  518. goto err_disable_xtal;
  519. /* Init PCI-host device (if any) */
  520. err = ssb_pci_init(bus);
  521. if (err)
  522. goto err_unmap;
  523. /* Init PCMCIA-host device (if any) */
  524. err = ssb_pcmcia_init(bus);
  525. if (err)
  526. goto err_pci_exit;
  527. /* Initialize basic system devices (if available) */
  528. err = ssb_bus_powerup(bus, 0);
  529. if (err)
  530. goto err_pcmcia_exit;
  531. ssb_chipcommon_init(&bus->chipco);
  532. ssb_mipscore_init(&bus->mipscore);
  533. err = ssb_fetch_invariants(bus, get_invariants);
  534. if (err) {
  535. ssb_bus_may_powerdown(bus);
  536. goto err_pcmcia_exit;
  537. }
  538. ssb_bus_may_powerdown(bus);
  539. /* Queue it for attach.
  540. * See the comment at the ssb_is_early_boot definition. */
  541. list_add_tail(&bus->list, &attach_queue);
  542. if (!ssb_is_early_boot) {
  543. /* This is not early boot, so we must attach the bus now */
  544. err = ssb_attach_queued_buses();
  545. if (err)
  546. goto err_dequeue;
  547. }
  548. next_busnumber++;
  549. ssb_buses_unlock();
  550. out:
  551. return err;
  552. err_dequeue:
  553. list_del(&bus->list);
  554. err_pcmcia_exit:
  555. /* ssb_pcmcia_exit(bus); */
  556. err_pci_exit:
  557. ssb_pci_exit(bus);
  558. err_unmap:
  559. ssb_iounmap(bus);
  560. err_disable_xtal:
  561. ssb_buses_unlock();
  562. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  563. return err;
  564. }
  565. #ifdef CONFIG_SSB_PCIHOST
  566. int ssb_bus_pcibus_register(struct ssb_bus *bus,
  567. struct pci_dev *host_pci)
  568. {
  569. int err;
  570. bus->bustype = SSB_BUSTYPE_PCI;
  571. bus->host_pci = host_pci;
  572. bus->ops = &ssb_pci_ops;
  573. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  574. if (!err) {
  575. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  576. "PCI device %s\n", host_pci->dev.bus_id);
  577. }
  578. return err;
  579. }
  580. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  581. #endif /* CONFIG_SSB_PCIHOST */
  582. #ifdef CONFIG_SSB_PCMCIAHOST
  583. int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  584. struct pcmcia_device *pcmcia_dev,
  585. unsigned long baseaddr)
  586. {
  587. int err;
  588. bus->bustype = SSB_BUSTYPE_PCMCIA;
  589. bus->host_pcmcia = pcmcia_dev;
  590. bus->ops = &ssb_pcmcia_ops;
  591. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  592. if (!err) {
  593. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  594. "PCMCIA device %s\n", pcmcia_dev->devname);
  595. }
  596. return err;
  597. }
  598. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  599. #endif /* CONFIG_SSB_PCMCIAHOST */
  600. int ssb_bus_ssbbus_register(struct ssb_bus *bus,
  601. unsigned long baseaddr,
  602. ssb_invariants_func_t get_invariants)
  603. {
  604. int err;
  605. bus->bustype = SSB_BUSTYPE_SSB;
  606. bus->ops = &ssb_ssb_ops;
  607. err = ssb_bus_register(bus, get_invariants, baseaddr);
  608. if (!err) {
  609. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found at "
  610. "address 0x%08lX\n", baseaddr);
  611. }
  612. return err;
  613. }
  614. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  615. {
  616. drv->drv.name = drv->name;
  617. drv->drv.bus = &ssb_bustype;
  618. drv->drv.owner = owner;
  619. return driver_register(&drv->drv);
  620. }
  621. EXPORT_SYMBOL(__ssb_driver_register);
  622. void ssb_driver_unregister(struct ssb_driver *drv)
  623. {
  624. driver_unregister(&drv->drv);
  625. }
  626. EXPORT_SYMBOL(ssb_driver_unregister);
  627. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  628. {
  629. struct ssb_bus *bus = dev->bus;
  630. struct ssb_device *ent;
  631. int i;
  632. for (i = 0; i < bus->nr_devices; i++) {
  633. ent = &(bus->devices[i]);
  634. if (ent->id.vendor != dev->id.vendor)
  635. continue;
  636. if (ent->id.coreid != dev->id.coreid)
  637. continue;
  638. ent->devtypedata = data;
  639. }
  640. }
  641. EXPORT_SYMBOL(ssb_set_devtypedata);
  642. static u32 clkfactor_f6_resolve(u32 v)
  643. {
  644. /* map the magic values */
  645. switch (v) {
  646. case SSB_CHIPCO_CLK_F6_2:
  647. return 2;
  648. case SSB_CHIPCO_CLK_F6_3:
  649. return 3;
  650. case SSB_CHIPCO_CLK_F6_4:
  651. return 4;
  652. case SSB_CHIPCO_CLK_F6_5:
  653. return 5;
  654. case SSB_CHIPCO_CLK_F6_6:
  655. return 6;
  656. case SSB_CHIPCO_CLK_F6_7:
  657. return 7;
  658. }
  659. return 0;
  660. }
  661. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  662. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  663. {
  664. u32 n1, n2, clock, m1, m2, m3, mc;
  665. n1 = (n & SSB_CHIPCO_CLK_N1);
  666. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  667. switch (plltype) {
  668. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  669. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  670. return SSB_CHIPCO_CLK_T6_M0;
  671. return SSB_CHIPCO_CLK_T6_M1;
  672. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  673. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  674. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  675. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  676. n1 = clkfactor_f6_resolve(n1);
  677. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  678. break;
  679. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  680. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  681. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  682. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  683. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  684. break;
  685. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  686. return 100000000;
  687. default:
  688. SSB_WARN_ON(1);
  689. }
  690. switch (plltype) {
  691. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  692. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  693. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  694. break;
  695. default:
  696. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  697. }
  698. if (!clock)
  699. return 0;
  700. m1 = (m & SSB_CHIPCO_CLK_M1);
  701. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  702. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  703. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  704. switch (plltype) {
  705. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  706. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  707. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  708. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  709. m1 = clkfactor_f6_resolve(m1);
  710. if ((plltype == SSB_PLLTYPE_1) ||
  711. (plltype == SSB_PLLTYPE_3))
  712. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  713. else
  714. m2 = clkfactor_f6_resolve(m2);
  715. m3 = clkfactor_f6_resolve(m3);
  716. switch (mc) {
  717. case SSB_CHIPCO_CLK_MC_BYPASS:
  718. return clock;
  719. case SSB_CHIPCO_CLK_MC_M1:
  720. return (clock / m1);
  721. case SSB_CHIPCO_CLK_MC_M1M2:
  722. return (clock / (m1 * m2));
  723. case SSB_CHIPCO_CLK_MC_M1M2M3:
  724. return (clock / (m1 * m2 * m3));
  725. case SSB_CHIPCO_CLK_MC_M1M3:
  726. return (clock / (m1 * m3));
  727. }
  728. return 0;
  729. case SSB_PLLTYPE_2:
  730. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  731. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  732. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  733. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  734. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  735. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  736. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  737. clock /= m1;
  738. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  739. clock /= m2;
  740. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  741. clock /= m3;
  742. return clock;
  743. default:
  744. SSB_WARN_ON(1);
  745. }
  746. return 0;
  747. }
  748. /* Get the current speed the backplane is running at */
  749. u32 ssb_clockspeed(struct ssb_bus *bus)
  750. {
  751. u32 rate;
  752. u32 plltype;
  753. u32 clkctl_n, clkctl_m;
  754. if (ssb_extif_available(&bus->extif))
  755. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  756. &clkctl_n, &clkctl_m);
  757. else if (bus->chipco.dev)
  758. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  759. &clkctl_n, &clkctl_m);
  760. else
  761. return 0;
  762. if (bus->chip_id == 0x5365) {
  763. rate = 100000000;
  764. } else {
  765. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  766. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  767. rate /= 2;
  768. }
  769. return rate;
  770. }
  771. EXPORT_SYMBOL(ssb_clockspeed);
  772. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  773. {
  774. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  775. /* The REJECT bit changed position in TMSLOW between
  776. * Backplane revisions. */
  777. switch (rev) {
  778. case SSB_IDLOW_SSBREV_22:
  779. return SSB_TMSLOW_REJECT_22;
  780. case SSB_IDLOW_SSBREV_23:
  781. return SSB_TMSLOW_REJECT_23;
  782. case SSB_IDLOW_SSBREV_24: /* TODO - find the proper REJECT bits */
  783. case SSB_IDLOW_SSBREV_25: /* same here */
  784. case SSB_IDLOW_SSBREV_26: /* same here */
  785. case SSB_IDLOW_SSBREV_27: /* same here */
  786. return SSB_TMSLOW_REJECT_23; /* this is a guess */
  787. default:
  788. printk(KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  789. WARN_ON(1);
  790. }
  791. return (SSB_TMSLOW_REJECT_22 | SSB_TMSLOW_REJECT_23);
  792. }
  793. int ssb_device_is_enabled(struct ssb_device *dev)
  794. {
  795. u32 val;
  796. u32 reject;
  797. reject = ssb_tmslow_reject_bitmask(dev);
  798. val = ssb_read32(dev, SSB_TMSLOW);
  799. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  800. return (val == SSB_TMSLOW_CLOCK);
  801. }
  802. EXPORT_SYMBOL(ssb_device_is_enabled);
  803. static void ssb_flush_tmslow(struct ssb_device *dev)
  804. {
  805. /* Make _really_ sure the device has finished the TMSLOW
  806. * register write transaction, as we risk running into
  807. * a machine check exception otherwise.
  808. * Do this by reading the register back to commit the
  809. * PCI write and delay an additional usec for the device
  810. * to react to the change. */
  811. ssb_read32(dev, SSB_TMSLOW);
  812. udelay(1);
  813. }
  814. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  815. {
  816. u32 val;
  817. ssb_device_disable(dev, core_specific_flags);
  818. ssb_write32(dev, SSB_TMSLOW,
  819. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  820. SSB_TMSLOW_FGC | core_specific_flags);
  821. ssb_flush_tmslow(dev);
  822. /* Clear SERR if set. This is a hw bug workaround. */
  823. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  824. ssb_write32(dev, SSB_TMSHIGH, 0);
  825. val = ssb_read32(dev, SSB_IMSTATE);
  826. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  827. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  828. ssb_write32(dev, SSB_IMSTATE, val);
  829. }
  830. ssb_write32(dev, SSB_TMSLOW,
  831. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  832. core_specific_flags);
  833. ssb_flush_tmslow(dev);
  834. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  835. core_specific_flags);
  836. ssb_flush_tmslow(dev);
  837. }
  838. EXPORT_SYMBOL(ssb_device_enable);
  839. /* Wait for a bit in a register to get set or unset.
  840. * timeout is in units of ten-microseconds */
  841. static int ssb_wait_bit(struct ssb_device *dev, u16 reg, u32 bitmask,
  842. int timeout, int set)
  843. {
  844. int i;
  845. u32 val;
  846. for (i = 0; i < timeout; i++) {
  847. val = ssb_read32(dev, reg);
  848. if (set) {
  849. if (val & bitmask)
  850. return 0;
  851. } else {
  852. if (!(val & bitmask))
  853. return 0;
  854. }
  855. udelay(10);
  856. }
  857. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  858. "register %04X to %s.\n",
  859. bitmask, reg, (set ? "set" : "clear"));
  860. return -ETIMEDOUT;
  861. }
  862. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  863. {
  864. u32 reject;
  865. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  866. return;
  867. reject = ssb_tmslow_reject_bitmask(dev);
  868. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  869. ssb_wait_bit(dev, SSB_TMSLOW, reject, 1000, 1);
  870. ssb_wait_bit(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  871. ssb_write32(dev, SSB_TMSLOW,
  872. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  873. reject | SSB_TMSLOW_RESET |
  874. core_specific_flags);
  875. ssb_flush_tmslow(dev);
  876. ssb_write32(dev, SSB_TMSLOW,
  877. reject | SSB_TMSLOW_RESET |
  878. core_specific_flags);
  879. ssb_flush_tmslow(dev);
  880. }
  881. EXPORT_SYMBOL(ssb_device_disable);
  882. u32 ssb_dma_translation(struct ssb_device *dev)
  883. {
  884. switch (dev->bus->bustype) {
  885. case SSB_BUSTYPE_SSB:
  886. return 0;
  887. case SSB_BUSTYPE_PCI:
  888. case SSB_BUSTYPE_PCMCIA:
  889. return SSB_PCI_DMA;
  890. }
  891. return 0;
  892. }
  893. EXPORT_SYMBOL(ssb_dma_translation);
  894. int ssb_dma_set_mask(struct ssb_device *ssb_dev, u64 mask)
  895. {
  896. struct device *dev = ssb_dev->dev;
  897. #ifdef CONFIG_SSB_PCIHOST
  898. if (ssb_dev->bus->bustype == SSB_BUSTYPE_PCI &&
  899. !dma_supported(dev, mask))
  900. return -EIO;
  901. #endif
  902. dev->coherent_dma_mask = mask;
  903. dev->dma_mask = &dev->coherent_dma_mask;
  904. return 0;
  905. }
  906. EXPORT_SYMBOL(ssb_dma_set_mask);
  907. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  908. {
  909. struct ssb_chipcommon *cc;
  910. int err = 0;
  911. /* On buses where more than one core may be working
  912. * at a time, we must not powerdown stuff if there are
  913. * still cores that may want to run. */
  914. if (bus->bustype == SSB_BUSTYPE_SSB)
  915. goto out;
  916. cc = &bus->chipco;
  917. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  918. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  919. if (err)
  920. goto error;
  921. out:
  922. #ifdef CONFIG_SSB_DEBUG
  923. bus->powered_up = 0;
  924. #endif
  925. return err;
  926. error:
  927. ssb_printk(KERN_ERR PFX "Bus powerdown failed\n");
  928. goto out;
  929. }
  930. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  931. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  932. {
  933. struct ssb_chipcommon *cc;
  934. int err;
  935. enum ssb_clkmode mode;
  936. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  937. if (err)
  938. goto error;
  939. cc = &bus->chipco;
  940. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  941. ssb_chipco_set_clockmode(cc, mode);
  942. #ifdef CONFIG_SSB_DEBUG
  943. bus->powered_up = 1;
  944. #endif
  945. return 0;
  946. error:
  947. ssb_printk(KERN_ERR PFX "Bus powerup failed\n");
  948. return err;
  949. }
  950. EXPORT_SYMBOL(ssb_bus_powerup);
  951. u32 ssb_admatch_base(u32 adm)
  952. {
  953. u32 base = 0;
  954. switch (adm & SSB_ADM_TYPE) {
  955. case SSB_ADM_TYPE0:
  956. base = (adm & SSB_ADM_BASE0);
  957. break;
  958. case SSB_ADM_TYPE1:
  959. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  960. base = (adm & SSB_ADM_BASE1);
  961. break;
  962. case SSB_ADM_TYPE2:
  963. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  964. base = (adm & SSB_ADM_BASE2);
  965. break;
  966. default:
  967. SSB_WARN_ON(1);
  968. }
  969. return base;
  970. }
  971. EXPORT_SYMBOL(ssb_admatch_base);
  972. u32 ssb_admatch_size(u32 adm)
  973. {
  974. u32 size = 0;
  975. switch (adm & SSB_ADM_TYPE) {
  976. case SSB_ADM_TYPE0:
  977. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  978. break;
  979. case SSB_ADM_TYPE1:
  980. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  981. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  982. break;
  983. case SSB_ADM_TYPE2:
  984. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  985. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  986. break;
  987. default:
  988. SSB_WARN_ON(1);
  989. }
  990. size = (1 << (size + 1));
  991. return size;
  992. }
  993. EXPORT_SYMBOL(ssb_admatch_size);
  994. static int __init ssb_modinit(void)
  995. {
  996. int err;
  997. /* See the comment at the ssb_is_early_boot definition */
  998. ssb_is_early_boot = 0;
  999. err = bus_register(&ssb_bustype);
  1000. if (err)
  1001. return err;
  1002. /* Maybe we already registered some buses at early boot.
  1003. * Check for this and attach them
  1004. */
  1005. ssb_buses_lock();
  1006. err = ssb_attach_queued_buses();
  1007. ssb_buses_unlock();
  1008. if (err)
  1009. bus_unregister(&ssb_bustype);
  1010. err = b43_pci_ssb_bridge_init();
  1011. if (err) {
  1012. ssb_printk(KERN_ERR "Broadcom 43xx PCI-SSB-bridge "
  1013. "initialization failed");
  1014. /* don't fail SSB init because of this */
  1015. err = 0;
  1016. }
  1017. return err;
  1018. }
  1019. /* ssb must be initialized after PCI but before the ssb drivers.
  1020. * That means we must use some initcall between subsys_initcall
  1021. * and device_initcall. */
  1022. fs_initcall(ssb_modinit);
  1023. static void __exit ssb_modexit(void)
  1024. {
  1025. b43_pci_ssb_bridge_exit();
  1026. bus_unregister(&ssb_bustype);
  1027. }
  1028. module_exit(ssb_modexit)