head_64.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
  3. *
  4. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  5. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  6. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  7. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  8. * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
  9. */
  10. #include <linux/linkage.h>
  11. #include <linux/threads.h>
  12. #include <linux/init.h>
  13. #include <asm/segment.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/page.h>
  16. #include <asm/msr.h>
  17. #include <asm/cache.h>
  18. #include <asm/processor-flags.h>
  19. #include <asm/percpu.h>
  20. #ifdef CONFIG_PARAVIRT
  21. #include <asm/asm-offsets.h>
  22. #include <asm/paravirt.h>
  23. #define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg
  24. #else
  25. #define GET_CR2_INTO(reg) movq %cr2, reg
  26. #endif
  27. /* we are not able to switch in one step to the final KERNEL ADDRESS SPACE
  28. * because we need identity-mapped pages.
  29. *
  30. */
  31. #define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  32. L4_PAGE_OFFSET = pgd_index(__PAGE_OFFSET)
  33. L3_PAGE_OFFSET = pud_index(__PAGE_OFFSET)
  34. L4_START_KERNEL = pgd_index(__START_KERNEL_map)
  35. L3_START_KERNEL = pud_index(__START_KERNEL_map)
  36. .text
  37. __HEAD
  38. .code64
  39. .globl startup_64
  40. startup_64:
  41. /*
  42. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  43. * and someone has loaded an identity mapped page table
  44. * for us. These identity mapped page tables map all of the
  45. * kernel pages and possibly all of memory.
  46. *
  47. * %esi holds a physical pointer to real_mode_data.
  48. *
  49. * We come here either directly from a 64bit bootloader, or from
  50. * arch/x86_64/boot/compressed/head.S.
  51. *
  52. * We only come here initially at boot nothing else comes here.
  53. *
  54. * Since we may be loaded at an address different from what we were
  55. * compiled to run at we first fixup the physical addresses in our page
  56. * tables and then reload them.
  57. */
  58. /* Compute the delta between the address I am compiled to run at and the
  59. * address I am actually running at.
  60. */
  61. leaq _text(%rip), %rbp
  62. subq $_text - __START_KERNEL_map, %rbp
  63. /* Is the address not 2M aligned? */
  64. movq %rbp, %rax
  65. andl $~PMD_PAGE_MASK, %eax
  66. testl %eax, %eax
  67. jnz bad_address
  68. /* Is the address too large? */
  69. leaq _text(%rip), %rdx
  70. movq $PGDIR_SIZE, %rax
  71. cmpq %rax, %rdx
  72. jae bad_address
  73. /* Fixup the physical addresses in the page table
  74. */
  75. addq %rbp, init_level4_pgt + 0(%rip)
  76. addq %rbp, init_level4_pgt + (L4_PAGE_OFFSET*8)(%rip)
  77. addq %rbp, init_level4_pgt + (L4_START_KERNEL*8)(%rip)
  78. addq %rbp, level3_ident_pgt + 0(%rip)
  79. addq %rbp, level3_kernel_pgt + (510*8)(%rip)
  80. addq %rbp, level3_kernel_pgt + (511*8)(%rip)
  81. addq %rbp, level2_fixmap_pgt + (506*8)(%rip)
  82. /* Add an Identity mapping if I am above 1G */
  83. leaq _text(%rip), %rdi
  84. andq $PMD_PAGE_MASK, %rdi
  85. movq %rdi, %rax
  86. shrq $PUD_SHIFT, %rax
  87. andq $(PTRS_PER_PUD - 1), %rax
  88. jz ident_complete
  89. leaq (level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
  90. leaq level3_ident_pgt(%rip), %rbx
  91. movq %rdx, 0(%rbx, %rax, 8)
  92. movq %rdi, %rax
  93. shrq $PMD_SHIFT, %rax
  94. andq $(PTRS_PER_PMD - 1), %rax
  95. leaq __PAGE_KERNEL_IDENT_LARGE_EXEC(%rdi), %rdx
  96. leaq level2_spare_pgt(%rip), %rbx
  97. movq %rdx, 0(%rbx, %rax, 8)
  98. ident_complete:
  99. /*
  100. * Fixup the kernel text+data virtual addresses. Note that
  101. * we might write invalid pmds, when the kernel is relocated
  102. * cleanup_highmap() fixes this up along with the mappings
  103. * beyond _end.
  104. */
  105. leaq level2_kernel_pgt(%rip), %rdi
  106. leaq 4096(%rdi), %r8
  107. /* See if it is a valid page table entry */
  108. 1: testq $1, 0(%rdi)
  109. jz 2f
  110. addq %rbp, 0(%rdi)
  111. /* Go to the next page */
  112. 2: addq $8, %rdi
  113. cmp %r8, %rdi
  114. jne 1b
  115. /* Fixup phys_base */
  116. addq %rbp, phys_base(%rip)
  117. /* Fixup trampoline */
  118. addq %rbp, trampoline_level4_pgt + 0(%rip)
  119. addq %rbp, trampoline_level4_pgt + (511*8)(%rip)
  120. /* Due to ENTRY(), sometimes the empty space gets filled with
  121. * zeros. Better take a jmp than relying on empty space being
  122. * filled with 0x90 (nop)
  123. */
  124. jmp secondary_startup_64
  125. ENTRY(secondary_startup_64)
  126. /*
  127. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  128. * and someone has loaded a mapped page table.
  129. *
  130. * %esi holds a physical pointer to real_mode_data.
  131. *
  132. * We come here either from startup_64 (using physical addresses)
  133. * or from trampoline.S (using virtual addresses).
  134. *
  135. * Using virtual addresses from trampoline.S removes the need
  136. * to have any identity mapped pages in the kernel page table
  137. * after the boot processor executes this code.
  138. */
  139. /* Enable PAE mode and PGE */
  140. movl $(X86_CR4_PAE | X86_CR4_PGE), %eax
  141. movq %rax, %cr4
  142. /* Setup early boot stage 4 level pagetables. */
  143. movq $(init_level4_pgt - __START_KERNEL_map), %rax
  144. addq phys_base(%rip), %rax
  145. movq %rax, %cr3
  146. /* Ensure I am executing from virtual addresses */
  147. movq $1f, %rax
  148. jmp *%rax
  149. 1:
  150. /* Check if nx is implemented */
  151. movl $0x80000001, %eax
  152. cpuid
  153. movl %edx,%edi
  154. /* Setup EFER (Extended Feature Enable Register) */
  155. movl $MSR_EFER, %ecx
  156. rdmsr
  157. btsl $_EFER_SCE, %eax /* Enable System Call */
  158. btl $20,%edi /* No Execute supported? */
  159. jnc 1f
  160. btsl $_EFER_NX, %eax
  161. 1: wrmsr /* Make changes effective */
  162. /* Setup cr0 */
  163. #define CR0_STATE (X86_CR0_PE | X86_CR0_MP | X86_CR0_ET | \
  164. X86_CR0_NE | X86_CR0_WP | X86_CR0_AM | \
  165. X86_CR0_PG)
  166. movl $CR0_STATE, %eax
  167. /* Make changes effective */
  168. movq %rax, %cr0
  169. /* Setup a boot time stack */
  170. movq stack_start(%rip),%rsp
  171. /* zero EFLAGS after setting rsp */
  172. pushq $0
  173. popfq
  174. /*
  175. * We must switch to a new descriptor in kernel space for the GDT
  176. * because soon the kernel won't have access anymore to the userspace
  177. * addresses where we're currently running on. We have to do that here
  178. * because in 32bit we couldn't load a 64bit linear address.
  179. */
  180. lgdt early_gdt_descr(%rip)
  181. /* set up data segments */
  182. xorl %eax,%eax
  183. movl %eax,%ds
  184. movl %eax,%ss
  185. movl %eax,%es
  186. /*
  187. * We don't really need to load %fs or %gs, but load them anyway
  188. * to kill any stale realmode selectors. This allows execution
  189. * under VT hardware.
  190. */
  191. movl %eax,%fs
  192. movl %eax,%gs
  193. /* Set up %gs.
  194. *
  195. * The base of %gs always points to the bottom of the irqstack
  196. * union. If the stack protector canary is enabled, it is
  197. * located at %gs:40. Note that, on SMP, the boot cpu uses
  198. * init data section till per cpu areas are set up.
  199. */
  200. movl $MSR_GS_BASE,%ecx
  201. movl initial_gs(%rip),%eax
  202. movl initial_gs+4(%rip),%edx
  203. wrmsr
  204. /* esi is pointer to real mode structure with interesting info.
  205. pass it to C */
  206. movl %esi, %edi
  207. /* Finally jump to run C code and to be on real kernel address
  208. * Since we are running on identity-mapped space we have to jump
  209. * to the full 64bit address, this is only possible as indirect
  210. * jump. In addition we need to ensure %cs is set so we make this
  211. * a far return.
  212. */
  213. movq initial_code(%rip),%rax
  214. pushq $0 # fake return address to stop unwinder
  215. pushq $__KERNEL_CS # set correct cs
  216. pushq %rax # target address in negative space
  217. lretq
  218. /* SMP bootup changes these two */
  219. __REFDATA
  220. .align 8
  221. ENTRY(initial_code)
  222. .quad x86_64_start_kernel
  223. ENTRY(initial_gs)
  224. .quad INIT_PER_CPU_VAR(irq_stack_union)
  225. ENTRY(stack_start)
  226. .quad init_thread_union+THREAD_SIZE-8
  227. .word 0
  228. __FINITDATA
  229. bad_address:
  230. jmp bad_address
  231. .section ".init.text","ax"
  232. #ifdef CONFIG_EARLY_PRINTK
  233. .globl early_idt_handlers
  234. early_idt_handlers:
  235. i = 0
  236. .rept NUM_EXCEPTION_VECTORS
  237. movl $i, %esi
  238. jmp early_idt_handler
  239. i = i + 1
  240. .endr
  241. #endif
  242. ENTRY(early_idt_handler)
  243. #ifdef CONFIG_EARLY_PRINTK
  244. cmpl $2,early_recursion_flag(%rip)
  245. jz 1f
  246. incl early_recursion_flag(%rip)
  247. GET_CR2_INTO(%r9)
  248. xorl %r8d,%r8d # zero for error code
  249. movl %esi,%ecx # get vector number
  250. # Test %ecx against mask of vectors that push error code.
  251. cmpl $31,%ecx
  252. ja 0f
  253. movl $1,%eax
  254. salq %cl,%rax
  255. testl $EXCEPTION_ERRCODE_MASK,%eax
  256. je 0f
  257. popq %r8 # get error code
  258. 0: movq 0(%rsp),%rcx # get ip
  259. movq 8(%rsp),%rdx # get cs
  260. xorl %eax,%eax
  261. leaq early_idt_msg(%rip),%rdi
  262. call early_printk
  263. cmpl $2,early_recursion_flag(%rip)
  264. jz 1f
  265. call dump_stack
  266. #ifdef CONFIG_KALLSYMS
  267. leaq early_idt_ripmsg(%rip),%rdi
  268. movq 0(%rsp),%rsi # get rip again
  269. call __print_symbol
  270. #endif
  271. #endif /* EARLY_PRINTK */
  272. 1: hlt
  273. jmp 1b
  274. #ifdef CONFIG_EARLY_PRINTK
  275. early_recursion_flag:
  276. .long 0
  277. early_idt_msg:
  278. .asciz "PANIC: early exception %02lx rip %lx:%lx error %lx cr2 %lx\n"
  279. early_idt_ripmsg:
  280. .asciz "RIP %s\n"
  281. #endif /* CONFIG_EARLY_PRINTK */
  282. .previous
  283. #define NEXT_PAGE(name) \
  284. .balign PAGE_SIZE; \
  285. ENTRY(name)
  286. /* Automate the creation of 1 to 1 mapping pmd entries */
  287. #define PMDS(START, PERM, COUNT) \
  288. i = 0 ; \
  289. .rept (COUNT) ; \
  290. .quad (START) + (i << PMD_SHIFT) + (PERM) ; \
  291. i = i + 1 ; \
  292. .endr
  293. .data
  294. /*
  295. * This default setting generates an ident mapping at address 0x100000
  296. * and a mapping for the kernel that precisely maps virtual address
  297. * 0xffffffff80000000 to physical address 0x000000. (always using
  298. * 2Mbyte large pages provided by PAE mode)
  299. */
  300. NEXT_PAGE(init_level4_pgt)
  301. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  302. .org init_level4_pgt + L4_PAGE_OFFSET*8, 0
  303. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  304. .org init_level4_pgt + L4_START_KERNEL*8, 0
  305. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  306. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
  307. NEXT_PAGE(level3_ident_pgt)
  308. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  309. .fill 511,8,0
  310. NEXT_PAGE(level3_kernel_pgt)
  311. .fill L3_START_KERNEL,8,0
  312. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  313. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
  314. .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  315. NEXT_PAGE(level2_fixmap_pgt)
  316. .fill 506,8,0
  317. .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  318. /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
  319. .fill 5,8,0
  320. NEXT_PAGE(level1_fixmap_pgt)
  321. .fill 512,8,0
  322. NEXT_PAGE(level2_ident_pgt)
  323. /* Since I easily can, map the first 1G.
  324. * Don't set NX because code runs from these pages.
  325. */
  326. PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
  327. NEXT_PAGE(level2_kernel_pgt)
  328. /*
  329. * 512 MB kernel mapping. We spend a full page on this pagetable
  330. * anyway.
  331. *
  332. * The kernel code+data+bss must not be bigger than that.
  333. *
  334. * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
  335. * If you want to increase this then increase MODULES_VADDR
  336. * too.)
  337. */
  338. PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
  339. KERNEL_IMAGE_SIZE/PMD_SIZE)
  340. NEXT_PAGE(level2_spare_pgt)
  341. .fill 512, 8, 0
  342. #undef PMDS
  343. #undef NEXT_PAGE
  344. .data
  345. .align 16
  346. .globl early_gdt_descr
  347. early_gdt_descr:
  348. .word GDT_ENTRIES*8-1
  349. early_gdt_descr_base:
  350. .quad INIT_PER_CPU_VAR(gdt_page)
  351. ENTRY(phys_base)
  352. /* This must match the first entry in level2_kernel_pgt */
  353. .quad 0x0000000000000000
  354. #include "../../x86/xen/xen-head.S"
  355. .section .bss, "aw", @nobits
  356. .align L1_CACHE_BYTES
  357. ENTRY(idt_table)
  358. .skip IDT_ENTRIES * 16
  359. .align L1_CACHE_BYTES
  360. ENTRY(nmi_idt_table)
  361. .skip IDT_ENTRIES * 16
  362. __PAGE_ALIGNED_BSS
  363. .align PAGE_SIZE
  364. ENTRY(empty_zero_page)
  365. .skip PAGE_SIZE