8250_dw.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/of.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include <linux/acpi.h>
  29. #include <linux/clk.h>
  30. #include <linux/pm_runtime.h>
  31. #include "8250.h"
  32. /* Offsets for the DesignWare specific registers */
  33. #define DW_UART_USR 0x1f /* UART Status Register */
  34. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  35. #define DW_UART_UCV 0xf8 /* UART Component Version */
  36. /* Intel Low Power Subsystem specific */
  37. #define LPSS_PRV_CLOCK_PARAMS 0x800
  38. /* Component Parameter Register bits */
  39. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  40. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  41. #define DW_UART_CPR_THRE_MODE (1 << 5)
  42. #define DW_UART_CPR_SIR_MODE (1 << 6)
  43. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  44. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  45. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  46. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  47. #define DW_UART_CPR_SHADOW (1 << 11)
  48. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  49. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  50. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  51. /* Helper for fifo size calculation */
  52. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  53. struct dw8250_data {
  54. int last_lcr;
  55. int line;
  56. struct clk *clk;
  57. };
  58. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  59. {
  60. struct dw8250_data *d = p->private_data;
  61. if (offset == UART_LCR)
  62. d->last_lcr = value;
  63. offset <<= p->regshift;
  64. writeb(value, p->membase + offset);
  65. }
  66. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  67. {
  68. offset <<= p->regshift;
  69. return readb(p->membase + offset);
  70. }
  71. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  72. {
  73. struct dw8250_data *d = p->private_data;
  74. if (offset == UART_LCR)
  75. d->last_lcr = value;
  76. offset <<= p->regshift;
  77. writel(value, p->membase + offset);
  78. }
  79. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  80. {
  81. offset <<= p->regshift;
  82. return readl(p->membase + offset);
  83. }
  84. static int dw8250_handle_irq(struct uart_port *p)
  85. {
  86. struct dw8250_data *d = p->private_data;
  87. unsigned int iir = p->serial_in(p, UART_IIR);
  88. if (serial8250_handle_irq(p, iir)) {
  89. return 1;
  90. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  91. /* Clear the USR and write the LCR again. */
  92. (void)p->serial_in(p, DW_UART_USR);
  93. p->serial_out(p, UART_LCR, d->last_lcr);
  94. return 1;
  95. }
  96. return 0;
  97. }
  98. static void
  99. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  100. {
  101. if (!state)
  102. pm_runtime_get_sync(port->dev);
  103. serial8250_do_pm(port, state, old);
  104. if (state)
  105. pm_runtime_put_sync_suspend(port->dev);
  106. }
  107. static int dw8250_probe_of(struct uart_port *p)
  108. {
  109. struct device_node *np = p->dev->of_node;
  110. u32 val;
  111. if (!of_property_read_u32(np, "reg-io-width", &val)) {
  112. switch (val) {
  113. case 1:
  114. break;
  115. case 4:
  116. p->iotype = UPIO_MEM32;
  117. p->serial_in = dw8250_serial_in32;
  118. p->serial_out = dw8250_serial_out32;
  119. break;
  120. default:
  121. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  122. return -EINVAL;
  123. }
  124. }
  125. if (!of_property_read_u32(np, "reg-shift", &val))
  126. p->regshift = val;
  127. /* clock got configured through clk api, all done */
  128. if (p->uartclk)
  129. return 0;
  130. /* try to find out clock frequency from DT as fallback */
  131. if (of_property_read_u32(np, "clock-frequency", &val)) {
  132. dev_err(p->dev, "clk or clock-frequency not defined\n");
  133. return -EINVAL;
  134. }
  135. p->uartclk = val;
  136. return 0;
  137. }
  138. #ifdef CONFIG_ACPI
  139. static bool dw8250_acpi_dma_filter(struct dma_chan *chan, void *parm)
  140. {
  141. return chan->chan_id == *(int *)parm;
  142. }
  143. static acpi_status
  144. dw8250_acpi_walk_resource(struct acpi_resource *res, void *data)
  145. {
  146. struct uart_port *p = data;
  147. struct uart_8250_port *port;
  148. struct uart_8250_dma *dma;
  149. struct acpi_resource_fixed_dma *fixed_dma;
  150. struct dma_slave_config *slave;
  151. port = container_of(p, struct uart_8250_port, port);
  152. switch (res->type) {
  153. case ACPI_RESOURCE_TYPE_FIXED_DMA:
  154. fixed_dma = &res->data.fixed_dma;
  155. /* TX comes first */
  156. if (!port->dma) {
  157. dma = devm_kzalloc(p->dev, sizeof(*dma), GFP_KERNEL);
  158. if (!dma)
  159. return AE_NO_MEMORY;
  160. port->dma = dma;
  161. slave = &dma->txconf;
  162. slave->direction = DMA_MEM_TO_DEV;
  163. slave->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  164. slave->slave_id = fixed_dma->request_lines;
  165. slave->dst_maxburst = port->tx_loadsz / 4;
  166. dma->tx_chan_id = fixed_dma->channels;
  167. dma->tx_param = &dma->tx_chan_id;
  168. dma->fn = dw8250_acpi_dma_filter;
  169. } else {
  170. dma = port->dma;
  171. slave = &dma->rxconf;
  172. slave->direction = DMA_DEV_TO_MEM;
  173. slave->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  174. slave->slave_id = fixed_dma->request_lines;
  175. slave->src_maxburst = p->fifosize / 4;
  176. dma->rx_chan_id = fixed_dma->channels;
  177. dma->rx_param = &dma->rx_chan_id;
  178. }
  179. break;
  180. }
  181. return AE_OK;
  182. }
  183. static int dw8250_probe_acpi(struct uart_port *p)
  184. {
  185. const struct acpi_device_id *id;
  186. acpi_status status;
  187. u32 reg;
  188. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  189. if (!id)
  190. return -ENODEV;
  191. p->iotype = UPIO_MEM32;
  192. p->serial_in = dw8250_serial_in32;
  193. p->serial_out = dw8250_serial_out32;
  194. p->regshift = 2;
  195. p->uartclk = (unsigned int)id->driver_data;
  196. status = acpi_walk_resources(ACPI_HANDLE(p->dev), METHOD_NAME__CRS,
  197. dw8250_acpi_walk_resource, p);
  198. if (ACPI_FAILURE(status)) {
  199. dev_err_ratelimited(p->dev, "%s failed \"%s\"\n", __func__,
  200. acpi_format_exception(status));
  201. return -ENODEV;
  202. }
  203. /* Fix Haswell issue where the clocks do not get enabled */
  204. if (!strcmp(id->id, "INT33C4") || !strcmp(id->id, "INT33C5")) {
  205. reg = readl(p->membase + LPSS_PRV_CLOCK_PARAMS);
  206. writel(reg | 1, p->membase + LPSS_PRV_CLOCK_PARAMS);
  207. }
  208. return 0;
  209. }
  210. #else
  211. static inline int dw8250_probe_acpi(struct uart_port *p)
  212. {
  213. return -ENODEV;
  214. }
  215. #endif /* CONFIG_ACPI */
  216. static void dw8250_setup_port(struct uart_8250_port *up)
  217. {
  218. struct uart_port *p = &up->port;
  219. u32 reg = readl(p->membase + DW_UART_UCV);
  220. /*
  221. * If the Component Version Register returns zero, we know that
  222. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  223. */
  224. if (!reg)
  225. return;
  226. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  227. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  228. reg = readl(p->membase + DW_UART_CPR);
  229. if (!reg)
  230. return;
  231. /* Select the type based on fifo */
  232. if (reg & DW_UART_CPR_FIFO_MODE) {
  233. p->type = PORT_16550A;
  234. p->flags |= UPF_FIXED_TYPE;
  235. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  236. up->tx_loadsz = p->fifosize;
  237. }
  238. }
  239. static int dw8250_probe(struct platform_device *pdev)
  240. {
  241. struct uart_8250_port uart = {};
  242. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  243. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  244. struct dw8250_data *data;
  245. int err;
  246. if (!regs || !irq) {
  247. dev_err(&pdev->dev, "no registers/irq defined\n");
  248. return -EINVAL;
  249. }
  250. spin_lock_init(&uart.port.lock);
  251. uart.port.mapbase = regs->start;
  252. uart.port.irq = irq->start;
  253. uart.port.handle_irq = dw8250_handle_irq;
  254. uart.port.pm = dw8250_do_pm;
  255. uart.port.type = PORT_8250;
  256. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  257. uart.port.dev = &pdev->dev;
  258. uart.port.membase = ioremap(regs->start, resource_size(regs));
  259. if (!uart.port.membase)
  260. return -ENOMEM;
  261. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  262. if (!data)
  263. return -ENOMEM;
  264. data->clk = devm_clk_get(&pdev->dev, NULL);
  265. if (!IS_ERR(data->clk)) {
  266. clk_prepare_enable(data->clk);
  267. uart.port.uartclk = clk_get_rate(data->clk);
  268. }
  269. uart.port.iotype = UPIO_MEM;
  270. uart.port.serial_in = dw8250_serial_in;
  271. uart.port.serial_out = dw8250_serial_out;
  272. uart.port.private_data = data;
  273. dw8250_setup_port(&uart);
  274. if (pdev->dev.of_node) {
  275. err = dw8250_probe_of(&uart.port);
  276. if (err)
  277. return err;
  278. } else if (ACPI_HANDLE(&pdev->dev)) {
  279. err = dw8250_probe_acpi(&uart.port);
  280. if (err)
  281. return err;
  282. } else {
  283. return -ENODEV;
  284. }
  285. data->line = serial8250_register_8250_port(&uart);
  286. if (data->line < 0)
  287. return data->line;
  288. platform_set_drvdata(pdev, data);
  289. pm_runtime_set_active(&pdev->dev);
  290. pm_runtime_enable(&pdev->dev);
  291. return 0;
  292. }
  293. static int dw8250_remove(struct platform_device *pdev)
  294. {
  295. struct dw8250_data *data = platform_get_drvdata(pdev);
  296. pm_runtime_get_sync(&pdev->dev);
  297. serial8250_unregister_port(data->line);
  298. if (!IS_ERR(data->clk))
  299. clk_disable_unprepare(data->clk);
  300. pm_runtime_disable(&pdev->dev);
  301. pm_runtime_put_noidle(&pdev->dev);
  302. return 0;
  303. }
  304. #ifdef CONFIG_PM
  305. static int dw8250_suspend(struct device *dev)
  306. {
  307. struct dw8250_data *data = dev_get_drvdata(dev);
  308. serial8250_suspend_port(data->line);
  309. return 0;
  310. }
  311. static int dw8250_resume(struct device *dev)
  312. {
  313. struct dw8250_data *data = dev_get_drvdata(dev);
  314. serial8250_resume_port(data->line);
  315. return 0;
  316. }
  317. #endif /* CONFIG_PM */
  318. #ifdef CONFIG_PM_RUNTIME
  319. static int dw8250_runtime_suspend(struct device *dev)
  320. {
  321. struct dw8250_data *data = dev_get_drvdata(dev);
  322. clk_disable_unprepare(data->clk);
  323. return 0;
  324. }
  325. static int dw8250_runtime_resume(struct device *dev)
  326. {
  327. struct dw8250_data *data = dev_get_drvdata(dev);
  328. clk_prepare_enable(data->clk);
  329. return 0;
  330. }
  331. #endif
  332. static const struct dev_pm_ops dw8250_pm_ops = {
  333. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  334. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  335. };
  336. static const struct of_device_id dw8250_of_match[] = {
  337. { .compatible = "snps,dw-apb-uart" },
  338. { /* Sentinel */ }
  339. };
  340. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  341. static const struct acpi_device_id dw8250_acpi_match[] = {
  342. { "INT33C4", 100000000 },
  343. { "INT33C5", 100000000 },
  344. { },
  345. };
  346. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  347. static struct platform_driver dw8250_platform_driver = {
  348. .driver = {
  349. .name = "dw-apb-uart",
  350. .owner = THIS_MODULE,
  351. .pm = &dw8250_pm_ops,
  352. .of_match_table = dw8250_of_match,
  353. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  354. },
  355. .probe = dw8250_probe,
  356. .remove = dw8250_remove,
  357. };
  358. module_platform_driver(dw8250_platform_driver);
  359. MODULE_AUTHOR("Jamie Iles");
  360. MODULE_LICENSE("GPL");
  361. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");