i915_drv.h 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. PIPE_A = 0,
  51. PIPE_B,
  52. PIPE_C,
  53. I915_MAX_PIPES
  54. };
  55. #define pipe_name(p) ((p) + 'A')
  56. enum transcoder {
  57. TRANSCODER_A = 0,
  58. TRANSCODER_B,
  59. TRANSCODER_C,
  60. TRANSCODER_EDP = 0xF,
  61. };
  62. #define transcoder_name(t) ((t) + 'A')
  63. enum plane {
  64. PLANE_A = 0,
  65. PLANE_B,
  66. PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  70. enum port {
  71. PORT_A = 0,
  72. PORT_B,
  73. PORT_C,
  74. PORT_D,
  75. PORT_E,
  76. I915_MAX_PORTS
  77. };
  78. #define port_name(p) ((p) + 'A')
  79. enum intel_display_power_domain {
  80. POWER_DOMAIN_PIPE_A,
  81. POWER_DOMAIN_PIPE_B,
  82. POWER_DOMAIN_PIPE_C,
  83. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  84. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  85. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  86. POWER_DOMAIN_TRANSCODER_A,
  87. POWER_DOMAIN_TRANSCODER_B,
  88. POWER_DOMAIN_TRANSCODER_C,
  89. POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
  90. POWER_DOMAIN_VGA,
  91. };
  92. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  93. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  94. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  95. #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
  96. enum hpd_pin {
  97. HPD_NONE = 0,
  98. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  99. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  100. HPD_CRT,
  101. HPD_SDVO_B,
  102. HPD_SDVO_C,
  103. HPD_PORT_B,
  104. HPD_PORT_C,
  105. HPD_PORT_D,
  106. HPD_NUM_PINS
  107. };
  108. #define I915_GEM_GPU_DOMAINS \
  109. (I915_GEM_DOMAIN_RENDER | \
  110. I915_GEM_DOMAIN_SAMPLER | \
  111. I915_GEM_DOMAIN_COMMAND | \
  112. I915_GEM_DOMAIN_INSTRUCTION | \
  113. I915_GEM_DOMAIN_VERTEX)
  114. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  115. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  116. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  117. if ((intel_encoder)->base.crtc == (__crtc))
  118. struct drm_i915_private;
  119. enum intel_dpll_id {
  120. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  121. /* real shared dpll ids must be >= 0 */
  122. DPLL_ID_PCH_PLL_A,
  123. DPLL_ID_PCH_PLL_B,
  124. };
  125. #define I915_NUM_PLLS 2
  126. struct intel_dpll_hw_state {
  127. uint32_t dpll;
  128. uint32_t dpll_md;
  129. uint32_t fp0;
  130. uint32_t fp1;
  131. };
  132. struct intel_shared_dpll {
  133. int refcount; /* count of number of CRTCs sharing this PLL */
  134. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  135. bool on; /* is the PLL actually active? Disabled during modeset */
  136. const char *name;
  137. /* should match the index in the dev_priv->shared_dplls array */
  138. enum intel_dpll_id id;
  139. struct intel_dpll_hw_state hw_state;
  140. void (*mode_set)(struct drm_i915_private *dev_priv,
  141. struct intel_shared_dpll *pll);
  142. void (*enable)(struct drm_i915_private *dev_priv,
  143. struct intel_shared_dpll *pll);
  144. void (*disable)(struct drm_i915_private *dev_priv,
  145. struct intel_shared_dpll *pll);
  146. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  147. struct intel_shared_dpll *pll,
  148. struct intel_dpll_hw_state *hw_state);
  149. };
  150. /* Used by dp and fdi links */
  151. struct intel_link_m_n {
  152. uint32_t tu;
  153. uint32_t gmch_m;
  154. uint32_t gmch_n;
  155. uint32_t link_m;
  156. uint32_t link_n;
  157. };
  158. void intel_link_compute_m_n(int bpp, int nlanes,
  159. int pixel_clock, int link_clock,
  160. struct intel_link_m_n *m_n);
  161. struct intel_ddi_plls {
  162. int spll_refcount;
  163. int wrpll1_refcount;
  164. int wrpll2_refcount;
  165. };
  166. /* Interface history:
  167. *
  168. * 1.1: Original.
  169. * 1.2: Add Power Management
  170. * 1.3: Add vblank support
  171. * 1.4: Fix cmdbuffer path, add heap destroy
  172. * 1.5: Add vblank pipe configuration
  173. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  174. * - Support vertical blank on secondary display pipe
  175. */
  176. #define DRIVER_MAJOR 1
  177. #define DRIVER_MINOR 6
  178. #define DRIVER_PATCHLEVEL 0
  179. #define WATCH_LISTS 0
  180. #define WATCH_GTT 0
  181. #define I915_GEM_PHYS_CURSOR_0 1
  182. #define I915_GEM_PHYS_CURSOR_1 2
  183. #define I915_GEM_PHYS_OVERLAY_REGS 3
  184. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  185. struct drm_i915_gem_phys_object {
  186. int id;
  187. struct page **page_list;
  188. drm_dma_handle_t *handle;
  189. struct drm_i915_gem_object *cur_obj;
  190. };
  191. struct opregion_header;
  192. struct opregion_acpi;
  193. struct opregion_swsci;
  194. struct opregion_asle;
  195. struct intel_opregion {
  196. struct opregion_header __iomem *header;
  197. struct opregion_acpi __iomem *acpi;
  198. struct opregion_swsci __iomem *swsci;
  199. u32 swsci_gbda_sub_functions;
  200. u32 swsci_sbcb_sub_functions;
  201. struct opregion_asle __iomem *asle;
  202. void __iomem *vbt;
  203. u32 __iomem *lid_state;
  204. };
  205. #define OPREGION_SIZE (8*1024)
  206. struct intel_overlay;
  207. struct intel_overlay_error_state;
  208. struct drm_i915_master_private {
  209. drm_local_map_t *sarea;
  210. struct _drm_i915_sarea *sarea_priv;
  211. };
  212. #define I915_FENCE_REG_NONE -1
  213. #define I915_MAX_NUM_FENCES 32
  214. /* 32 fences + sign bit for FENCE_REG_NONE */
  215. #define I915_MAX_NUM_FENCE_BITS 6
  216. struct drm_i915_fence_reg {
  217. struct list_head lru_list;
  218. struct drm_i915_gem_object *obj;
  219. int pin_count;
  220. };
  221. struct sdvo_device_mapping {
  222. u8 initialized;
  223. u8 dvo_port;
  224. u8 slave_addr;
  225. u8 dvo_wiring;
  226. u8 i2c_pin;
  227. u8 ddc_pin;
  228. };
  229. struct intel_display_error_state;
  230. struct drm_i915_error_state {
  231. struct kref ref;
  232. u32 eir;
  233. u32 pgtbl_er;
  234. u32 ier;
  235. u32 ccid;
  236. u32 derrmr;
  237. u32 forcewake;
  238. bool waiting[I915_NUM_RINGS];
  239. u32 pipestat[I915_MAX_PIPES];
  240. u32 tail[I915_NUM_RINGS];
  241. u32 head[I915_NUM_RINGS];
  242. u32 ctl[I915_NUM_RINGS];
  243. u32 ipeir[I915_NUM_RINGS];
  244. u32 ipehr[I915_NUM_RINGS];
  245. u32 instdone[I915_NUM_RINGS];
  246. u32 acthd[I915_NUM_RINGS];
  247. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  248. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  249. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  250. /* our own tracking of ring head and tail */
  251. u32 cpu_ring_head[I915_NUM_RINGS];
  252. u32 cpu_ring_tail[I915_NUM_RINGS];
  253. u32 error; /* gen6+ */
  254. u32 err_int; /* gen7 */
  255. u32 instpm[I915_NUM_RINGS];
  256. u32 instps[I915_NUM_RINGS];
  257. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  258. u32 seqno[I915_NUM_RINGS];
  259. u64 bbaddr;
  260. u32 fault_reg[I915_NUM_RINGS];
  261. u32 done_reg;
  262. u32 faddr[I915_NUM_RINGS];
  263. u64 fence[I915_MAX_NUM_FENCES];
  264. struct timeval time;
  265. struct drm_i915_error_ring {
  266. struct drm_i915_error_object {
  267. int page_count;
  268. u32 gtt_offset;
  269. u32 *pages[0];
  270. } *ringbuffer, *batchbuffer, *ctx;
  271. struct drm_i915_error_request {
  272. long jiffies;
  273. u32 seqno;
  274. u32 tail;
  275. } *requests;
  276. int num_requests;
  277. } ring[I915_NUM_RINGS];
  278. struct drm_i915_error_buffer {
  279. u32 size;
  280. u32 name;
  281. u32 rseqno, wseqno;
  282. u32 gtt_offset;
  283. u32 read_domains;
  284. u32 write_domain;
  285. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  286. s32 pinned:2;
  287. u32 tiling:2;
  288. u32 dirty:1;
  289. u32 purgeable:1;
  290. s32 ring:4;
  291. u32 cache_level:2;
  292. } **active_bo, **pinned_bo;
  293. u32 *active_bo_count, *pinned_bo_count;
  294. struct intel_overlay_error_state *overlay;
  295. struct intel_display_error_state *display;
  296. int hangcheck_score[I915_NUM_RINGS];
  297. enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
  298. };
  299. struct intel_crtc_config;
  300. struct intel_crtc;
  301. struct intel_limit;
  302. struct dpll;
  303. struct drm_i915_display_funcs {
  304. bool (*fbc_enabled)(struct drm_device *dev);
  305. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  306. void (*disable_fbc)(struct drm_device *dev);
  307. int (*get_display_clock_speed)(struct drm_device *dev);
  308. int (*get_fifo_size)(struct drm_device *dev, int plane);
  309. /**
  310. * find_dpll() - Find the best values for the PLL
  311. * @limit: limits for the PLL
  312. * @crtc: current CRTC
  313. * @target: target frequency in kHz
  314. * @refclk: reference clock frequency in kHz
  315. * @match_clock: if provided, @best_clock P divider must
  316. * match the P divider from @match_clock
  317. * used for LVDS downclocking
  318. * @best_clock: best PLL values found
  319. *
  320. * Returns true on success, false on failure.
  321. */
  322. bool (*find_dpll)(const struct intel_limit *limit,
  323. struct drm_crtc *crtc,
  324. int target, int refclk,
  325. struct dpll *match_clock,
  326. struct dpll *best_clock);
  327. void (*update_wm)(struct drm_crtc *crtc);
  328. void (*update_sprite_wm)(struct drm_plane *plane,
  329. struct drm_crtc *crtc,
  330. uint32_t sprite_width, int pixel_size,
  331. bool enable, bool scaled);
  332. void (*modeset_global_resources)(struct drm_device *dev);
  333. /* Returns the active state of the crtc, and if the crtc is active,
  334. * fills out the pipe-config with the hw state. */
  335. bool (*get_pipe_config)(struct intel_crtc *,
  336. struct intel_crtc_config *);
  337. int (*crtc_mode_set)(struct drm_crtc *crtc,
  338. int x, int y,
  339. struct drm_framebuffer *old_fb);
  340. void (*crtc_enable)(struct drm_crtc *crtc);
  341. void (*crtc_disable)(struct drm_crtc *crtc);
  342. void (*off)(struct drm_crtc *crtc);
  343. void (*write_eld)(struct drm_connector *connector,
  344. struct drm_crtc *crtc);
  345. void (*fdi_link_train)(struct drm_crtc *crtc);
  346. void (*init_clock_gating)(struct drm_device *dev);
  347. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  348. struct drm_framebuffer *fb,
  349. struct drm_i915_gem_object *obj,
  350. uint32_t flags);
  351. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  352. int x, int y);
  353. void (*hpd_irq_setup)(struct drm_device *dev);
  354. /* clock updates for mode set */
  355. /* cursor updates */
  356. /* render clock increase/decrease */
  357. /* display clock increase/decrease */
  358. /* pll clock increase/decrease */
  359. };
  360. struct intel_uncore_funcs {
  361. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  362. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  363. };
  364. struct intel_uncore {
  365. spinlock_t lock; /** lock is also taken in irq contexts. */
  366. struct intel_uncore_funcs funcs;
  367. unsigned fifo_count;
  368. unsigned forcewake_count;
  369. };
  370. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  371. func(is_mobile) sep \
  372. func(is_i85x) sep \
  373. func(is_i915g) sep \
  374. func(is_i945gm) sep \
  375. func(is_g33) sep \
  376. func(need_gfx_hws) sep \
  377. func(is_g4x) sep \
  378. func(is_pineview) sep \
  379. func(is_broadwater) sep \
  380. func(is_crestline) sep \
  381. func(is_ivybridge) sep \
  382. func(is_valleyview) sep \
  383. func(is_haswell) sep \
  384. func(is_preliminary) sep \
  385. func(has_force_wake) sep \
  386. func(has_fbc) sep \
  387. func(has_pipe_cxsr) sep \
  388. func(has_hotplug) sep \
  389. func(cursor_needs_physical) sep \
  390. func(has_overlay) sep \
  391. func(overlay_needs_physical) sep \
  392. func(supports_tv) sep \
  393. func(has_bsd_ring) sep \
  394. func(has_blt_ring) sep \
  395. func(has_vebox_ring) sep \
  396. func(has_llc) sep \
  397. func(has_ddi) sep \
  398. func(has_fpga_dbg)
  399. #define DEFINE_FLAG(name) u8 name:1
  400. #define SEP_SEMICOLON ;
  401. struct intel_device_info {
  402. u32 display_mmio_offset;
  403. u8 num_pipes:3;
  404. u8 gen;
  405. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  406. };
  407. #undef DEFINE_FLAG
  408. #undef SEP_SEMICOLON
  409. enum i915_cache_level {
  410. I915_CACHE_NONE = 0,
  411. I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
  412. I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
  413. caches, eg sampler/render caches, and the
  414. large Last-Level-Cache. LLC is coherent with
  415. the CPU, but L3 is only visible to the GPU. */
  416. I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
  417. };
  418. typedef uint32_t gen6_gtt_pte_t;
  419. struct i915_address_space {
  420. struct drm_mm mm;
  421. struct drm_device *dev;
  422. struct list_head global_link;
  423. unsigned long start; /* Start offset always 0 for dri2 */
  424. size_t total; /* size addr space maps (ex. 2GB for ggtt) */
  425. struct {
  426. dma_addr_t addr;
  427. struct page *page;
  428. } scratch;
  429. /**
  430. * List of objects currently involved in rendering.
  431. *
  432. * Includes buffers having the contents of their GPU caches
  433. * flushed, not necessarily primitives. last_rendering_seqno
  434. * represents when the rendering involved will be completed.
  435. *
  436. * A reference is held on the buffer while on this list.
  437. */
  438. struct list_head active_list;
  439. /**
  440. * LRU list of objects which are not in the ringbuffer and
  441. * are ready to unbind, but are still in the GTT.
  442. *
  443. * last_rendering_seqno is 0 while an object is in this list.
  444. *
  445. * A reference is not held on the buffer while on this list,
  446. * as merely being GTT-bound shouldn't prevent its being
  447. * freed, and we'll pull it off the list in the free path.
  448. */
  449. struct list_head inactive_list;
  450. /* FIXME: Need a more generic return type */
  451. gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
  452. enum i915_cache_level level);
  453. void (*clear_range)(struct i915_address_space *vm,
  454. unsigned int first_entry,
  455. unsigned int num_entries);
  456. void (*insert_entries)(struct i915_address_space *vm,
  457. struct sg_table *st,
  458. unsigned int first_entry,
  459. enum i915_cache_level cache_level);
  460. void (*cleanup)(struct i915_address_space *vm);
  461. };
  462. /* The Graphics Translation Table is the way in which GEN hardware translates a
  463. * Graphics Virtual Address into a Physical Address. In addition to the normal
  464. * collateral associated with any va->pa translations GEN hardware also has a
  465. * portion of the GTT which can be mapped by the CPU and remain both coherent
  466. * and correct (in cases like swizzling). That region is referred to as GMADR in
  467. * the spec.
  468. */
  469. struct i915_gtt {
  470. struct i915_address_space base;
  471. size_t stolen_size; /* Total size of stolen memory */
  472. unsigned long mappable_end; /* End offset that we can CPU map */
  473. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  474. phys_addr_t mappable_base; /* PA of our GMADR */
  475. /** "Graphics Stolen Memory" holds the global PTEs */
  476. void __iomem *gsm;
  477. bool do_idle_maps;
  478. int mtrr;
  479. /* global gtt ops */
  480. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  481. size_t *stolen, phys_addr_t *mappable_base,
  482. unsigned long *mappable_end);
  483. };
  484. #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
  485. struct i915_hw_ppgtt {
  486. struct i915_address_space base;
  487. unsigned num_pd_entries;
  488. struct page **pt_pages;
  489. uint32_t pd_offset;
  490. dma_addr_t *pt_dma_addr;
  491. int (*enable)(struct drm_device *dev);
  492. };
  493. /**
  494. * A VMA represents a GEM BO that is bound into an address space. Therefore, a
  495. * VMA's presence cannot be guaranteed before binding, or after unbinding the
  496. * object into/from the address space.
  497. *
  498. * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
  499. * will always be <= an objects lifetime. So object refcounting should cover us.
  500. */
  501. struct i915_vma {
  502. struct drm_mm_node node;
  503. struct drm_i915_gem_object *obj;
  504. struct i915_address_space *vm;
  505. /** This object's place on the active/inactive lists */
  506. struct list_head mm_list;
  507. struct list_head vma_link; /* Link in the object's VMA list */
  508. /** This vma's place in the batchbuffer or on the eviction list */
  509. struct list_head exec_list;
  510. /**
  511. * Used for performing relocations during execbuffer insertion.
  512. */
  513. struct hlist_node exec_node;
  514. unsigned long exec_handle;
  515. struct drm_i915_gem_exec_object2 *exec_entry;
  516. };
  517. struct i915_ctx_hang_stats {
  518. /* This context had batch pending when hang was declared */
  519. unsigned batch_pending;
  520. /* This context had batch active when hang was declared */
  521. unsigned batch_active;
  522. /* Time when this context was last blamed for a GPU reset */
  523. unsigned long guilty_ts;
  524. /* This context is banned to submit more work */
  525. bool banned;
  526. };
  527. /* This must match up with the value previously used for execbuf2.rsvd1. */
  528. #define DEFAULT_CONTEXT_ID 0
  529. struct i915_hw_context {
  530. struct kref ref;
  531. int id;
  532. bool is_initialized;
  533. uint8_t remap_slice;
  534. struct drm_i915_file_private *file_priv;
  535. struct intel_ring_buffer *ring;
  536. struct drm_i915_gem_object *obj;
  537. struct i915_ctx_hang_stats hang_stats;
  538. struct list_head link;
  539. };
  540. struct i915_fbc {
  541. unsigned long size;
  542. unsigned int fb_id;
  543. enum plane plane;
  544. int y;
  545. struct drm_mm_node *compressed_fb;
  546. struct drm_mm_node *compressed_llb;
  547. struct intel_fbc_work {
  548. struct delayed_work work;
  549. struct drm_crtc *crtc;
  550. struct drm_framebuffer *fb;
  551. int interval;
  552. } *fbc_work;
  553. enum no_fbc_reason {
  554. FBC_OK, /* FBC is enabled */
  555. FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
  556. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  557. FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
  558. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  559. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  560. FBC_BAD_PLANE, /* fbc not supported on plane */
  561. FBC_NOT_TILED, /* buffer not tiled */
  562. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  563. FBC_MODULE_PARAM,
  564. FBC_CHIP_DEFAULT, /* disabled by default on this chip */
  565. } no_fbc_reason;
  566. };
  567. enum no_psr_reason {
  568. PSR_NO_SOURCE, /* Not supported on platform */
  569. PSR_NO_SINK, /* Not supported by panel */
  570. PSR_MODULE_PARAM,
  571. PSR_CRTC_NOT_ACTIVE,
  572. PSR_PWR_WELL_ENABLED,
  573. PSR_NOT_TILED,
  574. PSR_SPRITE_ENABLED,
  575. PSR_S3D_ENABLED,
  576. PSR_INTERLACED_ENABLED,
  577. PSR_HSW_NOT_DDIA,
  578. };
  579. enum intel_pch {
  580. PCH_NONE = 0, /* No PCH present */
  581. PCH_IBX, /* Ibexpeak PCH */
  582. PCH_CPT, /* Cougarpoint PCH */
  583. PCH_LPT, /* Lynxpoint PCH */
  584. PCH_NOP,
  585. };
  586. enum intel_sbi_destination {
  587. SBI_ICLK,
  588. SBI_MPHY,
  589. };
  590. #define QUIRK_PIPEA_FORCE (1<<0)
  591. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  592. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  593. #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
  594. struct intel_fbdev;
  595. struct intel_fbc_work;
  596. struct intel_gmbus {
  597. struct i2c_adapter adapter;
  598. u32 force_bit;
  599. u32 reg0;
  600. u32 gpio_reg;
  601. struct i2c_algo_bit_data bit_algo;
  602. struct drm_i915_private *dev_priv;
  603. };
  604. struct i915_suspend_saved_registers {
  605. u8 saveLBB;
  606. u32 saveDSPACNTR;
  607. u32 saveDSPBCNTR;
  608. u32 saveDSPARB;
  609. u32 savePIPEACONF;
  610. u32 savePIPEBCONF;
  611. u32 savePIPEASRC;
  612. u32 savePIPEBSRC;
  613. u32 saveFPA0;
  614. u32 saveFPA1;
  615. u32 saveDPLL_A;
  616. u32 saveDPLL_A_MD;
  617. u32 saveHTOTAL_A;
  618. u32 saveHBLANK_A;
  619. u32 saveHSYNC_A;
  620. u32 saveVTOTAL_A;
  621. u32 saveVBLANK_A;
  622. u32 saveVSYNC_A;
  623. u32 saveBCLRPAT_A;
  624. u32 saveTRANSACONF;
  625. u32 saveTRANS_HTOTAL_A;
  626. u32 saveTRANS_HBLANK_A;
  627. u32 saveTRANS_HSYNC_A;
  628. u32 saveTRANS_VTOTAL_A;
  629. u32 saveTRANS_VBLANK_A;
  630. u32 saveTRANS_VSYNC_A;
  631. u32 savePIPEASTAT;
  632. u32 saveDSPASTRIDE;
  633. u32 saveDSPASIZE;
  634. u32 saveDSPAPOS;
  635. u32 saveDSPAADDR;
  636. u32 saveDSPASURF;
  637. u32 saveDSPATILEOFF;
  638. u32 savePFIT_PGM_RATIOS;
  639. u32 saveBLC_HIST_CTL;
  640. u32 saveBLC_PWM_CTL;
  641. u32 saveBLC_PWM_CTL2;
  642. u32 saveBLC_CPU_PWM_CTL;
  643. u32 saveBLC_CPU_PWM_CTL2;
  644. u32 saveFPB0;
  645. u32 saveFPB1;
  646. u32 saveDPLL_B;
  647. u32 saveDPLL_B_MD;
  648. u32 saveHTOTAL_B;
  649. u32 saveHBLANK_B;
  650. u32 saveHSYNC_B;
  651. u32 saveVTOTAL_B;
  652. u32 saveVBLANK_B;
  653. u32 saveVSYNC_B;
  654. u32 saveBCLRPAT_B;
  655. u32 saveTRANSBCONF;
  656. u32 saveTRANS_HTOTAL_B;
  657. u32 saveTRANS_HBLANK_B;
  658. u32 saveTRANS_HSYNC_B;
  659. u32 saveTRANS_VTOTAL_B;
  660. u32 saveTRANS_VBLANK_B;
  661. u32 saveTRANS_VSYNC_B;
  662. u32 savePIPEBSTAT;
  663. u32 saveDSPBSTRIDE;
  664. u32 saveDSPBSIZE;
  665. u32 saveDSPBPOS;
  666. u32 saveDSPBADDR;
  667. u32 saveDSPBSURF;
  668. u32 saveDSPBTILEOFF;
  669. u32 saveVGA0;
  670. u32 saveVGA1;
  671. u32 saveVGA_PD;
  672. u32 saveVGACNTRL;
  673. u32 saveADPA;
  674. u32 saveLVDS;
  675. u32 savePP_ON_DELAYS;
  676. u32 savePP_OFF_DELAYS;
  677. u32 saveDVOA;
  678. u32 saveDVOB;
  679. u32 saveDVOC;
  680. u32 savePP_ON;
  681. u32 savePP_OFF;
  682. u32 savePP_CONTROL;
  683. u32 savePP_DIVISOR;
  684. u32 savePFIT_CONTROL;
  685. u32 save_palette_a[256];
  686. u32 save_palette_b[256];
  687. u32 saveDPFC_CB_BASE;
  688. u32 saveFBC_CFB_BASE;
  689. u32 saveFBC_LL_BASE;
  690. u32 saveFBC_CONTROL;
  691. u32 saveFBC_CONTROL2;
  692. u32 saveIER;
  693. u32 saveIIR;
  694. u32 saveIMR;
  695. u32 saveDEIER;
  696. u32 saveDEIMR;
  697. u32 saveGTIER;
  698. u32 saveGTIMR;
  699. u32 saveFDI_RXA_IMR;
  700. u32 saveFDI_RXB_IMR;
  701. u32 saveCACHE_MODE_0;
  702. u32 saveMI_ARB_STATE;
  703. u32 saveSWF0[16];
  704. u32 saveSWF1[16];
  705. u32 saveSWF2[3];
  706. u8 saveMSR;
  707. u8 saveSR[8];
  708. u8 saveGR[25];
  709. u8 saveAR_INDEX;
  710. u8 saveAR[21];
  711. u8 saveDACMASK;
  712. u8 saveCR[37];
  713. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  714. u32 saveCURACNTR;
  715. u32 saveCURAPOS;
  716. u32 saveCURABASE;
  717. u32 saveCURBCNTR;
  718. u32 saveCURBPOS;
  719. u32 saveCURBBASE;
  720. u32 saveCURSIZE;
  721. u32 saveDP_B;
  722. u32 saveDP_C;
  723. u32 saveDP_D;
  724. u32 savePIPEA_GMCH_DATA_M;
  725. u32 savePIPEB_GMCH_DATA_M;
  726. u32 savePIPEA_GMCH_DATA_N;
  727. u32 savePIPEB_GMCH_DATA_N;
  728. u32 savePIPEA_DP_LINK_M;
  729. u32 savePIPEB_DP_LINK_M;
  730. u32 savePIPEA_DP_LINK_N;
  731. u32 savePIPEB_DP_LINK_N;
  732. u32 saveFDI_RXA_CTL;
  733. u32 saveFDI_TXA_CTL;
  734. u32 saveFDI_RXB_CTL;
  735. u32 saveFDI_TXB_CTL;
  736. u32 savePFA_CTL_1;
  737. u32 savePFB_CTL_1;
  738. u32 savePFA_WIN_SZ;
  739. u32 savePFB_WIN_SZ;
  740. u32 savePFA_WIN_POS;
  741. u32 savePFB_WIN_POS;
  742. u32 savePCH_DREF_CONTROL;
  743. u32 saveDISP_ARB_CTL;
  744. u32 savePIPEA_DATA_M1;
  745. u32 savePIPEA_DATA_N1;
  746. u32 savePIPEA_LINK_M1;
  747. u32 savePIPEA_LINK_N1;
  748. u32 savePIPEB_DATA_M1;
  749. u32 savePIPEB_DATA_N1;
  750. u32 savePIPEB_LINK_M1;
  751. u32 savePIPEB_LINK_N1;
  752. u32 saveMCHBAR_RENDER_STANDBY;
  753. u32 savePCH_PORT_HOTPLUG;
  754. };
  755. struct intel_gen6_power_mgmt {
  756. /* work and pm_iir are protected by dev_priv->irq_lock */
  757. struct work_struct work;
  758. u32 pm_iir;
  759. /* On vlv we need to manually drop to Vmin with a delayed work. */
  760. struct delayed_work vlv_work;
  761. /* The below variables an all the rps hw state are protected by
  762. * dev->struct mutext. */
  763. u8 cur_delay;
  764. u8 min_delay;
  765. u8 max_delay;
  766. u8 rpe_delay;
  767. u8 hw_max;
  768. struct delayed_work delayed_resume_work;
  769. /*
  770. * Protects RPS/RC6 register access and PCU communication.
  771. * Must be taken after struct_mutex if nested.
  772. */
  773. struct mutex hw_lock;
  774. };
  775. /* defined intel_pm.c */
  776. extern spinlock_t mchdev_lock;
  777. struct intel_ilk_power_mgmt {
  778. u8 cur_delay;
  779. u8 min_delay;
  780. u8 max_delay;
  781. u8 fmax;
  782. u8 fstart;
  783. u64 last_count1;
  784. unsigned long last_time1;
  785. unsigned long chipset_power;
  786. u64 last_count2;
  787. struct timespec last_time2;
  788. unsigned long gfx_power;
  789. u8 corr;
  790. int c_m;
  791. int r_t;
  792. struct drm_i915_gem_object *pwrctx;
  793. struct drm_i915_gem_object *renderctx;
  794. };
  795. /* Power well structure for haswell */
  796. struct i915_power_well {
  797. struct drm_device *device;
  798. spinlock_t lock;
  799. /* power well enable/disable usage count */
  800. int count;
  801. int i915_request;
  802. };
  803. struct i915_dri1_state {
  804. unsigned allow_batchbuffer : 1;
  805. u32 __iomem *gfx_hws_cpu_addr;
  806. unsigned int cpp;
  807. int back_offset;
  808. int front_offset;
  809. int current_page;
  810. int page_flipping;
  811. uint32_t counter;
  812. };
  813. struct i915_ums_state {
  814. /**
  815. * Flag if the X Server, and thus DRM, is not currently in
  816. * control of the device.
  817. *
  818. * This is set between LeaveVT and EnterVT. It needs to be
  819. * replaced with a semaphore. It also needs to be
  820. * transitioned away from for kernel modesetting.
  821. */
  822. int mm_suspended;
  823. };
  824. #define MAX_L3_SLICES 2
  825. struct intel_l3_parity {
  826. u32 *remap_info[MAX_L3_SLICES];
  827. struct work_struct error_work;
  828. int which_slice;
  829. };
  830. struct i915_gem_mm {
  831. /** Memory allocator for GTT stolen memory */
  832. struct drm_mm stolen;
  833. /** List of all objects in gtt_space. Used to restore gtt
  834. * mappings on resume */
  835. struct list_head bound_list;
  836. /**
  837. * List of objects which are not bound to the GTT (thus
  838. * are idle and not used by the GPU) but still have
  839. * (presumably uncached) pages still attached.
  840. */
  841. struct list_head unbound_list;
  842. /** Usable portion of the GTT for GEM */
  843. unsigned long stolen_base; /* limited to low memory (32-bit) */
  844. /** PPGTT used for aliasing the PPGTT with the GTT */
  845. struct i915_hw_ppgtt *aliasing_ppgtt;
  846. struct shrinker inactive_shrinker;
  847. bool shrinker_no_lock_stealing;
  848. /** LRU list of objects with fence regs on them. */
  849. struct list_head fence_list;
  850. /**
  851. * We leave the user IRQ off as much as possible,
  852. * but this means that requests will finish and never
  853. * be retired once the system goes idle. Set a timer to
  854. * fire periodically while the ring is running. When it
  855. * fires, go retire requests.
  856. */
  857. struct delayed_work retire_work;
  858. /**
  859. * Are we in a non-interruptible section of code like
  860. * modesetting?
  861. */
  862. bool interruptible;
  863. /** Bit 6 swizzling required for X tiling */
  864. uint32_t bit_6_swizzle_x;
  865. /** Bit 6 swizzling required for Y tiling */
  866. uint32_t bit_6_swizzle_y;
  867. /* storage for physical objects */
  868. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  869. /* accounting, useful for userland debugging */
  870. spinlock_t object_stat_lock;
  871. size_t object_memory;
  872. u32 object_count;
  873. };
  874. struct drm_i915_error_state_buf {
  875. unsigned bytes;
  876. unsigned size;
  877. int err;
  878. u8 *buf;
  879. loff_t start;
  880. loff_t pos;
  881. };
  882. struct i915_error_state_file_priv {
  883. struct drm_device *dev;
  884. struct drm_i915_error_state *error;
  885. };
  886. struct i915_gpu_error {
  887. /* For hangcheck timer */
  888. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  889. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  890. /* Hang gpu twice in this window and your context gets banned */
  891. #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
  892. struct timer_list hangcheck_timer;
  893. /* For reset and error_state handling. */
  894. spinlock_t lock;
  895. /* Protected by the above dev->gpu_error.lock. */
  896. struct drm_i915_error_state *first_error;
  897. struct work_struct work;
  898. /**
  899. * State variable and reset counter controlling the reset flow
  900. *
  901. * Upper bits are for the reset counter. This counter is used by the
  902. * wait_seqno code to race-free noticed that a reset event happened and
  903. * that it needs to restart the entire ioctl (since most likely the
  904. * seqno it waited for won't ever signal anytime soon).
  905. *
  906. * This is important for lock-free wait paths, where no contended lock
  907. * naturally enforces the correct ordering between the bail-out of the
  908. * waiter and the gpu reset work code.
  909. *
  910. * Lowest bit controls the reset state machine: Set means a reset is in
  911. * progress. This state will (presuming we don't have any bugs) decay
  912. * into either unset (successful reset) or the special WEDGED value (hw
  913. * terminally sour). All waiters on the reset_queue will be woken when
  914. * that happens.
  915. */
  916. atomic_t reset_counter;
  917. /**
  918. * Special values/flags for reset_counter
  919. *
  920. * Note that the code relies on
  921. * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
  922. * being true.
  923. */
  924. #define I915_RESET_IN_PROGRESS_FLAG 1
  925. #define I915_WEDGED 0xffffffff
  926. /**
  927. * Waitqueue to signal when the reset has completed. Used by clients
  928. * that wait for dev_priv->mm.wedged to settle.
  929. */
  930. wait_queue_head_t reset_queue;
  931. /* For gpu hang simulation. */
  932. unsigned int stop_rings;
  933. };
  934. enum modeset_restore {
  935. MODESET_ON_LID_OPEN,
  936. MODESET_DONE,
  937. MODESET_SUSPENDED,
  938. };
  939. struct intel_vbt_data {
  940. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  941. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  942. /* Feature bits */
  943. unsigned int int_tv_support:1;
  944. unsigned int lvds_dither:1;
  945. unsigned int lvds_vbt:1;
  946. unsigned int int_crt_support:1;
  947. unsigned int lvds_use_ssc:1;
  948. unsigned int display_clock_mode:1;
  949. unsigned int fdi_rx_polarity_inverted:1;
  950. int lvds_ssc_freq;
  951. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  952. /* eDP */
  953. int edp_rate;
  954. int edp_lanes;
  955. int edp_preemphasis;
  956. int edp_vswing;
  957. bool edp_initialized;
  958. bool edp_support;
  959. int edp_bpp;
  960. struct edp_power_seq edp_pps;
  961. /* MIPI DSI */
  962. struct {
  963. u16 panel_id;
  964. } dsi;
  965. int crt_ddc_pin;
  966. int child_dev_num;
  967. struct child_device_config *child_dev;
  968. };
  969. enum intel_ddb_partitioning {
  970. INTEL_DDB_PART_1_2,
  971. INTEL_DDB_PART_5_6, /* IVB+ */
  972. };
  973. struct intel_wm_level {
  974. bool enable;
  975. uint32_t pri_val;
  976. uint32_t spr_val;
  977. uint32_t cur_val;
  978. uint32_t fbc_val;
  979. };
  980. /*
  981. * This struct tracks the state needed for the Package C8+ feature.
  982. *
  983. * Package states C8 and deeper are really deep PC states that can only be
  984. * reached when all the devices on the system allow it, so even if the graphics
  985. * device allows PC8+, it doesn't mean the system will actually get to these
  986. * states.
  987. *
  988. * Our driver only allows PC8+ when all the outputs are disabled, the power well
  989. * is disabled and the GPU is idle. When these conditions are met, we manually
  990. * do the other conditions: disable the interrupts, clocks and switch LCPLL
  991. * refclk to Fclk.
  992. *
  993. * When we really reach PC8 or deeper states (not just when we allow it) we lose
  994. * the state of some registers, so when we come back from PC8+ we need to
  995. * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
  996. * need to take care of the registers kept by RC6.
  997. *
  998. * The interrupt disabling is part of the requirements. We can only leave the
  999. * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
  1000. * can lock the machine.
  1001. *
  1002. * Ideally every piece of our code that needs PC8+ disabled would call
  1003. * hsw_disable_package_c8, which would increment disable_count and prevent the
  1004. * system from reaching PC8+. But we don't have a symmetric way to do this for
  1005. * everything, so we have the requirements_met and gpu_idle variables. When we
  1006. * switch requirements_met or gpu_idle to true we decrease disable_count, and
  1007. * increase it in the opposite case. The requirements_met variable is true when
  1008. * all the CRTCs, encoders and the power well are disabled. The gpu_idle
  1009. * variable is true when the GPU is idle.
  1010. *
  1011. * In addition to everything, we only actually enable PC8+ if disable_count
  1012. * stays at zero for at least some seconds. This is implemented with the
  1013. * enable_work variable. We do this so we don't enable/disable PC8 dozens of
  1014. * consecutive times when all screens are disabled and some background app
  1015. * queries the state of our connectors, or we have some application constantly
  1016. * waking up to use the GPU. Only after the enable_work function actually
  1017. * enables PC8+ the "enable" variable will become true, which means that it can
  1018. * be false even if disable_count is 0.
  1019. *
  1020. * The irqs_disabled variable becomes true exactly after we disable the IRQs and
  1021. * goes back to false exactly before we reenable the IRQs. We use this variable
  1022. * to check if someone is trying to enable/disable IRQs while they're supposed
  1023. * to be disabled. This shouldn't happen and we'll print some error messages in
  1024. * case it happens, but if it actually happens we'll also update the variables
  1025. * inside struct regsave so when we restore the IRQs they will contain the
  1026. * latest expected values.
  1027. *
  1028. * For more, read "Display Sequences for Package C8" on our documentation.
  1029. */
  1030. struct i915_package_c8 {
  1031. bool requirements_met;
  1032. bool gpu_idle;
  1033. bool irqs_disabled;
  1034. /* Only true after the delayed work task actually enables it. */
  1035. bool enabled;
  1036. int disable_count;
  1037. struct mutex lock;
  1038. struct delayed_work enable_work;
  1039. struct {
  1040. uint32_t deimr;
  1041. uint32_t sdeimr;
  1042. uint32_t gtimr;
  1043. uint32_t gtier;
  1044. uint32_t gen6_pmimr;
  1045. } regsave;
  1046. };
  1047. typedef struct drm_i915_private {
  1048. struct drm_device *dev;
  1049. struct kmem_cache *slab;
  1050. const struct intel_device_info *info;
  1051. int relative_constants_mode;
  1052. void __iomem *regs;
  1053. struct intel_uncore uncore;
  1054. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  1055. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  1056. * controller on different i2c buses. */
  1057. struct mutex gmbus_mutex;
  1058. /**
  1059. * Base address of the gmbus and gpio block.
  1060. */
  1061. uint32_t gpio_mmio_base;
  1062. wait_queue_head_t gmbus_wait_queue;
  1063. struct pci_dev *bridge_dev;
  1064. struct intel_ring_buffer ring[I915_NUM_RINGS];
  1065. uint32_t last_seqno, next_seqno;
  1066. drm_dma_handle_t *status_page_dmah;
  1067. struct resource mch_res;
  1068. atomic_t irq_received;
  1069. /* protects the irq masks */
  1070. spinlock_t irq_lock;
  1071. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  1072. struct pm_qos_request pm_qos;
  1073. /* DPIO indirect register protection */
  1074. struct mutex dpio_lock;
  1075. /** Cached value of IMR to avoid reads in updating the bitfield */
  1076. u32 irq_mask;
  1077. u32 gt_irq_mask;
  1078. u32 pm_irq_mask;
  1079. struct work_struct hotplug_work;
  1080. bool enable_hotplug_processing;
  1081. struct {
  1082. unsigned long hpd_last_jiffies;
  1083. int hpd_cnt;
  1084. enum {
  1085. HPD_ENABLED = 0,
  1086. HPD_DISABLED = 1,
  1087. HPD_MARK_DISABLED = 2
  1088. } hpd_mark;
  1089. } hpd_stats[HPD_NUM_PINS];
  1090. u32 hpd_event_bits;
  1091. struct timer_list hotplug_reenable_timer;
  1092. int num_plane;
  1093. struct i915_fbc fbc;
  1094. struct intel_opregion opregion;
  1095. struct intel_vbt_data vbt;
  1096. /* overlay */
  1097. struct intel_overlay *overlay;
  1098. unsigned int sprite_scaling_enabled;
  1099. /* backlight */
  1100. struct {
  1101. int level;
  1102. bool enabled;
  1103. spinlock_t lock; /* bl registers and the above bl fields */
  1104. struct backlight_device *device;
  1105. } backlight;
  1106. /* LVDS info */
  1107. bool no_aux_handshake;
  1108. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  1109. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  1110. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  1111. unsigned int fsb_freq, mem_freq, is_ddr3;
  1112. /**
  1113. * wq - Driver workqueue for GEM.
  1114. *
  1115. * NOTE: Work items scheduled here are not allowed to grab any modeset
  1116. * locks, for otherwise the flushing done in the pageflip code will
  1117. * result in deadlocks.
  1118. */
  1119. struct workqueue_struct *wq;
  1120. /* Display functions */
  1121. struct drm_i915_display_funcs display;
  1122. /* PCH chipset type */
  1123. enum intel_pch pch_type;
  1124. unsigned short pch_id;
  1125. unsigned long quirks;
  1126. enum modeset_restore modeset_restore;
  1127. struct mutex modeset_restore_lock;
  1128. struct list_head vm_list; /* Global list of all address spaces */
  1129. struct i915_gtt gtt; /* VMA representing the global address space */
  1130. struct i915_gem_mm mm;
  1131. /* Kernel Modesetting */
  1132. struct sdvo_device_mapping sdvo_mappings[2];
  1133. struct drm_crtc *plane_to_crtc_mapping[3];
  1134. struct drm_crtc *pipe_to_crtc_mapping[3];
  1135. wait_queue_head_t pending_flip_queue;
  1136. int num_shared_dpll;
  1137. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  1138. struct intel_ddi_plls ddi_plls;
  1139. /* Reclocking support */
  1140. bool render_reclock_avail;
  1141. bool lvds_downclock_avail;
  1142. /* indicates the reduced downclock for LVDS*/
  1143. int lvds_downclock;
  1144. u16 orig_clock;
  1145. bool mchbar_need_disable;
  1146. struct intel_l3_parity l3_parity;
  1147. /* Cannot be determined by PCIID. You must always read a register. */
  1148. size_t ellc_size;
  1149. /* gen6+ rps state */
  1150. struct intel_gen6_power_mgmt rps;
  1151. /* ilk-only ips/rps state. Everything in here is protected by the global
  1152. * mchdev_lock in intel_pm.c */
  1153. struct intel_ilk_power_mgmt ips;
  1154. /* Haswell power well */
  1155. struct i915_power_well power_well;
  1156. enum no_psr_reason no_psr_reason;
  1157. struct i915_gpu_error gpu_error;
  1158. struct drm_i915_gem_object *vlv_pctx;
  1159. /* list of fbdev register on this device */
  1160. struct intel_fbdev *fbdev;
  1161. /*
  1162. * The console may be contended at resume, but we don't
  1163. * want it to block on it.
  1164. */
  1165. struct work_struct console_resume_work;
  1166. struct drm_property *broadcast_rgb_property;
  1167. struct drm_property *force_audio_property;
  1168. bool hw_contexts_disabled;
  1169. uint32_t hw_context_size;
  1170. struct list_head context_list;
  1171. u32 fdi_rx_config;
  1172. struct i915_suspend_saved_registers regfile;
  1173. struct {
  1174. /*
  1175. * Raw watermark latency values:
  1176. * in 0.1us units for WM0,
  1177. * in 0.5us units for WM1+.
  1178. */
  1179. /* primary */
  1180. uint16_t pri_latency[5];
  1181. /* sprite */
  1182. uint16_t spr_latency[5];
  1183. /* cursor */
  1184. uint16_t cur_latency[5];
  1185. } wm;
  1186. struct i915_package_c8 pc8;
  1187. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  1188. * here! */
  1189. struct i915_dri1_state dri1;
  1190. /* Old ums support infrastructure, same warning applies. */
  1191. struct i915_ums_state ums;
  1192. } drm_i915_private_t;
  1193. static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
  1194. {
  1195. return dev->dev_private;
  1196. }
  1197. /* Iterate over initialised rings */
  1198. #define for_each_ring(ring__, dev_priv__, i__) \
  1199. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1200. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1201. enum hdmi_force_audio {
  1202. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1203. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1204. HDMI_AUDIO_AUTO, /* trust EDID */
  1205. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1206. };
  1207. #define I915_GTT_OFFSET_NONE ((u32)-1)
  1208. struct drm_i915_gem_object_ops {
  1209. /* Interface between the GEM object and its backing storage.
  1210. * get_pages() is called once prior to the use of the associated set
  1211. * of pages before to binding them into the GTT, and put_pages() is
  1212. * called after we no longer need them. As we expect there to be
  1213. * associated cost with migrating pages between the backing storage
  1214. * and making them available for the GPU (e.g. clflush), we may hold
  1215. * onto the pages after they are no longer referenced by the GPU
  1216. * in case they may be used again shortly (for example migrating the
  1217. * pages to a different memory domain within the GTT). put_pages()
  1218. * will therefore most likely be called when the object itself is
  1219. * being released or under memory pressure (where we attempt to
  1220. * reap pages for the shrinker).
  1221. */
  1222. int (*get_pages)(struct drm_i915_gem_object *);
  1223. void (*put_pages)(struct drm_i915_gem_object *);
  1224. };
  1225. struct drm_i915_gem_object {
  1226. struct drm_gem_object base;
  1227. const struct drm_i915_gem_object_ops *ops;
  1228. /** List of VMAs backed by this object */
  1229. struct list_head vma_list;
  1230. /** Stolen memory for this object, instead of being backed by shmem. */
  1231. struct drm_mm_node *stolen;
  1232. struct list_head global_list;
  1233. struct list_head ring_list;
  1234. /** Used in execbuf to temporarily hold a ref */
  1235. struct list_head obj_exec_link;
  1236. /**
  1237. * This is set if the object is on the active lists (has pending
  1238. * rendering and so a non-zero seqno), and is not set if it i s on
  1239. * inactive (ready to be unbound) list.
  1240. */
  1241. unsigned int active:1;
  1242. /**
  1243. * This is set if the object has been written to since last bound
  1244. * to the GTT
  1245. */
  1246. unsigned int dirty:1;
  1247. /**
  1248. * Fence register bits (if any) for this object. Will be set
  1249. * as needed when mapped into the GTT.
  1250. * Protected by dev->struct_mutex.
  1251. */
  1252. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1253. /**
  1254. * Advice: are the backing pages purgeable?
  1255. */
  1256. unsigned int madv:2;
  1257. /**
  1258. * Current tiling mode for the object.
  1259. */
  1260. unsigned int tiling_mode:2;
  1261. /**
  1262. * Whether the tiling parameters for the currently associated fence
  1263. * register have changed. Note that for the purposes of tracking
  1264. * tiling changes we also treat the unfenced register, the register
  1265. * slot that the object occupies whilst it executes a fenced
  1266. * command (such as BLT on gen2/3), as a "fence".
  1267. */
  1268. unsigned int fence_dirty:1;
  1269. /** How many users have pinned this object in GTT space. The following
  1270. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1271. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1272. * times for the same batchbuffer), and the framebuffer code. When
  1273. * switching/pageflipping, the framebuffer code has at most two buffers
  1274. * pinned per crtc.
  1275. *
  1276. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1277. * bits with absolutely no headroom. So use 4 bits. */
  1278. unsigned int pin_count:4;
  1279. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1280. /**
  1281. * Is the object at the current location in the gtt mappable and
  1282. * fenceable? Used to avoid costly recalculations.
  1283. */
  1284. unsigned int map_and_fenceable:1;
  1285. /**
  1286. * Whether the current gtt mapping needs to be mappable (and isn't just
  1287. * mappable by accident). Track pin and fault separate for a more
  1288. * accurate mappable working set.
  1289. */
  1290. unsigned int fault_mappable:1;
  1291. unsigned int pin_mappable:1;
  1292. unsigned int pin_display:1;
  1293. /*
  1294. * Is the GPU currently using a fence to access this buffer,
  1295. */
  1296. unsigned int pending_fenced_gpu_access:1;
  1297. unsigned int fenced_gpu_access:1;
  1298. unsigned int cache_level:3;
  1299. unsigned int has_aliasing_ppgtt_mapping:1;
  1300. unsigned int has_global_gtt_mapping:1;
  1301. unsigned int has_dma_mapping:1;
  1302. struct sg_table *pages;
  1303. int pages_pin_count;
  1304. /* prime dma-buf support */
  1305. void *dma_buf_vmapping;
  1306. int vmapping_count;
  1307. struct intel_ring_buffer *ring;
  1308. /** Breadcrumb of last rendering to the buffer. */
  1309. uint32_t last_read_seqno;
  1310. uint32_t last_write_seqno;
  1311. /** Breadcrumb of last fenced GPU access to the buffer. */
  1312. uint32_t last_fenced_seqno;
  1313. /** Current tiling stride for the object, if it's tiled. */
  1314. uint32_t stride;
  1315. /** Record of address bit 17 of each page at last unbind. */
  1316. unsigned long *bit_17;
  1317. /** User space pin count and filp owning the pin */
  1318. uint32_t user_pin_count;
  1319. struct drm_file *pin_filp;
  1320. /** for phy allocated objects */
  1321. struct drm_i915_gem_phys_object *phys_obj;
  1322. };
  1323. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1324. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1325. /**
  1326. * Request queue structure.
  1327. *
  1328. * The request queue allows us to note sequence numbers that have been emitted
  1329. * and may be associated with active buffers to be retired.
  1330. *
  1331. * By keeping this list, we can avoid having to do questionable
  1332. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1333. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1334. */
  1335. struct drm_i915_gem_request {
  1336. /** On Which ring this request was generated */
  1337. struct intel_ring_buffer *ring;
  1338. /** GEM sequence number associated with this request. */
  1339. uint32_t seqno;
  1340. /** Position in the ringbuffer of the start of the request */
  1341. u32 head;
  1342. /** Position in the ringbuffer of the end of the request */
  1343. u32 tail;
  1344. /** Context related to this request */
  1345. struct i915_hw_context *ctx;
  1346. /** Batch buffer related to this request if any */
  1347. struct drm_i915_gem_object *batch_obj;
  1348. /** Time at which this request was emitted, in jiffies. */
  1349. unsigned long emitted_jiffies;
  1350. /** global list entry for this request */
  1351. struct list_head list;
  1352. struct drm_i915_file_private *file_priv;
  1353. /** file_priv list entry for this request */
  1354. struct list_head client_list;
  1355. };
  1356. struct drm_i915_file_private {
  1357. struct {
  1358. spinlock_t lock;
  1359. struct list_head request_list;
  1360. } mm;
  1361. struct idr context_idr;
  1362. struct i915_ctx_hang_stats hang_stats;
  1363. };
  1364. #define INTEL_INFO(dev) (to_i915(dev)->info)
  1365. #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
  1366. #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
  1367. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1368. #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
  1369. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1370. #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
  1371. #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
  1372. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1373. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1374. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1375. #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
  1376. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1377. #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
  1378. #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
  1379. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1380. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1381. #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
  1382. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1383. #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
  1384. (dev)->pdev->device == 0x0152 || \
  1385. (dev)->pdev->device == 0x015a)
  1386. #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
  1387. (dev)->pdev->device == 0x0106 || \
  1388. (dev)->pdev->device == 0x010A)
  1389. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1390. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1391. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1392. #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
  1393. ((dev)->pdev->device & 0xFF00) == 0x0C00)
  1394. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1395. ((dev)->pdev->device & 0xFF00) == 0x0A00)
  1396. #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
  1397. ((dev)->pdev->device & 0x00F0) == 0x0020)
  1398. #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
  1399. /*
  1400. * The genX designation typically refers to the render engine, so render
  1401. * capability related checks should use IS_GEN, while display and other checks
  1402. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1403. * chips, etc.).
  1404. */
  1405. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1406. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1407. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1408. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1409. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1410. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1411. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1412. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1413. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
  1414. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1415. #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
  1416. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1417. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1418. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1419. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1420. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1421. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1422. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1423. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1424. * rows, which changed the alignment requirements and fence programming.
  1425. */
  1426. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1427. IS_I915GM(dev)))
  1428. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1429. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1430. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1431. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1432. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1433. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1434. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1435. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1436. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1437. #define HAS_IPS(dev) (IS_ULT(dev))
  1438. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1439. #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
  1440. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1441. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1442. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1443. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1444. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1445. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1446. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1447. #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
  1448. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1449. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1450. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1451. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1452. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1453. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1454. /* DPF == dynamic parity feature */
  1455. #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1456. #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
  1457. #define GT_FREQUENCY_MULTIPLIER 50
  1458. #include "i915_trace.h"
  1459. /**
  1460. * RC6 is a special power stage which allows the GPU to enter an very
  1461. * low-voltage mode when idle, using down to 0V while at this stage. This
  1462. * stage is entered automatically when the GPU is idle when RC6 support is
  1463. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1464. *
  1465. * There are different RC6 modes available in Intel GPU, which differentiate
  1466. * among each other with the latency required to enter and leave RC6 and
  1467. * voltage consumed by the GPU in different states.
  1468. *
  1469. * The combination of the following flags define which states GPU is allowed
  1470. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1471. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1472. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1473. * which brings the most power savings; deeper states save more power, but
  1474. * require higher latency to switch to and wake up.
  1475. */
  1476. #define INTEL_RC6_ENABLE (1<<0)
  1477. #define INTEL_RC6p_ENABLE (1<<1)
  1478. #define INTEL_RC6pp_ENABLE (1<<2)
  1479. extern const struct drm_ioctl_desc i915_ioctls[];
  1480. extern int i915_max_ioctl;
  1481. extern unsigned int i915_fbpercrtc __always_unused;
  1482. extern int i915_panel_ignore_lid __read_mostly;
  1483. extern unsigned int i915_powersave __read_mostly;
  1484. extern int i915_semaphores __read_mostly;
  1485. extern unsigned int i915_lvds_downclock __read_mostly;
  1486. extern int i915_lvds_channel_mode __read_mostly;
  1487. extern int i915_panel_use_ssc __read_mostly;
  1488. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1489. extern int i915_enable_rc6 __read_mostly;
  1490. extern int i915_enable_fbc __read_mostly;
  1491. extern bool i915_enable_hangcheck __read_mostly;
  1492. extern int i915_enable_ppgtt __read_mostly;
  1493. extern int i915_enable_psr __read_mostly;
  1494. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1495. extern int i915_disable_power_well __read_mostly;
  1496. extern int i915_enable_ips __read_mostly;
  1497. extern bool i915_fastboot __read_mostly;
  1498. extern int i915_enable_pc8 __read_mostly;
  1499. extern int i915_pc8_timeout __read_mostly;
  1500. extern bool i915_prefault_disable __read_mostly;
  1501. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1502. extern int i915_resume(struct drm_device *dev);
  1503. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1504. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1505. /* i915_dma.c */
  1506. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1507. extern void i915_kernel_lost_context(struct drm_device * dev);
  1508. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1509. extern int i915_driver_unload(struct drm_device *);
  1510. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1511. extern void i915_driver_lastclose(struct drm_device * dev);
  1512. extern void i915_driver_preclose(struct drm_device *dev,
  1513. struct drm_file *file_priv);
  1514. extern void i915_driver_postclose(struct drm_device *dev,
  1515. struct drm_file *file_priv);
  1516. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1517. #ifdef CONFIG_COMPAT
  1518. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1519. unsigned long arg);
  1520. #endif
  1521. extern int i915_emit_box(struct drm_device *dev,
  1522. struct drm_clip_rect *box,
  1523. int DR1, int DR4);
  1524. extern int intel_gpu_reset(struct drm_device *dev);
  1525. extern int i915_reset(struct drm_device *dev);
  1526. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1527. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1528. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1529. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1530. extern void intel_console_resume(struct work_struct *work);
  1531. /* i915_irq.c */
  1532. void i915_queue_hangcheck(struct drm_device *dev);
  1533. void i915_handle_error(struct drm_device *dev, bool wedged);
  1534. extern void intel_irq_init(struct drm_device *dev);
  1535. extern void intel_pm_init(struct drm_device *dev);
  1536. extern void intel_hpd_init(struct drm_device *dev);
  1537. extern void intel_pm_init(struct drm_device *dev);
  1538. extern void intel_uncore_sanitize(struct drm_device *dev);
  1539. extern void intel_uncore_early_sanitize(struct drm_device *dev);
  1540. extern void intel_uncore_init(struct drm_device *dev);
  1541. extern void intel_uncore_clear_errors(struct drm_device *dev);
  1542. extern void intel_uncore_check_errors(struct drm_device *dev);
  1543. void
  1544. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1545. void
  1546. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1547. /* i915_gem.c */
  1548. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1549. struct drm_file *file_priv);
  1550. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1551. struct drm_file *file_priv);
  1552. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1553. struct drm_file *file_priv);
  1554. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1555. struct drm_file *file_priv);
  1556. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1557. struct drm_file *file_priv);
  1558. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1559. struct drm_file *file_priv);
  1560. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1561. struct drm_file *file_priv);
  1562. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1563. struct drm_file *file_priv);
  1564. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1565. struct drm_file *file_priv);
  1566. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1567. struct drm_file *file_priv);
  1568. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1569. struct drm_file *file_priv);
  1570. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1571. struct drm_file *file_priv);
  1572. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1573. struct drm_file *file_priv);
  1574. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1575. struct drm_file *file);
  1576. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1577. struct drm_file *file);
  1578. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1579. struct drm_file *file_priv);
  1580. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1581. struct drm_file *file_priv);
  1582. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1583. struct drm_file *file_priv);
  1584. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1585. struct drm_file *file_priv);
  1586. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1587. struct drm_file *file_priv);
  1588. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1589. struct drm_file *file_priv);
  1590. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1591. struct drm_file *file_priv);
  1592. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1593. struct drm_file *file_priv);
  1594. void i915_gem_load(struct drm_device *dev);
  1595. void *i915_gem_object_alloc(struct drm_device *dev);
  1596. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1597. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1598. const struct drm_i915_gem_object_ops *ops);
  1599. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1600. size_t size);
  1601. void i915_gem_free_object(struct drm_gem_object *obj);
  1602. void i915_gem_vma_destroy(struct i915_vma *vma);
  1603. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1604. struct i915_address_space *vm,
  1605. uint32_t alignment,
  1606. bool map_and_fenceable,
  1607. bool nonblocking);
  1608. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1609. int __must_check i915_vma_unbind(struct i915_vma *vma);
  1610. int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
  1611. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1612. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1613. void i915_gem_lastclose(struct drm_device *dev);
  1614. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1615. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1616. {
  1617. struct sg_page_iter sg_iter;
  1618. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1619. return sg_page_iter_page(&sg_iter);
  1620. return NULL;
  1621. }
  1622. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1623. {
  1624. BUG_ON(obj->pages == NULL);
  1625. obj->pages_pin_count++;
  1626. }
  1627. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1628. {
  1629. BUG_ON(obj->pages_pin_count == 0);
  1630. obj->pages_pin_count--;
  1631. }
  1632. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1633. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1634. struct intel_ring_buffer *to);
  1635. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1636. struct intel_ring_buffer *ring);
  1637. int i915_gem_dumb_create(struct drm_file *file_priv,
  1638. struct drm_device *dev,
  1639. struct drm_mode_create_dumb *args);
  1640. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1641. uint32_t handle, uint64_t *offset);
  1642. /**
  1643. * Returns true if seq1 is later than seq2.
  1644. */
  1645. static inline bool
  1646. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1647. {
  1648. return (int32_t)(seq1 - seq2) >= 0;
  1649. }
  1650. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1651. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1652. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1653. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1654. static inline bool
  1655. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1656. {
  1657. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1658. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1659. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1660. return true;
  1661. } else
  1662. return false;
  1663. }
  1664. static inline void
  1665. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1666. {
  1667. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1668. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1669. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
  1670. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1671. }
  1672. }
  1673. void i915_gem_retire_requests(struct drm_device *dev);
  1674. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1675. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1676. bool interruptible);
  1677. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1678. {
  1679. return unlikely(atomic_read(&error->reset_counter)
  1680. & I915_RESET_IN_PROGRESS_FLAG);
  1681. }
  1682. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1683. {
  1684. return atomic_read(&error->reset_counter) == I915_WEDGED;
  1685. }
  1686. void i915_gem_reset(struct drm_device *dev);
  1687. bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
  1688. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1689. int __must_check i915_gem_init(struct drm_device *dev);
  1690. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1691. int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
  1692. void i915_gem_init_swizzling(struct drm_device *dev);
  1693. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1694. int __must_check i915_gpu_idle(struct drm_device *dev);
  1695. int __must_check i915_gem_idle(struct drm_device *dev);
  1696. int __i915_add_request(struct intel_ring_buffer *ring,
  1697. struct drm_file *file,
  1698. struct drm_i915_gem_object *batch_obj,
  1699. u32 *seqno);
  1700. #define i915_add_request(ring, seqno) \
  1701. __i915_add_request(ring, NULL, NULL, seqno)
  1702. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1703. uint32_t seqno);
  1704. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1705. int __must_check
  1706. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1707. bool write);
  1708. int __must_check
  1709. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1710. int __must_check
  1711. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1712. u32 alignment,
  1713. struct intel_ring_buffer *pipelined);
  1714. void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
  1715. int i915_gem_attach_phys_object(struct drm_device *dev,
  1716. struct drm_i915_gem_object *obj,
  1717. int id,
  1718. int align);
  1719. void i915_gem_detach_phys_object(struct drm_device *dev,
  1720. struct drm_i915_gem_object *obj);
  1721. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1722. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1723. uint32_t
  1724. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1725. uint32_t
  1726. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1727. int tiling_mode, bool fenced);
  1728. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1729. enum i915_cache_level cache_level);
  1730. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1731. struct dma_buf *dma_buf);
  1732. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1733. struct drm_gem_object *gem_obj, int flags);
  1734. void i915_gem_restore_fences(struct drm_device *dev);
  1735. unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
  1736. struct i915_address_space *vm);
  1737. bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
  1738. bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
  1739. struct i915_address_space *vm);
  1740. unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
  1741. struct i915_address_space *vm);
  1742. struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
  1743. struct i915_address_space *vm);
  1744. struct i915_vma *
  1745. i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
  1746. struct i915_address_space *vm);
  1747. /* Some GGTT VM helpers */
  1748. #define obj_to_ggtt(obj) \
  1749. (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
  1750. static inline bool i915_is_ggtt(struct i915_address_space *vm)
  1751. {
  1752. struct i915_address_space *ggtt =
  1753. &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
  1754. return vm == ggtt;
  1755. }
  1756. static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
  1757. {
  1758. return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
  1759. }
  1760. static inline unsigned long
  1761. i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
  1762. {
  1763. return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
  1764. }
  1765. static inline unsigned long
  1766. i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
  1767. {
  1768. return i915_gem_obj_size(obj, obj_to_ggtt(obj));
  1769. }
  1770. static inline int __must_check
  1771. i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
  1772. uint32_t alignment,
  1773. bool map_and_fenceable,
  1774. bool nonblocking)
  1775. {
  1776. return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
  1777. map_and_fenceable, nonblocking);
  1778. }
  1779. #undef obj_to_ggtt
  1780. /* i915_gem_context.c */
  1781. void i915_gem_context_init(struct drm_device *dev);
  1782. void i915_gem_context_fini(struct drm_device *dev);
  1783. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1784. int i915_switch_context(struct intel_ring_buffer *ring,
  1785. struct drm_file *file, int to_id);
  1786. void i915_gem_context_free(struct kref *ctx_ref);
  1787. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1788. {
  1789. kref_get(&ctx->ref);
  1790. }
  1791. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1792. {
  1793. kref_put(&ctx->ref, i915_gem_context_free);
  1794. }
  1795. struct i915_ctx_hang_stats * __must_check
  1796. i915_gem_context_get_hang_stats(struct drm_device *dev,
  1797. struct drm_file *file,
  1798. u32 id);
  1799. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1800. struct drm_file *file);
  1801. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1802. struct drm_file *file);
  1803. /* i915_gem_gtt.c */
  1804. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1805. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1806. struct drm_i915_gem_object *obj,
  1807. enum i915_cache_level cache_level);
  1808. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1809. struct drm_i915_gem_object *obj);
  1810. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1811. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1812. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1813. enum i915_cache_level cache_level);
  1814. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1815. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1816. void i915_gem_init_global_gtt(struct drm_device *dev);
  1817. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1818. unsigned long mappable_end, unsigned long end);
  1819. int i915_gem_gtt_init(struct drm_device *dev);
  1820. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1821. {
  1822. if (INTEL_INFO(dev)->gen < 6)
  1823. intel_gtt_chipset_flush();
  1824. }
  1825. /* i915_gem_evict.c */
  1826. int __must_check i915_gem_evict_something(struct drm_device *dev,
  1827. struct i915_address_space *vm,
  1828. int min_size,
  1829. unsigned alignment,
  1830. unsigned cache_level,
  1831. bool mappable,
  1832. bool nonblock);
  1833. int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
  1834. int i915_gem_evict_everything(struct drm_device *dev);
  1835. /* i915_gem_stolen.c */
  1836. int i915_gem_init_stolen(struct drm_device *dev);
  1837. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1838. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1839. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1840. struct drm_i915_gem_object *
  1841. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1842. struct drm_i915_gem_object *
  1843. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1844. u32 stolen_offset,
  1845. u32 gtt_offset,
  1846. u32 size);
  1847. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1848. /* i915_gem_tiling.c */
  1849. static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1850. {
  1851. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1852. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1853. obj->tiling_mode != I915_TILING_NONE;
  1854. }
  1855. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1856. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1857. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1858. /* i915_gem_debug.c */
  1859. #if WATCH_LISTS
  1860. int i915_verify_lists(struct drm_device *dev);
  1861. #else
  1862. #define i915_verify_lists(dev) 0
  1863. #endif
  1864. /* i915_debugfs.c */
  1865. int i915_debugfs_init(struct drm_minor *minor);
  1866. void i915_debugfs_cleanup(struct drm_minor *minor);
  1867. /* i915_gpu_error.c */
  1868. __printf(2, 3)
  1869. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  1870. int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
  1871. const struct i915_error_state_file_priv *error);
  1872. int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
  1873. size_t count, loff_t pos);
  1874. static inline void i915_error_state_buf_release(
  1875. struct drm_i915_error_state_buf *eb)
  1876. {
  1877. kfree(eb->buf);
  1878. }
  1879. void i915_capture_error_state(struct drm_device *dev);
  1880. void i915_error_state_get(struct drm_device *dev,
  1881. struct i915_error_state_file_priv *error_priv);
  1882. void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
  1883. void i915_destroy_error_state(struct drm_device *dev);
  1884. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
  1885. const char *i915_cache_level_str(int type);
  1886. /* i915_suspend.c */
  1887. extern int i915_save_state(struct drm_device *dev);
  1888. extern int i915_restore_state(struct drm_device *dev);
  1889. /* i915_ums.c */
  1890. void i915_save_display_reg(struct drm_device *dev);
  1891. void i915_restore_display_reg(struct drm_device *dev);
  1892. /* i915_sysfs.c */
  1893. void i915_setup_sysfs(struct drm_device *dev_priv);
  1894. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1895. /* intel_i2c.c */
  1896. extern int intel_setup_gmbus(struct drm_device *dev);
  1897. extern void intel_teardown_gmbus(struct drm_device *dev);
  1898. static inline bool intel_gmbus_is_port_valid(unsigned port)
  1899. {
  1900. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1901. }
  1902. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1903. struct drm_i915_private *dev_priv, unsigned port);
  1904. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1905. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1906. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1907. {
  1908. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1909. }
  1910. extern void intel_i2c_reset(struct drm_device *dev);
  1911. /* intel_opregion.c */
  1912. struct intel_encoder;
  1913. extern int intel_opregion_setup(struct drm_device *dev);
  1914. #ifdef CONFIG_ACPI
  1915. extern void intel_opregion_init(struct drm_device *dev);
  1916. extern void intel_opregion_fini(struct drm_device *dev);
  1917. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1918. extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
  1919. bool enable);
  1920. extern int intel_opregion_notify_adapter(struct drm_device *dev,
  1921. pci_power_t state);
  1922. #else
  1923. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1924. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1925. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1926. static inline int
  1927. intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
  1928. {
  1929. return 0;
  1930. }
  1931. static inline int
  1932. intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
  1933. {
  1934. return 0;
  1935. }
  1936. #endif
  1937. /* intel_acpi.c */
  1938. #ifdef CONFIG_ACPI
  1939. extern void intel_register_dsm_handler(void);
  1940. extern void intel_unregister_dsm_handler(void);
  1941. #else
  1942. static inline void intel_register_dsm_handler(void) { return; }
  1943. static inline void intel_unregister_dsm_handler(void) { return; }
  1944. #endif /* CONFIG_ACPI */
  1945. /* modesetting */
  1946. extern void intel_modeset_init_hw(struct drm_device *dev);
  1947. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  1948. extern void intel_modeset_init(struct drm_device *dev);
  1949. extern void intel_modeset_gem_init(struct drm_device *dev);
  1950. extern void intel_modeset_cleanup(struct drm_device *dev);
  1951. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1952. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1953. bool force_restore);
  1954. extern void i915_redisable_vga(struct drm_device *dev);
  1955. extern bool intel_fbc_enabled(struct drm_device *dev);
  1956. extern void intel_disable_fbc(struct drm_device *dev);
  1957. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1958. extern void intel_init_pch_refclk(struct drm_device *dev);
  1959. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1960. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  1961. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  1962. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  1963. extern void intel_detect_pch(struct drm_device *dev);
  1964. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1965. extern int intel_enable_rc6(const struct drm_device *dev);
  1966. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1967. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1968. struct drm_file *file);
  1969. /* overlay */
  1970. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1971. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  1972. struct intel_overlay_error_state *error);
  1973. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1974. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  1975. struct drm_device *dev,
  1976. struct intel_display_error_state *error);
  1977. /* On SNB platform, before reading ring registers forcewake bit
  1978. * must be set to prevent GT core from power down and stale values being
  1979. * returned.
  1980. */
  1981. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1982. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1983. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1984. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1985. /* intel_sideband.c */
  1986. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  1987. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  1988. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  1989. u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
  1990. void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1991. u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
  1992. void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1993. u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
  1994. void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1995. u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
  1996. void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1997. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
  1998. void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
  1999. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  2000. enum intel_sbi_destination destination);
  2001. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  2002. enum intel_sbi_destination destination);
  2003. int vlv_gpu_freq(int ddr_freq, int val);
  2004. int vlv_freq_opcode(int ddr_freq, int val);
  2005. #define __i915_read(x) \
  2006. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
  2007. __i915_read(8)
  2008. __i915_read(16)
  2009. __i915_read(32)
  2010. __i915_read(64)
  2011. #undef __i915_read
  2012. #define __i915_write(x) \
  2013. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
  2014. __i915_write(8)
  2015. __i915_write(16)
  2016. __i915_write(32)
  2017. __i915_write(64)
  2018. #undef __i915_write
  2019. #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
  2020. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
  2021. #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
  2022. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
  2023. #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
  2024. #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
  2025. #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
  2026. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
  2027. #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
  2028. #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
  2029. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
  2030. #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
  2031. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  2032. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  2033. /* "Broadcast RGB" property */
  2034. #define INTEL_BROADCAST_RGB_AUTO 0
  2035. #define INTEL_BROADCAST_RGB_FULL 1
  2036. #define INTEL_BROADCAST_RGB_LIMITED 2
  2037. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  2038. {
  2039. if (HAS_PCH_SPLIT(dev))
  2040. return CPU_VGACNTRL;
  2041. else if (IS_VALLEYVIEW(dev))
  2042. return VLV_VGACNTRL;
  2043. else
  2044. return VGACNTRL;
  2045. }
  2046. static inline void __user *to_user_ptr(u64 address)
  2047. {
  2048. return (void __user *)(uintptr_t)address;
  2049. }
  2050. static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
  2051. {
  2052. unsigned long j = msecs_to_jiffies(m);
  2053. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2054. }
  2055. static inline unsigned long
  2056. timespec_to_jiffies_timeout(const struct timespec *value)
  2057. {
  2058. unsigned long j = timespec_to_jiffies(value);
  2059. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2060. }
  2061. #endif