i915_gem.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/swap.h>
  34. #include <linux/pci.h>
  35. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  36. static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  39. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  40. int write);
  41. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  42. uint64_t offset,
  43. uint64_t size);
  44. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  45. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
  46. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  47. unsigned alignment);
  48. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  49. static int i915_gem_evict_something(struct drm_device *dev, int min_size);
  50. static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
  51. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  52. struct drm_i915_gem_pwrite *args,
  53. struct drm_file *file_priv);
  54. static LIST_HEAD(shrink_list);
  55. static DEFINE_SPINLOCK(shrink_list_lock);
  56. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  57. unsigned long end)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. if (start >= end ||
  61. (start & (PAGE_SIZE - 1)) != 0 ||
  62. (end & (PAGE_SIZE - 1)) != 0) {
  63. return -EINVAL;
  64. }
  65. drm_mm_init(&dev_priv->mm.gtt_space, start,
  66. end - start);
  67. dev->gtt_total = (uint32_t) (end - start);
  68. return 0;
  69. }
  70. int
  71. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  72. struct drm_file *file_priv)
  73. {
  74. struct drm_i915_gem_init *args = data;
  75. int ret;
  76. mutex_lock(&dev->struct_mutex);
  77. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  78. mutex_unlock(&dev->struct_mutex);
  79. return ret;
  80. }
  81. int
  82. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  83. struct drm_file *file_priv)
  84. {
  85. struct drm_i915_gem_get_aperture *args = data;
  86. if (!(dev->driver->driver_features & DRIVER_GEM))
  87. return -ENODEV;
  88. args->aper_size = dev->gtt_total;
  89. args->aper_available_size = (args->aper_size -
  90. atomic_read(&dev->pin_memory));
  91. return 0;
  92. }
  93. /**
  94. * Creates a new mm object and returns a handle to it.
  95. */
  96. int
  97. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  98. struct drm_file *file_priv)
  99. {
  100. struct drm_i915_gem_create *args = data;
  101. struct drm_gem_object *obj;
  102. int ret;
  103. u32 handle;
  104. args->size = roundup(args->size, PAGE_SIZE);
  105. /* Allocate the new object */
  106. obj = drm_gem_object_alloc(dev, args->size);
  107. if (obj == NULL)
  108. return -ENOMEM;
  109. ret = drm_gem_handle_create(file_priv, obj, &handle);
  110. mutex_lock(&dev->struct_mutex);
  111. drm_gem_object_handle_unreference(obj);
  112. mutex_unlock(&dev->struct_mutex);
  113. if (ret)
  114. return ret;
  115. args->handle = handle;
  116. return 0;
  117. }
  118. static inline int
  119. fast_shmem_read(struct page **pages,
  120. loff_t page_base, int page_offset,
  121. char __user *data,
  122. int length)
  123. {
  124. char __iomem *vaddr;
  125. int unwritten;
  126. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  127. if (vaddr == NULL)
  128. return -ENOMEM;
  129. unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  130. kunmap_atomic(vaddr, KM_USER0);
  131. if (unwritten)
  132. return -EFAULT;
  133. return 0;
  134. }
  135. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  136. {
  137. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  138. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  139. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  140. obj_priv->tiling_mode != I915_TILING_NONE;
  141. }
  142. static inline int
  143. slow_shmem_copy(struct page *dst_page,
  144. int dst_offset,
  145. struct page *src_page,
  146. int src_offset,
  147. int length)
  148. {
  149. char *dst_vaddr, *src_vaddr;
  150. dst_vaddr = kmap_atomic(dst_page, KM_USER0);
  151. if (dst_vaddr == NULL)
  152. return -ENOMEM;
  153. src_vaddr = kmap_atomic(src_page, KM_USER1);
  154. if (src_vaddr == NULL) {
  155. kunmap_atomic(dst_vaddr, KM_USER0);
  156. return -ENOMEM;
  157. }
  158. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  159. kunmap_atomic(src_vaddr, KM_USER1);
  160. kunmap_atomic(dst_vaddr, KM_USER0);
  161. return 0;
  162. }
  163. static inline int
  164. slow_shmem_bit17_copy(struct page *gpu_page,
  165. int gpu_offset,
  166. struct page *cpu_page,
  167. int cpu_offset,
  168. int length,
  169. int is_read)
  170. {
  171. char *gpu_vaddr, *cpu_vaddr;
  172. /* Use the unswizzled path if this page isn't affected. */
  173. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  174. if (is_read)
  175. return slow_shmem_copy(cpu_page, cpu_offset,
  176. gpu_page, gpu_offset, length);
  177. else
  178. return slow_shmem_copy(gpu_page, gpu_offset,
  179. cpu_page, cpu_offset, length);
  180. }
  181. gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
  182. if (gpu_vaddr == NULL)
  183. return -ENOMEM;
  184. cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
  185. if (cpu_vaddr == NULL) {
  186. kunmap_atomic(gpu_vaddr, KM_USER0);
  187. return -ENOMEM;
  188. }
  189. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  190. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  191. */
  192. while (length > 0) {
  193. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  194. int this_length = min(cacheline_end - gpu_offset, length);
  195. int swizzled_gpu_offset = gpu_offset ^ 64;
  196. if (is_read) {
  197. memcpy(cpu_vaddr + cpu_offset,
  198. gpu_vaddr + swizzled_gpu_offset,
  199. this_length);
  200. } else {
  201. memcpy(gpu_vaddr + swizzled_gpu_offset,
  202. cpu_vaddr + cpu_offset,
  203. this_length);
  204. }
  205. cpu_offset += this_length;
  206. gpu_offset += this_length;
  207. length -= this_length;
  208. }
  209. kunmap_atomic(cpu_vaddr, KM_USER1);
  210. kunmap_atomic(gpu_vaddr, KM_USER0);
  211. return 0;
  212. }
  213. /**
  214. * This is the fast shmem pread path, which attempts to copy_from_user directly
  215. * from the backing pages of the object to the user's address space. On a
  216. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  217. */
  218. static int
  219. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  220. struct drm_i915_gem_pread *args,
  221. struct drm_file *file_priv)
  222. {
  223. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  224. ssize_t remain;
  225. loff_t offset, page_base;
  226. char __user *user_data;
  227. int page_offset, page_length;
  228. int ret;
  229. user_data = (char __user *) (uintptr_t) args->data_ptr;
  230. remain = args->size;
  231. mutex_lock(&dev->struct_mutex);
  232. ret = i915_gem_object_get_pages(obj);
  233. if (ret != 0)
  234. goto fail_unlock;
  235. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  236. args->size);
  237. if (ret != 0)
  238. goto fail_put_pages;
  239. obj_priv = obj->driver_private;
  240. offset = args->offset;
  241. while (remain > 0) {
  242. /* Operation in this page
  243. *
  244. * page_base = page offset within aperture
  245. * page_offset = offset within page
  246. * page_length = bytes to copy for this page
  247. */
  248. page_base = (offset & ~(PAGE_SIZE-1));
  249. page_offset = offset & (PAGE_SIZE-1);
  250. page_length = remain;
  251. if ((page_offset + remain) > PAGE_SIZE)
  252. page_length = PAGE_SIZE - page_offset;
  253. ret = fast_shmem_read(obj_priv->pages,
  254. page_base, page_offset,
  255. user_data, page_length);
  256. if (ret)
  257. goto fail_put_pages;
  258. remain -= page_length;
  259. user_data += page_length;
  260. offset += page_length;
  261. }
  262. fail_put_pages:
  263. i915_gem_object_put_pages(obj);
  264. fail_unlock:
  265. mutex_unlock(&dev->struct_mutex);
  266. return ret;
  267. }
  268. static inline gfp_t
  269. i915_gem_object_get_page_gfp_mask (struct drm_gem_object *obj)
  270. {
  271. return mapping_gfp_mask(obj->filp->f_path.dentry->d_inode->i_mapping);
  272. }
  273. static inline void
  274. i915_gem_object_set_page_gfp_mask (struct drm_gem_object *obj, gfp_t gfp)
  275. {
  276. mapping_set_gfp_mask(obj->filp->f_path.dentry->d_inode->i_mapping, gfp);
  277. }
  278. static int
  279. i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
  280. {
  281. int ret;
  282. ret = i915_gem_object_get_pages(obj);
  283. /* If we've insufficient memory to map in the pages, attempt
  284. * to make some space by throwing out some old buffers.
  285. */
  286. if (ret == -ENOMEM) {
  287. struct drm_device *dev = obj->dev;
  288. gfp_t gfp;
  289. ret = i915_gem_evict_something(dev, obj->size);
  290. if (ret)
  291. return ret;
  292. gfp = i915_gem_object_get_page_gfp_mask(obj);
  293. i915_gem_object_set_page_gfp_mask(obj, gfp & ~__GFP_NORETRY);
  294. ret = i915_gem_object_get_pages(obj);
  295. i915_gem_object_set_page_gfp_mask (obj, gfp);
  296. }
  297. return ret;
  298. }
  299. /**
  300. * This is the fallback shmem pread path, which allocates temporary storage
  301. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  302. * can copy out of the object's backing pages while holding the struct mutex
  303. * and not take page faults.
  304. */
  305. static int
  306. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  307. struct drm_i915_gem_pread *args,
  308. struct drm_file *file_priv)
  309. {
  310. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  311. struct mm_struct *mm = current->mm;
  312. struct page **user_pages;
  313. ssize_t remain;
  314. loff_t offset, pinned_pages, i;
  315. loff_t first_data_page, last_data_page, num_pages;
  316. int shmem_page_index, shmem_page_offset;
  317. int data_page_index, data_page_offset;
  318. int page_length;
  319. int ret;
  320. uint64_t data_ptr = args->data_ptr;
  321. int do_bit17_swizzling;
  322. remain = args->size;
  323. /* Pin the user pages containing the data. We can't fault while
  324. * holding the struct mutex, yet we want to hold it while
  325. * dereferencing the user data.
  326. */
  327. first_data_page = data_ptr / PAGE_SIZE;
  328. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  329. num_pages = last_data_page - first_data_page + 1;
  330. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  331. if (user_pages == NULL)
  332. return -ENOMEM;
  333. down_read(&mm->mmap_sem);
  334. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  335. num_pages, 1, 0, user_pages, NULL);
  336. up_read(&mm->mmap_sem);
  337. if (pinned_pages < num_pages) {
  338. ret = -EFAULT;
  339. goto fail_put_user_pages;
  340. }
  341. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  342. mutex_lock(&dev->struct_mutex);
  343. ret = i915_gem_object_get_pages_or_evict(obj);
  344. if (ret)
  345. goto fail_unlock;
  346. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  347. args->size);
  348. if (ret != 0)
  349. goto fail_put_pages;
  350. obj_priv = obj->driver_private;
  351. offset = args->offset;
  352. while (remain > 0) {
  353. /* Operation in this page
  354. *
  355. * shmem_page_index = page number within shmem file
  356. * shmem_page_offset = offset within page in shmem file
  357. * data_page_index = page number in get_user_pages return
  358. * data_page_offset = offset with data_page_index page.
  359. * page_length = bytes to copy for this page
  360. */
  361. shmem_page_index = offset / PAGE_SIZE;
  362. shmem_page_offset = offset & ~PAGE_MASK;
  363. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  364. data_page_offset = data_ptr & ~PAGE_MASK;
  365. page_length = remain;
  366. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  367. page_length = PAGE_SIZE - shmem_page_offset;
  368. if ((data_page_offset + page_length) > PAGE_SIZE)
  369. page_length = PAGE_SIZE - data_page_offset;
  370. if (do_bit17_swizzling) {
  371. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  372. shmem_page_offset,
  373. user_pages[data_page_index],
  374. data_page_offset,
  375. page_length,
  376. 1);
  377. } else {
  378. ret = slow_shmem_copy(user_pages[data_page_index],
  379. data_page_offset,
  380. obj_priv->pages[shmem_page_index],
  381. shmem_page_offset,
  382. page_length);
  383. }
  384. if (ret)
  385. goto fail_put_pages;
  386. remain -= page_length;
  387. data_ptr += page_length;
  388. offset += page_length;
  389. }
  390. fail_put_pages:
  391. i915_gem_object_put_pages(obj);
  392. fail_unlock:
  393. mutex_unlock(&dev->struct_mutex);
  394. fail_put_user_pages:
  395. for (i = 0; i < pinned_pages; i++) {
  396. SetPageDirty(user_pages[i]);
  397. page_cache_release(user_pages[i]);
  398. }
  399. drm_free_large(user_pages);
  400. return ret;
  401. }
  402. /**
  403. * Reads data from the object referenced by handle.
  404. *
  405. * On error, the contents of *data are undefined.
  406. */
  407. int
  408. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  409. struct drm_file *file_priv)
  410. {
  411. struct drm_i915_gem_pread *args = data;
  412. struct drm_gem_object *obj;
  413. struct drm_i915_gem_object *obj_priv;
  414. int ret;
  415. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  416. if (obj == NULL)
  417. return -EBADF;
  418. obj_priv = obj->driver_private;
  419. /* Bounds check source.
  420. *
  421. * XXX: This could use review for overflow issues...
  422. */
  423. if (args->offset > obj->size || args->size > obj->size ||
  424. args->offset + args->size > obj->size) {
  425. drm_gem_object_unreference(obj);
  426. return -EINVAL;
  427. }
  428. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  429. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  430. } else {
  431. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  432. if (ret != 0)
  433. ret = i915_gem_shmem_pread_slow(dev, obj, args,
  434. file_priv);
  435. }
  436. drm_gem_object_unreference(obj);
  437. return ret;
  438. }
  439. /* This is the fast write path which cannot handle
  440. * page faults in the source data
  441. */
  442. static inline int
  443. fast_user_write(struct io_mapping *mapping,
  444. loff_t page_base, int page_offset,
  445. char __user *user_data,
  446. int length)
  447. {
  448. char *vaddr_atomic;
  449. unsigned long unwritten;
  450. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  451. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  452. user_data, length);
  453. io_mapping_unmap_atomic(vaddr_atomic);
  454. if (unwritten)
  455. return -EFAULT;
  456. return 0;
  457. }
  458. /* Here's the write path which can sleep for
  459. * page faults
  460. */
  461. static inline int
  462. slow_kernel_write(struct io_mapping *mapping,
  463. loff_t gtt_base, int gtt_offset,
  464. struct page *user_page, int user_offset,
  465. int length)
  466. {
  467. char *src_vaddr, *dst_vaddr;
  468. unsigned long unwritten;
  469. dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
  470. src_vaddr = kmap_atomic(user_page, KM_USER1);
  471. unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
  472. src_vaddr + user_offset,
  473. length);
  474. kunmap_atomic(src_vaddr, KM_USER1);
  475. io_mapping_unmap_atomic(dst_vaddr);
  476. if (unwritten)
  477. return -EFAULT;
  478. return 0;
  479. }
  480. static inline int
  481. fast_shmem_write(struct page **pages,
  482. loff_t page_base, int page_offset,
  483. char __user *data,
  484. int length)
  485. {
  486. char __iomem *vaddr;
  487. unsigned long unwritten;
  488. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  489. if (vaddr == NULL)
  490. return -ENOMEM;
  491. unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  492. kunmap_atomic(vaddr, KM_USER0);
  493. if (unwritten)
  494. return -EFAULT;
  495. return 0;
  496. }
  497. /**
  498. * This is the fast pwrite path, where we copy the data directly from the
  499. * user into the GTT, uncached.
  500. */
  501. static int
  502. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  503. struct drm_i915_gem_pwrite *args,
  504. struct drm_file *file_priv)
  505. {
  506. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  507. drm_i915_private_t *dev_priv = dev->dev_private;
  508. ssize_t remain;
  509. loff_t offset, page_base;
  510. char __user *user_data;
  511. int page_offset, page_length;
  512. int ret;
  513. user_data = (char __user *) (uintptr_t) args->data_ptr;
  514. remain = args->size;
  515. if (!access_ok(VERIFY_READ, user_data, remain))
  516. return -EFAULT;
  517. mutex_lock(&dev->struct_mutex);
  518. ret = i915_gem_object_pin(obj, 0);
  519. if (ret) {
  520. mutex_unlock(&dev->struct_mutex);
  521. return ret;
  522. }
  523. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  524. if (ret)
  525. goto fail;
  526. obj_priv = obj->driver_private;
  527. offset = obj_priv->gtt_offset + args->offset;
  528. while (remain > 0) {
  529. /* Operation in this page
  530. *
  531. * page_base = page offset within aperture
  532. * page_offset = offset within page
  533. * page_length = bytes to copy for this page
  534. */
  535. page_base = (offset & ~(PAGE_SIZE-1));
  536. page_offset = offset & (PAGE_SIZE-1);
  537. page_length = remain;
  538. if ((page_offset + remain) > PAGE_SIZE)
  539. page_length = PAGE_SIZE - page_offset;
  540. ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
  541. page_offset, user_data, page_length);
  542. /* If we get a fault while copying data, then (presumably) our
  543. * source page isn't available. Return the error and we'll
  544. * retry in the slow path.
  545. */
  546. if (ret)
  547. goto fail;
  548. remain -= page_length;
  549. user_data += page_length;
  550. offset += page_length;
  551. }
  552. fail:
  553. i915_gem_object_unpin(obj);
  554. mutex_unlock(&dev->struct_mutex);
  555. return ret;
  556. }
  557. /**
  558. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  559. * the memory and maps it using kmap_atomic for copying.
  560. *
  561. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  562. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  563. */
  564. static int
  565. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  566. struct drm_i915_gem_pwrite *args,
  567. struct drm_file *file_priv)
  568. {
  569. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  570. drm_i915_private_t *dev_priv = dev->dev_private;
  571. ssize_t remain;
  572. loff_t gtt_page_base, offset;
  573. loff_t first_data_page, last_data_page, num_pages;
  574. loff_t pinned_pages, i;
  575. struct page **user_pages;
  576. struct mm_struct *mm = current->mm;
  577. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  578. int ret;
  579. uint64_t data_ptr = args->data_ptr;
  580. remain = args->size;
  581. /* Pin the user pages containing the data. We can't fault while
  582. * holding the struct mutex, and all of the pwrite implementations
  583. * want to hold it while dereferencing the user data.
  584. */
  585. first_data_page = data_ptr / PAGE_SIZE;
  586. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  587. num_pages = last_data_page - first_data_page + 1;
  588. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  589. if (user_pages == NULL)
  590. return -ENOMEM;
  591. down_read(&mm->mmap_sem);
  592. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  593. num_pages, 0, 0, user_pages, NULL);
  594. up_read(&mm->mmap_sem);
  595. if (pinned_pages < num_pages) {
  596. ret = -EFAULT;
  597. goto out_unpin_pages;
  598. }
  599. mutex_lock(&dev->struct_mutex);
  600. ret = i915_gem_object_pin(obj, 0);
  601. if (ret)
  602. goto out_unlock;
  603. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  604. if (ret)
  605. goto out_unpin_object;
  606. obj_priv = obj->driver_private;
  607. offset = obj_priv->gtt_offset + args->offset;
  608. while (remain > 0) {
  609. /* Operation in this page
  610. *
  611. * gtt_page_base = page offset within aperture
  612. * gtt_page_offset = offset within page in aperture
  613. * data_page_index = page number in get_user_pages return
  614. * data_page_offset = offset with data_page_index page.
  615. * page_length = bytes to copy for this page
  616. */
  617. gtt_page_base = offset & PAGE_MASK;
  618. gtt_page_offset = offset & ~PAGE_MASK;
  619. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  620. data_page_offset = data_ptr & ~PAGE_MASK;
  621. page_length = remain;
  622. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  623. page_length = PAGE_SIZE - gtt_page_offset;
  624. if ((data_page_offset + page_length) > PAGE_SIZE)
  625. page_length = PAGE_SIZE - data_page_offset;
  626. ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
  627. gtt_page_base, gtt_page_offset,
  628. user_pages[data_page_index],
  629. data_page_offset,
  630. page_length);
  631. /* If we get a fault while copying data, then (presumably) our
  632. * source page isn't available. Return the error and we'll
  633. * retry in the slow path.
  634. */
  635. if (ret)
  636. goto out_unpin_object;
  637. remain -= page_length;
  638. offset += page_length;
  639. data_ptr += page_length;
  640. }
  641. out_unpin_object:
  642. i915_gem_object_unpin(obj);
  643. out_unlock:
  644. mutex_unlock(&dev->struct_mutex);
  645. out_unpin_pages:
  646. for (i = 0; i < pinned_pages; i++)
  647. page_cache_release(user_pages[i]);
  648. drm_free_large(user_pages);
  649. return ret;
  650. }
  651. /**
  652. * This is the fast shmem pwrite path, which attempts to directly
  653. * copy_from_user into the kmapped pages backing the object.
  654. */
  655. static int
  656. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  657. struct drm_i915_gem_pwrite *args,
  658. struct drm_file *file_priv)
  659. {
  660. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  661. ssize_t remain;
  662. loff_t offset, page_base;
  663. char __user *user_data;
  664. int page_offset, page_length;
  665. int ret;
  666. user_data = (char __user *) (uintptr_t) args->data_ptr;
  667. remain = args->size;
  668. mutex_lock(&dev->struct_mutex);
  669. ret = i915_gem_object_get_pages(obj);
  670. if (ret != 0)
  671. goto fail_unlock;
  672. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  673. if (ret != 0)
  674. goto fail_put_pages;
  675. obj_priv = obj->driver_private;
  676. offset = args->offset;
  677. obj_priv->dirty = 1;
  678. while (remain > 0) {
  679. /* Operation in this page
  680. *
  681. * page_base = page offset within aperture
  682. * page_offset = offset within page
  683. * page_length = bytes to copy for this page
  684. */
  685. page_base = (offset & ~(PAGE_SIZE-1));
  686. page_offset = offset & (PAGE_SIZE-1);
  687. page_length = remain;
  688. if ((page_offset + remain) > PAGE_SIZE)
  689. page_length = PAGE_SIZE - page_offset;
  690. ret = fast_shmem_write(obj_priv->pages,
  691. page_base, page_offset,
  692. user_data, page_length);
  693. if (ret)
  694. goto fail_put_pages;
  695. remain -= page_length;
  696. user_data += page_length;
  697. offset += page_length;
  698. }
  699. fail_put_pages:
  700. i915_gem_object_put_pages(obj);
  701. fail_unlock:
  702. mutex_unlock(&dev->struct_mutex);
  703. return ret;
  704. }
  705. /**
  706. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  707. * the memory and maps it using kmap_atomic for copying.
  708. *
  709. * This avoids taking mmap_sem for faulting on the user's address while the
  710. * struct_mutex is held.
  711. */
  712. static int
  713. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  714. struct drm_i915_gem_pwrite *args,
  715. struct drm_file *file_priv)
  716. {
  717. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  718. struct mm_struct *mm = current->mm;
  719. struct page **user_pages;
  720. ssize_t remain;
  721. loff_t offset, pinned_pages, i;
  722. loff_t first_data_page, last_data_page, num_pages;
  723. int shmem_page_index, shmem_page_offset;
  724. int data_page_index, data_page_offset;
  725. int page_length;
  726. int ret;
  727. uint64_t data_ptr = args->data_ptr;
  728. int do_bit17_swizzling;
  729. remain = args->size;
  730. /* Pin the user pages containing the data. We can't fault while
  731. * holding the struct mutex, and all of the pwrite implementations
  732. * want to hold it while dereferencing the user data.
  733. */
  734. first_data_page = data_ptr / PAGE_SIZE;
  735. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  736. num_pages = last_data_page - first_data_page + 1;
  737. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  738. if (user_pages == NULL)
  739. return -ENOMEM;
  740. down_read(&mm->mmap_sem);
  741. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  742. num_pages, 0, 0, user_pages, NULL);
  743. up_read(&mm->mmap_sem);
  744. if (pinned_pages < num_pages) {
  745. ret = -EFAULT;
  746. goto fail_put_user_pages;
  747. }
  748. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  749. mutex_lock(&dev->struct_mutex);
  750. ret = i915_gem_object_get_pages_or_evict(obj);
  751. if (ret)
  752. goto fail_unlock;
  753. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  754. if (ret != 0)
  755. goto fail_put_pages;
  756. obj_priv = obj->driver_private;
  757. offset = args->offset;
  758. obj_priv->dirty = 1;
  759. while (remain > 0) {
  760. /* Operation in this page
  761. *
  762. * shmem_page_index = page number within shmem file
  763. * shmem_page_offset = offset within page in shmem file
  764. * data_page_index = page number in get_user_pages return
  765. * data_page_offset = offset with data_page_index page.
  766. * page_length = bytes to copy for this page
  767. */
  768. shmem_page_index = offset / PAGE_SIZE;
  769. shmem_page_offset = offset & ~PAGE_MASK;
  770. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  771. data_page_offset = data_ptr & ~PAGE_MASK;
  772. page_length = remain;
  773. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  774. page_length = PAGE_SIZE - shmem_page_offset;
  775. if ((data_page_offset + page_length) > PAGE_SIZE)
  776. page_length = PAGE_SIZE - data_page_offset;
  777. if (do_bit17_swizzling) {
  778. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  779. shmem_page_offset,
  780. user_pages[data_page_index],
  781. data_page_offset,
  782. page_length,
  783. 0);
  784. } else {
  785. ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
  786. shmem_page_offset,
  787. user_pages[data_page_index],
  788. data_page_offset,
  789. page_length);
  790. }
  791. if (ret)
  792. goto fail_put_pages;
  793. remain -= page_length;
  794. data_ptr += page_length;
  795. offset += page_length;
  796. }
  797. fail_put_pages:
  798. i915_gem_object_put_pages(obj);
  799. fail_unlock:
  800. mutex_unlock(&dev->struct_mutex);
  801. fail_put_user_pages:
  802. for (i = 0; i < pinned_pages; i++)
  803. page_cache_release(user_pages[i]);
  804. drm_free_large(user_pages);
  805. return ret;
  806. }
  807. /**
  808. * Writes data to the object referenced by handle.
  809. *
  810. * On error, the contents of the buffer that were to be modified are undefined.
  811. */
  812. int
  813. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  814. struct drm_file *file_priv)
  815. {
  816. struct drm_i915_gem_pwrite *args = data;
  817. struct drm_gem_object *obj;
  818. struct drm_i915_gem_object *obj_priv;
  819. int ret = 0;
  820. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  821. if (obj == NULL)
  822. return -EBADF;
  823. obj_priv = obj->driver_private;
  824. /* Bounds check destination.
  825. *
  826. * XXX: This could use review for overflow issues...
  827. */
  828. if (args->offset > obj->size || args->size > obj->size ||
  829. args->offset + args->size > obj->size) {
  830. drm_gem_object_unreference(obj);
  831. return -EINVAL;
  832. }
  833. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  834. * it would end up going through the fenced access, and we'll get
  835. * different detiling behavior between reading and writing.
  836. * pread/pwrite currently are reading and writing from the CPU
  837. * perspective, requiring manual detiling by the client.
  838. */
  839. if (obj_priv->phys_obj)
  840. ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
  841. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  842. dev->gtt_total != 0) {
  843. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
  844. if (ret == -EFAULT) {
  845. ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
  846. file_priv);
  847. }
  848. } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
  849. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
  850. } else {
  851. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
  852. if (ret == -EFAULT) {
  853. ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
  854. file_priv);
  855. }
  856. }
  857. #if WATCH_PWRITE
  858. if (ret)
  859. DRM_INFO("pwrite failed %d\n", ret);
  860. #endif
  861. drm_gem_object_unreference(obj);
  862. return ret;
  863. }
  864. /**
  865. * Called when user space prepares to use an object with the CPU, either
  866. * through the mmap ioctl's mapping or a GTT mapping.
  867. */
  868. int
  869. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  870. struct drm_file *file_priv)
  871. {
  872. struct drm_i915_private *dev_priv = dev->dev_private;
  873. struct drm_i915_gem_set_domain *args = data;
  874. struct drm_gem_object *obj;
  875. struct drm_i915_gem_object *obj_priv;
  876. uint32_t read_domains = args->read_domains;
  877. uint32_t write_domain = args->write_domain;
  878. int ret;
  879. if (!(dev->driver->driver_features & DRIVER_GEM))
  880. return -ENODEV;
  881. /* Only handle setting domains to types used by the CPU. */
  882. if (write_domain & I915_GEM_GPU_DOMAINS)
  883. return -EINVAL;
  884. if (read_domains & I915_GEM_GPU_DOMAINS)
  885. return -EINVAL;
  886. /* Having something in the write domain implies it's in the read
  887. * domain, and only that read domain. Enforce that in the request.
  888. */
  889. if (write_domain != 0 && read_domains != write_domain)
  890. return -EINVAL;
  891. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  892. if (obj == NULL)
  893. return -EBADF;
  894. obj_priv = obj->driver_private;
  895. mutex_lock(&dev->struct_mutex);
  896. intel_mark_busy(dev, obj);
  897. #if WATCH_BUF
  898. DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
  899. obj, obj->size, read_domains, write_domain);
  900. #endif
  901. if (read_domains & I915_GEM_DOMAIN_GTT) {
  902. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  903. /* Update the LRU on the fence for the CPU access that's
  904. * about to occur.
  905. */
  906. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  907. list_move_tail(&obj_priv->fence_list,
  908. &dev_priv->mm.fence_list);
  909. }
  910. /* Silently promote "you're not bound, there was nothing to do"
  911. * to success, since the client was just asking us to
  912. * make sure everything was done.
  913. */
  914. if (ret == -EINVAL)
  915. ret = 0;
  916. } else {
  917. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  918. }
  919. drm_gem_object_unreference(obj);
  920. mutex_unlock(&dev->struct_mutex);
  921. return ret;
  922. }
  923. /**
  924. * Called when user space has done writes to this buffer
  925. */
  926. int
  927. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  928. struct drm_file *file_priv)
  929. {
  930. struct drm_i915_gem_sw_finish *args = data;
  931. struct drm_gem_object *obj;
  932. struct drm_i915_gem_object *obj_priv;
  933. int ret = 0;
  934. if (!(dev->driver->driver_features & DRIVER_GEM))
  935. return -ENODEV;
  936. mutex_lock(&dev->struct_mutex);
  937. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  938. if (obj == NULL) {
  939. mutex_unlock(&dev->struct_mutex);
  940. return -EBADF;
  941. }
  942. #if WATCH_BUF
  943. DRM_INFO("%s: sw_finish %d (%p %zd)\n",
  944. __func__, args->handle, obj, obj->size);
  945. #endif
  946. obj_priv = obj->driver_private;
  947. /* Pinned buffers may be scanout, so flush the cache */
  948. if (obj_priv->pin_count)
  949. i915_gem_object_flush_cpu_write_domain(obj);
  950. drm_gem_object_unreference(obj);
  951. mutex_unlock(&dev->struct_mutex);
  952. return ret;
  953. }
  954. /**
  955. * Maps the contents of an object, returning the address it is mapped
  956. * into.
  957. *
  958. * While the mapping holds a reference on the contents of the object, it doesn't
  959. * imply a ref on the object itself.
  960. */
  961. int
  962. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  963. struct drm_file *file_priv)
  964. {
  965. struct drm_i915_gem_mmap *args = data;
  966. struct drm_gem_object *obj;
  967. loff_t offset;
  968. unsigned long addr;
  969. if (!(dev->driver->driver_features & DRIVER_GEM))
  970. return -ENODEV;
  971. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  972. if (obj == NULL)
  973. return -EBADF;
  974. offset = args->offset;
  975. down_write(&current->mm->mmap_sem);
  976. addr = do_mmap(obj->filp, 0, args->size,
  977. PROT_READ | PROT_WRITE, MAP_SHARED,
  978. args->offset);
  979. up_write(&current->mm->mmap_sem);
  980. mutex_lock(&dev->struct_mutex);
  981. drm_gem_object_unreference(obj);
  982. mutex_unlock(&dev->struct_mutex);
  983. if (IS_ERR((void *)addr))
  984. return addr;
  985. args->addr_ptr = (uint64_t) addr;
  986. return 0;
  987. }
  988. /**
  989. * i915_gem_fault - fault a page into the GTT
  990. * vma: VMA in question
  991. * vmf: fault info
  992. *
  993. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  994. * from userspace. The fault handler takes care of binding the object to
  995. * the GTT (if needed), allocating and programming a fence register (again,
  996. * only if needed based on whether the old reg is still valid or the object
  997. * is tiled) and inserting a new PTE into the faulting process.
  998. *
  999. * Note that the faulting process may involve evicting existing objects
  1000. * from the GTT and/or fence registers to make room. So performance may
  1001. * suffer if the GTT working set is large or there are few fence registers
  1002. * left.
  1003. */
  1004. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1005. {
  1006. struct drm_gem_object *obj = vma->vm_private_data;
  1007. struct drm_device *dev = obj->dev;
  1008. struct drm_i915_private *dev_priv = dev->dev_private;
  1009. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1010. pgoff_t page_offset;
  1011. unsigned long pfn;
  1012. int ret = 0;
  1013. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1014. /* We don't use vmf->pgoff since that has the fake offset */
  1015. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1016. PAGE_SHIFT;
  1017. /* Now bind it into the GTT if needed */
  1018. mutex_lock(&dev->struct_mutex);
  1019. if (!obj_priv->gtt_space) {
  1020. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1021. if (ret)
  1022. goto unlock;
  1023. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1024. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1025. if (ret)
  1026. goto unlock;
  1027. }
  1028. /* Need a new fence register? */
  1029. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1030. ret = i915_gem_object_get_fence_reg(obj);
  1031. if (ret)
  1032. goto unlock;
  1033. }
  1034. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1035. page_offset;
  1036. /* Finally, remap it using the new GTT offset */
  1037. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1038. unlock:
  1039. mutex_unlock(&dev->struct_mutex);
  1040. switch (ret) {
  1041. case 0:
  1042. case -ERESTARTSYS:
  1043. return VM_FAULT_NOPAGE;
  1044. case -ENOMEM:
  1045. case -EAGAIN:
  1046. return VM_FAULT_OOM;
  1047. default:
  1048. return VM_FAULT_SIGBUS;
  1049. }
  1050. }
  1051. /**
  1052. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1053. * @obj: obj in question
  1054. *
  1055. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1056. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1057. * up the object based on the offset and sets up the various memory mapping
  1058. * structures.
  1059. *
  1060. * This routine allocates and attaches a fake offset for @obj.
  1061. */
  1062. static int
  1063. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1064. {
  1065. struct drm_device *dev = obj->dev;
  1066. struct drm_gem_mm *mm = dev->mm_private;
  1067. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1068. struct drm_map_list *list;
  1069. struct drm_local_map *map;
  1070. int ret = 0;
  1071. /* Set the object up for mmap'ing */
  1072. list = &obj->map_list;
  1073. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1074. if (!list->map)
  1075. return -ENOMEM;
  1076. map = list->map;
  1077. map->type = _DRM_GEM;
  1078. map->size = obj->size;
  1079. map->handle = obj;
  1080. /* Get a DRM GEM mmap offset allocated... */
  1081. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1082. obj->size / PAGE_SIZE, 0, 0);
  1083. if (!list->file_offset_node) {
  1084. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1085. ret = -ENOMEM;
  1086. goto out_free_list;
  1087. }
  1088. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1089. obj->size / PAGE_SIZE, 0);
  1090. if (!list->file_offset_node) {
  1091. ret = -ENOMEM;
  1092. goto out_free_list;
  1093. }
  1094. list->hash.key = list->file_offset_node->start;
  1095. if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
  1096. DRM_ERROR("failed to add to map hash\n");
  1097. goto out_free_mm;
  1098. }
  1099. /* By now we should be all set, any drm_mmap request on the offset
  1100. * below will get to our mmap & fault handler */
  1101. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1102. return 0;
  1103. out_free_mm:
  1104. drm_mm_put_block(list->file_offset_node);
  1105. out_free_list:
  1106. kfree(list->map);
  1107. return ret;
  1108. }
  1109. /**
  1110. * i915_gem_release_mmap - remove physical page mappings
  1111. * @obj: obj in question
  1112. *
  1113. * Preserve the reservation of the mmaping with the DRM core code, but
  1114. * relinquish ownership of the pages back to the system.
  1115. *
  1116. * It is vital that we remove the page mapping if we have mapped a tiled
  1117. * object through the GTT and then lose the fence register due to
  1118. * resource pressure. Similarly if the object has been moved out of the
  1119. * aperture, than pages mapped into userspace must be revoked. Removing the
  1120. * mapping will then trigger a page fault on the next user access, allowing
  1121. * fixup by i915_gem_fault().
  1122. */
  1123. void
  1124. i915_gem_release_mmap(struct drm_gem_object *obj)
  1125. {
  1126. struct drm_device *dev = obj->dev;
  1127. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1128. if (dev->dev_mapping)
  1129. unmap_mapping_range(dev->dev_mapping,
  1130. obj_priv->mmap_offset, obj->size, 1);
  1131. }
  1132. static void
  1133. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1134. {
  1135. struct drm_device *dev = obj->dev;
  1136. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1137. struct drm_gem_mm *mm = dev->mm_private;
  1138. struct drm_map_list *list;
  1139. list = &obj->map_list;
  1140. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1141. if (list->file_offset_node) {
  1142. drm_mm_put_block(list->file_offset_node);
  1143. list->file_offset_node = NULL;
  1144. }
  1145. if (list->map) {
  1146. kfree(list->map);
  1147. list->map = NULL;
  1148. }
  1149. obj_priv->mmap_offset = 0;
  1150. }
  1151. /**
  1152. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1153. * @obj: object to check
  1154. *
  1155. * Return the required GTT alignment for an object, taking into account
  1156. * potential fence register mapping if needed.
  1157. */
  1158. static uint32_t
  1159. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1160. {
  1161. struct drm_device *dev = obj->dev;
  1162. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1163. int start, i;
  1164. /*
  1165. * Minimum alignment is 4k (GTT page size), but might be greater
  1166. * if a fence register is needed for the object.
  1167. */
  1168. if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
  1169. return 4096;
  1170. /*
  1171. * Previous chips need to be aligned to the size of the smallest
  1172. * fence register that can contain the object.
  1173. */
  1174. if (IS_I9XX(dev))
  1175. start = 1024*1024;
  1176. else
  1177. start = 512*1024;
  1178. for (i = start; i < obj->size; i <<= 1)
  1179. ;
  1180. return i;
  1181. }
  1182. /**
  1183. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1184. * @dev: DRM device
  1185. * @data: GTT mapping ioctl data
  1186. * @file_priv: GEM object info
  1187. *
  1188. * Simply returns the fake offset to userspace so it can mmap it.
  1189. * The mmap call will end up in drm_gem_mmap(), which will set things
  1190. * up so we can get faults in the handler above.
  1191. *
  1192. * The fault handler will take care of binding the object into the GTT
  1193. * (since it may have been evicted to make room for something), allocating
  1194. * a fence register, and mapping the appropriate aperture address into
  1195. * userspace.
  1196. */
  1197. int
  1198. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1199. struct drm_file *file_priv)
  1200. {
  1201. struct drm_i915_gem_mmap_gtt *args = data;
  1202. struct drm_i915_private *dev_priv = dev->dev_private;
  1203. struct drm_gem_object *obj;
  1204. struct drm_i915_gem_object *obj_priv;
  1205. int ret;
  1206. if (!(dev->driver->driver_features & DRIVER_GEM))
  1207. return -ENODEV;
  1208. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1209. if (obj == NULL)
  1210. return -EBADF;
  1211. mutex_lock(&dev->struct_mutex);
  1212. obj_priv = obj->driver_private;
  1213. if (obj_priv->madv != I915_MADV_WILLNEED) {
  1214. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1215. drm_gem_object_unreference(obj);
  1216. mutex_unlock(&dev->struct_mutex);
  1217. return -EINVAL;
  1218. }
  1219. if (!obj_priv->mmap_offset) {
  1220. ret = i915_gem_create_mmap_offset(obj);
  1221. if (ret) {
  1222. drm_gem_object_unreference(obj);
  1223. mutex_unlock(&dev->struct_mutex);
  1224. return ret;
  1225. }
  1226. }
  1227. args->offset = obj_priv->mmap_offset;
  1228. /*
  1229. * Pull it into the GTT so that we have a page list (makes the
  1230. * initial fault faster and any subsequent flushing possible).
  1231. */
  1232. if (!obj_priv->agp_mem) {
  1233. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1234. if (ret) {
  1235. drm_gem_object_unreference(obj);
  1236. mutex_unlock(&dev->struct_mutex);
  1237. return ret;
  1238. }
  1239. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1240. }
  1241. drm_gem_object_unreference(obj);
  1242. mutex_unlock(&dev->struct_mutex);
  1243. return 0;
  1244. }
  1245. void
  1246. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1247. {
  1248. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1249. int page_count = obj->size / PAGE_SIZE;
  1250. int i;
  1251. BUG_ON(obj_priv->pages_refcount == 0);
  1252. BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
  1253. if (--obj_priv->pages_refcount != 0)
  1254. return;
  1255. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1256. i915_gem_object_save_bit_17_swizzle(obj);
  1257. if (obj_priv->madv == I915_MADV_DONTNEED)
  1258. obj_priv->dirty = 0;
  1259. for (i = 0; i < page_count; i++) {
  1260. if (obj_priv->pages[i] == NULL)
  1261. break;
  1262. if (obj_priv->dirty)
  1263. set_page_dirty(obj_priv->pages[i]);
  1264. if (obj_priv->madv == I915_MADV_WILLNEED)
  1265. mark_page_accessed(obj_priv->pages[i]);
  1266. page_cache_release(obj_priv->pages[i]);
  1267. }
  1268. obj_priv->dirty = 0;
  1269. drm_free_large(obj_priv->pages);
  1270. obj_priv->pages = NULL;
  1271. }
  1272. static void
  1273. i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno)
  1274. {
  1275. struct drm_device *dev = obj->dev;
  1276. drm_i915_private_t *dev_priv = dev->dev_private;
  1277. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1278. /* Add a reference if we're newly entering the active list. */
  1279. if (!obj_priv->active) {
  1280. drm_gem_object_reference(obj);
  1281. obj_priv->active = 1;
  1282. }
  1283. /* Move from whatever list we were on to the tail of execution. */
  1284. spin_lock(&dev_priv->mm.active_list_lock);
  1285. list_move_tail(&obj_priv->list,
  1286. &dev_priv->mm.active_list);
  1287. spin_unlock(&dev_priv->mm.active_list_lock);
  1288. obj_priv->last_rendering_seqno = seqno;
  1289. }
  1290. static void
  1291. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1292. {
  1293. struct drm_device *dev = obj->dev;
  1294. drm_i915_private_t *dev_priv = dev->dev_private;
  1295. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1296. BUG_ON(!obj_priv->active);
  1297. list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
  1298. obj_priv->last_rendering_seqno = 0;
  1299. }
  1300. /* Immediately discard the backing storage */
  1301. static void
  1302. i915_gem_object_truncate(struct drm_gem_object *obj)
  1303. {
  1304. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1305. struct inode *inode;
  1306. inode = obj->filp->f_path.dentry->d_inode;
  1307. if (inode->i_op->truncate)
  1308. inode->i_op->truncate (inode);
  1309. obj_priv->madv = __I915_MADV_PURGED;
  1310. }
  1311. static inline int
  1312. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
  1313. {
  1314. return obj_priv->madv == I915_MADV_DONTNEED;
  1315. }
  1316. static void
  1317. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1318. {
  1319. struct drm_device *dev = obj->dev;
  1320. drm_i915_private_t *dev_priv = dev->dev_private;
  1321. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1322. i915_verify_inactive(dev, __FILE__, __LINE__);
  1323. if (obj_priv->pin_count != 0)
  1324. list_del_init(&obj_priv->list);
  1325. else
  1326. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1327. obj_priv->last_rendering_seqno = 0;
  1328. if (obj_priv->active) {
  1329. obj_priv->active = 0;
  1330. drm_gem_object_unreference(obj);
  1331. }
  1332. i915_verify_inactive(dev, __FILE__, __LINE__);
  1333. }
  1334. /**
  1335. * Creates a new sequence number, emitting a write of it to the status page
  1336. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  1337. *
  1338. * Must be called with struct_lock held.
  1339. *
  1340. * Returned sequence numbers are nonzero on success.
  1341. */
  1342. uint32_t
  1343. i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  1344. uint32_t flush_domains)
  1345. {
  1346. drm_i915_private_t *dev_priv = dev->dev_private;
  1347. struct drm_i915_file_private *i915_file_priv = NULL;
  1348. struct drm_i915_gem_request *request;
  1349. uint32_t seqno;
  1350. int was_empty;
  1351. RING_LOCALS;
  1352. if (file_priv != NULL)
  1353. i915_file_priv = file_priv->driver_priv;
  1354. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1355. if (request == NULL)
  1356. return 0;
  1357. /* Grab the seqno we're going to make this request be, and bump the
  1358. * next (skipping 0 so it can be the reserved no-seqno value).
  1359. */
  1360. seqno = dev_priv->mm.next_gem_seqno;
  1361. dev_priv->mm.next_gem_seqno++;
  1362. if (dev_priv->mm.next_gem_seqno == 0)
  1363. dev_priv->mm.next_gem_seqno++;
  1364. BEGIN_LP_RING(4);
  1365. OUT_RING(MI_STORE_DWORD_INDEX);
  1366. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1367. OUT_RING(seqno);
  1368. OUT_RING(MI_USER_INTERRUPT);
  1369. ADVANCE_LP_RING();
  1370. DRM_DEBUG_DRIVER("%d\n", seqno);
  1371. request->seqno = seqno;
  1372. request->emitted_jiffies = jiffies;
  1373. was_empty = list_empty(&dev_priv->mm.request_list);
  1374. list_add_tail(&request->list, &dev_priv->mm.request_list);
  1375. if (i915_file_priv) {
  1376. list_add_tail(&request->client_list,
  1377. &i915_file_priv->mm.request_list);
  1378. } else {
  1379. INIT_LIST_HEAD(&request->client_list);
  1380. }
  1381. /* Associate any objects on the flushing list matching the write
  1382. * domain we're flushing with our flush.
  1383. */
  1384. if (flush_domains != 0) {
  1385. struct drm_i915_gem_object *obj_priv, *next;
  1386. list_for_each_entry_safe(obj_priv, next,
  1387. &dev_priv->mm.flushing_list, list) {
  1388. struct drm_gem_object *obj = obj_priv->obj;
  1389. if ((obj->write_domain & flush_domains) ==
  1390. obj->write_domain) {
  1391. uint32_t old_write_domain = obj->write_domain;
  1392. obj->write_domain = 0;
  1393. i915_gem_object_move_to_active(obj, seqno);
  1394. trace_i915_gem_object_change_domain(obj,
  1395. obj->read_domains,
  1396. old_write_domain);
  1397. }
  1398. }
  1399. }
  1400. if (!dev_priv->mm.suspended) {
  1401. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1402. if (was_empty)
  1403. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1404. }
  1405. return seqno;
  1406. }
  1407. /**
  1408. * Command execution barrier
  1409. *
  1410. * Ensures that all commands in the ring are finished
  1411. * before signalling the CPU
  1412. */
  1413. static uint32_t
  1414. i915_retire_commands(struct drm_device *dev)
  1415. {
  1416. drm_i915_private_t *dev_priv = dev->dev_private;
  1417. uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1418. uint32_t flush_domains = 0;
  1419. RING_LOCALS;
  1420. /* The sampler always gets flushed on i965 (sigh) */
  1421. if (IS_I965G(dev))
  1422. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1423. BEGIN_LP_RING(2);
  1424. OUT_RING(cmd);
  1425. OUT_RING(0); /* noop */
  1426. ADVANCE_LP_RING();
  1427. return flush_domains;
  1428. }
  1429. /**
  1430. * Moves buffers associated only with the given active seqno from the active
  1431. * to inactive list, potentially freeing them.
  1432. */
  1433. static void
  1434. i915_gem_retire_request(struct drm_device *dev,
  1435. struct drm_i915_gem_request *request)
  1436. {
  1437. drm_i915_private_t *dev_priv = dev->dev_private;
  1438. trace_i915_gem_request_retire(dev, request->seqno);
  1439. /* Move any buffers on the active list that are no longer referenced
  1440. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1441. */
  1442. spin_lock(&dev_priv->mm.active_list_lock);
  1443. while (!list_empty(&dev_priv->mm.active_list)) {
  1444. struct drm_gem_object *obj;
  1445. struct drm_i915_gem_object *obj_priv;
  1446. obj_priv = list_first_entry(&dev_priv->mm.active_list,
  1447. struct drm_i915_gem_object,
  1448. list);
  1449. obj = obj_priv->obj;
  1450. /* If the seqno being retired doesn't match the oldest in the
  1451. * list, then the oldest in the list must still be newer than
  1452. * this seqno.
  1453. */
  1454. if (obj_priv->last_rendering_seqno != request->seqno)
  1455. goto out;
  1456. #if WATCH_LRU
  1457. DRM_INFO("%s: retire %d moves to inactive list %p\n",
  1458. __func__, request->seqno, obj);
  1459. #endif
  1460. if (obj->write_domain != 0)
  1461. i915_gem_object_move_to_flushing(obj);
  1462. else {
  1463. /* Take a reference on the object so it won't be
  1464. * freed while the spinlock is held. The list
  1465. * protection for this spinlock is safe when breaking
  1466. * the lock like this since the next thing we do
  1467. * is just get the head of the list again.
  1468. */
  1469. drm_gem_object_reference(obj);
  1470. i915_gem_object_move_to_inactive(obj);
  1471. spin_unlock(&dev_priv->mm.active_list_lock);
  1472. drm_gem_object_unreference(obj);
  1473. spin_lock(&dev_priv->mm.active_list_lock);
  1474. }
  1475. }
  1476. out:
  1477. spin_unlock(&dev_priv->mm.active_list_lock);
  1478. }
  1479. /**
  1480. * Returns true if seq1 is later than seq2.
  1481. */
  1482. bool
  1483. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1484. {
  1485. return (int32_t)(seq1 - seq2) >= 0;
  1486. }
  1487. uint32_t
  1488. i915_get_gem_seqno(struct drm_device *dev)
  1489. {
  1490. drm_i915_private_t *dev_priv = dev->dev_private;
  1491. return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX);
  1492. }
  1493. /**
  1494. * This function clears the request list as sequence numbers are passed.
  1495. */
  1496. void
  1497. i915_gem_retire_requests(struct drm_device *dev)
  1498. {
  1499. drm_i915_private_t *dev_priv = dev->dev_private;
  1500. uint32_t seqno;
  1501. if (!dev_priv->hw_status_page || list_empty(&dev_priv->mm.request_list))
  1502. return;
  1503. seqno = i915_get_gem_seqno(dev);
  1504. while (!list_empty(&dev_priv->mm.request_list)) {
  1505. struct drm_i915_gem_request *request;
  1506. uint32_t retiring_seqno;
  1507. request = list_first_entry(&dev_priv->mm.request_list,
  1508. struct drm_i915_gem_request,
  1509. list);
  1510. retiring_seqno = request->seqno;
  1511. if (i915_seqno_passed(seqno, retiring_seqno) ||
  1512. atomic_read(&dev_priv->mm.wedged)) {
  1513. i915_gem_retire_request(dev, request);
  1514. list_del(&request->list);
  1515. list_del(&request->client_list);
  1516. kfree(request);
  1517. } else
  1518. break;
  1519. }
  1520. if (unlikely (dev_priv->trace_irq_seqno &&
  1521. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1522. i915_user_irq_put(dev);
  1523. dev_priv->trace_irq_seqno = 0;
  1524. }
  1525. }
  1526. void
  1527. i915_gem_retire_work_handler(struct work_struct *work)
  1528. {
  1529. drm_i915_private_t *dev_priv;
  1530. struct drm_device *dev;
  1531. dev_priv = container_of(work, drm_i915_private_t,
  1532. mm.retire_work.work);
  1533. dev = dev_priv->dev;
  1534. mutex_lock(&dev->struct_mutex);
  1535. i915_gem_retire_requests(dev);
  1536. if (!dev_priv->mm.suspended &&
  1537. !list_empty(&dev_priv->mm.request_list))
  1538. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1539. mutex_unlock(&dev->struct_mutex);
  1540. }
  1541. int
  1542. i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible)
  1543. {
  1544. drm_i915_private_t *dev_priv = dev->dev_private;
  1545. u32 ier;
  1546. int ret = 0;
  1547. BUG_ON(seqno == 0);
  1548. if (atomic_read(&dev_priv->mm.wedged))
  1549. return -EIO;
  1550. if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) {
  1551. if (IS_IGDNG(dev))
  1552. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1553. else
  1554. ier = I915_READ(IER);
  1555. if (!ier) {
  1556. DRM_ERROR("something (likely vbetool) disabled "
  1557. "interrupts, re-enabling\n");
  1558. i915_driver_irq_preinstall(dev);
  1559. i915_driver_irq_postinstall(dev);
  1560. }
  1561. trace_i915_gem_request_wait_begin(dev, seqno);
  1562. dev_priv->mm.waiting_gem_seqno = seqno;
  1563. i915_user_irq_get(dev);
  1564. if (interruptible)
  1565. ret = wait_event_interruptible(dev_priv->irq_queue,
  1566. i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
  1567. atomic_read(&dev_priv->mm.wedged));
  1568. else
  1569. wait_event(dev_priv->irq_queue,
  1570. i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
  1571. atomic_read(&dev_priv->mm.wedged));
  1572. i915_user_irq_put(dev);
  1573. dev_priv->mm.waiting_gem_seqno = 0;
  1574. trace_i915_gem_request_wait_end(dev, seqno);
  1575. }
  1576. if (atomic_read(&dev_priv->mm.wedged))
  1577. ret = -EIO;
  1578. if (ret && ret != -ERESTARTSYS)
  1579. DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
  1580. __func__, ret, seqno, i915_get_gem_seqno(dev));
  1581. /* Directly dispatch request retiring. While we have the work queue
  1582. * to handle this, the waiter on a request often wants an associated
  1583. * buffer to have made it to the inactive list, and we would need
  1584. * a separate wait queue to handle that.
  1585. */
  1586. if (ret == 0)
  1587. i915_gem_retire_requests(dev);
  1588. return ret;
  1589. }
  1590. /**
  1591. * Waits for a sequence number to be signaled, and cleans up the
  1592. * request and object lists appropriately for that event.
  1593. */
  1594. static int
  1595. i915_wait_request(struct drm_device *dev, uint32_t seqno)
  1596. {
  1597. return i915_do_wait_request(dev, seqno, 1);
  1598. }
  1599. static void
  1600. i915_gem_flush(struct drm_device *dev,
  1601. uint32_t invalidate_domains,
  1602. uint32_t flush_domains)
  1603. {
  1604. drm_i915_private_t *dev_priv = dev->dev_private;
  1605. uint32_t cmd;
  1606. RING_LOCALS;
  1607. #if WATCH_EXEC
  1608. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  1609. invalidate_domains, flush_domains);
  1610. #endif
  1611. trace_i915_gem_request_flush(dev, dev_priv->mm.next_gem_seqno,
  1612. invalidate_domains, flush_domains);
  1613. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1614. drm_agp_chipset_flush(dev);
  1615. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  1616. /*
  1617. * read/write caches:
  1618. *
  1619. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  1620. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  1621. * also flushed at 2d versus 3d pipeline switches.
  1622. *
  1623. * read-only caches:
  1624. *
  1625. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  1626. * MI_READ_FLUSH is set, and is always flushed on 965.
  1627. *
  1628. * I915_GEM_DOMAIN_COMMAND may not exist?
  1629. *
  1630. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  1631. * invalidated when MI_EXE_FLUSH is set.
  1632. *
  1633. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  1634. * invalidated with every MI_FLUSH.
  1635. *
  1636. * TLBs:
  1637. *
  1638. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  1639. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  1640. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  1641. * are flushed at any MI_FLUSH.
  1642. */
  1643. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1644. if ((invalidate_domains|flush_domains) &
  1645. I915_GEM_DOMAIN_RENDER)
  1646. cmd &= ~MI_NO_WRITE_FLUSH;
  1647. if (!IS_I965G(dev)) {
  1648. /*
  1649. * On the 965, the sampler cache always gets flushed
  1650. * and this bit is reserved.
  1651. */
  1652. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  1653. cmd |= MI_READ_FLUSH;
  1654. }
  1655. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  1656. cmd |= MI_EXE_FLUSH;
  1657. #if WATCH_EXEC
  1658. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  1659. #endif
  1660. BEGIN_LP_RING(2);
  1661. OUT_RING(cmd);
  1662. OUT_RING(MI_NOOP);
  1663. ADVANCE_LP_RING();
  1664. }
  1665. }
  1666. /**
  1667. * Ensures that all rendering to the object has completed and the object is
  1668. * safe to unbind from the GTT or access from the CPU.
  1669. */
  1670. static int
  1671. i915_gem_object_wait_rendering(struct drm_gem_object *obj)
  1672. {
  1673. struct drm_device *dev = obj->dev;
  1674. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1675. int ret;
  1676. /* This function only exists to support waiting for existing rendering,
  1677. * not for emitting required flushes.
  1678. */
  1679. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1680. /* If there is rendering queued on the buffer being evicted, wait for
  1681. * it.
  1682. */
  1683. if (obj_priv->active) {
  1684. #if WATCH_BUF
  1685. DRM_INFO("%s: object %p wait for seqno %08x\n",
  1686. __func__, obj, obj_priv->last_rendering_seqno);
  1687. #endif
  1688. ret = i915_wait_request(dev, obj_priv->last_rendering_seqno);
  1689. if (ret != 0)
  1690. return ret;
  1691. }
  1692. return 0;
  1693. }
  1694. /**
  1695. * Unbinds an object from the GTT aperture.
  1696. */
  1697. int
  1698. i915_gem_object_unbind(struct drm_gem_object *obj)
  1699. {
  1700. struct drm_device *dev = obj->dev;
  1701. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1702. int ret = 0;
  1703. #if WATCH_BUF
  1704. DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
  1705. DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
  1706. #endif
  1707. if (obj_priv->gtt_space == NULL)
  1708. return 0;
  1709. if (obj_priv->pin_count != 0) {
  1710. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1711. return -EINVAL;
  1712. }
  1713. /* blow away mappings if mapped through GTT */
  1714. i915_gem_release_mmap(obj);
  1715. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1716. i915_gem_clear_fence_reg(obj);
  1717. /* Move the object to the CPU domain to ensure that
  1718. * any possible CPU writes while it's not in the GTT
  1719. * are flushed when we go to remap it. This will
  1720. * also ensure that all pending GPU writes are finished
  1721. * before we unbind.
  1722. */
  1723. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1724. if (ret) {
  1725. if (ret != -ERESTARTSYS)
  1726. DRM_ERROR("set_domain failed: %d\n", ret);
  1727. return ret;
  1728. }
  1729. BUG_ON(obj_priv->active);
  1730. if (obj_priv->agp_mem != NULL) {
  1731. drm_unbind_agp(obj_priv->agp_mem);
  1732. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1733. obj_priv->agp_mem = NULL;
  1734. }
  1735. i915_gem_object_put_pages(obj);
  1736. BUG_ON(obj_priv->pages_refcount);
  1737. if (obj_priv->gtt_space) {
  1738. atomic_dec(&dev->gtt_count);
  1739. atomic_sub(obj->size, &dev->gtt_memory);
  1740. drm_mm_put_block(obj_priv->gtt_space);
  1741. obj_priv->gtt_space = NULL;
  1742. }
  1743. /* Remove ourselves from the LRU list if present. */
  1744. if (!list_empty(&obj_priv->list))
  1745. list_del_init(&obj_priv->list);
  1746. if (i915_gem_object_is_purgeable(obj_priv))
  1747. i915_gem_object_truncate(obj);
  1748. trace_i915_gem_object_unbind(obj);
  1749. return 0;
  1750. }
  1751. static struct drm_gem_object *
  1752. i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
  1753. {
  1754. drm_i915_private_t *dev_priv = dev->dev_private;
  1755. struct drm_i915_gem_object *obj_priv;
  1756. struct drm_gem_object *best = NULL;
  1757. struct drm_gem_object *first = NULL;
  1758. /* Try to find the smallest clean object */
  1759. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  1760. struct drm_gem_object *obj = obj_priv->obj;
  1761. if (obj->size >= min_size) {
  1762. if ((!obj_priv->dirty ||
  1763. i915_gem_object_is_purgeable(obj_priv)) &&
  1764. (!best || obj->size < best->size)) {
  1765. best = obj;
  1766. if (best->size == min_size)
  1767. return best;
  1768. }
  1769. if (!first)
  1770. first = obj;
  1771. }
  1772. }
  1773. return best ? best : first;
  1774. }
  1775. static int
  1776. i915_gem_evict_everything(struct drm_device *dev)
  1777. {
  1778. drm_i915_private_t *dev_priv = dev->dev_private;
  1779. uint32_t seqno;
  1780. int ret;
  1781. bool lists_empty;
  1782. spin_lock(&dev_priv->mm.active_list_lock);
  1783. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1784. list_empty(&dev_priv->mm.flushing_list) &&
  1785. list_empty(&dev_priv->mm.active_list));
  1786. spin_unlock(&dev_priv->mm.active_list_lock);
  1787. if (lists_empty)
  1788. return -ENOSPC;
  1789. /* Flush everything (on to the inactive lists) and evict */
  1790. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1791. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  1792. if (seqno == 0)
  1793. return -ENOMEM;
  1794. ret = i915_wait_request(dev, seqno);
  1795. if (ret)
  1796. return ret;
  1797. ret = i915_gem_evict_from_inactive_list(dev);
  1798. if (ret)
  1799. return ret;
  1800. spin_lock(&dev_priv->mm.active_list_lock);
  1801. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1802. list_empty(&dev_priv->mm.flushing_list) &&
  1803. list_empty(&dev_priv->mm.active_list));
  1804. spin_unlock(&dev_priv->mm.active_list_lock);
  1805. BUG_ON(!lists_empty);
  1806. return 0;
  1807. }
  1808. static int
  1809. i915_gem_evict_something(struct drm_device *dev, int min_size)
  1810. {
  1811. drm_i915_private_t *dev_priv = dev->dev_private;
  1812. struct drm_gem_object *obj;
  1813. int ret;
  1814. for (;;) {
  1815. i915_gem_retire_requests(dev);
  1816. /* If there's an inactive buffer available now, grab it
  1817. * and be done.
  1818. */
  1819. obj = i915_gem_find_inactive_object(dev, min_size);
  1820. if (obj) {
  1821. struct drm_i915_gem_object *obj_priv;
  1822. #if WATCH_LRU
  1823. DRM_INFO("%s: evicting %p\n", __func__, obj);
  1824. #endif
  1825. obj_priv = obj->driver_private;
  1826. BUG_ON(obj_priv->pin_count != 0);
  1827. BUG_ON(obj_priv->active);
  1828. /* Wait on the rendering and unbind the buffer. */
  1829. return i915_gem_object_unbind(obj);
  1830. }
  1831. /* If we didn't get anything, but the ring is still processing
  1832. * things, wait for the next to finish and hopefully leave us
  1833. * a buffer to evict.
  1834. */
  1835. if (!list_empty(&dev_priv->mm.request_list)) {
  1836. struct drm_i915_gem_request *request;
  1837. request = list_first_entry(&dev_priv->mm.request_list,
  1838. struct drm_i915_gem_request,
  1839. list);
  1840. ret = i915_wait_request(dev, request->seqno);
  1841. if (ret)
  1842. return ret;
  1843. continue;
  1844. }
  1845. /* If we didn't have anything on the request list but there
  1846. * are buffers awaiting a flush, emit one and try again.
  1847. * When we wait on it, those buffers waiting for that flush
  1848. * will get moved to inactive.
  1849. */
  1850. if (!list_empty(&dev_priv->mm.flushing_list)) {
  1851. struct drm_i915_gem_object *obj_priv;
  1852. /* Find an object that we can immediately reuse */
  1853. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  1854. obj = obj_priv->obj;
  1855. if (obj->size >= min_size)
  1856. break;
  1857. obj = NULL;
  1858. }
  1859. if (obj != NULL) {
  1860. uint32_t seqno;
  1861. i915_gem_flush(dev,
  1862. obj->write_domain,
  1863. obj->write_domain);
  1864. seqno = i915_add_request(dev, NULL, obj->write_domain);
  1865. if (seqno == 0)
  1866. return -ENOMEM;
  1867. ret = i915_wait_request(dev, seqno);
  1868. if (ret)
  1869. return ret;
  1870. continue;
  1871. }
  1872. }
  1873. /* If we didn't do any of the above, there's no single buffer
  1874. * large enough to swap out for the new one, so just evict
  1875. * everything and start again. (This should be rare.)
  1876. */
  1877. if (!list_empty (&dev_priv->mm.inactive_list))
  1878. return i915_gem_evict_from_inactive_list(dev);
  1879. else
  1880. return i915_gem_evict_everything(dev);
  1881. }
  1882. }
  1883. int
  1884. i915_gem_object_get_pages(struct drm_gem_object *obj)
  1885. {
  1886. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1887. int page_count, i;
  1888. struct address_space *mapping;
  1889. struct inode *inode;
  1890. struct page *page;
  1891. int ret;
  1892. if (obj_priv->pages_refcount++ != 0)
  1893. return 0;
  1894. /* Get the list of pages out of our struct file. They'll be pinned
  1895. * at this point until we release them.
  1896. */
  1897. page_count = obj->size / PAGE_SIZE;
  1898. BUG_ON(obj_priv->pages != NULL);
  1899. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1900. if (obj_priv->pages == NULL) {
  1901. obj_priv->pages_refcount--;
  1902. return -ENOMEM;
  1903. }
  1904. inode = obj->filp->f_path.dentry->d_inode;
  1905. mapping = inode->i_mapping;
  1906. for (i = 0; i < page_count; i++) {
  1907. page = read_mapping_page(mapping, i, NULL);
  1908. if (IS_ERR(page)) {
  1909. ret = PTR_ERR(page);
  1910. i915_gem_object_put_pages(obj);
  1911. return ret;
  1912. }
  1913. obj_priv->pages[i] = page;
  1914. }
  1915. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1916. i915_gem_object_do_bit_17_swizzle(obj);
  1917. return 0;
  1918. }
  1919. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1920. {
  1921. struct drm_gem_object *obj = reg->obj;
  1922. struct drm_device *dev = obj->dev;
  1923. drm_i915_private_t *dev_priv = dev->dev_private;
  1924. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1925. int regnum = obj_priv->fence_reg;
  1926. uint64_t val;
  1927. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1928. 0xfffff000) << 32;
  1929. val |= obj_priv->gtt_offset & 0xfffff000;
  1930. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1931. if (obj_priv->tiling_mode == I915_TILING_Y)
  1932. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1933. val |= I965_FENCE_REG_VALID;
  1934. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1935. }
  1936. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1937. {
  1938. struct drm_gem_object *obj = reg->obj;
  1939. struct drm_device *dev = obj->dev;
  1940. drm_i915_private_t *dev_priv = dev->dev_private;
  1941. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1942. int regnum = obj_priv->fence_reg;
  1943. int tile_width;
  1944. uint32_t fence_reg, val;
  1945. uint32_t pitch_val;
  1946. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1947. (obj_priv->gtt_offset & (obj->size - 1))) {
  1948. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1949. __func__, obj_priv->gtt_offset, obj->size);
  1950. return;
  1951. }
  1952. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1953. HAS_128_BYTE_Y_TILING(dev))
  1954. tile_width = 128;
  1955. else
  1956. tile_width = 512;
  1957. /* Note: pitch better be a power of two tile widths */
  1958. pitch_val = obj_priv->stride / tile_width;
  1959. pitch_val = ffs(pitch_val) - 1;
  1960. val = obj_priv->gtt_offset;
  1961. if (obj_priv->tiling_mode == I915_TILING_Y)
  1962. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1963. val |= I915_FENCE_SIZE_BITS(obj->size);
  1964. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1965. val |= I830_FENCE_REG_VALID;
  1966. if (regnum < 8)
  1967. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  1968. else
  1969. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  1970. I915_WRITE(fence_reg, val);
  1971. }
  1972. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  1973. {
  1974. struct drm_gem_object *obj = reg->obj;
  1975. struct drm_device *dev = obj->dev;
  1976. drm_i915_private_t *dev_priv = dev->dev_private;
  1977. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1978. int regnum = obj_priv->fence_reg;
  1979. uint32_t val;
  1980. uint32_t pitch_val;
  1981. uint32_t fence_size_bits;
  1982. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  1983. (obj_priv->gtt_offset & (obj->size - 1))) {
  1984. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  1985. __func__, obj_priv->gtt_offset);
  1986. return;
  1987. }
  1988. pitch_val = obj_priv->stride / 128;
  1989. pitch_val = ffs(pitch_val) - 1;
  1990. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  1991. val = obj_priv->gtt_offset;
  1992. if (obj_priv->tiling_mode == I915_TILING_Y)
  1993. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1994. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  1995. WARN_ON(fence_size_bits & ~0x00000f00);
  1996. val |= fence_size_bits;
  1997. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1998. val |= I830_FENCE_REG_VALID;
  1999. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  2000. }
  2001. /**
  2002. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  2003. * @obj: object to map through a fence reg
  2004. *
  2005. * When mapping objects through the GTT, userspace wants to be able to write
  2006. * to them without having to worry about swizzling if the object is tiled.
  2007. *
  2008. * This function walks the fence regs looking for a free one for @obj,
  2009. * stealing one if it can't find any.
  2010. *
  2011. * It then sets up the reg based on the object's properties: address, pitch
  2012. * and tiling format.
  2013. */
  2014. int
  2015. i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
  2016. {
  2017. struct drm_device *dev = obj->dev;
  2018. struct drm_i915_private *dev_priv = dev->dev_private;
  2019. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2020. struct drm_i915_fence_reg *reg = NULL;
  2021. struct drm_i915_gem_object *old_obj_priv = NULL;
  2022. int i, ret, avail;
  2023. /* Just update our place in the LRU if our fence is getting used. */
  2024. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  2025. list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  2026. return 0;
  2027. }
  2028. switch (obj_priv->tiling_mode) {
  2029. case I915_TILING_NONE:
  2030. WARN(1, "allocating a fence for non-tiled object?\n");
  2031. break;
  2032. case I915_TILING_X:
  2033. if (!obj_priv->stride)
  2034. return -EINVAL;
  2035. WARN((obj_priv->stride & (512 - 1)),
  2036. "object 0x%08x is X tiled but has non-512B pitch\n",
  2037. obj_priv->gtt_offset);
  2038. break;
  2039. case I915_TILING_Y:
  2040. if (!obj_priv->stride)
  2041. return -EINVAL;
  2042. WARN((obj_priv->stride & (128 - 1)),
  2043. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2044. obj_priv->gtt_offset);
  2045. break;
  2046. }
  2047. /* First try to find a free reg */
  2048. avail = 0;
  2049. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2050. reg = &dev_priv->fence_regs[i];
  2051. if (!reg->obj)
  2052. break;
  2053. old_obj_priv = reg->obj->driver_private;
  2054. if (!old_obj_priv->pin_count)
  2055. avail++;
  2056. }
  2057. /* None available, try to steal one or wait for a user to finish */
  2058. if (i == dev_priv->num_fence_regs) {
  2059. struct drm_gem_object *old_obj = NULL;
  2060. if (avail == 0)
  2061. return -ENOSPC;
  2062. list_for_each_entry(old_obj_priv, &dev_priv->mm.fence_list,
  2063. fence_list) {
  2064. old_obj = old_obj_priv->obj;
  2065. if (old_obj_priv->pin_count)
  2066. continue;
  2067. /* Take a reference, as otherwise the wait_rendering
  2068. * below may cause the object to get freed out from
  2069. * under us.
  2070. */
  2071. drm_gem_object_reference(old_obj);
  2072. /* i915 uses fences for GPU access to tiled buffers */
  2073. if (IS_I965G(dev) || !old_obj_priv->active)
  2074. break;
  2075. /* This brings the object to the head of the LRU if it
  2076. * had been written to. The only way this should
  2077. * result in us waiting longer than the expected
  2078. * optimal amount of time is if there was a
  2079. * fence-using buffer later that was read-only.
  2080. */
  2081. i915_gem_object_flush_gpu_write_domain(old_obj);
  2082. ret = i915_gem_object_wait_rendering(old_obj);
  2083. if (ret != 0) {
  2084. drm_gem_object_unreference(old_obj);
  2085. return ret;
  2086. }
  2087. break;
  2088. }
  2089. /*
  2090. * Zap this virtual mapping so we can set up a fence again
  2091. * for this object next time we need it.
  2092. */
  2093. i915_gem_release_mmap(old_obj);
  2094. i = old_obj_priv->fence_reg;
  2095. reg = &dev_priv->fence_regs[i];
  2096. old_obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2097. list_del_init(&old_obj_priv->fence_list);
  2098. drm_gem_object_unreference(old_obj);
  2099. }
  2100. obj_priv->fence_reg = i;
  2101. list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  2102. reg->obj = obj;
  2103. if (IS_I965G(dev))
  2104. i965_write_fence_reg(reg);
  2105. else if (IS_I9XX(dev))
  2106. i915_write_fence_reg(reg);
  2107. else
  2108. i830_write_fence_reg(reg);
  2109. trace_i915_gem_object_get_fence(obj, i, obj_priv->tiling_mode);
  2110. return 0;
  2111. }
  2112. /**
  2113. * i915_gem_clear_fence_reg - clear out fence register info
  2114. * @obj: object to clear
  2115. *
  2116. * Zeroes out the fence register itself and clears out the associated
  2117. * data structures in dev_priv and obj_priv.
  2118. */
  2119. static void
  2120. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  2121. {
  2122. struct drm_device *dev = obj->dev;
  2123. drm_i915_private_t *dev_priv = dev->dev_private;
  2124. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2125. if (IS_I965G(dev))
  2126. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  2127. else {
  2128. uint32_t fence_reg;
  2129. if (obj_priv->fence_reg < 8)
  2130. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2131. else
  2132. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
  2133. 8) * 4;
  2134. I915_WRITE(fence_reg, 0);
  2135. }
  2136. dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL;
  2137. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2138. list_del_init(&obj_priv->fence_list);
  2139. }
  2140. /**
  2141. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2142. * to the buffer to finish, and then resets the fence register.
  2143. * @obj: tiled object holding a fence register.
  2144. *
  2145. * Zeroes out the fence register itself and clears out the associated
  2146. * data structures in dev_priv and obj_priv.
  2147. */
  2148. int
  2149. i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
  2150. {
  2151. struct drm_device *dev = obj->dev;
  2152. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2153. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2154. return 0;
  2155. /* On the i915, GPU access to tiled buffers is via a fence,
  2156. * therefore we must wait for any outstanding access to complete
  2157. * before clearing the fence.
  2158. */
  2159. if (!IS_I965G(dev)) {
  2160. int ret;
  2161. i915_gem_object_flush_gpu_write_domain(obj);
  2162. i915_gem_object_flush_gtt_write_domain(obj);
  2163. ret = i915_gem_object_wait_rendering(obj);
  2164. if (ret != 0)
  2165. return ret;
  2166. }
  2167. i915_gem_clear_fence_reg (obj);
  2168. return 0;
  2169. }
  2170. /**
  2171. * Finds free space in the GTT aperture and binds the object there.
  2172. */
  2173. static int
  2174. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2175. {
  2176. struct drm_device *dev = obj->dev;
  2177. drm_i915_private_t *dev_priv = dev->dev_private;
  2178. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2179. struct drm_mm_node *free_space;
  2180. bool retry_alloc = false;
  2181. int ret;
  2182. if (dev_priv->mm.suspended)
  2183. return -EBUSY;
  2184. if (obj_priv->madv != I915_MADV_WILLNEED) {
  2185. DRM_ERROR("Attempting to bind a purgeable object\n");
  2186. return -EINVAL;
  2187. }
  2188. if (alignment == 0)
  2189. alignment = i915_gem_get_gtt_alignment(obj);
  2190. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2191. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2192. return -EINVAL;
  2193. }
  2194. search_free:
  2195. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2196. obj->size, alignment, 0);
  2197. if (free_space != NULL) {
  2198. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2199. alignment);
  2200. if (obj_priv->gtt_space != NULL) {
  2201. obj_priv->gtt_space->private = obj;
  2202. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2203. }
  2204. }
  2205. if (obj_priv->gtt_space == NULL) {
  2206. /* If the gtt is empty and we're still having trouble
  2207. * fitting our object in, we're out of memory.
  2208. */
  2209. #if WATCH_LRU
  2210. DRM_INFO("%s: GTT full, evicting something\n", __func__);
  2211. #endif
  2212. ret = i915_gem_evict_something(dev, obj->size);
  2213. if (ret)
  2214. return ret;
  2215. goto search_free;
  2216. }
  2217. #if WATCH_BUF
  2218. DRM_INFO("Binding object of size %zd at 0x%08x\n",
  2219. obj->size, obj_priv->gtt_offset);
  2220. #endif
  2221. if (retry_alloc) {
  2222. i915_gem_object_set_page_gfp_mask (obj,
  2223. i915_gem_object_get_page_gfp_mask (obj) & ~__GFP_NORETRY);
  2224. }
  2225. ret = i915_gem_object_get_pages(obj);
  2226. if (retry_alloc) {
  2227. i915_gem_object_set_page_gfp_mask (obj,
  2228. i915_gem_object_get_page_gfp_mask (obj) | __GFP_NORETRY);
  2229. }
  2230. if (ret) {
  2231. drm_mm_put_block(obj_priv->gtt_space);
  2232. obj_priv->gtt_space = NULL;
  2233. if (ret == -ENOMEM) {
  2234. /* first try to clear up some space from the GTT */
  2235. ret = i915_gem_evict_something(dev, obj->size);
  2236. if (ret) {
  2237. /* now try to shrink everyone else */
  2238. if (! retry_alloc) {
  2239. retry_alloc = true;
  2240. goto search_free;
  2241. }
  2242. return ret;
  2243. }
  2244. goto search_free;
  2245. }
  2246. return ret;
  2247. }
  2248. /* Create an AGP memory structure pointing at our pages, and bind it
  2249. * into the GTT.
  2250. */
  2251. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2252. obj_priv->pages,
  2253. obj->size >> PAGE_SHIFT,
  2254. obj_priv->gtt_offset,
  2255. obj_priv->agp_type);
  2256. if (obj_priv->agp_mem == NULL) {
  2257. i915_gem_object_put_pages(obj);
  2258. drm_mm_put_block(obj_priv->gtt_space);
  2259. obj_priv->gtt_space = NULL;
  2260. ret = i915_gem_evict_something(dev, obj->size);
  2261. if (ret)
  2262. return ret;
  2263. goto search_free;
  2264. }
  2265. atomic_inc(&dev->gtt_count);
  2266. atomic_add(obj->size, &dev->gtt_memory);
  2267. /* Assert that the object is not currently in any GPU domain. As it
  2268. * wasn't in the GTT, there shouldn't be any way it could have been in
  2269. * a GPU cache
  2270. */
  2271. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2272. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2273. trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
  2274. return 0;
  2275. }
  2276. void
  2277. i915_gem_clflush_object(struct drm_gem_object *obj)
  2278. {
  2279. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2280. /* If we don't have a page list set up, then we're not pinned
  2281. * to GPU, and we can ignore the cache flush because it'll happen
  2282. * again at bind time.
  2283. */
  2284. if (obj_priv->pages == NULL)
  2285. return;
  2286. trace_i915_gem_object_clflush(obj);
  2287. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2288. }
  2289. /** Flushes any GPU write domain for the object if it's dirty. */
  2290. static void
  2291. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
  2292. {
  2293. struct drm_device *dev = obj->dev;
  2294. uint32_t seqno;
  2295. uint32_t old_write_domain;
  2296. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2297. return;
  2298. /* Queue the GPU write cache flushing we need. */
  2299. old_write_domain = obj->write_domain;
  2300. i915_gem_flush(dev, 0, obj->write_domain);
  2301. seqno = i915_add_request(dev, NULL, obj->write_domain);
  2302. obj->write_domain = 0;
  2303. i915_gem_object_move_to_active(obj, seqno);
  2304. trace_i915_gem_object_change_domain(obj,
  2305. obj->read_domains,
  2306. old_write_domain);
  2307. }
  2308. /** Flushes the GTT write domain for the object if it's dirty. */
  2309. static void
  2310. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2311. {
  2312. uint32_t old_write_domain;
  2313. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2314. return;
  2315. /* No actual flushing is required for the GTT write domain. Writes
  2316. * to it immediately go to main memory as far as we know, so there's
  2317. * no chipset flush. It also doesn't land in render cache.
  2318. */
  2319. old_write_domain = obj->write_domain;
  2320. obj->write_domain = 0;
  2321. trace_i915_gem_object_change_domain(obj,
  2322. obj->read_domains,
  2323. old_write_domain);
  2324. }
  2325. /** Flushes the CPU write domain for the object if it's dirty. */
  2326. static void
  2327. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2328. {
  2329. struct drm_device *dev = obj->dev;
  2330. uint32_t old_write_domain;
  2331. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2332. return;
  2333. i915_gem_clflush_object(obj);
  2334. drm_agp_chipset_flush(dev);
  2335. old_write_domain = obj->write_domain;
  2336. obj->write_domain = 0;
  2337. trace_i915_gem_object_change_domain(obj,
  2338. obj->read_domains,
  2339. old_write_domain);
  2340. }
  2341. void
  2342. i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
  2343. {
  2344. switch (obj->write_domain) {
  2345. case I915_GEM_DOMAIN_GTT:
  2346. i915_gem_object_flush_gtt_write_domain(obj);
  2347. break;
  2348. case I915_GEM_DOMAIN_CPU:
  2349. i915_gem_object_flush_cpu_write_domain(obj);
  2350. break;
  2351. default:
  2352. i915_gem_object_flush_gpu_write_domain(obj);
  2353. break;
  2354. }
  2355. }
  2356. /**
  2357. * Moves a single object to the GTT read, and possibly write domain.
  2358. *
  2359. * This function returns when the move is complete, including waiting on
  2360. * flushes to occur.
  2361. */
  2362. int
  2363. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2364. {
  2365. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2366. uint32_t old_write_domain, old_read_domains;
  2367. int ret;
  2368. /* Not valid to be called on unbound objects. */
  2369. if (obj_priv->gtt_space == NULL)
  2370. return -EINVAL;
  2371. i915_gem_object_flush_gpu_write_domain(obj);
  2372. /* Wait on any GPU rendering and flushing to occur. */
  2373. ret = i915_gem_object_wait_rendering(obj);
  2374. if (ret != 0)
  2375. return ret;
  2376. old_write_domain = obj->write_domain;
  2377. old_read_domains = obj->read_domains;
  2378. /* If we're writing through the GTT domain, then CPU and GPU caches
  2379. * will need to be invalidated at next use.
  2380. */
  2381. if (write)
  2382. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2383. i915_gem_object_flush_cpu_write_domain(obj);
  2384. /* It should now be out of any other write domains, and we can update
  2385. * the domain values for our changes.
  2386. */
  2387. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2388. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2389. if (write) {
  2390. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2391. obj_priv->dirty = 1;
  2392. }
  2393. trace_i915_gem_object_change_domain(obj,
  2394. old_read_domains,
  2395. old_write_domain);
  2396. return 0;
  2397. }
  2398. /**
  2399. * Moves a single object to the CPU read, and possibly write domain.
  2400. *
  2401. * This function returns when the move is complete, including waiting on
  2402. * flushes to occur.
  2403. */
  2404. static int
  2405. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2406. {
  2407. uint32_t old_write_domain, old_read_domains;
  2408. int ret;
  2409. i915_gem_object_flush_gpu_write_domain(obj);
  2410. /* Wait on any GPU rendering and flushing to occur. */
  2411. ret = i915_gem_object_wait_rendering(obj);
  2412. if (ret != 0)
  2413. return ret;
  2414. i915_gem_object_flush_gtt_write_domain(obj);
  2415. /* If we have a partially-valid cache of the object in the CPU,
  2416. * finish invalidating it and free the per-page flags.
  2417. */
  2418. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2419. old_write_domain = obj->write_domain;
  2420. old_read_domains = obj->read_domains;
  2421. /* Flush the CPU cache if it's still invalid. */
  2422. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2423. i915_gem_clflush_object(obj);
  2424. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2425. }
  2426. /* It should now be out of any other write domains, and we can update
  2427. * the domain values for our changes.
  2428. */
  2429. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2430. /* If we're writing through the CPU, then the GPU read domains will
  2431. * need to be invalidated at next use.
  2432. */
  2433. if (write) {
  2434. obj->read_domains &= I915_GEM_DOMAIN_CPU;
  2435. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2436. }
  2437. trace_i915_gem_object_change_domain(obj,
  2438. old_read_domains,
  2439. old_write_domain);
  2440. return 0;
  2441. }
  2442. /*
  2443. * Set the next domain for the specified object. This
  2444. * may not actually perform the necessary flushing/invaliding though,
  2445. * as that may want to be batched with other set_domain operations
  2446. *
  2447. * This is (we hope) the only really tricky part of gem. The goal
  2448. * is fairly simple -- track which caches hold bits of the object
  2449. * and make sure they remain coherent. A few concrete examples may
  2450. * help to explain how it works. For shorthand, we use the notation
  2451. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2452. * a pair of read and write domain masks.
  2453. *
  2454. * Case 1: the batch buffer
  2455. *
  2456. * 1. Allocated
  2457. * 2. Written by CPU
  2458. * 3. Mapped to GTT
  2459. * 4. Read by GPU
  2460. * 5. Unmapped from GTT
  2461. * 6. Freed
  2462. *
  2463. * Let's take these a step at a time
  2464. *
  2465. * 1. Allocated
  2466. * Pages allocated from the kernel may still have
  2467. * cache contents, so we set them to (CPU, CPU) always.
  2468. * 2. Written by CPU (using pwrite)
  2469. * The pwrite function calls set_domain (CPU, CPU) and
  2470. * this function does nothing (as nothing changes)
  2471. * 3. Mapped by GTT
  2472. * This function asserts that the object is not
  2473. * currently in any GPU-based read or write domains
  2474. * 4. Read by GPU
  2475. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2476. * As write_domain is zero, this function adds in the
  2477. * current read domains (CPU+COMMAND, 0).
  2478. * flush_domains is set to CPU.
  2479. * invalidate_domains is set to COMMAND
  2480. * clflush is run to get data out of the CPU caches
  2481. * then i915_dev_set_domain calls i915_gem_flush to
  2482. * emit an MI_FLUSH and drm_agp_chipset_flush
  2483. * 5. Unmapped from GTT
  2484. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2485. * flush_domains and invalidate_domains end up both zero
  2486. * so no flushing/invalidating happens
  2487. * 6. Freed
  2488. * yay, done
  2489. *
  2490. * Case 2: The shared render buffer
  2491. *
  2492. * 1. Allocated
  2493. * 2. Mapped to GTT
  2494. * 3. Read/written by GPU
  2495. * 4. set_domain to (CPU,CPU)
  2496. * 5. Read/written by CPU
  2497. * 6. Read/written by GPU
  2498. *
  2499. * 1. Allocated
  2500. * Same as last example, (CPU, CPU)
  2501. * 2. Mapped to GTT
  2502. * Nothing changes (assertions find that it is not in the GPU)
  2503. * 3. Read/written by GPU
  2504. * execbuffer calls set_domain (RENDER, RENDER)
  2505. * flush_domains gets CPU
  2506. * invalidate_domains gets GPU
  2507. * clflush (obj)
  2508. * MI_FLUSH and drm_agp_chipset_flush
  2509. * 4. set_domain (CPU, CPU)
  2510. * flush_domains gets GPU
  2511. * invalidate_domains gets CPU
  2512. * wait_rendering (obj) to make sure all drawing is complete.
  2513. * This will include an MI_FLUSH to get the data from GPU
  2514. * to memory
  2515. * clflush (obj) to invalidate the CPU cache
  2516. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2517. * 5. Read/written by CPU
  2518. * cache lines are loaded and dirtied
  2519. * 6. Read written by GPU
  2520. * Same as last GPU access
  2521. *
  2522. * Case 3: The constant buffer
  2523. *
  2524. * 1. Allocated
  2525. * 2. Written by CPU
  2526. * 3. Read by GPU
  2527. * 4. Updated (written) by CPU again
  2528. * 5. Read by GPU
  2529. *
  2530. * 1. Allocated
  2531. * (CPU, CPU)
  2532. * 2. Written by CPU
  2533. * (CPU, CPU)
  2534. * 3. Read by GPU
  2535. * (CPU+RENDER, 0)
  2536. * flush_domains = CPU
  2537. * invalidate_domains = RENDER
  2538. * clflush (obj)
  2539. * MI_FLUSH
  2540. * drm_agp_chipset_flush
  2541. * 4. Updated (written) by CPU again
  2542. * (CPU, CPU)
  2543. * flush_domains = 0 (no previous write domain)
  2544. * invalidate_domains = 0 (no new read domains)
  2545. * 5. Read by GPU
  2546. * (CPU+RENDER, 0)
  2547. * flush_domains = CPU
  2548. * invalidate_domains = RENDER
  2549. * clflush (obj)
  2550. * MI_FLUSH
  2551. * drm_agp_chipset_flush
  2552. */
  2553. static void
  2554. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
  2555. {
  2556. struct drm_device *dev = obj->dev;
  2557. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2558. uint32_t invalidate_domains = 0;
  2559. uint32_t flush_domains = 0;
  2560. uint32_t old_read_domains;
  2561. BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
  2562. BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
  2563. intel_mark_busy(dev, obj);
  2564. #if WATCH_BUF
  2565. DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
  2566. __func__, obj,
  2567. obj->read_domains, obj->pending_read_domains,
  2568. obj->write_domain, obj->pending_write_domain);
  2569. #endif
  2570. /*
  2571. * If the object isn't moving to a new write domain,
  2572. * let the object stay in multiple read domains
  2573. */
  2574. if (obj->pending_write_domain == 0)
  2575. obj->pending_read_domains |= obj->read_domains;
  2576. else
  2577. obj_priv->dirty = 1;
  2578. /*
  2579. * Flush the current write domain if
  2580. * the new read domains don't match. Invalidate
  2581. * any read domains which differ from the old
  2582. * write domain
  2583. */
  2584. if (obj->write_domain &&
  2585. obj->write_domain != obj->pending_read_domains) {
  2586. flush_domains |= obj->write_domain;
  2587. invalidate_domains |=
  2588. obj->pending_read_domains & ~obj->write_domain;
  2589. }
  2590. /*
  2591. * Invalidate any read caches which may have
  2592. * stale data. That is, any new read domains.
  2593. */
  2594. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2595. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
  2596. #if WATCH_BUF
  2597. DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
  2598. __func__, flush_domains, invalidate_domains);
  2599. #endif
  2600. i915_gem_clflush_object(obj);
  2601. }
  2602. old_read_domains = obj->read_domains;
  2603. /* The actual obj->write_domain will be updated with
  2604. * pending_write_domain after we emit the accumulated flush for all
  2605. * of our domain changes in execbuffers (which clears objects'
  2606. * write_domains). So if we have a current write domain that we
  2607. * aren't changing, set pending_write_domain to that.
  2608. */
  2609. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2610. obj->pending_write_domain = obj->write_domain;
  2611. obj->read_domains = obj->pending_read_domains;
  2612. dev->invalidate_domains |= invalidate_domains;
  2613. dev->flush_domains |= flush_domains;
  2614. #if WATCH_BUF
  2615. DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
  2616. __func__,
  2617. obj->read_domains, obj->write_domain,
  2618. dev->invalidate_domains, dev->flush_domains);
  2619. #endif
  2620. trace_i915_gem_object_change_domain(obj,
  2621. old_read_domains,
  2622. obj->write_domain);
  2623. }
  2624. /**
  2625. * Moves the object from a partially CPU read to a full one.
  2626. *
  2627. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2628. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2629. */
  2630. static void
  2631. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2632. {
  2633. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2634. if (!obj_priv->page_cpu_valid)
  2635. return;
  2636. /* If we're partially in the CPU read domain, finish moving it in.
  2637. */
  2638. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2639. int i;
  2640. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2641. if (obj_priv->page_cpu_valid[i])
  2642. continue;
  2643. drm_clflush_pages(obj_priv->pages + i, 1);
  2644. }
  2645. }
  2646. /* Free the page_cpu_valid mappings which are now stale, whether
  2647. * or not we've got I915_GEM_DOMAIN_CPU.
  2648. */
  2649. kfree(obj_priv->page_cpu_valid);
  2650. obj_priv->page_cpu_valid = NULL;
  2651. }
  2652. /**
  2653. * Set the CPU read domain on a range of the object.
  2654. *
  2655. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2656. * not entirely valid. The page_cpu_valid member of the object flags which
  2657. * pages have been flushed, and will be respected by
  2658. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2659. * of the whole object.
  2660. *
  2661. * This function returns when the move is complete, including waiting on
  2662. * flushes to occur.
  2663. */
  2664. static int
  2665. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2666. uint64_t offset, uint64_t size)
  2667. {
  2668. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2669. uint32_t old_read_domains;
  2670. int i, ret;
  2671. if (offset == 0 && size == obj->size)
  2672. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2673. i915_gem_object_flush_gpu_write_domain(obj);
  2674. /* Wait on any GPU rendering and flushing to occur. */
  2675. ret = i915_gem_object_wait_rendering(obj);
  2676. if (ret != 0)
  2677. return ret;
  2678. i915_gem_object_flush_gtt_write_domain(obj);
  2679. /* If we're already fully in the CPU read domain, we're done. */
  2680. if (obj_priv->page_cpu_valid == NULL &&
  2681. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2682. return 0;
  2683. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2684. * newly adding I915_GEM_DOMAIN_CPU
  2685. */
  2686. if (obj_priv->page_cpu_valid == NULL) {
  2687. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2688. GFP_KERNEL);
  2689. if (obj_priv->page_cpu_valid == NULL)
  2690. return -ENOMEM;
  2691. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2692. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2693. /* Flush the cache on any pages that are still invalid from the CPU's
  2694. * perspective.
  2695. */
  2696. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2697. i++) {
  2698. if (obj_priv->page_cpu_valid[i])
  2699. continue;
  2700. drm_clflush_pages(obj_priv->pages + i, 1);
  2701. obj_priv->page_cpu_valid[i] = 1;
  2702. }
  2703. /* It should now be out of any other write domains, and we can update
  2704. * the domain values for our changes.
  2705. */
  2706. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2707. old_read_domains = obj->read_domains;
  2708. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2709. trace_i915_gem_object_change_domain(obj,
  2710. old_read_domains,
  2711. obj->write_domain);
  2712. return 0;
  2713. }
  2714. /**
  2715. * Pin an object to the GTT and evaluate the relocations landing in it.
  2716. */
  2717. static int
  2718. i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
  2719. struct drm_file *file_priv,
  2720. struct drm_i915_gem_exec_object *entry,
  2721. struct drm_i915_gem_relocation_entry *relocs)
  2722. {
  2723. struct drm_device *dev = obj->dev;
  2724. drm_i915_private_t *dev_priv = dev->dev_private;
  2725. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2726. int i, ret;
  2727. void __iomem *reloc_page;
  2728. /* Choose the GTT offset for our buffer and put it there. */
  2729. ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
  2730. if (ret)
  2731. return ret;
  2732. entry->offset = obj_priv->gtt_offset;
  2733. /* Apply the relocations, using the GTT aperture to avoid cache
  2734. * flushing requirements.
  2735. */
  2736. for (i = 0; i < entry->relocation_count; i++) {
  2737. struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
  2738. struct drm_gem_object *target_obj;
  2739. struct drm_i915_gem_object *target_obj_priv;
  2740. uint32_t reloc_val, reloc_offset;
  2741. uint32_t __iomem *reloc_entry;
  2742. target_obj = drm_gem_object_lookup(obj->dev, file_priv,
  2743. reloc->target_handle);
  2744. if (target_obj == NULL) {
  2745. i915_gem_object_unpin(obj);
  2746. return -EBADF;
  2747. }
  2748. target_obj_priv = target_obj->driver_private;
  2749. #if WATCH_RELOC
  2750. DRM_INFO("%s: obj %p offset %08x target %d "
  2751. "read %08x write %08x gtt %08x "
  2752. "presumed %08x delta %08x\n",
  2753. __func__,
  2754. obj,
  2755. (int) reloc->offset,
  2756. (int) reloc->target_handle,
  2757. (int) reloc->read_domains,
  2758. (int) reloc->write_domain,
  2759. (int) target_obj_priv->gtt_offset,
  2760. (int) reloc->presumed_offset,
  2761. reloc->delta);
  2762. #endif
  2763. /* The target buffer should have appeared before us in the
  2764. * exec_object list, so it should have a GTT space bound by now.
  2765. */
  2766. if (target_obj_priv->gtt_space == NULL) {
  2767. DRM_ERROR("No GTT space found for object %d\n",
  2768. reloc->target_handle);
  2769. drm_gem_object_unreference(target_obj);
  2770. i915_gem_object_unpin(obj);
  2771. return -EINVAL;
  2772. }
  2773. /* Validate that the target is in a valid r/w GPU domain */
  2774. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2775. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2776. DRM_ERROR("reloc with read/write CPU domains: "
  2777. "obj %p target %d offset %d "
  2778. "read %08x write %08x",
  2779. obj, reloc->target_handle,
  2780. (int) reloc->offset,
  2781. reloc->read_domains,
  2782. reloc->write_domain);
  2783. drm_gem_object_unreference(target_obj);
  2784. i915_gem_object_unpin(obj);
  2785. return -EINVAL;
  2786. }
  2787. if (reloc->write_domain && target_obj->pending_write_domain &&
  2788. reloc->write_domain != target_obj->pending_write_domain) {
  2789. DRM_ERROR("Write domain conflict: "
  2790. "obj %p target %d offset %d "
  2791. "new %08x old %08x\n",
  2792. obj, reloc->target_handle,
  2793. (int) reloc->offset,
  2794. reloc->write_domain,
  2795. target_obj->pending_write_domain);
  2796. drm_gem_object_unreference(target_obj);
  2797. i915_gem_object_unpin(obj);
  2798. return -EINVAL;
  2799. }
  2800. target_obj->pending_read_domains |= reloc->read_domains;
  2801. target_obj->pending_write_domain |= reloc->write_domain;
  2802. /* If the relocation already has the right value in it, no
  2803. * more work needs to be done.
  2804. */
  2805. if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
  2806. drm_gem_object_unreference(target_obj);
  2807. continue;
  2808. }
  2809. /* Check that the relocation address is valid... */
  2810. if (reloc->offset > obj->size - 4) {
  2811. DRM_ERROR("Relocation beyond object bounds: "
  2812. "obj %p target %d offset %d size %d.\n",
  2813. obj, reloc->target_handle,
  2814. (int) reloc->offset, (int) obj->size);
  2815. drm_gem_object_unreference(target_obj);
  2816. i915_gem_object_unpin(obj);
  2817. return -EINVAL;
  2818. }
  2819. if (reloc->offset & 3) {
  2820. DRM_ERROR("Relocation not 4-byte aligned: "
  2821. "obj %p target %d offset %d.\n",
  2822. obj, reloc->target_handle,
  2823. (int) reloc->offset);
  2824. drm_gem_object_unreference(target_obj);
  2825. i915_gem_object_unpin(obj);
  2826. return -EINVAL;
  2827. }
  2828. /* and points to somewhere within the target object. */
  2829. if (reloc->delta >= target_obj->size) {
  2830. DRM_ERROR("Relocation beyond target object bounds: "
  2831. "obj %p target %d delta %d size %d.\n",
  2832. obj, reloc->target_handle,
  2833. (int) reloc->delta, (int) target_obj->size);
  2834. drm_gem_object_unreference(target_obj);
  2835. i915_gem_object_unpin(obj);
  2836. return -EINVAL;
  2837. }
  2838. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2839. if (ret != 0) {
  2840. drm_gem_object_unreference(target_obj);
  2841. i915_gem_object_unpin(obj);
  2842. return -EINVAL;
  2843. }
  2844. /* Map the page containing the relocation we're going to
  2845. * perform.
  2846. */
  2847. reloc_offset = obj_priv->gtt_offset + reloc->offset;
  2848. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2849. (reloc_offset &
  2850. ~(PAGE_SIZE - 1)));
  2851. reloc_entry = (uint32_t __iomem *)(reloc_page +
  2852. (reloc_offset & (PAGE_SIZE - 1)));
  2853. reloc_val = target_obj_priv->gtt_offset + reloc->delta;
  2854. #if WATCH_BUF
  2855. DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
  2856. obj, (unsigned int) reloc->offset,
  2857. readl(reloc_entry), reloc_val);
  2858. #endif
  2859. writel(reloc_val, reloc_entry);
  2860. io_mapping_unmap_atomic(reloc_page);
  2861. /* The updated presumed offset for this entry will be
  2862. * copied back out to the user.
  2863. */
  2864. reloc->presumed_offset = target_obj_priv->gtt_offset;
  2865. drm_gem_object_unreference(target_obj);
  2866. }
  2867. #if WATCH_BUF
  2868. if (0)
  2869. i915_gem_dump_object(obj, 128, __func__, ~0);
  2870. #endif
  2871. return 0;
  2872. }
  2873. /** Dispatch a batchbuffer to the ring
  2874. */
  2875. static int
  2876. i915_dispatch_gem_execbuffer(struct drm_device *dev,
  2877. struct drm_i915_gem_execbuffer *exec,
  2878. struct drm_clip_rect *cliprects,
  2879. uint64_t exec_offset)
  2880. {
  2881. drm_i915_private_t *dev_priv = dev->dev_private;
  2882. int nbox = exec->num_cliprects;
  2883. int i = 0, count;
  2884. uint32_t exec_start, exec_len;
  2885. RING_LOCALS;
  2886. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  2887. exec_len = (uint32_t) exec->batch_len;
  2888. trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1);
  2889. count = nbox ? nbox : 1;
  2890. for (i = 0; i < count; i++) {
  2891. if (i < nbox) {
  2892. int ret = i915_emit_box(dev, cliprects, i,
  2893. exec->DR1, exec->DR4);
  2894. if (ret)
  2895. return ret;
  2896. }
  2897. if (IS_I830(dev) || IS_845G(dev)) {
  2898. BEGIN_LP_RING(4);
  2899. OUT_RING(MI_BATCH_BUFFER);
  2900. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2901. OUT_RING(exec_start + exec_len - 4);
  2902. OUT_RING(0);
  2903. ADVANCE_LP_RING();
  2904. } else {
  2905. BEGIN_LP_RING(2);
  2906. if (IS_I965G(dev)) {
  2907. OUT_RING(MI_BATCH_BUFFER_START |
  2908. (2 << 6) |
  2909. MI_BATCH_NON_SECURE_I965);
  2910. OUT_RING(exec_start);
  2911. } else {
  2912. OUT_RING(MI_BATCH_BUFFER_START |
  2913. (2 << 6));
  2914. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2915. }
  2916. ADVANCE_LP_RING();
  2917. }
  2918. }
  2919. /* XXX breadcrumb */
  2920. return 0;
  2921. }
  2922. /* Throttle our rendering by waiting until the ring has completed our requests
  2923. * emitted over 20 msec ago.
  2924. *
  2925. * Note that if we were to use the current jiffies each time around the loop,
  2926. * we wouldn't escape the function with any frames outstanding if the time to
  2927. * render a frame was over 20ms.
  2928. *
  2929. * This should get us reasonable parallelism between CPU and GPU but also
  2930. * relatively low latency when blocking on a particular request to finish.
  2931. */
  2932. static int
  2933. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
  2934. {
  2935. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  2936. int ret = 0;
  2937. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2938. mutex_lock(&dev->struct_mutex);
  2939. while (!list_empty(&i915_file_priv->mm.request_list)) {
  2940. struct drm_i915_gem_request *request;
  2941. request = list_first_entry(&i915_file_priv->mm.request_list,
  2942. struct drm_i915_gem_request,
  2943. client_list);
  2944. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2945. break;
  2946. ret = i915_wait_request(dev, request->seqno);
  2947. if (ret != 0)
  2948. break;
  2949. }
  2950. mutex_unlock(&dev->struct_mutex);
  2951. return ret;
  2952. }
  2953. static int
  2954. i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object *exec_list,
  2955. uint32_t buffer_count,
  2956. struct drm_i915_gem_relocation_entry **relocs)
  2957. {
  2958. uint32_t reloc_count = 0, reloc_index = 0, i;
  2959. int ret;
  2960. *relocs = NULL;
  2961. for (i = 0; i < buffer_count; i++) {
  2962. if (reloc_count + exec_list[i].relocation_count < reloc_count)
  2963. return -EINVAL;
  2964. reloc_count += exec_list[i].relocation_count;
  2965. }
  2966. *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
  2967. if (*relocs == NULL)
  2968. return -ENOMEM;
  2969. for (i = 0; i < buffer_count; i++) {
  2970. struct drm_i915_gem_relocation_entry __user *user_relocs;
  2971. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  2972. ret = copy_from_user(&(*relocs)[reloc_index],
  2973. user_relocs,
  2974. exec_list[i].relocation_count *
  2975. sizeof(**relocs));
  2976. if (ret != 0) {
  2977. drm_free_large(*relocs);
  2978. *relocs = NULL;
  2979. return -EFAULT;
  2980. }
  2981. reloc_index += exec_list[i].relocation_count;
  2982. }
  2983. return 0;
  2984. }
  2985. static int
  2986. i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object *exec_list,
  2987. uint32_t buffer_count,
  2988. struct drm_i915_gem_relocation_entry *relocs)
  2989. {
  2990. uint32_t reloc_count = 0, i;
  2991. int ret = 0;
  2992. for (i = 0; i < buffer_count; i++) {
  2993. struct drm_i915_gem_relocation_entry __user *user_relocs;
  2994. int unwritten;
  2995. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  2996. unwritten = copy_to_user(user_relocs,
  2997. &relocs[reloc_count],
  2998. exec_list[i].relocation_count *
  2999. sizeof(*relocs));
  3000. if (unwritten) {
  3001. ret = -EFAULT;
  3002. goto err;
  3003. }
  3004. reloc_count += exec_list[i].relocation_count;
  3005. }
  3006. err:
  3007. drm_free_large(relocs);
  3008. return ret;
  3009. }
  3010. static int
  3011. i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer *exec,
  3012. uint64_t exec_offset)
  3013. {
  3014. uint32_t exec_start, exec_len;
  3015. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3016. exec_len = (uint32_t) exec->batch_len;
  3017. if ((exec_start | exec_len) & 0x7)
  3018. return -EINVAL;
  3019. if (!exec_start)
  3020. return -EINVAL;
  3021. return 0;
  3022. }
  3023. static int
  3024. i915_gem_wait_for_pending_flip(struct drm_device *dev,
  3025. struct drm_gem_object **object_list,
  3026. int count)
  3027. {
  3028. drm_i915_private_t *dev_priv = dev->dev_private;
  3029. struct drm_i915_gem_object *obj_priv;
  3030. DEFINE_WAIT(wait);
  3031. int i, ret = 0;
  3032. for (;;) {
  3033. prepare_to_wait(&dev_priv->pending_flip_queue,
  3034. &wait, TASK_INTERRUPTIBLE);
  3035. for (i = 0; i < count; i++) {
  3036. obj_priv = object_list[i]->driver_private;
  3037. if (atomic_read(&obj_priv->pending_flip) > 0)
  3038. break;
  3039. }
  3040. if (i == count)
  3041. break;
  3042. if (!signal_pending(current)) {
  3043. mutex_unlock(&dev->struct_mutex);
  3044. schedule();
  3045. mutex_lock(&dev->struct_mutex);
  3046. continue;
  3047. }
  3048. ret = -ERESTARTSYS;
  3049. break;
  3050. }
  3051. finish_wait(&dev_priv->pending_flip_queue, &wait);
  3052. return ret;
  3053. }
  3054. int
  3055. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3056. struct drm_file *file_priv)
  3057. {
  3058. drm_i915_private_t *dev_priv = dev->dev_private;
  3059. struct drm_i915_gem_execbuffer *args = data;
  3060. struct drm_i915_gem_exec_object *exec_list = NULL;
  3061. struct drm_gem_object **object_list = NULL;
  3062. struct drm_gem_object *batch_obj;
  3063. struct drm_i915_gem_object *obj_priv;
  3064. struct drm_clip_rect *cliprects = NULL;
  3065. struct drm_i915_gem_relocation_entry *relocs;
  3066. int ret, ret2, i, pinned = 0;
  3067. uint64_t exec_offset;
  3068. uint32_t seqno, flush_domains, reloc_index;
  3069. int pin_tries, flips;
  3070. #if WATCH_EXEC
  3071. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3072. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3073. #endif
  3074. if (args->buffer_count < 1) {
  3075. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3076. return -EINVAL;
  3077. }
  3078. /* Copy in the exec list from userland */
  3079. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3080. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3081. if (exec_list == NULL || object_list == NULL) {
  3082. DRM_ERROR("Failed to allocate exec or object list "
  3083. "for %d buffers\n",
  3084. args->buffer_count);
  3085. ret = -ENOMEM;
  3086. goto pre_mutex_err;
  3087. }
  3088. ret = copy_from_user(exec_list,
  3089. (struct drm_i915_relocation_entry __user *)
  3090. (uintptr_t) args->buffers_ptr,
  3091. sizeof(*exec_list) * args->buffer_count);
  3092. if (ret != 0) {
  3093. DRM_ERROR("copy %d exec entries failed %d\n",
  3094. args->buffer_count, ret);
  3095. goto pre_mutex_err;
  3096. }
  3097. if (args->num_cliprects != 0) {
  3098. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3099. GFP_KERNEL);
  3100. if (cliprects == NULL)
  3101. goto pre_mutex_err;
  3102. ret = copy_from_user(cliprects,
  3103. (struct drm_clip_rect __user *)
  3104. (uintptr_t) args->cliprects_ptr,
  3105. sizeof(*cliprects) * args->num_cliprects);
  3106. if (ret != 0) {
  3107. DRM_ERROR("copy %d cliprects failed: %d\n",
  3108. args->num_cliprects, ret);
  3109. goto pre_mutex_err;
  3110. }
  3111. }
  3112. ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
  3113. &relocs);
  3114. if (ret != 0)
  3115. goto pre_mutex_err;
  3116. mutex_lock(&dev->struct_mutex);
  3117. i915_verify_inactive(dev, __FILE__, __LINE__);
  3118. if (atomic_read(&dev_priv->mm.wedged)) {
  3119. mutex_unlock(&dev->struct_mutex);
  3120. ret = -EIO;
  3121. goto pre_mutex_err;
  3122. }
  3123. if (dev_priv->mm.suspended) {
  3124. mutex_unlock(&dev->struct_mutex);
  3125. ret = -EBUSY;
  3126. goto pre_mutex_err;
  3127. }
  3128. /* Look up object handles */
  3129. flips = 0;
  3130. for (i = 0; i < args->buffer_count; i++) {
  3131. object_list[i] = drm_gem_object_lookup(dev, file_priv,
  3132. exec_list[i].handle);
  3133. if (object_list[i] == NULL) {
  3134. DRM_ERROR("Invalid object handle %d at index %d\n",
  3135. exec_list[i].handle, i);
  3136. ret = -EBADF;
  3137. goto err;
  3138. }
  3139. obj_priv = object_list[i]->driver_private;
  3140. if (obj_priv->in_execbuffer) {
  3141. DRM_ERROR("Object %p appears more than once in object list\n",
  3142. object_list[i]);
  3143. ret = -EBADF;
  3144. goto err;
  3145. }
  3146. obj_priv->in_execbuffer = true;
  3147. flips += atomic_read(&obj_priv->pending_flip);
  3148. }
  3149. if (flips > 0) {
  3150. ret = i915_gem_wait_for_pending_flip(dev, object_list,
  3151. args->buffer_count);
  3152. if (ret)
  3153. goto err;
  3154. }
  3155. /* Pin and relocate */
  3156. for (pin_tries = 0; ; pin_tries++) {
  3157. ret = 0;
  3158. reloc_index = 0;
  3159. for (i = 0; i < args->buffer_count; i++) {
  3160. object_list[i]->pending_read_domains = 0;
  3161. object_list[i]->pending_write_domain = 0;
  3162. ret = i915_gem_object_pin_and_relocate(object_list[i],
  3163. file_priv,
  3164. &exec_list[i],
  3165. &relocs[reloc_index]);
  3166. if (ret)
  3167. break;
  3168. pinned = i + 1;
  3169. reloc_index += exec_list[i].relocation_count;
  3170. }
  3171. /* success */
  3172. if (ret == 0)
  3173. break;
  3174. /* error other than GTT full, or we've already tried again */
  3175. if (ret != -ENOSPC || pin_tries >= 1) {
  3176. if (ret != -ERESTARTSYS) {
  3177. unsigned long long total_size = 0;
  3178. for (i = 0; i < args->buffer_count; i++)
  3179. total_size += object_list[i]->size;
  3180. DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n",
  3181. pinned+1, args->buffer_count,
  3182. total_size, ret);
  3183. DRM_ERROR("%d objects [%d pinned], "
  3184. "%d object bytes [%d pinned], "
  3185. "%d/%d gtt bytes\n",
  3186. atomic_read(&dev->object_count),
  3187. atomic_read(&dev->pin_count),
  3188. atomic_read(&dev->object_memory),
  3189. atomic_read(&dev->pin_memory),
  3190. atomic_read(&dev->gtt_memory),
  3191. dev->gtt_total);
  3192. }
  3193. goto err;
  3194. }
  3195. /* unpin all of our buffers */
  3196. for (i = 0; i < pinned; i++)
  3197. i915_gem_object_unpin(object_list[i]);
  3198. pinned = 0;
  3199. /* evict everyone we can from the aperture */
  3200. ret = i915_gem_evict_everything(dev);
  3201. if (ret && ret != -ENOSPC)
  3202. goto err;
  3203. }
  3204. /* Set the pending read domains for the batch buffer to COMMAND */
  3205. batch_obj = object_list[args->buffer_count-1];
  3206. if (batch_obj->pending_write_domain) {
  3207. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3208. ret = -EINVAL;
  3209. goto err;
  3210. }
  3211. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3212. /* Sanity check the batch buffer, prior to moving objects */
  3213. exec_offset = exec_list[args->buffer_count - 1].offset;
  3214. ret = i915_gem_check_execbuffer (args, exec_offset);
  3215. if (ret != 0) {
  3216. DRM_ERROR("execbuf with invalid offset/length\n");
  3217. goto err;
  3218. }
  3219. i915_verify_inactive(dev, __FILE__, __LINE__);
  3220. /* Zero the global flush/invalidate flags. These
  3221. * will be modified as new domains are computed
  3222. * for each object
  3223. */
  3224. dev->invalidate_domains = 0;
  3225. dev->flush_domains = 0;
  3226. for (i = 0; i < args->buffer_count; i++) {
  3227. struct drm_gem_object *obj = object_list[i];
  3228. /* Compute new gpu domains and update invalidate/flush */
  3229. i915_gem_object_set_to_gpu_domain(obj);
  3230. }
  3231. i915_verify_inactive(dev, __FILE__, __LINE__);
  3232. if (dev->invalidate_domains | dev->flush_domains) {
  3233. #if WATCH_EXEC
  3234. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3235. __func__,
  3236. dev->invalidate_domains,
  3237. dev->flush_domains);
  3238. #endif
  3239. i915_gem_flush(dev,
  3240. dev->invalidate_domains,
  3241. dev->flush_domains);
  3242. if (dev->flush_domains)
  3243. (void)i915_add_request(dev, file_priv,
  3244. dev->flush_domains);
  3245. }
  3246. for (i = 0; i < args->buffer_count; i++) {
  3247. struct drm_gem_object *obj = object_list[i];
  3248. uint32_t old_write_domain = obj->write_domain;
  3249. obj->write_domain = obj->pending_write_domain;
  3250. trace_i915_gem_object_change_domain(obj,
  3251. obj->read_domains,
  3252. old_write_domain);
  3253. }
  3254. i915_verify_inactive(dev, __FILE__, __LINE__);
  3255. #if WATCH_COHERENCY
  3256. for (i = 0; i < args->buffer_count; i++) {
  3257. i915_gem_object_check_coherency(object_list[i],
  3258. exec_list[i].handle);
  3259. }
  3260. #endif
  3261. #if WATCH_EXEC
  3262. i915_gem_dump_object(batch_obj,
  3263. args->batch_len,
  3264. __func__,
  3265. ~0);
  3266. #endif
  3267. /* Exec the batchbuffer */
  3268. ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset);
  3269. if (ret) {
  3270. DRM_ERROR("dispatch failed %d\n", ret);
  3271. goto err;
  3272. }
  3273. /*
  3274. * Ensure that the commands in the batch buffer are
  3275. * finished before the interrupt fires
  3276. */
  3277. flush_domains = i915_retire_commands(dev);
  3278. i915_verify_inactive(dev, __FILE__, __LINE__);
  3279. /*
  3280. * Get a seqno representing the execution of the current buffer,
  3281. * which we can wait on. We would like to mitigate these interrupts,
  3282. * likely by only creating seqnos occasionally (so that we have
  3283. * *some* interrupts representing completion of buffers that we can
  3284. * wait on when trying to clear up gtt space).
  3285. */
  3286. seqno = i915_add_request(dev, file_priv, flush_domains);
  3287. BUG_ON(seqno == 0);
  3288. for (i = 0; i < args->buffer_count; i++) {
  3289. struct drm_gem_object *obj = object_list[i];
  3290. i915_gem_object_move_to_active(obj, seqno);
  3291. #if WATCH_LRU
  3292. DRM_INFO("%s: move to exec list %p\n", __func__, obj);
  3293. #endif
  3294. }
  3295. #if WATCH_LRU
  3296. i915_dump_lru(dev, __func__);
  3297. #endif
  3298. i915_verify_inactive(dev, __FILE__, __LINE__);
  3299. err:
  3300. for (i = 0; i < pinned; i++)
  3301. i915_gem_object_unpin(object_list[i]);
  3302. for (i = 0; i < args->buffer_count; i++) {
  3303. if (object_list[i]) {
  3304. obj_priv = object_list[i]->driver_private;
  3305. obj_priv->in_execbuffer = false;
  3306. }
  3307. drm_gem_object_unreference(object_list[i]);
  3308. }
  3309. mutex_unlock(&dev->struct_mutex);
  3310. if (!ret) {
  3311. /* Copy the new buffer offsets back to the user's exec list. */
  3312. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3313. (uintptr_t) args->buffers_ptr,
  3314. exec_list,
  3315. sizeof(*exec_list) * args->buffer_count);
  3316. if (ret) {
  3317. ret = -EFAULT;
  3318. DRM_ERROR("failed to copy %d exec entries "
  3319. "back to user (%d)\n",
  3320. args->buffer_count, ret);
  3321. }
  3322. }
  3323. /* Copy the updated relocations out regardless of current error
  3324. * state. Failure to update the relocs would mean that the next
  3325. * time userland calls execbuf, it would do so with presumed offset
  3326. * state that didn't match the actual object state.
  3327. */
  3328. ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
  3329. relocs);
  3330. if (ret2 != 0) {
  3331. DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
  3332. if (ret == 0)
  3333. ret = ret2;
  3334. }
  3335. pre_mutex_err:
  3336. drm_free_large(object_list);
  3337. drm_free_large(exec_list);
  3338. kfree(cliprects);
  3339. return ret;
  3340. }
  3341. int
  3342. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3343. {
  3344. struct drm_device *dev = obj->dev;
  3345. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3346. int ret;
  3347. i915_verify_inactive(dev, __FILE__, __LINE__);
  3348. if (obj_priv->gtt_space == NULL) {
  3349. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3350. if (ret)
  3351. return ret;
  3352. }
  3353. /*
  3354. * Pre-965 chips need a fence register set up in order to
  3355. * properly handle tiled surfaces.
  3356. */
  3357. if (!IS_I965G(dev) && obj_priv->tiling_mode != I915_TILING_NONE) {
  3358. ret = i915_gem_object_get_fence_reg(obj);
  3359. if (ret != 0) {
  3360. if (ret != -EBUSY && ret != -ERESTARTSYS)
  3361. DRM_ERROR("Failure to install fence: %d\n",
  3362. ret);
  3363. return ret;
  3364. }
  3365. }
  3366. obj_priv->pin_count++;
  3367. /* If the object is not active and not pending a flush,
  3368. * remove it from the inactive list
  3369. */
  3370. if (obj_priv->pin_count == 1) {
  3371. atomic_inc(&dev->pin_count);
  3372. atomic_add(obj->size, &dev->pin_memory);
  3373. if (!obj_priv->active &&
  3374. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
  3375. !list_empty(&obj_priv->list))
  3376. list_del_init(&obj_priv->list);
  3377. }
  3378. i915_verify_inactive(dev, __FILE__, __LINE__);
  3379. return 0;
  3380. }
  3381. void
  3382. i915_gem_object_unpin(struct drm_gem_object *obj)
  3383. {
  3384. struct drm_device *dev = obj->dev;
  3385. drm_i915_private_t *dev_priv = dev->dev_private;
  3386. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3387. i915_verify_inactive(dev, __FILE__, __LINE__);
  3388. obj_priv->pin_count--;
  3389. BUG_ON(obj_priv->pin_count < 0);
  3390. BUG_ON(obj_priv->gtt_space == NULL);
  3391. /* If the object is no longer pinned, and is
  3392. * neither active nor being flushed, then stick it on
  3393. * the inactive list
  3394. */
  3395. if (obj_priv->pin_count == 0) {
  3396. if (!obj_priv->active &&
  3397. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  3398. list_move_tail(&obj_priv->list,
  3399. &dev_priv->mm.inactive_list);
  3400. atomic_dec(&dev->pin_count);
  3401. atomic_sub(obj->size, &dev->pin_memory);
  3402. }
  3403. i915_verify_inactive(dev, __FILE__, __LINE__);
  3404. }
  3405. int
  3406. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3407. struct drm_file *file_priv)
  3408. {
  3409. struct drm_i915_gem_pin *args = data;
  3410. struct drm_gem_object *obj;
  3411. struct drm_i915_gem_object *obj_priv;
  3412. int ret;
  3413. mutex_lock(&dev->struct_mutex);
  3414. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3415. if (obj == NULL) {
  3416. DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
  3417. args->handle);
  3418. mutex_unlock(&dev->struct_mutex);
  3419. return -EBADF;
  3420. }
  3421. obj_priv = obj->driver_private;
  3422. if (obj_priv->madv != I915_MADV_WILLNEED) {
  3423. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3424. drm_gem_object_unreference(obj);
  3425. mutex_unlock(&dev->struct_mutex);
  3426. return -EINVAL;
  3427. }
  3428. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3429. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3430. args->handle);
  3431. drm_gem_object_unreference(obj);
  3432. mutex_unlock(&dev->struct_mutex);
  3433. return -EINVAL;
  3434. }
  3435. obj_priv->user_pin_count++;
  3436. obj_priv->pin_filp = file_priv;
  3437. if (obj_priv->user_pin_count == 1) {
  3438. ret = i915_gem_object_pin(obj, args->alignment);
  3439. if (ret != 0) {
  3440. drm_gem_object_unreference(obj);
  3441. mutex_unlock(&dev->struct_mutex);
  3442. return ret;
  3443. }
  3444. }
  3445. /* XXX - flush the CPU caches for pinned objects
  3446. * as the X server doesn't manage domains yet
  3447. */
  3448. i915_gem_object_flush_cpu_write_domain(obj);
  3449. args->offset = obj_priv->gtt_offset;
  3450. drm_gem_object_unreference(obj);
  3451. mutex_unlock(&dev->struct_mutex);
  3452. return 0;
  3453. }
  3454. int
  3455. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3456. struct drm_file *file_priv)
  3457. {
  3458. struct drm_i915_gem_pin *args = data;
  3459. struct drm_gem_object *obj;
  3460. struct drm_i915_gem_object *obj_priv;
  3461. mutex_lock(&dev->struct_mutex);
  3462. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3463. if (obj == NULL) {
  3464. DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
  3465. args->handle);
  3466. mutex_unlock(&dev->struct_mutex);
  3467. return -EBADF;
  3468. }
  3469. obj_priv = obj->driver_private;
  3470. if (obj_priv->pin_filp != file_priv) {
  3471. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3472. args->handle);
  3473. drm_gem_object_unreference(obj);
  3474. mutex_unlock(&dev->struct_mutex);
  3475. return -EINVAL;
  3476. }
  3477. obj_priv->user_pin_count--;
  3478. if (obj_priv->user_pin_count == 0) {
  3479. obj_priv->pin_filp = NULL;
  3480. i915_gem_object_unpin(obj);
  3481. }
  3482. drm_gem_object_unreference(obj);
  3483. mutex_unlock(&dev->struct_mutex);
  3484. return 0;
  3485. }
  3486. int
  3487. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3488. struct drm_file *file_priv)
  3489. {
  3490. struct drm_i915_gem_busy *args = data;
  3491. struct drm_gem_object *obj;
  3492. struct drm_i915_gem_object *obj_priv;
  3493. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3494. if (obj == NULL) {
  3495. DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
  3496. args->handle);
  3497. return -EBADF;
  3498. }
  3499. mutex_lock(&dev->struct_mutex);
  3500. /* Update the active list for the hardware's current position.
  3501. * Otherwise this only updates on a delayed timer or when irqs are
  3502. * actually unmasked, and our working set ends up being larger than
  3503. * required.
  3504. */
  3505. i915_gem_retire_requests(dev);
  3506. obj_priv = obj->driver_private;
  3507. /* Don't count being on the flushing list against the object being
  3508. * done. Otherwise, a buffer left on the flushing list but not getting
  3509. * flushed (because nobody's flushing that domain) won't ever return
  3510. * unbusy and get reused by libdrm's bo cache. The other expected
  3511. * consumer of this interface, OpenGL's occlusion queries, also specs
  3512. * that the objects get unbusy "eventually" without any interference.
  3513. */
  3514. args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
  3515. drm_gem_object_unreference(obj);
  3516. mutex_unlock(&dev->struct_mutex);
  3517. return 0;
  3518. }
  3519. int
  3520. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3521. struct drm_file *file_priv)
  3522. {
  3523. return i915_gem_ring_throttle(dev, file_priv);
  3524. }
  3525. int
  3526. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3527. struct drm_file *file_priv)
  3528. {
  3529. struct drm_i915_gem_madvise *args = data;
  3530. struct drm_gem_object *obj;
  3531. struct drm_i915_gem_object *obj_priv;
  3532. switch (args->madv) {
  3533. case I915_MADV_DONTNEED:
  3534. case I915_MADV_WILLNEED:
  3535. break;
  3536. default:
  3537. return -EINVAL;
  3538. }
  3539. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3540. if (obj == NULL) {
  3541. DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
  3542. args->handle);
  3543. return -EBADF;
  3544. }
  3545. mutex_lock(&dev->struct_mutex);
  3546. obj_priv = obj->driver_private;
  3547. if (obj_priv->pin_count) {
  3548. drm_gem_object_unreference(obj);
  3549. mutex_unlock(&dev->struct_mutex);
  3550. DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
  3551. return -EINVAL;
  3552. }
  3553. if (obj_priv->madv != __I915_MADV_PURGED)
  3554. obj_priv->madv = args->madv;
  3555. /* if the object is no longer bound, discard its backing storage */
  3556. if (i915_gem_object_is_purgeable(obj_priv) &&
  3557. obj_priv->gtt_space == NULL)
  3558. i915_gem_object_truncate(obj);
  3559. args->retained = obj_priv->madv != __I915_MADV_PURGED;
  3560. drm_gem_object_unreference(obj);
  3561. mutex_unlock(&dev->struct_mutex);
  3562. return 0;
  3563. }
  3564. int i915_gem_init_object(struct drm_gem_object *obj)
  3565. {
  3566. struct drm_i915_gem_object *obj_priv;
  3567. obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL);
  3568. if (obj_priv == NULL)
  3569. return -ENOMEM;
  3570. /*
  3571. * We've just allocated pages from the kernel,
  3572. * so they've just been written by the CPU with
  3573. * zeros. They'll need to be clflushed before we
  3574. * use them with the GPU.
  3575. */
  3576. obj->write_domain = I915_GEM_DOMAIN_CPU;
  3577. obj->read_domains = I915_GEM_DOMAIN_CPU;
  3578. obj_priv->agp_type = AGP_USER_MEMORY;
  3579. obj->driver_private = obj_priv;
  3580. obj_priv->obj = obj;
  3581. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  3582. INIT_LIST_HEAD(&obj_priv->list);
  3583. INIT_LIST_HEAD(&obj_priv->fence_list);
  3584. obj_priv->madv = I915_MADV_WILLNEED;
  3585. trace_i915_gem_object_create(obj);
  3586. return 0;
  3587. }
  3588. void i915_gem_free_object(struct drm_gem_object *obj)
  3589. {
  3590. struct drm_device *dev = obj->dev;
  3591. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3592. trace_i915_gem_object_destroy(obj);
  3593. while (obj_priv->pin_count > 0)
  3594. i915_gem_object_unpin(obj);
  3595. if (obj_priv->phys_obj)
  3596. i915_gem_detach_phys_object(dev, obj);
  3597. i915_gem_object_unbind(obj);
  3598. if (obj_priv->mmap_offset)
  3599. i915_gem_free_mmap_offset(obj);
  3600. kfree(obj_priv->page_cpu_valid);
  3601. kfree(obj_priv->bit_17);
  3602. kfree(obj->driver_private);
  3603. }
  3604. /** Unbinds all inactive objects. */
  3605. static int
  3606. i915_gem_evict_from_inactive_list(struct drm_device *dev)
  3607. {
  3608. drm_i915_private_t *dev_priv = dev->dev_private;
  3609. while (!list_empty(&dev_priv->mm.inactive_list)) {
  3610. struct drm_gem_object *obj;
  3611. int ret;
  3612. obj = list_first_entry(&dev_priv->mm.inactive_list,
  3613. struct drm_i915_gem_object,
  3614. list)->obj;
  3615. ret = i915_gem_object_unbind(obj);
  3616. if (ret != 0) {
  3617. DRM_ERROR("Error unbinding object: %d\n", ret);
  3618. return ret;
  3619. }
  3620. }
  3621. return 0;
  3622. }
  3623. int
  3624. i915_gem_idle(struct drm_device *dev)
  3625. {
  3626. drm_i915_private_t *dev_priv = dev->dev_private;
  3627. uint32_t seqno, cur_seqno, last_seqno;
  3628. int stuck, ret;
  3629. mutex_lock(&dev->struct_mutex);
  3630. if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) {
  3631. mutex_unlock(&dev->struct_mutex);
  3632. return 0;
  3633. }
  3634. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3635. * We need to replace this with a semaphore, or something.
  3636. */
  3637. dev_priv->mm.suspended = 1;
  3638. del_timer(&dev_priv->hangcheck_timer);
  3639. /* Cancel the retire work handler, wait for it to finish if running
  3640. */
  3641. mutex_unlock(&dev->struct_mutex);
  3642. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3643. mutex_lock(&dev->struct_mutex);
  3644. i915_kernel_lost_context(dev);
  3645. /* Flush the GPU along with all non-CPU write domains
  3646. */
  3647. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  3648. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  3649. if (seqno == 0) {
  3650. mutex_unlock(&dev->struct_mutex);
  3651. return -ENOMEM;
  3652. }
  3653. dev_priv->mm.waiting_gem_seqno = seqno;
  3654. last_seqno = 0;
  3655. stuck = 0;
  3656. for (;;) {
  3657. cur_seqno = i915_get_gem_seqno(dev);
  3658. if (i915_seqno_passed(cur_seqno, seqno))
  3659. break;
  3660. if (last_seqno == cur_seqno) {
  3661. if (stuck++ > 100) {
  3662. DRM_ERROR("hardware wedged\n");
  3663. atomic_set(&dev_priv->mm.wedged, 1);
  3664. DRM_WAKEUP(&dev_priv->irq_queue);
  3665. break;
  3666. }
  3667. }
  3668. msleep(10);
  3669. last_seqno = cur_seqno;
  3670. }
  3671. dev_priv->mm.waiting_gem_seqno = 0;
  3672. i915_gem_retire_requests(dev);
  3673. spin_lock(&dev_priv->mm.active_list_lock);
  3674. if (!atomic_read(&dev_priv->mm.wedged)) {
  3675. /* Active and flushing should now be empty as we've
  3676. * waited for a sequence higher than any pending execbuffer
  3677. */
  3678. WARN_ON(!list_empty(&dev_priv->mm.active_list));
  3679. WARN_ON(!list_empty(&dev_priv->mm.flushing_list));
  3680. /* Request should now be empty as we've also waited
  3681. * for the last request in the list
  3682. */
  3683. WARN_ON(!list_empty(&dev_priv->mm.request_list));
  3684. }
  3685. /* Empty the active and flushing lists to inactive. If there's
  3686. * anything left at this point, it means that we're wedged and
  3687. * nothing good's going to happen by leaving them there. So strip
  3688. * the GPU domains and just stuff them onto inactive.
  3689. */
  3690. while (!list_empty(&dev_priv->mm.active_list)) {
  3691. struct drm_gem_object *obj;
  3692. uint32_t old_write_domain;
  3693. obj = list_first_entry(&dev_priv->mm.active_list,
  3694. struct drm_i915_gem_object,
  3695. list)->obj;
  3696. old_write_domain = obj->write_domain;
  3697. obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
  3698. i915_gem_object_move_to_inactive(obj);
  3699. trace_i915_gem_object_change_domain(obj,
  3700. obj->read_domains,
  3701. old_write_domain);
  3702. }
  3703. spin_unlock(&dev_priv->mm.active_list_lock);
  3704. while (!list_empty(&dev_priv->mm.flushing_list)) {
  3705. struct drm_gem_object *obj;
  3706. uint32_t old_write_domain;
  3707. obj = list_first_entry(&dev_priv->mm.flushing_list,
  3708. struct drm_i915_gem_object,
  3709. list)->obj;
  3710. old_write_domain = obj->write_domain;
  3711. obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
  3712. i915_gem_object_move_to_inactive(obj);
  3713. trace_i915_gem_object_change_domain(obj,
  3714. obj->read_domains,
  3715. old_write_domain);
  3716. }
  3717. /* Move all inactive buffers out of the GTT. */
  3718. ret = i915_gem_evict_from_inactive_list(dev);
  3719. WARN_ON(!list_empty(&dev_priv->mm.inactive_list));
  3720. if (ret) {
  3721. mutex_unlock(&dev->struct_mutex);
  3722. return ret;
  3723. }
  3724. i915_gem_cleanup_ringbuffer(dev);
  3725. mutex_unlock(&dev->struct_mutex);
  3726. return 0;
  3727. }
  3728. static int
  3729. i915_gem_init_hws(struct drm_device *dev)
  3730. {
  3731. drm_i915_private_t *dev_priv = dev->dev_private;
  3732. struct drm_gem_object *obj;
  3733. struct drm_i915_gem_object *obj_priv;
  3734. int ret;
  3735. /* If we need a physical address for the status page, it's already
  3736. * initialized at driver load time.
  3737. */
  3738. if (!I915_NEED_GFX_HWS(dev))
  3739. return 0;
  3740. obj = drm_gem_object_alloc(dev, 4096);
  3741. if (obj == NULL) {
  3742. DRM_ERROR("Failed to allocate status page\n");
  3743. return -ENOMEM;
  3744. }
  3745. obj_priv = obj->driver_private;
  3746. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3747. ret = i915_gem_object_pin(obj, 4096);
  3748. if (ret != 0) {
  3749. drm_gem_object_unreference(obj);
  3750. return ret;
  3751. }
  3752. dev_priv->status_gfx_addr = obj_priv->gtt_offset;
  3753. dev_priv->hw_status_page = kmap(obj_priv->pages[0]);
  3754. if (dev_priv->hw_status_page == NULL) {
  3755. DRM_ERROR("Failed to map status page.\n");
  3756. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3757. i915_gem_object_unpin(obj);
  3758. drm_gem_object_unreference(obj);
  3759. return -EINVAL;
  3760. }
  3761. dev_priv->hws_obj = obj;
  3762. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  3763. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  3764. I915_READ(HWS_PGA); /* posting read */
  3765. DRM_DEBUG_DRIVER("hws offset: 0x%08x\n", dev_priv->status_gfx_addr);
  3766. return 0;
  3767. }
  3768. static void
  3769. i915_gem_cleanup_hws(struct drm_device *dev)
  3770. {
  3771. drm_i915_private_t *dev_priv = dev->dev_private;
  3772. struct drm_gem_object *obj;
  3773. struct drm_i915_gem_object *obj_priv;
  3774. if (dev_priv->hws_obj == NULL)
  3775. return;
  3776. obj = dev_priv->hws_obj;
  3777. obj_priv = obj->driver_private;
  3778. kunmap(obj_priv->pages[0]);
  3779. i915_gem_object_unpin(obj);
  3780. drm_gem_object_unreference(obj);
  3781. dev_priv->hws_obj = NULL;
  3782. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3783. dev_priv->hw_status_page = NULL;
  3784. /* Write high address into HWS_PGA when disabling. */
  3785. I915_WRITE(HWS_PGA, 0x1ffff000);
  3786. }
  3787. int
  3788. i915_gem_init_ringbuffer(struct drm_device *dev)
  3789. {
  3790. drm_i915_private_t *dev_priv = dev->dev_private;
  3791. struct drm_gem_object *obj;
  3792. struct drm_i915_gem_object *obj_priv;
  3793. drm_i915_ring_buffer_t *ring = &dev_priv->ring;
  3794. int ret;
  3795. u32 head;
  3796. ret = i915_gem_init_hws(dev);
  3797. if (ret != 0)
  3798. return ret;
  3799. obj = drm_gem_object_alloc(dev, 128 * 1024);
  3800. if (obj == NULL) {
  3801. DRM_ERROR("Failed to allocate ringbuffer\n");
  3802. i915_gem_cleanup_hws(dev);
  3803. return -ENOMEM;
  3804. }
  3805. obj_priv = obj->driver_private;
  3806. ret = i915_gem_object_pin(obj, 4096);
  3807. if (ret != 0) {
  3808. drm_gem_object_unreference(obj);
  3809. i915_gem_cleanup_hws(dev);
  3810. return ret;
  3811. }
  3812. /* Set up the kernel mapping for the ring. */
  3813. ring->Size = obj->size;
  3814. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  3815. ring->map.size = obj->size;
  3816. ring->map.type = 0;
  3817. ring->map.flags = 0;
  3818. ring->map.mtrr = 0;
  3819. drm_core_ioremap_wc(&ring->map, dev);
  3820. if (ring->map.handle == NULL) {
  3821. DRM_ERROR("Failed to map ringbuffer.\n");
  3822. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  3823. i915_gem_object_unpin(obj);
  3824. drm_gem_object_unreference(obj);
  3825. i915_gem_cleanup_hws(dev);
  3826. return -EINVAL;
  3827. }
  3828. ring->ring_obj = obj;
  3829. ring->virtual_start = ring->map.handle;
  3830. /* Stop the ring if it's running. */
  3831. I915_WRITE(PRB0_CTL, 0);
  3832. I915_WRITE(PRB0_TAIL, 0);
  3833. I915_WRITE(PRB0_HEAD, 0);
  3834. /* Initialize the ring. */
  3835. I915_WRITE(PRB0_START, obj_priv->gtt_offset);
  3836. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3837. /* G45 ring initialization fails to reset head to zero */
  3838. if (head != 0) {
  3839. DRM_ERROR("Ring head not reset to zero "
  3840. "ctl %08x head %08x tail %08x start %08x\n",
  3841. I915_READ(PRB0_CTL),
  3842. I915_READ(PRB0_HEAD),
  3843. I915_READ(PRB0_TAIL),
  3844. I915_READ(PRB0_START));
  3845. I915_WRITE(PRB0_HEAD, 0);
  3846. DRM_ERROR("Ring head forced to zero "
  3847. "ctl %08x head %08x tail %08x start %08x\n",
  3848. I915_READ(PRB0_CTL),
  3849. I915_READ(PRB0_HEAD),
  3850. I915_READ(PRB0_TAIL),
  3851. I915_READ(PRB0_START));
  3852. }
  3853. I915_WRITE(PRB0_CTL,
  3854. ((obj->size - 4096) & RING_NR_PAGES) |
  3855. RING_NO_REPORT |
  3856. RING_VALID);
  3857. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3858. /* If the head is still not zero, the ring is dead */
  3859. if (head != 0) {
  3860. DRM_ERROR("Ring initialization failed "
  3861. "ctl %08x head %08x tail %08x start %08x\n",
  3862. I915_READ(PRB0_CTL),
  3863. I915_READ(PRB0_HEAD),
  3864. I915_READ(PRB0_TAIL),
  3865. I915_READ(PRB0_START));
  3866. return -EIO;
  3867. }
  3868. /* Update our cache of the ring state */
  3869. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3870. i915_kernel_lost_context(dev);
  3871. else {
  3872. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3873. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  3874. ring->space = ring->head - (ring->tail + 8);
  3875. if (ring->space < 0)
  3876. ring->space += ring->Size;
  3877. }
  3878. return 0;
  3879. }
  3880. void
  3881. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3882. {
  3883. drm_i915_private_t *dev_priv = dev->dev_private;
  3884. if (dev_priv->ring.ring_obj == NULL)
  3885. return;
  3886. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  3887. i915_gem_object_unpin(dev_priv->ring.ring_obj);
  3888. drm_gem_object_unreference(dev_priv->ring.ring_obj);
  3889. dev_priv->ring.ring_obj = NULL;
  3890. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  3891. i915_gem_cleanup_hws(dev);
  3892. }
  3893. int
  3894. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3895. struct drm_file *file_priv)
  3896. {
  3897. drm_i915_private_t *dev_priv = dev->dev_private;
  3898. int ret;
  3899. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3900. return 0;
  3901. if (atomic_read(&dev_priv->mm.wedged)) {
  3902. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3903. atomic_set(&dev_priv->mm.wedged, 0);
  3904. }
  3905. mutex_lock(&dev->struct_mutex);
  3906. dev_priv->mm.suspended = 0;
  3907. ret = i915_gem_init_ringbuffer(dev);
  3908. if (ret != 0) {
  3909. mutex_unlock(&dev->struct_mutex);
  3910. return ret;
  3911. }
  3912. spin_lock(&dev_priv->mm.active_list_lock);
  3913. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3914. spin_unlock(&dev_priv->mm.active_list_lock);
  3915. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3916. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3917. BUG_ON(!list_empty(&dev_priv->mm.request_list));
  3918. mutex_unlock(&dev->struct_mutex);
  3919. drm_irq_install(dev);
  3920. return 0;
  3921. }
  3922. int
  3923. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3924. struct drm_file *file_priv)
  3925. {
  3926. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3927. return 0;
  3928. drm_irq_uninstall(dev);
  3929. return i915_gem_idle(dev);
  3930. }
  3931. void
  3932. i915_gem_lastclose(struct drm_device *dev)
  3933. {
  3934. int ret;
  3935. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3936. return;
  3937. ret = i915_gem_idle(dev);
  3938. if (ret)
  3939. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3940. }
  3941. void
  3942. i915_gem_load(struct drm_device *dev)
  3943. {
  3944. int i;
  3945. drm_i915_private_t *dev_priv = dev->dev_private;
  3946. spin_lock_init(&dev_priv->mm.active_list_lock);
  3947. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3948. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3949. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3950. INIT_LIST_HEAD(&dev_priv->mm.request_list);
  3951. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3952. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3953. i915_gem_retire_work_handler);
  3954. dev_priv->mm.next_gem_seqno = 1;
  3955. spin_lock(&shrink_list_lock);
  3956. list_add(&dev_priv->mm.shrink_list, &shrink_list);
  3957. spin_unlock(&shrink_list_lock);
  3958. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3959. dev_priv->fence_reg_start = 3;
  3960. if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3961. dev_priv->num_fence_regs = 16;
  3962. else
  3963. dev_priv->num_fence_regs = 8;
  3964. /* Initialize fence registers to zero */
  3965. if (IS_I965G(dev)) {
  3966. for (i = 0; i < 16; i++)
  3967. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  3968. } else {
  3969. for (i = 0; i < 8; i++)
  3970. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  3971. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3972. for (i = 0; i < 8; i++)
  3973. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  3974. }
  3975. i915_gem_detect_bit_6_swizzle(dev);
  3976. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3977. }
  3978. /*
  3979. * Create a physically contiguous memory object for this object
  3980. * e.g. for cursor + overlay regs
  3981. */
  3982. int i915_gem_init_phys_object(struct drm_device *dev,
  3983. int id, int size)
  3984. {
  3985. drm_i915_private_t *dev_priv = dev->dev_private;
  3986. struct drm_i915_gem_phys_object *phys_obj;
  3987. int ret;
  3988. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3989. return 0;
  3990. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3991. if (!phys_obj)
  3992. return -ENOMEM;
  3993. phys_obj->id = id;
  3994. phys_obj->handle = drm_pci_alloc(dev, size, 0, 0xffffffff);
  3995. if (!phys_obj->handle) {
  3996. ret = -ENOMEM;
  3997. goto kfree_obj;
  3998. }
  3999. #ifdef CONFIG_X86
  4000. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4001. #endif
  4002. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4003. return 0;
  4004. kfree_obj:
  4005. kfree(phys_obj);
  4006. return ret;
  4007. }
  4008. void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4009. {
  4010. drm_i915_private_t *dev_priv = dev->dev_private;
  4011. struct drm_i915_gem_phys_object *phys_obj;
  4012. if (!dev_priv->mm.phys_objs[id - 1])
  4013. return;
  4014. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4015. if (phys_obj->cur_obj) {
  4016. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4017. }
  4018. #ifdef CONFIG_X86
  4019. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4020. #endif
  4021. drm_pci_free(dev, phys_obj->handle);
  4022. kfree(phys_obj);
  4023. dev_priv->mm.phys_objs[id - 1] = NULL;
  4024. }
  4025. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4026. {
  4027. int i;
  4028. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4029. i915_gem_free_phys_object(dev, i);
  4030. }
  4031. void i915_gem_detach_phys_object(struct drm_device *dev,
  4032. struct drm_gem_object *obj)
  4033. {
  4034. struct drm_i915_gem_object *obj_priv;
  4035. int i;
  4036. int ret;
  4037. int page_count;
  4038. obj_priv = obj->driver_private;
  4039. if (!obj_priv->phys_obj)
  4040. return;
  4041. ret = i915_gem_object_get_pages(obj);
  4042. if (ret)
  4043. goto out;
  4044. page_count = obj->size / PAGE_SIZE;
  4045. for (i = 0; i < page_count; i++) {
  4046. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4047. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4048. memcpy(dst, src, PAGE_SIZE);
  4049. kunmap_atomic(dst, KM_USER0);
  4050. }
  4051. drm_clflush_pages(obj_priv->pages, page_count);
  4052. drm_agp_chipset_flush(dev);
  4053. i915_gem_object_put_pages(obj);
  4054. out:
  4055. obj_priv->phys_obj->cur_obj = NULL;
  4056. obj_priv->phys_obj = NULL;
  4057. }
  4058. int
  4059. i915_gem_attach_phys_object(struct drm_device *dev,
  4060. struct drm_gem_object *obj, int id)
  4061. {
  4062. drm_i915_private_t *dev_priv = dev->dev_private;
  4063. struct drm_i915_gem_object *obj_priv;
  4064. int ret = 0;
  4065. int page_count;
  4066. int i;
  4067. if (id > I915_MAX_PHYS_OBJECT)
  4068. return -EINVAL;
  4069. obj_priv = obj->driver_private;
  4070. if (obj_priv->phys_obj) {
  4071. if (obj_priv->phys_obj->id == id)
  4072. return 0;
  4073. i915_gem_detach_phys_object(dev, obj);
  4074. }
  4075. /* create a new object */
  4076. if (!dev_priv->mm.phys_objs[id - 1]) {
  4077. ret = i915_gem_init_phys_object(dev, id,
  4078. obj->size);
  4079. if (ret) {
  4080. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  4081. goto out;
  4082. }
  4083. }
  4084. /* bind to the object */
  4085. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4086. obj_priv->phys_obj->cur_obj = obj;
  4087. ret = i915_gem_object_get_pages(obj);
  4088. if (ret) {
  4089. DRM_ERROR("failed to get page list\n");
  4090. goto out;
  4091. }
  4092. page_count = obj->size / PAGE_SIZE;
  4093. for (i = 0; i < page_count; i++) {
  4094. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4095. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4096. memcpy(dst, src, PAGE_SIZE);
  4097. kunmap_atomic(src, KM_USER0);
  4098. }
  4099. i915_gem_object_put_pages(obj);
  4100. return 0;
  4101. out:
  4102. return ret;
  4103. }
  4104. static int
  4105. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  4106. struct drm_i915_gem_pwrite *args,
  4107. struct drm_file *file_priv)
  4108. {
  4109. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  4110. void *obj_addr;
  4111. int ret;
  4112. char __user *user_data;
  4113. user_data = (char __user *) (uintptr_t) args->data_ptr;
  4114. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  4115. DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
  4116. ret = copy_from_user(obj_addr, user_data, args->size);
  4117. if (ret)
  4118. return -EFAULT;
  4119. drm_agp_chipset_flush(dev);
  4120. return 0;
  4121. }
  4122. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
  4123. {
  4124. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  4125. /* Clean up our request list when the client is going away, so that
  4126. * later retire_requests won't dereference our soon-to-be-gone
  4127. * file_priv.
  4128. */
  4129. mutex_lock(&dev->struct_mutex);
  4130. while (!list_empty(&i915_file_priv->mm.request_list))
  4131. list_del_init(i915_file_priv->mm.request_list.next);
  4132. mutex_unlock(&dev->struct_mutex);
  4133. }
  4134. static int
  4135. i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
  4136. {
  4137. drm_i915_private_t *dev_priv, *next_dev;
  4138. struct drm_i915_gem_object *obj_priv, *next_obj;
  4139. int cnt = 0;
  4140. int would_deadlock = 1;
  4141. /* "fast-path" to count number of available objects */
  4142. if (nr_to_scan == 0) {
  4143. spin_lock(&shrink_list_lock);
  4144. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4145. struct drm_device *dev = dev_priv->dev;
  4146. if (mutex_trylock(&dev->struct_mutex)) {
  4147. list_for_each_entry(obj_priv,
  4148. &dev_priv->mm.inactive_list,
  4149. list)
  4150. cnt++;
  4151. mutex_unlock(&dev->struct_mutex);
  4152. }
  4153. }
  4154. spin_unlock(&shrink_list_lock);
  4155. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4156. }
  4157. spin_lock(&shrink_list_lock);
  4158. /* first scan for clean buffers */
  4159. list_for_each_entry_safe(dev_priv, next_dev,
  4160. &shrink_list, mm.shrink_list) {
  4161. struct drm_device *dev = dev_priv->dev;
  4162. if (! mutex_trylock(&dev->struct_mutex))
  4163. continue;
  4164. spin_unlock(&shrink_list_lock);
  4165. i915_gem_retire_requests(dev);
  4166. list_for_each_entry_safe(obj_priv, next_obj,
  4167. &dev_priv->mm.inactive_list,
  4168. list) {
  4169. if (i915_gem_object_is_purgeable(obj_priv)) {
  4170. i915_gem_object_unbind(obj_priv->obj);
  4171. if (--nr_to_scan <= 0)
  4172. break;
  4173. }
  4174. }
  4175. spin_lock(&shrink_list_lock);
  4176. mutex_unlock(&dev->struct_mutex);
  4177. would_deadlock = 0;
  4178. if (nr_to_scan <= 0)
  4179. break;
  4180. }
  4181. /* second pass, evict/count anything still on the inactive list */
  4182. list_for_each_entry_safe(dev_priv, next_dev,
  4183. &shrink_list, mm.shrink_list) {
  4184. struct drm_device *dev = dev_priv->dev;
  4185. if (! mutex_trylock(&dev->struct_mutex))
  4186. continue;
  4187. spin_unlock(&shrink_list_lock);
  4188. list_for_each_entry_safe(obj_priv, next_obj,
  4189. &dev_priv->mm.inactive_list,
  4190. list) {
  4191. if (nr_to_scan > 0) {
  4192. i915_gem_object_unbind(obj_priv->obj);
  4193. nr_to_scan--;
  4194. } else
  4195. cnt++;
  4196. }
  4197. spin_lock(&shrink_list_lock);
  4198. mutex_unlock(&dev->struct_mutex);
  4199. would_deadlock = 0;
  4200. }
  4201. spin_unlock(&shrink_list_lock);
  4202. if (would_deadlock)
  4203. return -1;
  4204. else if (cnt > 0)
  4205. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4206. else
  4207. return 0;
  4208. }
  4209. static struct shrinker shrinker = {
  4210. .shrink = i915_gem_shrink,
  4211. .seeks = DEFAULT_SEEKS,
  4212. };
  4213. __init void
  4214. i915_gem_shrinker_init(void)
  4215. {
  4216. register_shrinker(&shrinker);
  4217. }
  4218. __exit void
  4219. i915_gem_shrinker_exit(void)
  4220. {
  4221. unregister_shrinker(&shrinker);
  4222. }