dma.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  34. int slot,
  35. struct b43_dmadesc_meta **meta)
  36. {
  37. struct b43_dmadesc32 *desc;
  38. *meta = &(ring->meta[slot]);
  39. desc = ring->descbase;
  40. desc = &(desc[slot]);
  41. return (struct b43_dmadesc_generic *)desc;
  42. }
  43. static void op32_fill_descriptor(struct b43_dmaring *ring,
  44. struct b43_dmadesc_generic *desc,
  45. dma_addr_t dmaaddr, u16 bufsize,
  46. int start, int end, int irq)
  47. {
  48. struct b43_dmadesc32 *descbase = ring->descbase;
  49. int slot;
  50. u32 ctl;
  51. u32 addr;
  52. u32 addrext;
  53. slot = (int)(&(desc->dma32) - descbase);
  54. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  55. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  56. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  57. >> SSB_DMA_TRANSLATION_SHIFT;
  58. addr |= ssb_dma_translation(ring->dev->dev);
  59. ctl = (bufsize - ring->frameoffset)
  60. & B43_DMA32_DCTL_BYTECNT;
  61. if (slot == ring->nr_slots - 1)
  62. ctl |= B43_DMA32_DCTL_DTABLEEND;
  63. if (start)
  64. ctl |= B43_DMA32_DCTL_FRAMESTART;
  65. if (end)
  66. ctl |= B43_DMA32_DCTL_FRAMEEND;
  67. if (irq)
  68. ctl |= B43_DMA32_DCTL_IRQ;
  69. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  70. & B43_DMA32_DCTL_ADDREXT_MASK;
  71. desc->dma32.control = cpu_to_le32(ctl);
  72. desc->dma32.address = cpu_to_le32(addr);
  73. }
  74. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  75. {
  76. b43_dma_write(ring, B43_DMA32_TXINDEX,
  77. (u32) (slot * sizeof(struct b43_dmadesc32)));
  78. }
  79. static void op32_tx_suspend(struct b43_dmaring *ring)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  82. | B43_DMA32_TXSUSPEND);
  83. }
  84. static void op32_tx_resume(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. & ~B43_DMA32_TXSUSPEND);
  88. }
  89. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  90. {
  91. u32 val;
  92. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  93. val &= B43_DMA32_RXDPTR;
  94. return (val / sizeof(struct b43_dmadesc32));
  95. }
  96. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_RXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static const struct b43_dma_ops dma32_ops = {
  102. .idx2desc = op32_idx2desc,
  103. .fill_descriptor = op32_fill_descriptor,
  104. .poke_tx = op32_poke_tx,
  105. .tx_suspend = op32_tx_suspend,
  106. .tx_resume = op32_tx_resume,
  107. .get_current_rxslot = op32_get_current_rxslot,
  108. .set_current_rxslot = op32_set_current_rxslot,
  109. };
  110. /* 64bit DMA ops. */
  111. static
  112. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  113. int slot,
  114. struct b43_dmadesc_meta **meta)
  115. {
  116. struct b43_dmadesc64 *desc;
  117. *meta = &(ring->meta[slot]);
  118. desc = ring->descbase;
  119. desc = &(desc[slot]);
  120. return (struct b43_dmadesc_generic *)desc;
  121. }
  122. static void op64_fill_descriptor(struct b43_dmaring *ring,
  123. struct b43_dmadesc_generic *desc,
  124. dma_addr_t dmaaddr, u16 bufsize,
  125. int start, int end, int irq)
  126. {
  127. struct b43_dmadesc64 *descbase = ring->descbase;
  128. int slot;
  129. u32 ctl0 = 0, ctl1 = 0;
  130. u32 addrlo, addrhi;
  131. u32 addrext;
  132. slot = (int)(&(desc->dma64) - descbase);
  133. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  134. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  135. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  136. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  137. >> SSB_DMA_TRANSLATION_SHIFT;
  138. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  139. if (slot == ring->nr_slots - 1)
  140. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  141. if (start)
  142. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  143. if (end)
  144. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  145. if (irq)
  146. ctl0 |= B43_DMA64_DCTL0_IRQ;
  147. ctl1 |= (bufsize - ring->frameoffset)
  148. & B43_DMA64_DCTL1_BYTECNT;
  149. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  150. & B43_DMA64_DCTL1_ADDREXT_MASK;
  151. desc->dma64.control0 = cpu_to_le32(ctl0);
  152. desc->dma64.control1 = cpu_to_le32(ctl1);
  153. desc->dma64.address_low = cpu_to_le32(addrlo);
  154. desc->dma64.address_high = cpu_to_le32(addrhi);
  155. }
  156. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  157. {
  158. b43_dma_write(ring, B43_DMA64_TXINDEX,
  159. (u32) (slot * sizeof(struct b43_dmadesc64)));
  160. }
  161. static void op64_tx_suspend(struct b43_dmaring *ring)
  162. {
  163. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  164. | B43_DMA64_TXSUSPEND);
  165. }
  166. static void op64_tx_resume(struct b43_dmaring *ring)
  167. {
  168. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  169. & ~B43_DMA64_TXSUSPEND);
  170. }
  171. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  172. {
  173. u32 val;
  174. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  175. val &= B43_DMA64_RXSTATDPTR;
  176. return (val / sizeof(struct b43_dmadesc64));
  177. }
  178. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  179. {
  180. b43_dma_write(ring, B43_DMA64_RXINDEX,
  181. (u32) (slot * sizeof(struct b43_dmadesc64)));
  182. }
  183. static const struct b43_dma_ops dma64_ops = {
  184. .idx2desc = op64_idx2desc,
  185. .fill_descriptor = op64_fill_descriptor,
  186. .poke_tx = op64_poke_tx,
  187. .tx_suspend = op64_tx_suspend,
  188. .tx_resume = op64_tx_resume,
  189. .get_current_rxslot = op64_get_current_rxslot,
  190. .set_current_rxslot = op64_set_current_rxslot,
  191. };
  192. static inline int free_slots(struct b43_dmaring *ring)
  193. {
  194. return (ring->nr_slots - ring->used_slots);
  195. }
  196. static inline int next_slot(struct b43_dmaring *ring, int slot)
  197. {
  198. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  199. if (slot == ring->nr_slots - 1)
  200. return 0;
  201. return slot + 1;
  202. }
  203. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  204. {
  205. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  206. if (slot == 0)
  207. return ring->nr_slots - 1;
  208. return slot - 1;
  209. }
  210. #ifdef CONFIG_B43_DEBUG
  211. static void update_max_used_slots(struct b43_dmaring *ring,
  212. int current_used_slots)
  213. {
  214. if (current_used_slots <= ring->max_used_slots)
  215. return;
  216. ring->max_used_slots = current_used_slots;
  217. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  218. b43dbg(ring->dev->wl,
  219. "max_used_slots increased to %d on %s ring %d\n",
  220. ring->max_used_slots,
  221. ring->tx ? "TX" : "RX", ring->index);
  222. }
  223. }
  224. #else
  225. static inline
  226. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  227. {
  228. }
  229. #endif /* DEBUG */
  230. /* Request a slot for usage. */
  231. static inline int request_slot(struct b43_dmaring *ring)
  232. {
  233. int slot;
  234. B43_WARN_ON(!ring->tx);
  235. B43_WARN_ON(ring->stopped);
  236. B43_WARN_ON(free_slots(ring) == 0);
  237. slot = next_slot(ring, ring->current_slot);
  238. ring->current_slot = slot;
  239. ring->used_slots++;
  240. update_max_used_slots(ring, ring->used_slots);
  241. return slot;
  242. }
  243. /* Mac80211-queue to b43-ring mapping */
  244. static struct b43_dmaring *priority_to_txring(struct b43_wldev *dev,
  245. int queue_priority)
  246. {
  247. struct b43_dmaring *ring;
  248. /*FIXME: For now we always run on TX-ring-1 */
  249. return dev->dma.tx_ring1;
  250. /* 0 = highest priority */
  251. switch (queue_priority) {
  252. default:
  253. B43_WARN_ON(1);
  254. /* fallthrough */
  255. case 0:
  256. ring = dev->dma.tx_ring3;
  257. break;
  258. case 1:
  259. ring = dev->dma.tx_ring2;
  260. break;
  261. case 2:
  262. ring = dev->dma.tx_ring1;
  263. break;
  264. case 3:
  265. ring = dev->dma.tx_ring0;
  266. break;
  267. }
  268. return ring;
  269. }
  270. /* b43-ring to mac80211-queue mapping */
  271. static inline int txring_to_priority(struct b43_dmaring *ring)
  272. {
  273. static const u8 idx_to_prio[] = { 3, 2, 1, 0, };
  274. unsigned int index;
  275. /*FIXME: have only one queue, for now */
  276. return 0;
  277. index = ring->index;
  278. if (B43_WARN_ON(index >= ARRAY_SIZE(idx_to_prio)))
  279. index = 0;
  280. return idx_to_prio[index];
  281. }
  282. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  283. {
  284. static const u16 map64[] = {
  285. B43_MMIO_DMA64_BASE0,
  286. B43_MMIO_DMA64_BASE1,
  287. B43_MMIO_DMA64_BASE2,
  288. B43_MMIO_DMA64_BASE3,
  289. B43_MMIO_DMA64_BASE4,
  290. B43_MMIO_DMA64_BASE5,
  291. };
  292. static const u16 map32[] = {
  293. B43_MMIO_DMA32_BASE0,
  294. B43_MMIO_DMA32_BASE1,
  295. B43_MMIO_DMA32_BASE2,
  296. B43_MMIO_DMA32_BASE3,
  297. B43_MMIO_DMA32_BASE4,
  298. B43_MMIO_DMA32_BASE5,
  299. };
  300. if (type == B43_DMA_64BIT) {
  301. B43_WARN_ON(!(controller_idx >= 0 &&
  302. controller_idx < ARRAY_SIZE(map64)));
  303. return map64[controller_idx];
  304. }
  305. B43_WARN_ON(!(controller_idx >= 0 &&
  306. controller_idx < ARRAY_SIZE(map32)));
  307. return map32[controller_idx];
  308. }
  309. static inline
  310. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  311. unsigned char *buf, size_t len, int tx)
  312. {
  313. dma_addr_t dmaaddr;
  314. if (tx) {
  315. dmaaddr = dma_map_single(ring->dev->dev->dev,
  316. buf, len, DMA_TO_DEVICE);
  317. } else {
  318. dmaaddr = dma_map_single(ring->dev->dev->dev,
  319. buf, len, DMA_FROM_DEVICE);
  320. }
  321. return dmaaddr;
  322. }
  323. static inline
  324. void unmap_descbuffer(struct b43_dmaring *ring,
  325. dma_addr_t addr, size_t len, int tx)
  326. {
  327. if (tx) {
  328. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  329. } else {
  330. dma_unmap_single(ring->dev->dev->dev,
  331. addr, len, DMA_FROM_DEVICE);
  332. }
  333. }
  334. static inline
  335. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  336. dma_addr_t addr, size_t len)
  337. {
  338. B43_WARN_ON(ring->tx);
  339. dma_sync_single_for_cpu(ring->dev->dev->dev,
  340. addr, len, DMA_FROM_DEVICE);
  341. }
  342. static inline
  343. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  344. dma_addr_t addr, size_t len)
  345. {
  346. B43_WARN_ON(ring->tx);
  347. dma_sync_single_for_device(ring->dev->dev->dev,
  348. addr, len, DMA_FROM_DEVICE);
  349. }
  350. static inline
  351. void free_descriptor_buffer(struct b43_dmaring *ring,
  352. struct b43_dmadesc_meta *meta)
  353. {
  354. if (meta->skb) {
  355. dev_kfree_skb_any(meta->skb);
  356. meta->skb = NULL;
  357. }
  358. }
  359. static int alloc_ringmemory(struct b43_dmaring *ring)
  360. {
  361. struct device *dev = ring->dev->dev->dev;
  362. gfp_t flags = GFP_KERNEL;
  363. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  364. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  365. * has shown that 4K is sufficient for the latter as long as the buffer
  366. * does not cross an 8K boundary.
  367. *
  368. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  369. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  370. * which accounts for the GFP_DMA flag below.
  371. */
  372. if (ring->type == B43_DMA_64BIT)
  373. flags |= GFP_DMA;
  374. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  375. &(ring->dmabase), flags);
  376. if (!ring->descbase) {
  377. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  378. return -ENOMEM;
  379. }
  380. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  381. return 0;
  382. }
  383. static void free_ringmemory(struct b43_dmaring *ring)
  384. {
  385. struct device *dev = ring->dev->dev->dev;
  386. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  387. ring->descbase, ring->dmabase);
  388. }
  389. /* Reset the RX DMA channel */
  390. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  391. enum b43_dmatype type)
  392. {
  393. int i;
  394. u32 value;
  395. u16 offset;
  396. might_sleep();
  397. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  398. b43_write32(dev, mmio_base + offset, 0);
  399. for (i = 0; i < 10; i++) {
  400. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  401. B43_DMA32_RXSTATUS;
  402. value = b43_read32(dev, mmio_base + offset);
  403. if (type == B43_DMA_64BIT) {
  404. value &= B43_DMA64_RXSTAT;
  405. if (value == B43_DMA64_RXSTAT_DISABLED) {
  406. i = -1;
  407. break;
  408. }
  409. } else {
  410. value &= B43_DMA32_RXSTATE;
  411. if (value == B43_DMA32_RXSTAT_DISABLED) {
  412. i = -1;
  413. break;
  414. }
  415. }
  416. msleep(1);
  417. }
  418. if (i != -1) {
  419. b43err(dev->wl, "DMA RX reset timed out\n");
  420. return -ENODEV;
  421. }
  422. return 0;
  423. }
  424. /* Reset the TX DMA channel */
  425. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  426. enum b43_dmatype type)
  427. {
  428. int i;
  429. u32 value;
  430. u16 offset;
  431. might_sleep();
  432. for (i = 0; i < 10; i++) {
  433. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  434. B43_DMA32_TXSTATUS;
  435. value = b43_read32(dev, mmio_base + offset);
  436. if (type == B43_DMA_64BIT) {
  437. value &= B43_DMA64_TXSTAT;
  438. if (value == B43_DMA64_TXSTAT_DISABLED ||
  439. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  440. value == B43_DMA64_TXSTAT_STOPPED)
  441. break;
  442. } else {
  443. value &= B43_DMA32_TXSTATE;
  444. if (value == B43_DMA32_TXSTAT_DISABLED ||
  445. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  446. value == B43_DMA32_TXSTAT_STOPPED)
  447. break;
  448. }
  449. msleep(1);
  450. }
  451. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  452. b43_write32(dev, mmio_base + offset, 0);
  453. for (i = 0; i < 10; i++) {
  454. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  455. B43_DMA32_TXSTATUS;
  456. value = b43_read32(dev, mmio_base + offset);
  457. if (type == B43_DMA_64BIT) {
  458. value &= B43_DMA64_TXSTAT;
  459. if (value == B43_DMA64_TXSTAT_DISABLED) {
  460. i = -1;
  461. break;
  462. }
  463. } else {
  464. value &= B43_DMA32_TXSTATE;
  465. if (value == B43_DMA32_TXSTAT_DISABLED) {
  466. i = -1;
  467. break;
  468. }
  469. }
  470. msleep(1);
  471. }
  472. if (i != -1) {
  473. b43err(dev->wl, "DMA TX reset timed out\n");
  474. return -ENODEV;
  475. }
  476. /* ensure the reset is completed. */
  477. msleep(1);
  478. return 0;
  479. }
  480. /* Check if a DMA mapping address is invalid. */
  481. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  482. dma_addr_t addr,
  483. size_t buffersize, bool dma_to_device)
  484. {
  485. if (unlikely(dma_mapping_error(addr)))
  486. return 1;
  487. switch (ring->type) {
  488. case B43_DMA_30BIT:
  489. if ((u64)addr + buffersize > (1ULL << 30))
  490. goto address_error;
  491. break;
  492. case B43_DMA_32BIT:
  493. if ((u64)addr + buffersize > (1ULL << 32))
  494. goto address_error;
  495. break;
  496. case B43_DMA_64BIT:
  497. /* Currently we can't have addresses beyond
  498. * 64bit in the kernel. */
  499. break;
  500. }
  501. /* The address is OK. */
  502. return 0;
  503. address_error:
  504. /* We can't support this address. Unmap it again. */
  505. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  506. return 1;
  507. }
  508. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  509. struct b43_dmadesc_generic *desc,
  510. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  511. {
  512. struct b43_rxhdr_fw4 *rxhdr;
  513. struct b43_hwtxstatus *txstat;
  514. dma_addr_t dmaaddr;
  515. struct sk_buff *skb;
  516. B43_WARN_ON(ring->tx);
  517. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  518. if (unlikely(!skb))
  519. return -ENOMEM;
  520. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  521. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  522. /* ugh. try to realloc in zone_dma */
  523. gfp_flags |= GFP_DMA;
  524. dev_kfree_skb_any(skb);
  525. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  526. if (unlikely(!skb))
  527. return -ENOMEM;
  528. dmaaddr = map_descbuffer(ring, skb->data,
  529. ring->rx_buffersize, 0);
  530. }
  531. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  532. dev_kfree_skb_any(skb);
  533. return -EIO;
  534. }
  535. meta->skb = skb;
  536. meta->dmaaddr = dmaaddr;
  537. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  538. ring->rx_buffersize, 0, 0, 0);
  539. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  540. rxhdr->frame_len = 0;
  541. txstat = (struct b43_hwtxstatus *)(skb->data);
  542. txstat->cookie = 0;
  543. return 0;
  544. }
  545. /* Allocate the initial descbuffers.
  546. * This is used for an RX ring only.
  547. */
  548. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  549. {
  550. int i, err = -ENOMEM;
  551. struct b43_dmadesc_generic *desc;
  552. struct b43_dmadesc_meta *meta;
  553. for (i = 0; i < ring->nr_slots; i++) {
  554. desc = ring->ops->idx2desc(ring, i, &meta);
  555. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  556. if (err) {
  557. b43err(ring->dev->wl,
  558. "Failed to allocate initial descbuffers\n");
  559. goto err_unwind;
  560. }
  561. }
  562. mb();
  563. ring->used_slots = ring->nr_slots;
  564. err = 0;
  565. out:
  566. return err;
  567. err_unwind:
  568. for (i--; i >= 0; i--) {
  569. desc = ring->ops->idx2desc(ring, i, &meta);
  570. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  571. dev_kfree_skb(meta->skb);
  572. }
  573. goto out;
  574. }
  575. /* Do initial setup of the DMA controller.
  576. * Reset the controller, write the ring busaddress
  577. * and switch the "enable" bit on.
  578. */
  579. static int dmacontroller_setup(struct b43_dmaring *ring)
  580. {
  581. int err = 0;
  582. u32 value;
  583. u32 addrext;
  584. u32 trans = ssb_dma_translation(ring->dev->dev);
  585. if (ring->tx) {
  586. if (ring->type == B43_DMA_64BIT) {
  587. u64 ringbase = (u64) (ring->dmabase);
  588. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  589. >> SSB_DMA_TRANSLATION_SHIFT;
  590. value = B43_DMA64_TXENABLE;
  591. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  592. & B43_DMA64_TXADDREXT_MASK;
  593. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  594. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  595. (ringbase & 0xFFFFFFFF));
  596. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  597. ((ringbase >> 32) &
  598. ~SSB_DMA_TRANSLATION_MASK)
  599. | (trans << 1));
  600. } else {
  601. u32 ringbase = (u32) (ring->dmabase);
  602. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  603. >> SSB_DMA_TRANSLATION_SHIFT;
  604. value = B43_DMA32_TXENABLE;
  605. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  606. & B43_DMA32_TXADDREXT_MASK;
  607. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  608. b43_dma_write(ring, B43_DMA32_TXRING,
  609. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  610. | trans);
  611. }
  612. } else {
  613. err = alloc_initial_descbuffers(ring);
  614. if (err)
  615. goto out;
  616. if (ring->type == B43_DMA_64BIT) {
  617. u64 ringbase = (u64) (ring->dmabase);
  618. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  619. >> SSB_DMA_TRANSLATION_SHIFT;
  620. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  621. value |= B43_DMA64_RXENABLE;
  622. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  623. & B43_DMA64_RXADDREXT_MASK;
  624. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  625. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  626. (ringbase & 0xFFFFFFFF));
  627. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  628. ((ringbase >> 32) &
  629. ~SSB_DMA_TRANSLATION_MASK)
  630. | (trans << 1));
  631. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  632. sizeof(struct b43_dmadesc64));
  633. } else {
  634. u32 ringbase = (u32) (ring->dmabase);
  635. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  636. >> SSB_DMA_TRANSLATION_SHIFT;
  637. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  638. value |= B43_DMA32_RXENABLE;
  639. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  640. & B43_DMA32_RXADDREXT_MASK;
  641. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  642. b43_dma_write(ring, B43_DMA32_RXRING,
  643. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  644. | trans);
  645. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  646. sizeof(struct b43_dmadesc32));
  647. }
  648. }
  649. out:
  650. return err;
  651. }
  652. /* Shutdown the DMA controller. */
  653. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  654. {
  655. if (ring->tx) {
  656. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  657. ring->type);
  658. if (ring->type == B43_DMA_64BIT) {
  659. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  660. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  661. } else
  662. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  663. } else {
  664. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  665. ring->type);
  666. if (ring->type == B43_DMA_64BIT) {
  667. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  668. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  669. } else
  670. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  671. }
  672. }
  673. static void free_all_descbuffers(struct b43_dmaring *ring)
  674. {
  675. struct b43_dmadesc_generic *desc;
  676. struct b43_dmadesc_meta *meta;
  677. int i;
  678. if (!ring->used_slots)
  679. return;
  680. for (i = 0; i < ring->nr_slots; i++) {
  681. desc = ring->ops->idx2desc(ring, i, &meta);
  682. if (!meta->skb) {
  683. B43_WARN_ON(!ring->tx);
  684. continue;
  685. }
  686. if (ring->tx) {
  687. unmap_descbuffer(ring, meta->dmaaddr,
  688. meta->skb->len, 1);
  689. } else {
  690. unmap_descbuffer(ring, meta->dmaaddr,
  691. ring->rx_buffersize, 0);
  692. }
  693. free_descriptor_buffer(ring, meta);
  694. }
  695. }
  696. static u64 supported_dma_mask(struct b43_wldev *dev)
  697. {
  698. u32 tmp;
  699. u16 mmio_base;
  700. tmp = b43_read32(dev, SSB_TMSHIGH);
  701. if (tmp & SSB_TMSHIGH_DMA64)
  702. return DMA_64BIT_MASK;
  703. mmio_base = b43_dmacontroller_base(0, 0);
  704. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  705. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  706. if (tmp & B43_DMA32_TXADDREXT_MASK)
  707. return DMA_32BIT_MASK;
  708. return DMA_30BIT_MASK;
  709. }
  710. /* Main initialization function. */
  711. static
  712. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  713. int controller_index,
  714. int for_tx,
  715. enum b43_dmatype type)
  716. {
  717. struct b43_dmaring *ring;
  718. int err;
  719. int nr_slots;
  720. dma_addr_t dma_test;
  721. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  722. if (!ring)
  723. goto out;
  724. ring->type = type;
  725. nr_slots = B43_RXRING_SLOTS;
  726. if (for_tx)
  727. nr_slots = B43_TXRING_SLOTS;
  728. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  729. GFP_KERNEL);
  730. if (!ring->meta)
  731. goto err_kfree_ring;
  732. if (for_tx) {
  733. ring->txhdr_cache = kcalloc(nr_slots,
  734. b43_txhdr_size(dev),
  735. GFP_KERNEL);
  736. if (!ring->txhdr_cache)
  737. goto err_kfree_meta;
  738. /* test for ability to dma to txhdr_cache */
  739. dma_test = dma_map_single(dev->dev->dev,
  740. ring->txhdr_cache,
  741. b43_txhdr_size(dev),
  742. DMA_TO_DEVICE);
  743. if (b43_dma_mapping_error(ring, dma_test,
  744. b43_txhdr_size(dev), 1)) {
  745. /* ugh realloc */
  746. kfree(ring->txhdr_cache);
  747. ring->txhdr_cache = kcalloc(nr_slots,
  748. b43_txhdr_size(dev),
  749. GFP_KERNEL | GFP_DMA);
  750. if (!ring->txhdr_cache)
  751. goto err_kfree_meta;
  752. dma_test = dma_map_single(dev->dev->dev,
  753. ring->txhdr_cache,
  754. b43_txhdr_size(dev),
  755. DMA_TO_DEVICE);
  756. if (b43_dma_mapping_error(ring, dma_test,
  757. b43_txhdr_size(dev), 1))
  758. goto err_kfree_txhdr_cache;
  759. }
  760. dma_unmap_single(dev->dev->dev,
  761. dma_test, b43_txhdr_size(dev),
  762. DMA_TO_DEVICE);
  763. }
  764. ring->dev = dev;
  765. ring->nr_slots = nr_slots;
  766. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  767. ring->index = controller_index;
  768. if (type == B43_DMA_64BIT)
  769. ring->ops = &dma64_ops;
  770. else
  771. ring->ops = &dma32_ops;
  772. if (for_tx) {
  773. ring->tx = 1;
  774. ring->current_slot = -1;
  775. } else {
  776. if (ring->index == 0) {
  777. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  778. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  779. } else if (ring->index == 3) {
  780. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  781. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  782. } else
  783. B43_WARN_ON(1);
  784. }
  785. spin_lock_init(&ring->lock);
  786. #ifdef CONFIG_B43_DEBUG
  787. ring->last_injected_overflow = jiffies;
  788. #endif
  789. err = alloc_ringmemory(ring);
  790. if (err)
  791. goto err_kfree_txhdr_cache;
  792. err = dmacontroller_setup(ring);
  793. if (err)
  794. goto err_free_ringmemory;
  795. out:
  796. return ring;
  797. err_free_ringmemory:
  798. free_ringmemory(ring);
  799. err_kfree_txhdr_cache:
  800. kfree(ring->txhdr_cache);
  801. err_kfree_meta:
  802. kfree(ring->meta);
  803. err_kfree_ring:
  804. kfree(ring);
  805. ring = NULL;
  806. goto out;
  807. }
  808. /* Main cleanup function. */
  809. static void b43_destroy_dmaring(struct b43_dmaring *ring)
  810. {
  811. if (!ring)
  812. return;
  813. b43dbg(ring->dev->wl, "DMA-%u 0x%04X (%s) max used slots: %d/%d\n",
  814. (unsigned int)(ring->type),
  815. ring->mmio_base,
  816. (ring->tx) ? "TX" : "RX", ring->max_used_slots, ring->nr_slots);
  817. /* Device IRQs are disabled prior entering this function,
  818. * so no need to take care of concurrency with rx handler stuff.
  819. */
  820. dmacontroller_cleanup(ring);
  821. free_all_descbuffers(ring);
  822. free_ringmemory(ring);
  823. kfree(ring->txhdr_cache);
  824. kfree(ring->meta);
  825. kfree(ring);
  826. }
  827. void b43_dma_free(struct b43_wldev *dev)
  828. {
  829. struct b43_dma *dma = &dev->dma;
  830. b43_destroy_dmaring(dma->rx_ring3);
  831. dma->rx_ring3 = NULL;
  832. b43_destroy_dmaring(dma->rx_ring0);
  833. dma->rx_ring0 = NULL;
  834. b43_destroy_dmaring(dma->tx_ring5);
  835. dma->tx_ring5 = NULL;
  836. b43_destroy_dmaring(dma->tx_ring4);
  837. dma->tx_ring4 = NULL;
  838. b43_destroy_dmaring(dma->tx_ring3);
  839. dma->tx_ring3 = NULL;
  840. b43_destroy_dmaring(dma->tx_ring2);
  841. dma->tx_ring2 = NULL;
  842. b43_destroy_dmaring(dma->tx_ring1);
  843. dma->tx_ring1 = NULL;
  844. b43_destroy_dmaring(dma->tx_ring0);
  845. dma->tx_ring0 = NULL;
  846. }
  847. int b43_dma_init(struct b43_wldev *dev)
  848. {
  849. struct b43_dma *dma = &dev->dma;
  850. struct b43_dmaring *ring;
  851. int err;
  852. u64 dmamask;
  853. enum b43_dmatype type;
  854. dmamask = supported_dma_mask(dev);
  855. switch (dmamask) {
  856. default:
  857. B43_WARN_ON(1);
  858. case DMA_30BIT_MASK:
  859. type = B43_DMA_30BIT;
  860. break;
  861. case DMA_32BIT_MASK:
  862. type = B43_DMA_32BIT;
  863. break;
  864. case DMA_64BIT_MASK:
  865. type = B43_DMA_64BIT;
  866. break;
  867. }
  868. err = ssb_dma_set_mask(dev->dev, dmamask);
  869. if (err) {
  870. b43err(dev->wl, "The machine/kernel does not support "
  871. "the required DMA mask (0x%08X%08X)\n",
  872. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  873. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  874. return -EOPNOTSUPP;
  875. }
  876. err = -ENOMEM;
  877. /* setup TX DMA channels. */
  878. ring = b43_setup_dmaring(dev, 0, 1, type);
  879. if (!ring)
  880. goto out;
  881. dma->tx_ring0 = ring;
  882. ring = b43_setup_dmaring(dev, 1, 1, type);
  883. if (!ring)
  884. goto err_destroy_tx0;
  885. dma->tx_ring1 = ring;
  886. ring = b43_setup_dmaring(dev, 2, 1, type);
  887. if (!ring)
  888. goto err_destroy_tx1;
  889. dma->tx_ring2 = ring;
  890. ring = b43_setup_dmaring(dev, 3, 1, type);
  891. if (!ring)
  892. goto err_destroy_tx2;
  893. dma->tx_ring3 = ring;
  894. ring = b43_setup_dmaring(dev, 4, 1, type);
  895. if (!ring)
  896. goto err_destroy_tx3;
  897. dma->tx_ring4 = ring;
  898. ring = b43_setup_dmaring(dev, 5, 1, type);
  899. if (!ring)
  900. goto err_destroy_tx4;
  901. dma->tx_ring5 = ring;
  902. /* setup RX DMA channels. */
  903. ring = b43_setup_dmaring(dev, 0, 0, type);
  904. if (!ring)
  905. goto err_destroy_tx5;
  906. dma->rx_ring0 = ring;
  907. if (dev->dev->id.revision < 5) {
  908. ring = b43_setup_dmaring(dev, 3, 0, type);
  909. if (!ring)
  910. goto err_destroy_rx0;
  911. dma->rx_ring3 = ring;
  912. }
  913. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  914. (unsigned int)type);
  915. err = 0;
  916. out:
  917. return err;
  918. err_destroy_rx0:
  919. b43_destroy_dmaring(dma->rx_ring0);
  920. dma->rx_ring0 = NULL;
  921. err_destroy_tx5:
  922. b43_destroy_dmaring(dma->tx_ring5);
  923. dma->tx_ring5 = NULL;
  924. err_destroy_tx4:
  925. b43_destroy_dmaring(dma->tx_ring4);
  926. dma->tx_ring4 = NULL;
  927. err_destroy_tx3:
  928. b43_destroy_dmaring(dma->tx_ring3);
  929. dma->tx_ring3 = NULL;
  930. err_destroy_tx2:
  931. b43_destroy_dmaring(dma->tx_ring2);
  932. dma->tx_ring2 = NULL;
  933. err_destroy_tx1:
  934. b43_destroy_dmaring(dma->tx_ring1);
  935. dma->tx_ring1 = NULL;
  936. err_destroy_tx0:
  937. b43_destroy_dmaring(dma->tx_ring0);
  938. dma->tx_ring0 = NULL;
  939. goto out;
  940. }
  941. /* Generate a cookie for the TX header. */
  942. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  943. {
  944. u16 cookie = 0x1000;
  945. /* Use the upper 4 bits of the cookie as
  946. * DMA controller ID and store the slot number
  947. * in the lower 12 bits.
  948. * Note that the cookie must never be 0, as this
  949. * is a special value used in RX path.
  950. * It can also not be 0xFFFF because that is special
  951. * for multicast frames.
  952. */
  953. switch (ring->index) {
  954. case 0:
  955. cookie = 0x1000;
  956. break;
  957. case 1:
  958. cookie = 0x2000;
  959. break;
  960. case 2:
  961. cookie = 0x3000;
  962. break;
  963. case 3:
  964. cookie = 0x4000;
  965. break;
  966. case 4:
  967. cookie = 0x5000;
  968. break;
  969. case 5:
  970. cookie = 0x6000;
  971. break;
  972. default:
  973. B43_WARN_ON(1);
  974. }
  975. B43_WARN_ON(slot & ~0x0FFF);
  976. cookie |= (u16) slot;
  977. return cookie;
  978. }
  979. /* Inspect a cookie and find out to which controller/slot it belongs. */
  980. static
  981. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  982. {
  983. struct b43_dma *dma = &dev->dma;
  984. struct b43_dmaring *ring = NULL;
  985. switch (cookie & 0xF000) {
  986. case 0x1000:
  987. ring = dma->tx_ring0;
  988. break;
  989. case 0x2000:
  990. ring = dma->tx_ring1;
  991. break;
  992. case 0x3000:
  993. ring = dma->tx_ring2;
  994. break;
  995. case 0x4000:
  996. ring = dma->tx_ring3;
  997. break;
  998. case 0x5000:
  999. ring = dma->tx_ring4;
  1000. break;
  1001. case 0x6000:
  1002. ring = dma->tx_ring5;
  1003. break;
  1004. default:
  1005. B43_WARN_ON(1);
  1006. }
  1007. *slot = (cookie & 0x0FFF);
  1008. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  1009. return ring;
  1010. }
  1011. static int dma_tx_fragment(struct b43_dmaring *ring,
  1012. struct sk_buff *skb,
  1013. struct ieee80211_tx_control *ctl)
  1014. {
  1015. const struct b43_dma_ops *ops = ring->ops;
  1016. u8 *header;
  1017. int slot, old_top_slot, old_used_slots;
  1018. int err;
  1019. struct b43_dmadesc_generic *desc;
  1020. struct b43_dmadesc_meta *meta;
  1021. struct b43_dmadesc_meta *meta_hdr;
  1022. struct sk_buff *bounce_skb;
  1023. u16 cookie;
  1024. size_t hdrsize = b43_txhdr_size(ring->dev);
  1025. #define SLOTS_PER_PACKET 2
  1026. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  1027. old_top_slot = ring->current_slot;
  1028. old_used_slots = ring->used_slots;
  1029. /* Get a slot for the header. */
  1030. slot = request_slot(ring);
  1031. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1032. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1033. header = &(ring->txhdr_cache[slot * hdrsize]);
  1034. cookie = generate_cookie(ring, slot);
  1035. err = b43_generate_txhdr(ring->dev, header,
  1036. skb->data, skb->len, ctl, cookie);
  1037. if (unlikely(err)) {
  1038. ring->current_slot = old_top_slot;
  1039. ring->used_slots = old_used_slots;
  1040. return err;
  1041. }
  1042. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1043. hdrsize, 1);
  1044. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1045. ring->current_slot = old_top_slot;
  1046. ring->used_slots = old_used_slots;
  1047. return -EIO;
  1048. }
  1049. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1050. hdrsize, 1, 0, 0);
  1051. /* Get a slot for the payload. */
  1052. slot = request_slot(ring);
  1053. desc = ops->idx2desc(ring, slot, &meta);
  1054. memset(meta, 0, sizeof(*meta));
  1055. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1056. meta->skb = skb;
  1057. meta->is_last_fragment = 1;
  1058. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1059. /* create a bounce buffer in zone_dma on mapping failure. */
  1060. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1061. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1062. if (!bounce_skb) {
  1063. ring->current_slot = old_top_slot;
  1064. ring->used_slots = old_used_slots;
  1065. err = -ENOMEM;
  1066. goto out_unmap_hdr;
  1067. }
  1068. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1069. dev_kfree_skb_any(skb);
  1070. skb = bounce_skb;
  1071. meta->skb = skb;
  1072. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1073. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1074. ring->current_slot = old_top_slot;
  1075. ring->used_slots = old_used_slots;
  1076. err = -EIO;
  1077. goto out_free_bounce;
  1078. }
  1079. }
  1080. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1081. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1082. /* Tell the firmware about the cookie of the last
  1083. * mcast frame, so it can clear the more-data bit in it. */
  1084. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1085. B43_SHM_SH_MCASTCOOKIE, cookie);
  1086. }
  1087. /* Now transfer the whole frame. */
  1088. wmb();
  1089. ops->poke_tx(ring, next_slot(ring, slot));
  1090. return 0;
  1091. out_free_bounce:
  1092. dev_kfree_skb_any(skb);
  1093. out_unmap_hdr:
  1094. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1095. hdrsize, 1);
  1096. return err;
  1097. }
  1098. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1099. {
  1100. #ifdef CONFIG_B43_DEBUG
  1101. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1102. /* Check if we should inject another ringbuffer overflow
  1103. * to test handling of this situation in the stack. */
  1104. unsigned long next_overflow;
  1105. next_overflow = ring->last_injected_overflow + HZ;
  1106. if (time_after(jiffies, next_overflow)) {
  1107. ring->last_injected_overflow = jiffies;
  1108. b43dbg(ring->dev->wl,
  1109. "Injecting TX ring overflow on "
  1110. "DMA controller %d\n", ring->index);
  1111. return 1;
  1112. }
  1113. }
  1114. #endif /* CONFIG_B43_DEBUG */
  1115. return 0;
  1116. }
  1117. int b43_dma_tx(struct b43_wldev *dev,
  1118. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1119. {
  1120. struct b43_dmaring *ring;
  1121. struct ieee80211_hdr *hdr;
  1122. int err = 0;
  1123. unsigned long flags;
  1124. if (unlikely(skb->len < 2 + 2 + 6)) {
  1125. /* Too short, this can't be a valid frame. */
  1126. return -EINVAL;
  1127. }
  1128. hdr = (struct ieee80211_hdr *)skb->data;
  1129. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1130. /* The multicast ring will be sent after the DTIM */
  1131. ring = dev->dma.tx_ring4;
  1132. /* Set the more-data bit. Ucode will clear it on
  1133. * the last frame for us. */
  1134. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1135. } else {
  1136. /* Decide by priority where to put this frame. */
  1137. ring = priority_to_txring(dev, ctl->queue);
  1138. }
  1139. spin_lock_irqsave(&ring->lock, flags);
  1140. B43_WARN_ON(!ring->tx);
  1141. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1142. b43warn(dev->wl, "DMA queue overflow\n");
  1143. err = -ENOSPC;
  1144. goto out_unlock;
  1145. }
  1146. /* Check if the queue was stopped in mac80211,
  1147. * but we got called nevertheless.
  1148. * That would be a mac80211 bug. */
  1149. B43_WARN_ON(ring->stopped);
  1150. err = dma_tx_fragment(ring, skb, ctl);
  1151. if (unlikely(err == -ENOKEY)) {
  1152. /* Drop this packet, as we don't have the encryption key
  1153. * anymore and must not transmit it unencrypted. */
  1154. dev_kfree_skb_any(skb);
  1155. err = 0;
  1156. goto out_unlock;
  1157. }
  1158. if (unlikely(err)) {
  1159. b43err(dev->wl, "DMA tx mapping failure\n");
  1160. goto out_unlock;
  1161. }
  1162. ring->nr_tx_packets++;
  1163. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1164. should_inject_overflow(ring)) {
  1165. /* This TX ring is full. */
  1166. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1167. ring->stopped = 1;
  1168. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1169. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1170. }
  1171. }
  1172. out_unlock:
  1173. spin_unlock_irqrestore(&ring->lock, flags);
  1174. return err;
  1175. }
  1176. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1177. const struct b43_txstatus *status)
  1178. {
  1179. const struct b43_dma_ops *ops;
  1180. struct b43_dmaring *ring;
  1181. struct b43_dmadesc_generic *desc;
  1182. struct b43_dmadesc_meta *meta;
  1183. int slot;
  1184. ring = parse_cookie(dev, status->cookie, &slot);
  1185. if (unlikely(!ring))
  1186. return;
  1187. B43_WARN_ON(!irqs_disabled());
  1188. spin_lock(&ring->lock);
  1189. B43_WARN_ON(!ring->tx);
  1190. ops = ring->ops;
  1191. while (1) {
  1192. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1193. desc = ops->idx2desc(ring, slot, &meta);
  1194. if (meta->skb)
  1195. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1196. 1);
  1197. else
  1198. unmap_descbuffer(ring, meta->dmaaddr,
  1199. b43_txhdr_size(dev), 1);
  1200. if (meta->is_last_fragment) {
  1201. B43_WARN_ON(!meta->skb);
  1202. /* Call back to inform the ieee80211 subsystem about the
  1203. * status of the transmission.
  1204. * Some fields of txstat are already filled in dma_tx().
  1205. */
  1206. if (status->acked) {
  1207. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1208. } else {
  1209. if (!(meta->txstat.control.flags
  1210. & IEEE80211_TXCTL_NO_ACK))
  1211. meta->txstat.excessive_retries = 1;
  1212. }
  1213. if (status->frame_count == 0) {
  1214. /* The frame was not transmitted at all. */
  1215. meta->txstat.retry_count = 0;
  1216. } else
  1217. meta->txstat.retry_count = status->frame_count - 1;
  1218. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1219. &(meta->txstat));
  1220. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1221. meta->skb = NULL;
  1222. } else {
  1223. /* No need to call free_descriptor_buffer here, as
  1224. * this is only the txhdr, which is not allocated.
  1225. */
  1226. B43_WARN_ON(meta->skb);
  1227. }
  1228. /* Everything unmapped and free'd. So it's not used anymore. */
  1229. ring->used_slots--;
  1230. if (meta->is_last_fragment)
  1231. break;
  1232. slot = next_slot(ring, slot);
  1233. }
  1234. dev->stats.last_tx = jiffies;
  1235. if (ring->stopped) {
  1236. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1237. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1238. ring->stopped = 0;
  1239. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1240. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1241. }
  1242. }
  1243. spin_unlock(&ring->lock);
  1244. }
  1245. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1246. struct ieee80211_tx_queue_stats *stats)
  1247. {
  1248. const int nr_queues = dev->wl->hw->queues;
  1249. struct b43_dmaring *ring;
  1250. struct ieee80211_tx_queue_stats_data *data;
  1251. unsigned long flags;
  1252. int i;
  1253. for (i = 0; i < nr_queues; i++) {
  1254. data = &(stats->data[i]);
  1255. ring = priority_to_txring(dev, i);
  1256. spin_lock_irqsave(&ring->lock, flags);
  1257. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1258. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1259. data->count = ring->nr_tx_packets;
  1260. spin_unlock_irqrestore(&ring->lock, flags);
  1261. }
  1262. }
  1263. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1264. {
  1265. const struct b43_dma_ops *ops = ring->ops;
  1266. struct b43_dmadesc_generic *desc;
  1267. struct b43_dmadesc_meta *meta;
  1268. struct b43_rxhdr_fw4 *rxhdr;
  1269. struct sk_buff *skb;
  1270. u16 len;
  1271. int err;
  1272. dma_addr_t dmaaddr;
  1273. desc = ops->idx2desc(ring, *slot, &meta);
  1274. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1275. skb = meta->skb;
  1276. if (ring->index == 3) {
  1277. /* We received an xmit status. */
  1278. struct b43_hwtxstatus *hw = (struct b43_hwtxstatus *)skb->data;
  1279. int i = 0;
  1280. while (hw->cookie == 0) {
  1281. if (i > 100)
  1282. break;
  1283. i++;
  1284. udelay(2);
  1285. barrier();
  1286. }
  1287. b43_handle_hwtxstatus(ring->dev, hw);
  1288. /* recycle the descriptor buffer. */
  1289. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1290. ring->rx_buffersize);
  1291. return;
  1292. }
  1293. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1294. len = le16_to_cpu(rxhdr->frame_len);
  1295. if (len == 0) {
  1296. int i = 0;
  1297. do {
  1298. udelay(2);
  1299. barrier();
  1300. len = le16_to_cpu(rxhdr->frame_len);
  1301. } while (len == 0 && i++ < 5);
  1302. if (unlikely(len == 0)) {
  1303. /* recycle the descriptor buffer. */
  1304. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1305. ring->rx_buffersize);
  1306. goto drop;
  1307. }
  1308. }
  1309. if (unlikely(len > ring->rx_buffersize)) {
  1310. /* The data did not fit into one descriptor buffer
  1311. * and is split over multiple buffers.
  1312. * This should never happen, as we try to allocate buffers
  1313. * big enough. So simply ignore this packet.
  1314. */
  1315. int cnt = 0;
  1316. s32 tmp = len;
  1317. while (1) {
  1318. desc = ops->idx2desc(ring, *slot, &meta);
  1319. /* recycle the descriptor buffer. */
  1320. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1321. ring->rx_buffersize);
  1322. *slot = next_slot(ring, *slot);
  1323. cnt++;
  1324. tmp -= ring->rx_buffersize;
  1325. if (tmp <= 0)
  1326. break;
  1327. }
  1328. b43err(ring->dev->wl, "DMA RX buffer too small "
  1329. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1330. len, ring->rx_buffersize, cnt);
  1331. goto drop;
  1332. }
  1333. dmaaddr = meta->dmaaddr;
  1334. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1335. if (unlikely(err)) {
  1336. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1337. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1338. goto drop;
  1339. }
  1340. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1341. skb_put(skb, len + ring->frameoffset);
  1342. skb_pull(skb, ring->frameoffset);
  1343. b43_rx(ring->dev, skb, rxhdr);
  1344. drop:
  1345. return;
  1346. }
  1347. void b43_dma_rx(struct b43_dmaring *ring)
  1348. {
  1349. const struct b43_dma_ops *ops = ring->ops;
  1350. int slot, current_slot;
  1351. int used_slots = 0;
  1352. B43_WARN_ON(ring->tx);
  1353. current_slot = ops->get_current_rxslot(ring);
  1354. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1355. slot = ring->current_slot;
  1356. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1357. dma_rx(ring, &slot);
  1358. update_max_used_slots(ring, ++used_slots);
  1359. }
  1360. ops->set_current_rxslot(ring, slot);
  1361. ring->current_slot = slot;
  1362. }
  1363. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1364. {
  1365. unsigned long flags;
  1366. spin_lock_irqsave(&ring->lock, flags);
  1367. B43_WARN_ON(!ring->tx);
  1368. ring->ops->tx_suspend(ring);
  1369. spin_unlock_irqrestore(&ring->lock, flags);
  1370. }
  1371. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1372. {
  1373. unsigned long flags;
  1374. spin_lock_irqsave(&ring->lock, flags);
  1375. B43_WARN_ON(!ring->tx);
  1376. ring->ops->tx_resume(ring);
  1377. spin_unlock_irqrestore(&ring->lock, flags);
  1378. }
  1379. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1380. {
  1381. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1382. b43_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1383. b43_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1384. b43_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1385. b43_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1386. b43_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1387. b43_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1388. }
  1389. void b43_dma_tx_resume(struct b43_wldev *dev)
  1390. {
  1391. b43_dma_tx_resume_ring(dev->dma.tx_ring5);
  1392. b43_dma_tx_resume_ring(dev->dma.tx_ring4);
  1393. b43_dma_tx_resume_ring(dev->dma.tx_ring3);
  1394. b43_dma_tx_resume_ring(dev->dma.tx_ring2);
  1395. b43_dma_tx_resume_ring(dev->dma.tx_ring1);
  1396. b43_dma_tx_resume_ring(dev->dma.tx_ring0);
  1397. b43_power_saving_ctl_bits(dev, 0);
  1398. }