omap4-common.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/memblock.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/export.h>
  21. #include <asm/hardware/gic.h>
  22. #include <asm/hardware/cache-l2x0.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/memblock.h>
  25. #include <plat/sram.h>
  26. #include <plat/omap-secure.h>
  27. #include <plat/mmc.h>
  28. #include "omap-wakeupgen.h"
  29. #include "soc.h"
  30. #include "common.h"
  31. #include "hsmmc.h"
  32. #include "omap4-sar-layout.h"
  33. #ifdef CONFIG_CACHE_L2X0
  34. static void __iomem *l2cache_base;
  35. #endif
  36. static void __iomem *sar_ram_base;
  37. static void __iomem *gic_dist_base_addr;
  38. #ifdef CONFIG_OMAP4_ERRATA_I688
  39. /* Used to implement memory barrier on DRAM path */
  40. #define OMAP4_DRAM_BARRIER_VA 0xfe600000
  41. void __iomem *dram_sync, *sram_sync;
  42. static phys_addr_t paddr;
  43. static u32 size;
  44. void omap_bus_sync(void)
  45. {
  46. if (dram_sync && sram_sync) {
  47. writel_relaxed(readl_relaxed(dram_sync), dram_sync);
  48. writel_relaxed(readl_relaxed(sram_sync), sram_sync);
  49. isb();
  50. }
  51. }
  52. EXPORT_SYMBOL(omap_bus_sync);
  53. /* Steal one page physical memory for barrier implementation */
  54. int __init omap_barrier_reserve_memblock(void)
  55. {
  56. size = ALIGN(PAGE_SIZE, SZ_1M);
  57. paddr = arm_memblock_steal(size, SZ_1M);
  58. return 0;
  59. }
  60. void __init omap_barriers_init(void)
  61. {
  62. struct map_desc dram_io_desc[1];
  63. dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
  64. dram_io_desc[0].pfn = __phys_to_pfn(paddr);
  65. dram_io_desc[0].length = size;
  66. dram_io_desc[0].type = MT_MEMORY_SO;
  67. iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
  68. dram_sync = (void __iomem *) dram_io_desc[0].virtual;
  69. sram_sync = (void __iomem *) OMAP4_SRAM_VA;
  70. pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
  71. (long long) paddr, dram_io_desc[0].virtual);
  72. }
  73. #else
  74. void __init omap_barriers_init(void)
  75. {}
  76. #endif
  77. void __init gic_init_irq(void)
  78. {
  79. void __iomem *omap_irq_base;
  80. /* Static mapping, never released */
  81. gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
  82. BUG_ON(!gic_dist_base_addr);
  83. /* Static mapping, never released */
  84. omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
  85. BUG_ON(!omap_irq_base);
  86. omap_wakeupgen_init();
  87. gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
  88. }
  89. void gic_dist_disable(void)
  90. {
  91. if (gic_dist_base_addr)
  92. __raw_writel(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
  93. }
  94. #ifdef CONFIG_CACHE_L2X0
  95. void __iomem *omap4_get_l2cache_base(void)
  96. {
  97. return l2cache_base;
  98. }
  99. static void omap4_l2x0_disable(void)
  100. {
  101. /* Disable PL310 L2 Cache controller */
  102. omap_smc1(0x102, 0x0);
  103. }
  104. static void omap4_l2x0_set_debug(unsigned long val)
  105. {
  106. /* Program PL310 L2 Cache controller debug register */
  107. omap_smc1(0x100, val);
  108. }
  109. static int __init omap_l2_cache_init(void)
  110. {
  111. u32 aux_ctrl = 0;
  112. /*
  113. * To avoid code running on other OMAPs in
  114. * multi-omap builds
  115. */
  116. if (!cpu_is_omap44xx())
  117. return -ENODEV;
  118. /* Static mapping, never released */
  119. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  120. if (WARN_ON(!l2cache_base))
  121. return -ENOMEM;
  122. /*
  123. * 16-way associativity, parity disabled
  124. * Way size - 32KB (es1.0)
  125. * Way size - 64KB (es2.0 +)
  126. */
  127. aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
  128. (0x1 << 25) |
  129. (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
  130. (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
  131. if (omap_rev() == OMAP4430_REV_ES1_0) {
  132. aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
  133. } else {
  134. aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
  135. (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
  136. (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
  137. (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
  138. (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
  139. }
  140. if (omap_rev() != OMAP4430_REV_ES1_0)
  141. omap_smc1(0x109, aux_ctrl);
  142. /* Enable PL310 L2 Cache controller */
  143. omap_smc1(0x102, 0x1);
  144. if (of_have_populated_dt())
  145. l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
  146. else
  147. l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
  148. /*
  149. * Override default outer_cache.disable with a OMAP4
  150. * specific one
  151. */
  152. outer_cache.disable = omap4_l2x0_disable;
  153. outer_cache.set_debug = omap4_l2x0_set_debug;
  154. return 0;
  155. }
  156. early_initcall(omap_l2_cache_init);
  157. #endif
  158. void __iomem *omap4_get_sar_ram_base(void)
  159. {
  160. return sar_ram_base;
  161. }
  162. /*
  163. * SAR RAM used to save and restore the HW
  164. * context in low power modes
  165. */
  166. static int __init omap4_sar_ram_init(void)
  167. {
  168. /*
  169. * To avoid code running on other OMAPs in
  170. * multi-omap builds
  171. */
  172. if (!cpu_is_omap44xx())
  173. return -ENOMEM;
  174. /* Static mapping, never released */
  175. sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
  176. if (WARN_ON(!sar_ram_base))
  177. return -ENOMEM;
  178. return 0;
  179. }
  180. early_initcall(omap4_sar_ram_init);
  181. static struct of_device_id irq_match[] __initdata = {
  182. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  183. { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
  184. { }
  185. };
  186. void __init omap_gic_of_init(void)
  187. {
  188. omap_wakeupgen_init();
  189. of_irq_init(irq_match);
  190. }
  191. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  192. static int omap4_twl6030_hsmmc_late_init(struct device *dev)
  193. {
  194. int irq = 0;
  195. struct platform_device *pdev = container_of(dev,
  196. struct platform_device, dev);
  197. struct omap_mmc_platform_data *pdata = dev->platform_data;
  198. /* Setting MMC1 Card detect Irq */
  199. if (pdev->id == 0) {
  200. irq = twl6030_mmc_card_detect_config();
  201. if (irq < 0) {
  202. dev_err(dev, "%s: Error card detect config(%d)\n",
  203. __func__, irq);
  204. return irq;
  205. }
  206. pdata->slots[0].card_detect_irq = irq;
  207. pdata->slots[0].card_detect = twl6030_mmc_card_detect;
  208. }
  209. return 0;
  210. }
  211. static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
  212. {
  213. struct omap_mmc_platform_data *pdata;
  214. /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
  215. if (!dev) {
  216. pr_err("Failed %s\n", __func__);
  217. return;
  218. }
  219. pdata = dev->platform_data;
  220. pdata->init = omap4_twl6030_hsmmc_late_init;
  221. }
  222. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  223. {
  224. struct omap2_hsmmc_info *c;
  225. omap_hsmmc_init(controllers);
  226. for (c = controllers; c->mmc; c++) {
  227. /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
  228. if (!c->pdev)
  229. continue;
  230. omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
  231. }
  232. return 0;
  233. }
  234. #else
  235. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  236. {
  237. return 0;
  238. }
  239. #endif