r6040.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/mii.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/crc32.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/bitops.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <linux/uaccess.h>
  46. #include <linux/phy.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.28"
  50. #define DRV_RELDATE "07Oct2011"
  51. /* Time in jiffies before concluding the transmitter is hung. */
  52. #define TX_TIMEOUT (6000 * HZ / 1000)
  53. /* RDC MAC I/O Size */
  54. #define R6040_IO_SIZE 256
  55. /* MAX RDC MAC */
  56. #define MAX_MAC 2
  57. /* MAC registers */
  58. #define MCR0 0x00 /* Control register 0 */
  59. #define MCR0_RCVEN 0x0002 /* Receive enable */
  60. #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
  61. #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
  62. #define MCR0_XMTEN 0x1000 /* Transmission enable */
  63. #define MCR0_FD 0x8000 /* Full/Half duplex */
  64. #define MCR1 0x04 /* Control register 1 */
  65. #define MAC_RST 0x0001 /* Reset the MAC */
  66. #define MBCR 0x08 /* Bus control */
  67. #define MT_ICR 0x0C /* TX interrupt control */
  68. #define MR_ICR 0x10 /* RX interrupt control */
  69. #define MTPR 0x14 /* TX poll command register */
  70. #define TM2TX 0x0001 /* Trigger MAC to transmit */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
  75. #define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
  76. #define TX_LATEC 0x4000 /* Transmit late collision */
  77. #define MMDIO 0x20 /* MDIO control register */
  78. #define MDIO_WRITE 0x4000 /* MDIO write */
  79. #define MDIO_READ 0x2000 /* MDIO read */
  80. #define MMRD 0x24 /* MDIO read data register */
  81. #define MMWD 0x28 /* MDIO write data register */
  82. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  83. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  84. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  85. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  86. #define MISR 0x3C /* Status register */
  87. #define MIER 0x40 /* INT enable register */
  88. #define MSK_INT 0x0000 /* Mask off interrupts */
  89. #define RX_FINISH 0x0001 /* RX finished */
  90. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  91. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  92. #define RX_EARLY 0x0008 /* RX early */
  93. #define TX_FINISH 0x0010 /* TX finished */
  94. #define TX_EARLY 0x0080 /* TX early */
  95. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  96. #define LINK_CHANGED 0x0200 /* PHY link changed */
  97. #define ME_CISR 0x44 /* Event counter INT status */
  98. #define ME_CIER 0x48 /* Event counter INT enable */
  99. #define MR_CNT 0x50 /* Successfully received packet counter */
  100. #define ME_CNT0 0x52 /* Event counter 0 */
  101. #define ME_CNT1 0x54 /* Event counter 1 */
  102. #define ME_CNT2 0x56 /* Event counter 2 */
  103. #define ME_CNT3 0x58 /* Event counter 3 */
  104. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  105. #define ME_CNT4 0x5C /* Event counter 4 */
  106. #define MP_CNT 0x5E /* Pause frame counter register */
  107. #define MAR0 0x60 /* Hash table 0 */
  108. #define MAR1 0x62 /* Hash table 1 */
  109. #define MAR2 0x64 /* Hash table 2 */
  110. #define MAR3 0x66 /* Hash table 3 */
  111. #define MID_0L 0x68 /* Multicast address MID0 Low */
  112. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  113. #define MID_0H 0x6C /* Multicast address MID0 High */
  114. #define MID_1L 0x70 /* MID1 Low */
  115. #define MID_1M 0x72 /* MID1 Medium */
  116. #define MID_1H 0x74 /* MID1 High */
  117. #define MID_2L 0x78 /* MID2 Low */
  118. #define MID_2M 0x7A /* MID2 Medium */
  119. #define MID_2H 0x7C /* MID2 High */
  120. #define MID_3L 0x80 /* MID3 Low */
  121. #define MID_3M 0x82 /* MID3 Medium */
  122. #define MID_3H 0x84 /* MID3 High */
  123. #define PHY_CC 0x88 /* PHY status change configuration register */
  124. #define SCEN 0x8000 /* PHY status change enable */
  125. #define PHYAD_SHIFT 8 /* PHY address shift */
  126. #define TMRDIV_SHIFT 0 /* Timer divider shift */
  127. #define PHY_ST 0x8A /* PHY status register */
  128. #define MAC_SM 0xAC /* MAC status machine */
  129. #define MAC_SM_RST 0x0002 /* MAC status machine reset */
  130. #define MAC_ID 0xBE /* Identifier register */
  131. #define TX_DCNT 0x80 /* TX descriptor count */
  132. #define RX_DCNT 0x80 /* RX descriptor count */
  133. #define MAX_BUF_SIZE 0x600
  134. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  135. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  136. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  137. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  138. #define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
  139. /* Descriptor status */
  140. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  141. #define DSC_RX_OK 0x4000 /* RX was successful */
  142. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  143. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  144. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  145. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  146. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  147. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  148. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  149. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  150. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  151. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  152. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  153. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  154. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  155. "Florian Fainelli <florian@openwrt.org>");
  156. MODULE_LICENSE("GPL");
  157. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  158. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  159. /* RX and TX interrupts that we handle */
  160. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  161. #define TX_INTS (TX_FINISH)
  162. #define INT_MASK (RX_INTS | TX_INTS)
  163. struct r6040_descriptor {
  164. u16 status, len; /* 0-3 */
  165. __le32 buf; /* 4-7 */
  166. __le32 ndesc; /* 8-B */
  167. u32 rev1; /* C-F */
  168. char *vbufp; /* 10-13 */
  169. struct r6040_descriptor *vndescp; /* 14-17 */
  170. struct sk_buff *skb_ptr; /* 18-1B */
  171. u32 rev2; /* 1C-1F */
  172. } __aligned(32);
  173. struct r6040_private {
  174. spinlock_t lock; /* driver lock */
  175. struct pci_dev *pdev;
  176. struct r6040_descriptor *rx_insert_ptr;
  177. struct r6040_descriptor *rx_remove_ptr;
  178. struct r6040_descriptor *tx_insert_ptr;
  179. struct r6040_descriptor *tx_remove_ptr;
  180. struct r6040_descriptor *rx_ring;
  181. struct r6040_descriptor *tx_ring;
  182. dma_addr_t rx_ring_dma;
  183. dma_addr_t tx_ring_dma;
  184. u16 tx_free_desc;
  185. u16 mcr0;
  186. struct net_device *dev;
  187. struct mii_bus *mii_bus;
  188. struct napi_struct napi;
  189. void __iomem *base;
  190. struct phy_device *phydev;
  191. int old_link;
  192. int old_duplex;
  193. };
  194. static char version[] = DRV_NAME
  195. ": RDC R6040 NAPI net driver,"
  196. "version "DRV_VERSION " (" DRV_RELDATE ")";
  197. /* Read a word data from PHY Chip */
  198. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  199. {
  200. int limit = MAC_DEF_TIMEOUT;
  201. u16 cmd;
  202. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  203. /* Wait for the read bit to be cleared */
  204. while (limit--) {
  205. cmd = ioread16(ioaddr + MMDIO);
  206. if (!(cmd & MDIO_READ))
  207. break;
  208. }
  209. if (limit < 0)
  210. return -ETIMEDOUT;
  211. return ioread16(ioaddr + MMRD);
  212. }
  213. /* Write a word data from PHY Chip */
  214. static int r6040_phy_write(void __iomem *ioaddr,
  215. int phy_addr, int reg, u16 val)
  216. {
  217. int limit = MAC_DEF_TIMEOUT;
  218. u16 cmd;
  219. iowrite16(val, ioaddr + MMWD);
  220. /* Write the command to the MDIO bus */
  221. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  222. /* Wait for the write bit to be cleared */
  223. while (limit--) {
  224. cmd = ioread16(ioaddr + MMDIO);
  225. if (!(cmd & MDIO_WRITE))
  226. break;
  227. }
  228. return (limit < 0) ? -ETIMEDOUT : 0;
  229. }
  230. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  231. {
  232. struct net_device *dev = bus->priv;
  233. struct r6040_private *lp = netdev_priv(dev);
  234. void __iomem *ioaddr = lp->base;
  235. return r6040_phy_read(ioaddr, phy_addr, reg);
  236. }
  237. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  238. int reg, u16 value)
  239. {
  240. struct net_device *dev = bus->priv;
  241. struct r6040_private *lp = netdev_priv(dev);
  242. void __iomem *ioaddr = lp->base;
  243. return r6040_phy_write(ioaddr, phy_addr, reg, value);
  244. }
  245. static int r6040_mdiobus_reset(struct mii_bus *bus)
  246. {
  247. return 0;
  248. }
  249. static void r6040_free_txbufs(struct net_device *dev)
  250. {
  251. struct r6040_private *lp = netdev_priv(dev);
  252. int i;
  253. for (i = 0; i < TX_DCNT; i++) {
  254. if (lp->tx_insert_ptr->skb_ptr) {
  255. pci_unmap_single(lp->pdev,
  256. le32_to_cpu(lp->tx_insert_ptr->buf),
  257. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  258. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  259. lp->tx_insert_ptr->skb_ptr = NULL;
  260. }
  261. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  262. }
  263. }
  264. static void r6040_free_rxbufs(struct net_device *dev)
  265. {
  266. struct r6040_private *lp = netdev_priv(dev);
  267. int i;
  268. for (i = 0; i < RX_DCNT; i++) {
  269. if (lp->rx_insert_ptr->skb_ptr) {
  270. pci_unmap_single(lp->pdev,
  271. le32_to_cpu(lp->rx_insert_ptr->buf),
  272. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  273. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  274. lp->rx_insert_ptr->skb_ptr = NULL;
  275. }
  276. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  277. }
  278. }
  279. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  280. dma_addr_t desc_dma, int size)
  281. {
  282. struct r6040_descriptor *desc = desc_ring;
  283. dma_addr_t mapping = desc_dma;
  284. while (size-- > 0) {
  285. mapping += sizeof(*desc);
  286. desc->ndesc = cpu_to_le32(mapping);
  287. desc->vndescp = desc + 1;
  288. desc++;
  289. }
  290. desc--;
  291. desc->ndesc = cpu_to_le32(desc_dma);
  292. desc->vndescp = desc_ring;
  293. }
  294. static void r6040_init_txbufs(struct net_device *dev)
  295. {
  296. struct r6040_private *lp = netdev_priv(dev);
  297. lp->tx_free_desc = TX_DCNT;
  298. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  299. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  300. }
  301. static int r6040_alloc_rxbufs(struct net_device *dev)
  302. {
  303. struct r6040_private *lp = netdev_priv(dev);
  304. struct r6040_descriptor *desc;
  305. struct sk_buff *skb;
  306. int rc;
  307. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  308. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  309. /* Allocate skbs for the rx descriptors */
  310. desc = lp->rx_ring;
  311. do {
  312. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  313. if (!skb) {
  314. netdev_err(dev, "failed to alloc skb for rx\n");
  315. rc = -ENOMEM;
  316. goto err_exit;
  317. }
  318. desc->skb_ptr = skb;
  319. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  320. desc->skb_ptr->data,
  321. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  322. desc->status = DSC_OWNER_MAC;
  323. desc = desc->vndescp;
  324. } while (desc != lp->rx_ring);
  325. return 0;
  326. err_exit:
  327. /* Deallocate all previously allocated skbs */
  328. r6040_free_rxbufs(dev);
  329. return rc;
  330. }
  331. static void r6040_reset_mac(struct r6040_private *lp)
  332. {
  333. void __iomem *ioaddr = lp->base;
  334. int limit = MAC_DEF_TIMEOUT;
  335. u16 cmd;
  336. iowrite16(MAC_RST, ioaddr + MCR1);
  337. while (limit--) {
  338. cmd = ioread16(ioaddr + MCR1);
  339. if (cmd & MAC_RST)
  340. break;
  341. }
  342. /* Reset internal state machine */
  343. iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
  344. iowrite16(0, ioaddr + MAC_SM);
  345. mdelay(5);
  346. }
  347. static void r6040_init_mac_regs(struct net_device *dev)
  348. {
  349. struct r6040_private *lp = netdev_priv(dev);
  350. void __iomem *ioaddr = lp->base;
  351. /* Mask Off Interrupt */
  352. iowrite16(MSK_INT, ioaddr + MIER);
  353. /* Reset RDC MAC */
  354. r6040_reset_mac(lp);
  355. /* MAC Bus Control Register */
  356. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  357. /* Buffer Size Register */
  358. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  359. /* Write TX ring start address */
  360. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  361. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  362. /* Write RX ring start address */
  363. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  364. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  365. /* Set interrupt waiting time and packet numbers */
  366. iowrite16(0, ioaddr + MT_ICR);
  367. iowrite16(0, ioaddr + MR_ICR);
  368. /* Enable interrupts */
  369. iowrite16(INT_MASK, ioaddr + MIER);
  370. /* Enable TX and RX */
  371. iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
  372. /* Let TX poll the descriptors
  373. * we may got called by r6040_tx_timeout which has left
  374. * some unsent tx buffers */
  375. iowrite16(TM2TX, ioaddr + MTPR);
  376. }
  377. static void r6040_tx_timeout(struct net_device *dev)
  378. {
  379. struct r6040_private *priv = netdev_priv(dev);
  380. void __iomem *ioaddr = priv->base;
  381. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  382. "status %4.4x\n",
  383. ioread16(ioaddr + MIER),
  384. ioread16(ioaddr + MISR));
  385. dev->stats.tx_errors++;
  386. /* Reset MAC and re-init all registers */
  387. r6040_init_mac_regs(dev);
  388. }
  389. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  390. {
  391. struct r6040_private *priv = netdev_priv(dev);
  392. void __iomem *ioaddr = priv->base;
  393. unsigned long flags;
  394. spin_lock_irqsave(&priv->lock, flags);
  395. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  396. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  397. spin_unlock_irqrestore(&priv->lock, flags);
  398. return &dev->stats;
  399. }
  400. /* Stop RDC MAC and Free the allocated resource */
  401. static void r6040_down(struct net_device *dev)
  402. {
  403. struct r6040_private *lp = netdev_priv(dev);
  404. void __iomem *ioaddr = lp->base;
  405. u16 *adrp;
  406. /* Stop MAC */
  407. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  408. /* Reset RDC MAC */
  409. r6040_reset_mac(lp);
  410. /* Restore MAC Address to MIDx */
  411. adrp = (u16 *) dev->dev_addr;
  412. iowrite16(adrp[0], ioaddr + MID_0L);
  413. iowrite16(adrp[1], ioaddr + MID_0M);
  414. iowrite16(adrp[2], ioaddr + MID_0H);
  415. phy_stop(lp->phydev);
  416. }
  417. static int r6040_close(struct net_device *dev)
  418. {
  419. struct r6040_private *lp = netdev_priv(dev);
  420. struct pci_dev *pdev = lp->pdev;
  421. spin_lock_irq(&lp->lock);
  422. napi_disable(&lp->napi);
  423. netif_stop_queue(dev);
  424. r6040_down(dev);
  425. free_irq(dev->irq, dev);
  426. /* Free RX buffer */
  427. r6040_free_rxbufs(dev);
  428. /* Free TX buffer */
  429. r6040_free_txbufs(dev);
  430. spin_unlock_irq(&lp->lock);
  431. /* Free Descriptor memory */
  432. if (lp->rx_ring) {
  433. pci_free_consistent(pdev,
  434. RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  435. lp->rx_ring = NULL;
  436. }
  437. if (lp->tx_ring) {
  438. pci_free_consistent(pdev,
  439. TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  440. lp->tx_ring = NULL;
  441. }
  442. return 0;
  443. }
  444. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  445. {
  446. struct r6040_private *lp = netdev_priv(dev);
  447. if (!lp->phydev)
  448. return -EINVAL;
  449. return phy_mii_ioctl(lp->phydev, rq, cmd);
  450. }
  451. static int r6040_rx(struct net_device *dev, int limit)
  452. {
  453. struct r6040_private *priv = netdev_priv(dev);
  454. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  455. struct sk_buff *skb_ptr, *new_skb;
  456. int count = 0;
  457. u16 err;
  458. /* Limit not reached and the descriptor belongs to the CPU */
  459. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  460. /* Read the descriptor status */
  461. err = descptr->status;
  462. /* Global error status set */
  463. if (err & DSC_RX_ERR) {
  464. /* RX dribble */
  465. if (err & DSC_RX_ERR_DRI)
  466. dev->stats.rx_frame_errors++;
  467. /* Buffer length exceeded */
  468. if (err & DSC_RX_ERR_BUF)
  469. dev->stats.rx_length_errors++;
  470. /* Packet too long */
  471. if (err & DSC_RX_ERR_LONG)
  472. dev->stats.rx_length_errors++;
  473. /* Packet < 64 bytes */
  474. if (err & DSC_RX_ERR_RUNT)
  475. dev->stats.rx_length_errors++;
  476. /* CRC error */
  477. if (err & DSC_RX_ERR_CRC) {
  478. spin_lock(&priv->lock);
  479. dev->stats.rx_crc_errors++;
  480. spin_unlock(&priv->lock);
  481. }
  482. goto next_descr;
  483. }
  484. /* Packet successfully received */
  485. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  486. if (!new_skb) {
  487. dev->stats.rx_dropped++;
  488. goto next_descr;
  489. }
  490. skb_ptr = descptr->skb_ptr;
  491. skb_ptr->dev = priv->dev;
  492. /* Do not count the CRC */
  493. skb_put(skb_ptr, descptr->len - 4);
  494. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  495. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  496. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  497. /* Send to upper layer */
  498. netif_receive_skb(skb_ptr);
  499. dev->stats.rx_packets++;
  500. dev->stats.rx_bytes += descptr->len - 4;
  501. /* put new skb into descriptor */
  502. descptr->skb_ptr = new_skb;
  503. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  504. descptr->skb_ptr->data,
  505. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  506. next_descr:
  507. /* put the descriptor back to the MAC */
  508. descptr->status = DSC_OWNER_MAC;
  509. descptr = descptr->vndescp;
  510. count++;
  511. }
  512. priv->rx_remove_ptr = descptr;
  513. return count;
  514. }
  515. static void r6040_tx(struct net_device *dev)
  516. {
  517. struct r6040_private *priv = netdev_priv(dev);
  518. struct r6040_descriptor *descptr;
  519. void __iomem *ioaddr = priv->base;
  520. struct sk_buff *skb_ptr;
  521. u16 err;
  522. spin_lock(&priv->lock);
  523. descptr = priv->tx_remove_ptr;
  524. while (priv->tx_free_desc < TX_DCNT) {
  525. /* Check for errors */
  526. err = ioread16(ioaddr + MLSR);
  527. if (err & TX_FIFO_UNDR)
  528. dev->stats.tx_fifo_errors++;
  529. if (err & (TX_EXCEEDC | TX_LATEC))
  530. dev->stats.tx_carrier_errors++;
  531. if (descptr->status & DSC_OWNER_MAC)
  532. break; /* Not complete */
  533. skb_ptr = descptr->skb_ptr;
  534. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  535. skb_ptr->len, PCI_DMA_TODEVICE);
  536. /* Free buffer */
  537. dev_kfree_skb_irq(skb_ptr);
  538. descptr->skb_ptr = NULL;
  539. /* To next descriptor */
  540. descptr = descptr->vndescp;
  541. priv->tx_free_desc++;
  542. }
  543. priv->tx_remove_ptr = descptr;
  544. if (priv->tx_free_desc)
  545. netif_wake_queue(dev);
  546. spin_unlock(&priv->lock);
  547. }
  548. static int r6040_poll(struct napi_struct *napi, int budget)
  549. {
  550. struct r6040_private *priv =
  551. container_of(napi, struct r6040_private, napi);
  552. struct net_device *dev = priv->dev;
  553. void __iomem *ioaddr = priv->base;
  554. int work_done;
  555. work_done = r6040_rx(dev, budget);
  556. if (work_done < budget) {
  557. napi_complete(napi);
  558. /* Enable RX interrupt */
  559. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  560. }
  561. return work_done;
  562. }
  563. /* The RDC interrupt handler. */
  564. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  565. {
  566. struct net_device *dev = dev_id;
  567. struct r6040_private *lp = netdev_priv(dev);
  568. void __iomem *ioaddr = lp->base;
  569. u16 misr, status;
  570. /* Save MIER */
  571. misr = ioread16(ioaddr + MIER);
  572. /* Mask off RDC MAC interrupt */
  573. iowrite16(MSK_INT, ioaddr + MIER);
  574. /* Read MISR status and clear */
  575. status = ioread16(ioaddr + MISR);
  576. if (status == 0x0000 || status == 0xffff) {
  577. /* Restore RDC MAC interrupt */
  578. iowrite16(misr, ioaddr + MIER);
  579. return IRQ_NONE;
  580. }
  581. /* RX interrupt request */
  582. if (status & RX_INTS) {
  583. if (status & RX_NO_DESC) {
  584. /* RX descriptor unavailable */
  585. dev->stats.rx_dropped++;
  586. dev->stats.rx_missed_errors++;
  587. }
  588. if (status & RX_FIFO_FULL)
  589. dev->stats.rx_fifo_errors++;
  590. if (likely(napi_schedule_prep(&lp->napi))) {
  591. /* Mask off RX interrupt */
  592. misr &= ~RX_INTS;
  593. __napi_schedule(&lp->napi);
  594. }
  595. }
  596. /* TX interrupt request */
  597. if (status & TX_INTS)
  598. r6040_tx(dev);
  599. /* Restore RDC MAC interrupt */
  600. iowrite16(misr, ioaddr + MIER);
  601. return IRQ_HANDLED;
  602. }
  603. #ifdef CONFIG_NET_POLL_CONTROLLER
  604. static void r6040_poll_controller(struct net_device *dev)
  605. {
  606. disable_irq(dev->irq);
  607. r6040_interrupt(dev->irq, dev);
  608. enable_irq(dev->irq);
  609. }
  610. #endif
  611. /* Init RDC MAC */
  612. static int r6040_up(struct net_device *dev)
  613. {
  614. struct r6040_private *lp = netdev_priv(dev);
  615. void __iomem *ioaddr = lp->base;
  616. int ret;
  617. /* Initialise and alloc RX/TX buffers */
  618. r6040_init_txbufs(dev);
  619. ret = r6040_alloc_rxbufs(dev);
  620. if (ret)
  621. return ret;
  622. /* improve performance (by RDC guys) */
  623. r6040_phy_write(ioaddr, 30, 17,
  624. (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  625. r6040_phy_write(ioaddr, 30, 17,
  626. ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  627. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  628. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  629. /* Initialize all MAC registers */
  630. r6040_init_mac_regs(dev);
  631. phy_start(lp->phydev);
  632. return 0;
  633. }
  634. /* Read/set MAC address routines */
  635. static void r6040_mac_address(struct net_device *dev)
  636. {
  637. struct r6040_private *lp = netdev_priv(dev);
  638. void __iomem *ioaddr = lp->base;
  639. u16 *adrp;
  640. /* Reset MAC */
  641. r6040_reset_mac(lp);
  642. /* Restore MAC Address */
  643. adrp = (u16 *) dev->dev_addr;
  644. iowrite16(adrp[0], ioaddr + MID_0L);
  645. iowrite16(adrp[1], ioaddr + MID_0M);
  646. iowrite16(adrp[2], ioaddr + MID_0H);
  647. }
  648. static int r6040_open(struct net_device *dev)
  649. {
  650. struct r6040_private *lp = netdev_priv(dev);
  651. int ret;
  652. /* Request IRQ and Register interrupt handler */
  653. ret = request_irq(dev->irq, r6040_interrupt,
  654. IRQF_SHARED, dev->name, dev);
  655. if (ret)
  656. goto out;
  657. /* Set MAC address */
  658. r6040_mac_address(dev);
  659. /* Allocate Descriptor memory */
  660. lp->rx_ring =
  661. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  662. if (!lp->rx_ring) {
  663. ret = -ENOMEM;
  664. goto err_free_irq;
  665. }
  666. lp->tx_ring =
  667. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  668. if (!lp->tx_ring) {
  669. ret = -ENOMEM;
  670. goto err_free_rx_ring;
  671. }
  672. ret = r6040_up(dev);
  673. if (ret)
  674. goto err_free_tx_ring;
  675. napi_enable(&lp->napi);
  676. netif_start_queue(dev);
  677. return 0;
  678. err_free_tx_ring:
  679. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  680. lp->tx_ring_dma);
  681. err_free_rx_ring:
  682. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  683. lp->rx_ring_dma);
  684. err_free_irq:
  685. free_irq(dev->irq, dev);
  686. out:
  687. return ret;
  688. }
  689. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  690. struct net_device *dev)
  691. {
  692. struct r6040_private *lp = netdev_priv(dev);
  693. struct r6040_descriptor *descptr;
  694. void __iomem *ioaddr = lp->base;
  695. unsigned long flags;
  696. /* Critical Section */
  697. spin_lock_irqsave(&lp->lock, flags);
  698. /* TX resource check */
  699. if (!lp->tx_free_desc) {
  700. spin_unlock_irqrestore(&lp->lock, flags);
  701. netif_stop_queue(dev);
  702. netdev_err(dev, ": no tx descriptor\n");
  703. return NETDEV_TX_BUSY;
  704. }
  705. /* Statistic Counter */
  706. dev->stats.tx_packets++;
  707. dev->stats.tx_bytes += skb->len;
  708. /* Set TX descriptor & Transmit it */
  709. lp->tx_free_desc--;
  710. descptr = lp->tx_insert_ptr;
  711. if (skb->len < MISR)
  712. descptr->len = MISR;
  713. else
  714. descptr->len = skb->len;
  715. descptr->skb_ptr = skb;
  716. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  717. skb->data, skb->len, PCI_DMA_TODEVICE));
  718. descptr->status = DSC_OWNER_MAC;
  719. skb_tx_timestamp(skb);
  720. /* Trigger the MAC to check the TX descriptor */
  721. iowrite16(TM2TX, ioaddr + MTPR);
  722. lp->tx_insert_ptr = descptr->vndescp;
  723. /* If no tx resource, stop */
  724. if (!lp->tx_free_desc)
  725. netif_stop_queue(dev);
  726. spin_unlock_irqrestore(&lp->lock, flags);
  727. return NETDEV_TX_OK;
  728. }
  729. static void r6040_multicast_list(struct net_device *dev)
  730. {
  731. struct r6040_private *lp = netdev_priv(dev);
  732. void __iomem *ioaddr = lp->base;
  733. unsigned long flags;
  734. struct netdev_hw_addr *ha;
  735. int i;
  736. u16 *adrp;
  737. u16 hash_table[4] = { 0 };
  738. spin_lock_irqsave(&lp->lock, flags);
  739. /* Keep our MAC Address */
  740. adrp = (u16 *)dev->dev_addr;
  741. iowrite16(adrp[0], ioaddr + MID_0L);
  742. iowrite16(adrp[1], ioaddr + MID_0M);
  743. iowrite16(adrp[2], ioaddr + MID_0H);
  744. /* Clear AMCP & PROM bits */
  745. lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
  746. /* Promiscuous mode */
  747. if (dev->flags & IFF_PROMISC)
  748. lp->mcr0 |= MCR0_PROMISC;
  749. /* Enable multicast hash table function to
  750. * receive all multicast packets. */
  751. else if (dev->flags & IFF_ALLMULTI) {
  752. lp->mcr0 |= MCR0_HASH_EN;
  753. for (i = 0; i < MCAST_MAX ; i++) {
  754. iowrite16(0, ioaddr + MID_1L + 8 * i);
  755. iowrite16(0, ioaddr + MID_1M + 8 * i);
  756. iowrite16(0, ioaddr + MID_1H + 8 * i);
  757. }
  758. for (i = 0; i < 4; i++)
  759. hash_table[i] = 0xffff;
  760. }
  761. /* Use internal multicast address registers if the number of
  762. * multicast addresses is not greater than MCAST_MAX. */
  763. else if (netdev_mc_count(dev) <= MCAST_MAX) {
  764. i = 0;
  765. netdev_for_each_mc_addr(ha, dev) {
  766. u16 *adrp = (u16 *) ha->addr;
  767. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  768. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  769. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  770. i++;
  771. }
  772. while (i < MCAST_MAX) {
  773. iowrite16(0, ioaddr + MID_1L + 8 * i);
  774. iowrite16(0, ioaddr + MID_1M + 8 * i);
  775. iowrite16(0, ioaddr + MID_1H + 8 * i);
  776. i++;
  777. }
  778. }
  779. /* Otherwise, Enable multicast hash table function. */
  780. else {
  781. u32 crc;
  782. lp->mcr0 |= MCR0_HASH_EN;
  783. for (i = 0; i < MCAST_MAX ; i++) {
  784. iowrite16(0, ioaddr + MID_1L + 8 * i);
  785. iowrite16(0, ioaddr + MID_1M + 8 * i);
  786. iowrite16(0, ioaddr + MID_1H + 8 * i);
  787. }
  788. /* Build multicast hash table */
  789. netdev_for_each_mc_addr(ha, dev) {
  790. u8 *addrs = ha->addr;
  791. crc = ether_crc(ETH_ALEN, addrs);
  792. crc >>= 26;
  793. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  794. }
  795. }
  796. iowrite16(lp->mcr0, ioaddr + MCR0);
  797. /* Fill the MAC hash tables with their values */
  798. if (lp->mcr0 & MCR0_HASH_EN) {
  799. iowrite16(hash_table[0], ioaddr + MAR0);
  800. iowrite16(hash_table[1], ioaddr + MAR1);
  801. iowrite16(hash_table[2], ioaddr + MAR2);
  802. iowrite16(hash_table[3], ioaddr + MAR3);
  803. }
  804. spin_unlock_irqrestore(&lp->lock, flags);
  805. }
  806. static void netdev_get_drvinfo(struct net_device *dev,
  807. struct ethtool_drvinfo *info)
  808. {
  809. struct r6040_private *rp = netdev_priv(dev);
  810. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  811. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  812. strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
  813. }
  814. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  815. {
  816. struct r6040_private *rp = netdev_priv(dev);
  817. return phy_ethtool_gset(rp->phydev, cmd);
  818. }
  819. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  820. {
  821. struct r6040_private *rp = netdev_priv(dev);
  822. return phy_ethtool_sset(rp->phydev, cmd);
  823. }
  824. static const struct ethtool_ops netdev_ethtool_ops = {
  825. .get_drvinfo = netdev_get_drvinfo,
  826. .get_settings = netdev_get_settings,
  827. .set_settings = netdev_set_settings,
  828. .get_link = ethtool_op_get_link,
  829. .get_ts_info = ethtool_op_get_ts_info,
  830. };
  831. static const struct net_device_ops r6040_netdev_ops = {
  832. .ndo_open = r6040_open,
  833. .ndo_stop = r6040_close,
  834. .ndo_start_xmit = r6040_start_xmit,
  835. .ndo_get_stats = r6040_get_stats,
  836. .ndo_set_rx_mode = r6040_multicast_list,
  837. .ndo_change_mtu = eth_change_mtu,
  838. .ndo_validate_addr = eth_validate_addr,
  839. .ndo_set_mac_address = eth_mac_addr,
  840. .ndo_do_ioctl = r6040_ioctl,
  841. .ndo_tx_timeout = r6040_tx_timeout,
  842. #ifdef CONFIG_NET_POLL_CONTROLLER
  843. .ndo_poll_controller = r6040_poll_controller,
  844. #endif
  845. };
  846. static void r6040_adjust_link(struct net_device *dev)
  847. {
  848. struct r6040_private *lp = netdev_priv(dev);
  849. struct phy_device *phydev = lp->phydev;
  850. int status_changed = 0;
  851. void __iomem *ioaddr = lp->base;
  852. BUG_ON(!phydev);
  853. if (lp->old_link != phydev->link) {
  854. status_changed = 1;
  855. lp->old_link = phydev->link;
  856. }
  857. /* reflect duplex change */
  858. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  859. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
  860. iowrite16(lp->mcr0, ioaddr);
  861. status_changed = 1;
  862. lp->old_duplex = phydev->duplex;
  863. }
  864. if (status_changed) {
  865. pr_info("%s: link %s", dev->name, phydev->link ?
  866. "UP" : "DOWN");
  867. if (phydev->link)
  868. pr_cont(" - %d/%s", phydev->speed,
  869. DUPLEX_FULL == phydev->duplex ? "full" : "half");
  870. pr_cont("\n");
  871. }
  872. }
  873. static int r6040_mii_probe(struct net_device *dev)
  874. {
  875. struct r6040_private *lp = netdev_priv(dev);
  876. struct phy_device *phydev = NULL;
  877. phydev = phy_find_first(lp->mii_bus);
  878. if (!phydev) {
  879. dev_err(&lp->pdev->dev, "no PHY found\n");
  880. return -ENODEV;
  881. }
  882. phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
  883. PHY_INTERFACE_MODE_MII);
  884. if (IS_ERR(phydev)) {
  885. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  886. return PTR_ERR(phydev);
  887. }
  888. /* mask with MAC supported features */
  889. phydev->supported &= (SUPPORTED_10baseT_Half
  890. | SUPPORTED_10baseT_Full
  891. | SUPPORTED_100baseT_Half
  892. | SUPPORTED_100baseT_Full
  893. | SUPPORTED_Autoneg
  894. | SUPPORTED_MII
  895. | SUPPORTED_TP);
  896. phydev->advertising = phydev->supported;
  897. lp->phydev = phydev;
  898. lp->old_link = 0;
  899. lp->old_duplex = -1;
  900. dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
  901. "(mii_bus:phy_addr=%s)\n",
  902. phydev->drv->name, dev_name(&phydev->dev));
  903. return 0;
  904. }
  905. static int r6040_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  906. {
  907. struct net_device *dev;
  908. struct r6040_private *lp;
  909. void __iomem *ioaddr;
  910. int err, io_size = R6040_IO_SIZE;
  911. static int card_idx = -1;
  912. int bar = 0;
  913. u16 *adrp;
  914. int i;
  915. pr_info("%s\n", version);
  916. err = pci_enable_device(pdev);
  917. if (err)
  918. goto err_out;
  919. /* this should always be supported */
  920. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  921. if (err) {
  922. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  923. "not supported by the card\n");
  924. goto err_out_disable_dev;
  925. }
  926. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  927. if (err) {
  928. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  929. "not supported by the card\n");
  930. goto err_out_disable_dev;
  931. }
  932. /* IO Size check */
  933. if (pci_resource_len(pdev, bar) < io_size) {
  934. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  935. err = -EIO;
  936. goto err_out_disable_dev;
  937. }
  938. pci_set_master(pdev);
  939. dev = alloc_etherdev(sizeof(struct r6040_private));
  940. if (!dev) {
  941. err = -ENOMEM;
  942. goto err_out_disable_dev;
  943. }
  944. SET_NETDEV_DEV(dev, &pdev->dev);
  945. lp = netdev_priv(dev);
  946. err = pci_request_regions(pdev, DRV_NAME);
  947. if (err) {
  948. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  949. goto err_out_free_dev;
  950. }
  951. ioaddr = pci_iomap(pdev, bar, io_size);
  952. if (!ioaddr) {
  953. dev_err(&pdev->dev, "ioremap failed for device\n");
  954. err = -EIO;
  955. goto err_out_free_res;
  956. }
  957. /* If PHY status change register is still set to zero it means the
  958. * bootloader didn't initialize it, so we set it to:
  959. * - enable phy status change
  960. * - enable all phy addresses
  961. * - set to lowest timer divider */
  962. if (ioread16(ioaddr + PHY_CC) == 0)
  963. iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
  964. 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
  965. /* Init system & device */
  966. lp->base = ioaddr;
  967. dev->irq = pdev->irq;
  968. spin_lock_init(&lp->lock);
  969. pci_set_drvdata(pdev, dev);
  970. /* Set MAC address */
  971. card_idx++;
  972. adrp = (u16 *)dev->dev_addr;
  973. adrp[0] = ioread16(ioaddr + MID_0L);
  974. adrp[1] = ioread16(ioaddr + MID_0M);
  975. adrp[2] = ioread16(ioaddr + MID_0H);
  976. /* Some bootloader/BIOSes do not initialize
  977. * MAC address, warn about that */
  978. if (!(adrp[0] || adrp[1] || adrp[2])) {
  979. netdev_warn(dev, "MAC address not initialized, "
  980. "generating random\n");
  981. eth_hw_addr_random(dev);
  982. }
  983. /* Link new device into r6040_root_dev */
  984. lp->pdev = pdev;
  985. lp->dev = dev;
  986. /* Init RDC private data */
  987. lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
  988. /* The RDC-specific entries in the device structure. */
  989. dev->netdev_ops = &r6040_netdev_ops;
  990. dev->ethtool_ops = &netdev_ethtool_ops;
  991. dev->watchdog_timeo = TX_TIMEOUT;
  992. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  993. lp->mii_bus = mdiobus_alloc();
  994. if (!lp->mii_bus) {
  995. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  996. err = -ENOMEM;
  997. goto err_out_unmap;
  998. }
  999. lp->mii_bus->priv = dev;
  1000. lp->mii_bus->read = r6040_mdiobus_read;
  1001. lp->mii_bus->write = r6040_mdiobus_write;
  1002. lp->mii_bus->reset = r6040_mdiobus_reset;
  1003. lp->mii_bus->name = "r6040_eth_mii";
  1004. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1005. dev_name(&pdev->dev), card_idx);
  1006. lp->mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1007. if (!lp->mii_bus->irq) {
  1008. err = -ENOMEM;
  1009. goto err_out_mdio;
  1010. }
  1011. for (i = 0; i < PHY_MAX_ADDR; i++)
  1012. lp->mii_bus->irq[i] = PHY_POLL;
  1013. err = mdiobus_register(lp->mii_bus);
  1014. if (err) {
  1015. dev_err(&pdev->dev, "failed to register MII bus\n");
  1016. goto err_out_mdio_irq;
  1017. }
  1018. err = r6040_mii_probe(dev);
  1019. if (err) {
  1020. dev_err(&pdev->dev, "failed to probe MII bus\n");
  1021. goto err_out_mdio_unregister;
  1022. }
  1023. /* Register net device. After this dev->name assign */
  1024. err = register_netdev(dev);
  1025. if (err) {
  1026. dev_err(&pdev->dev, "Failed to register net device\n");
  1027. goto err_out_mdio_unregister;
  1028. }
  1029. return 0;
  1030. err_out_mdio_unregister:
  1031. mdiobus_unregister(lp->mii_bus);
  1032. err_out_mdio_irq:
  1033. kfree(lp->mii_bus->irq);
  1034. err_out_mdio:
  1035. mdiobus_free(lp->mii_bus);
  1036. err_out_unmap:
  1037. netif_napi_del(&lp->napi);
  1038. pci_set_drvdata(pdev, NULL);
  1039. pci_iounmap(pdev, ioaddr);
  1040. err_out_free_res:
  1041. pci_release_regions(pdev);
  1042. err_out_free_dev:
  1043. free_netdev(dev);
  1044. err_out_disable_dev:
  1045. pci_disable_device(pdev);
  1046. err_out:
  1047. return err;
  1048. }
  1049. static void r6040_remove_one(struct pci_dev *pdev)
  1050. {
  1051. struct net_device *dev = pci_get_drvdata(pdev);
  1052. struct r6040_private *lp = netdev_priv(dev);
  1053. unregister_netdev(dev);
  1054. mdiobus_unregister(lp->mii_bus);
  1055. kfree(lp->mii_bus->irq);
  1056. mdiobus_free(lp->mii_bus);
  1057. netif_napi_del(&lp->napi);
  1058. pci_iounmap(pdev, lp->base);
  1059. pci_release_regions(pdev);
  1060. free_netdev(dev);
  1061. pci_disable_device(pdev);
  1062. pci_set_drvdata(pdev, NULL);
  1063. }
  1064. static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
  1065. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1066. { 0 }
  1067. };
  1068. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1069. static struct pci_driver r6040_driver = {
  1070. .name = DRV_NAME,
  1071. .id_table = r6040_pci_tbl,
  1072. .probe = r6040_init_one,
  1073. .remove = r6040_remove_one,
  1074. };
  1075. module_pci_driver(r6040_driver);