dwc3-omap.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/platform_data/dwc3-omap.h>
  45. #include <linux/usb/dwc3-omap.h>
  46. #include <linux/pm_runtime.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/ioport.h>
  49. #include <linux/io.h>
  50. #include <linux/of.h>
  51. #include <linux/of_platform.h>
  52. #include <linux/usb/otg.h>
  53. /*
  54. * All these registers belong to OMAP's Wrapper around the
  55. * DesignWare USB3 Core.
  56. */
  57. #define USBOTGSS_REVISION 0x0000
  58. #define USBOTGSS_SYSCONFIG 0x0010
  59. #define USBOTGSS_IRQ_EOI 0x0020
  60. #define USBOTGSS_EOI_OFFSET 0x0008
  61. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  62. #define USBOTGSS_IRQSTATUS_0 0x0028
  63. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  64. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  65. #define USBOTGSS_IRQ0_OFFSET 0x0004
  66. #define USBOTGSS_IRQSTATUS_RAW_1 0x0034
  67. #define USBOTGSS_IRQSTATUS_1 0x0038
  68. #define USBOTGSS_IRQENABLE_SET_1 0x003c
  69. #define USBOTGSS_IRQENABLE_CLR_1 0x0040
  70. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  71. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  72. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  73. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  74. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  75. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  76. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  77. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  78. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  79. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  80. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  81. #define USBOTGSS_MMRAM_OFFSET 0x0100
  82. #define USBOTGSS_FLADJ 0x0104
  83. #define USBOTGSS_DEBUG_CFG 0x0108
  84. #define USBOTGSS_DEBUG_DATA 0x010c
  85. #define USBOTGSS_DEV_EBC_EN 0x0110
  86. #define USBOTGSS_DEBUG_OFFSET 0x0600
  87. /* REVISION REGISTER */
  88. #define USBOTGSS_REVISION_XMAJOR(reg) ((reg >> 8) & 0x7)
  89. #define USBOTGSS_REVISION_XMAJOR1 1
  90. #define USBOTGSS_REVISION_XMAJOR2 2
  91. /* SYSCONFIG REGISTER */
  92. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  93. /* IRQ_EOI REGISTER */
  94. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  95. /* IRQS0 BITS */
  96. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  97. /* IRQ1 BITS */
  98. #define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
  99. #define USBOTGSS_IRQ1_OEVT (1 << 16)
  100. #define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
  101. #define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
  102. #define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
  103. #define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
  104. #define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
  105. #define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
  106. #define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
  107. #define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
  108. /* UTMI_OTG_CTRL REGISTER */
  109. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  110. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  111. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  112. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  113. /* UTMI_OTG_STATUS REGISTER */
  114. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  115. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  116. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  117. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  118. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  119. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  120. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  121. struct dwc3_omap {
  122. /* device lock */
  123. spinlock_t lock;
  124. struct device *dev;
  125. int irq;
  126. void __iomem *base;
  127. u32 utmi_otg_status;
  128. u32 utmi_otg_offset;
  129. u32 irqmisc_offset;
  130. u32 irq_eoi_offset;
  131. u32 debug_offset;
  132. u32 irq0_offset;
  133. u32 revision;
  134. u32 dma_status:1;
  135. };
  136. static struct dwc3_omap *_omap;
  137. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  138. {
  139. return readl(base + offset);
  140. }
  141. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  142. {
  143. writel(value, base + offset);
  144. }
  145. int dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
  146. {
  147. u32 val;
  148. struct dwc3_omap *omap = _omap;
  149. if (!omap)
  150. return -EPROBE_DEFER;
  151. switch (status) {
  152. case OMAP_DWC3_ID_GROUND:
  153. dev_dbg(omap->dev, "ID GND\n");
  154. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  155. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  156. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  157. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  158. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  159. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  160. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  161. break;
  162. case OMAP_DWC3_VBUS_VALID:
  163. dev_dbg(omap->dev, "VBUS Connect\n");
  164. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  165. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  166. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  167. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  168. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  169. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  170. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  171. break;
  172. case OMAP_DWC3_ID_FLOAT:
  173. case OMAP_DWC3_VBUS_OFF:
  174. dev_dbg(omap->dev, "VBUS Disconnect\n");
  175. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  176. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  177. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  178. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  179. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  180. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  181. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  182. break;
  183. default:
  184. dev_dbg(omap->dev, "ID float\n");
  185. }
  186. return 0;
  187. }
  188. EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
  189. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  190. {
  191. struct dwc3_omap *omap = _omap;
  192. u32 reg;
  193. spin_lock(&omap->lock);
  194. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
  195. if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
  196. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  197. omap->dma_status = false;
  198. }
  199. if (reg & USBOTGSS_IRQ1_OEVT)
  200. dev_dbg(omap->dev, "OTG Event\n");
  201. if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
  202. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  203. if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
  204. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  205. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
  206. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  207. if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
  208. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  209. if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
  210. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  211. if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
  212. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  213. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
  214. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  215. if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
  216. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  217. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
  218. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
  219. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
  220. spin_unlock(&omap->lock);
  221. return IRQ_HANDLED;
  222. }
  223. static int dwc3_omap_remove_core(struct device *dev, void *c)
  224. {
  225. struct platform_device *pdev = to_platform_device(dev);
  226. platform_device_unregister(pdev);
  227. return 0;
  228. }
  229. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  230. {
  231. u32 reg;
  232. /* enable all IRQs */
  233. reg = USBOTGSS_IRQO_COREIRQ_ST;
  234. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
  235. reg = (USBOTGSS_IRQ1_OEVT |
  236. USBOTGSS_IRQ1_DRVVBUS_RISE |
  237. USBOTGSS_IRQ1_CHRGVBUS_RISE |
  238. USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
  239. USBOTGSS_IRQ1_IDPULLUP_RISE |
  240. USBOTGSS_IRQ1_DRVVBUS_FALL |
  241. USBOTGSS_IRQ1_CHRGVBUS_FALL |
  242. USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
  243. USBOTGSS_IRQ1_IDPULLUP_FALL);
  244. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
  245. }
  246. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  247. {
  248. /* disable all IRQs */
  249. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, 0x00);
  250. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, 0x00);
  251. }
  252. static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
  253. static int dwc3_omap_probe(struct platform_device *pdev)
  254. {
  255. struct device_node *node = pdev->dev.of_node;
  256. struct dwc3_omap *omap;
  257. struct resource *res;
  258. struct device *dev = &pdev->dev;
  259. int ret = -ENOMEM;
  260. int irq;
  261. int utmi_mode = 0;
  262. int x_major;
  263. u32 reg;
  264. void __iomem *base;
  265. if (!node) {
  266. dev_err(dev, "device node not found\n");
  267. return -EINVAL;
  268. }
  269. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  270. if (!omap) {
  271. dev_err(dev, "not enough memory\n");
  272. return -ENOMEM;
  273. }
  274. platform_set_drvdata(pdev, omap);
  275. irq = platform_get_irq(pdev, 0);
  276. if (irq < 0) {
  277. dev_err(dev, "missing IRQ resource\n");
  278. return -EINVAL;
  279. }
  280. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  281. if (!res) {
  282. dev_err(dev, "missing memory base resource\n");
  283. return -EINVAL;
  284. }
  285. base = devm_ioremap_nocache(dev, res->start, resource_size(res));
  286. if (!base) {
  287. dev_err(dev, "ioremap failed\n");
  288. return -ENOMEM;
  289. }
  290. spin_lock_init(&omap->lock);
  291. omap->dev = dev;
  292. omap->irq = irq;
  293. omap->base = base;
  294. dev->dma_mask = &dwc3_omap_dma_mask;
  295. /*
  296. * REVISIT if we ever have two instances of the wrapper, we will be
  297. * in big trouble
  298. */
  299. _omap = omap;
  300. pm_runtime_enable(dev);
  301. ret = pm_runtime_get_sync(dev);
  302. if (ret < 0) {
  303. dev_err(dev, "get_sync failed with err %d\n", ret);
  304. goto err0;
  305. }
  306. reg = dwc3_omap_readl(omap->base, USBOTGSS_REVISION);
  307. omap->revision = reg;
  308. x_major = USBOTGSS_REVISION_XMAJOR(reg);
  309. /* Differentiate between OMAP5,AM437x and others*/
  310. switch (x_major) {
  311. case USBOTGSS_REVISION_XMAJOR1:
  312. case USBOTGSS_REVISION_XMAJOR2:
  313. omap->irq_eoi_offset = 0;
  314. omap->irq0_offset = 0;
  315. omap->irqmisc_offset = 0;
  316. omap->utmi_otg_offset = 0;
  317. omap->debug_offset = 0;
  318. break;
  319. default:
  320. /* Default to the latest revision */
  321. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  322. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  323. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  324. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  325. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  326. break;
  327. }
  328. /* For OMAP5(ES2.0) and AM437x x_major is 2 even though there are
  329. * changes in wrapper registers, Using dt compatible for aegis
  330. */
  331. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  332. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  333. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  334. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  335. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  336. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  337. }
  338. reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  339. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  340. switch (utmi_mode) {
  341. case DWC3_OMAP_UTMI_MODE_SW:
  342. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  343. break;
  344. case DWC3_OMAP_UTMI_MODE_HW:
  345. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  346. break;
  347. default:
  348. dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  349. }
  350. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
  351. /* check the DMA Status */
  352. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  353. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  354. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  355. "dwc3-omap", omap);
  356. if (ret) {
  357. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  358. omap->irq, ret);
  359. goto err1;
  360. }
  361. dwc3_omap_enable_irqs(omap);
  362. ret = of_platform_populate(node, NULL, NULL, dev);
  363. if (ret) {
  364. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  365. goto err2;
  366. }
  367. return 0;
  368. err2:
  369. dwc3_omap_disable_irqs(omap);
  370. err1:
  371. pm_runtime_put_sync(dev);
  372. err0:
  373. pm_runtime_disable(dev);
  374. return ret;
  375. }
  376. static int dwc3_omap_remove(struct platform_device *pdev)
  377. {
  378. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  379. dwc3_omap_disable_irqs(omap);
  380. pm_runtime_put_sync(&pdev->dev);
  381. pm_runtime_disable(&pdev->dev);
  382. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  383. return 0;
  384. }
  385. static const struct of_device_id of_dwc3_match[] = {
  386. {
  387. .compatible = "ti,dwc3"
  388. },
  389. {
  390. .compatible = "ti,am437x-dwc3"
  391. },
  392. { },
  393. };
  394. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  395. #ifdef CONFIG_PM_SLEEP
  396. static int dwc3_omap_prepare(struct device *dev)
  397. {
  398. struct dwc3_omap *omap = dev_get_drvdata(dev);
  399. dwc3_omap_disable_irqs(omap);
  400. return 0;
  401. }
  402. static void dwc3_omap_complete(struct device *dev)
  403. {
  404. struct dwc3_omap *omap = dev_get_drvdata(dev);
  405. dwc3_omap_enable_irqs(omap);
  406. }
  407. static int dwc3_omap_suspend(struct device *dev)
  408. {
  409. struct dwc3_omap *omap = dev_get_drvdata(dev);
  410. omap->utmi_otg_status = dwc3_omap_readl(omap->base,
  411. USBOTGSS_UTMI_OTG_STATUS);
  412. return 0;
  413. }
  414. static int dwc3_omap_resume(struct device *dev)
  415. {
  416. struct dwc3_omap *omap = dev_get_drvdata(dev);
  417. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS,
  418. omap->utmi_otg_status);
  419. pm_runtime_disable(dev);
  420. pm_runtime_set_active(dev);
  421. pm_runtime_enable(dev);
  422. return 0;
  423. }
  424. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  425. .prepare = dwc3_omap_prepare,
  426. .complete = dwc3_omap_complete,
  427. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  428. };
  429. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  430. #else
  431. #define DEV_PM_OPS NULL
  432. #endif /* CONFIG_PM_SLEEP */
  433. static struct platform_driver dwc3_omap_driver = {
  434. .probe = dwc3_omap_probe,
  435. .remove = dwc3_omap_remove,
  436. .driver = {
  437. .name = "omap-dwc3",
  438. .of_match_table = of_dwc3_match,
  439. .pm = DEV_PM_OPS,
  440. },
  441. };
  442. module_platform_driver(dwc3_omap_driver);
  443. MODULE_ALIAS("platform:omap-dwc3");
  444. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  445. MODULE_LICENSE("Dual BSD/GPL");
  446. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");