radeon.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. /*
  91. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  92. * symbol;
  93. */
  94. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  95. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  96. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  97. #define RADEON_IB_POOL_SIZE 16
  98. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  99. #define RADEONFB_CONN_LIMIT 4
  100. #define RADEON_BIOS_NUM_SCRATCH 8
  101. /*
  102. * Errata workarounds.
  103. */
  104. enum radeon_pll_errata {
  105. CHIP_ERRATA_R300_CG = 0x00000001,
  106. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  107. CHIP_ERRATA_PLL_DELAY = 0x00000004
  108. };
  109. struct radeon_device;
  110. /*
  111. * BIOS.
  112. */
  113. #define ATRM_BIOS_PAGE 4096
  114. #if defined(CONFIG_VGA_SWITCHEROO)
  115. bool radeon_atrm_supported(struct pci_dev *pdev);
  116. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  117. #else
  118. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  119. {
  120. return false;
  121. }
  122. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  123. return -EINVAL;
  124. }
  125. #endif
  126. bool radeon_get_bios(struct radeon_device *rdev);
  127. /*
  128. * Dummy page
  129. */
  130. struct radeon_dummy_page {
  131. struct page *page;
  132. dma_addr_t addr;
  133. };
  134. int radeon_dummy_page_init(struct radeon_device *rdev);
  135. void radeon_dummy_page_fini(struct radeon_device *rdev);
  136. /*
  137. * Clocks
  138. */
  139. struct radeon_clock {
  140. struct radeon_pll p1pll;
  141. struct radeon_pll p2pll;
  142. struct radeon_pll dcpll;
  143. struct radeon_pll spll;
  144. struct radeon_pll mpll;
  145. /* 10 Khz units */
  146. uint32_t default_mclk;
  147. uint32_t default_sclk;
  148. uint32_t default_dispclk;
  149. uint32_t dp_extclk;
  150. };
  151. /*
  152. * Power management
  153. */
  154. int radeon_pm_init(struct radeon_device *rdev);
  155. void radeon_pm_fini(struct radeon_device *rdev);
  156. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  157. void radeon_pm_suspend(struct radeon_device *rdev);
  158. void radeon_pm_resume(struct radeon_device *rdev);
  159. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  160. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  161. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
  162. void rs690_pm_info(struct radeon_device *rdev);
  163. extern int rv6xx_get_temp(struct radeon_device *rdev);
  164. extern int rv770_get_temp(struct radeon_device *rdev);
  165. extern int evergreen_get_temp(struct radeon_device *rdev);
  166. extern int sumo_get_temp(struct radeon_device *rdev);
  167. /*
  168. * Fences.
  169. */
  170. struct radeon_fence_driver {
  171. uint32_t scratch_reg;
  172. atomic_t seq;
  173. uint32_t last_seq;
  174. unsigned long last_jiffies;
  175. unsigned long last_timeout;
  176. wait_queue_head_t queue;
  177. rwlock_t lock;
  178. struct list_head created;
  179. struct list_head emited;
  180. struct list_head signaled;
  181. bool initialized;
  182. };
  183. struct radeon_fence {
  184. struct radeon_device *rdev;
  185. struct kref kref;
  186. struct list_head list;
  187. /* protected by radeon_fence.lock */
  188. uint32_t seq;
  189. bool emited;
  190. bool signaled;
  191. };
  192. int radeon_fence_driver_init(struct radeon_device *rdev);
  193. void radeon_fence_driver_fini(struct radeon_device *rdev);
  194. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  195. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  196. void radeon_fence_process(struct radeon_device *rdev);
  197. bool radeon_fence_signaled(struct radeon_fence *fence);
  198. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  199. int radeon_fence_wait_next(struct radeon_device *rdev);
  200. int radeon_fence_wait_last(struct radeon_device *rdev);
  201. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  202. void radeon_fence_unref(struct radeon_fence **fence);
  203. /*
  204. * Tiling registers
  205. */
  206. struct radeon_surface_reg {
  207. struct radeon_bo *bo;
  208. };
  209. #define RADEON_GEM_MAX_SURFACES 8
  210. /*
  211. * TTM.
  212. */
  213. struct radeon_mman {
  214. struct ttm_bo_global_ref bo_global_ref;
  215. struct drm_global_reference mem_global_ref;
  216. struct ttm_bo_device bdev;
  217. bool mem_global_referenced;
  218. bool initialized;
  219. };
  220. struct radeon_bo {
  221. /* Protected by gem.mutex */
  222. struct list_head list;
  223. /* Protected by tbo.reserved */
  224. u32 placements[3];
  225. struct ttm_placement placement;
  226. struct ttm_buffer_object tbo;
  227. struct ttm_bo_kmap_obj kmap;
  228. unsigned pin_count;
  229. void *kptr;
  230. u32 tiling_flags;
  231. u32 pitch;
  232. int surface_reg;
  233. /* Constant after initialization */
  234. struct radeon_device *rdev;
  235. struct drm_gem_object *gobj;
  236. };
  237. struct radeon_bo_list {
  238. struct ttm_validate_buffer tv;
  239. struct radeon_bo *bo;
  240. uint64_t gpu_offset;
  241. unsigned rdomain;
  242. unsigned wdomain;
  243. u32 tiling_flags;
  244. };
  245. /*
  246. * GEM objects.
  247. */
  248. struct radeon_gem {
  249. struct mutex mutex;
  250. struct list_head objects;
  251. };
  252. int radeon_gem_init(struct radeon_device *rdev);
  253. void radeon_gem_fini(struct radeon_device *rdev);
  254. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  255. int alignment, int initial_domain,
  256. bool discardable, bool kernel,
  257. struct drm_gem_object **obj);
  258. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  259. uint64_t *gpu_addr);
  260. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  261. int radeon_mode_dumb_create(struct drm_file *file_priv,
  262. struct drm_device *dev,
  263. struct drm_mode_create_dumb *args);
  264. int radeon_mode_dumb_mmap(struct drm_file *filp,
  265. struct drm_device *dev,
  266. uint32_t handle, uint64_t *offset_p);
  267. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  268. struct drm_device *dev,
  269. uint32_t handle);
  270. /*
  271. * GART structures, functions & helpers
  272. */
  273. struct radeon_mc;
  274. struct radeon_gart_table_ram {
  275. volatile uint32_t *ptr;
  276. };
  277. struct radeon_gart_table_vram {
  278. struct radeon_bo *robj;
  279. volatile uint32_t *ptr;
  280. };
  281. union radeon_gart_table {
  282. struct radeon_gart_table_ram ram;
  283. struct radeon_gart_table_vram vram;
  284. };
  285. #define RADEON_GPU_PAGE_SIZE 4096
  286. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  287. struct radeon_gart {
  288. dma_addr_t table_addr;
  289. unsigned num_gpu_pages;
  290. unsigned num_cpu_pages;
  291. unsigned table_size;
  292. union radeon_gart_table table;
  293. struct page **pages;
  294. dma_addr_t *pages_addr;
  295. bool ready;
  296. };
  297. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  298. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  299. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  300. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  301. int radeon_gart_init(struct radeon_device *rdev);
  302. void radeon_gart_fini(struct radeon_device *rdev);
  303. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  304. int pages);
  305. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  306. int pages, struct page **pagelist);
  307. /*
  308. * GPU MC structures, functions & helpers
  309. */
  310. struct radeon_mc {
  311. resource_size_t aper_size;
  312. resource_size_t aper_base;
  313. resource_size_t agp_base;
  314. /* for some chips with <= 32MB we need to lie
  315. * about vram size near mc fb location */
  316. u64 mc_vram_size;
  317. u64 visible_vram_size;
  318. u64 active_vram_size;
  319. u64 gtt_size;
  320. u64 gtt_start;
  321. u64 gtt_end;
  322. u64 vram_start;
  323. u64 vram_end;
  324. unsigned vram_width;
  325. u64 real_vram_size;
  326. int vram_mtrr;
  327. bool vram_is_ddr;
  328. bool igp_sideport_enabled;
  329. u64 gtt_base_align;
  330. };
  331. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  332. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  333. /*
  334. * GPU scratch registers structures, functions & helpers
  335. */
  336. struct radeon_scratch {
  337. unsigned num_reg;
  338. uint32_t reg_base;
  339. bool free[32];
  340. uint32_t reg[32];
  341. };
  342. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  343. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  344. /*
  345. * IRQS.
  346. */
  347. struct radeon_unpin_work {
  348. struct work_struct work;
  349. struct radeon_device *rdev;
  350. int crtc_id;
  351. struct radeon_fence *fence;
  352. struct drm_pending_vblank_event *event;
  353. struct radeon_bo *old_rbo;
  354. u64 new_crtc_base;
  355. };
  356. struct r500_irq_stat_regs {
  357. u32 disp_int;
  358. };
  359. struct r600_irq_stat_regs {
  360. u32 disp_int;
  361. u32 disp_int_cont;
  362. u32 disp_int_cont2;
  363. u32 d1grph_int;
  364. u32 d2grph_int;
  365. };
  366. struct evergreen_irq_stat_regs {
  367. u32 disp_int;
  368. u32 disp_int_cont;
  369. u32 disp_int_cont2;
  370. u32 disp_int_cont3;
  371. u32 disp_int_cont4;
  372. u32 disp_int_cont5;
  373. u32 d1grph_int;
  374. u32 d2grph_int;
  375. u32 d3grph_int;
  376. u32 d4grph_int;
  377. u32 d5grph_int;
  378. u32 d6grph_int;
  379. };
  380. union radeon_irq_stat_regs {
  381. struct r500_irq_stat_regs r500;
  382. struct r600_irq_stat_regs r600;
  383. struct evergreen_irq_stat_regs evergreen;
  384. };
  385. struct radeon_irq {
  386. bool installed;
  387. bool sw_int;
  388. /* FIXME: use a define max crtc rather than hardcode it */
  389. bool crtc_vblank_int[6];
  390. bool pflip[6];
  391. wait_queue_head_t vblank_queue;
  392. /* FIXME: use defines for max hpd/dacs */
  393. bool hpd[6];
  394. bool gui_idle;
  395. bool gui_idle_acked;
  396. wait_queue_head_t idle_queue;
  397. /* FIXME: use defines for max HDMI blocks */
  398. bool hdmi[2];
  399. spinlock_t sw_lock;
  400. int sw_refcount;
  401. union radeon_irq_stat_regs stat_regs;
  402. spinlock_t pflip_lock[6];
  403. int pflip_refcount[6];
  404. };
  405. int radeon_irq_kms_init(struct radeon_device *rdev);
  406. void radeon_irq_kms_fini(struct radeon_device *rdev);
  407. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  408. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  409. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  410. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  411. /*
  412. * CP & ring.
  413. */
  414. struct radeon_ib {
  415. struct list_head list;
  416. unsigned idx;
  417. uint64_t gpu_addr;
  418. struct radeon_fence *fence;
  419. uint32_t *ptr;
  420. uint32_t length_dw;
  421. bool free;
  422. };
  423. /*
  424. * locking -
  425. * mutex protects scheduled_ibs, ready, alloc_bm
  426. */
  427. struct radeon_ib_pool {
  428. struct mutex mutex;
  429. struct radeon_bo *robj;
  430. struct list_head bogus_ib;
  431. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  432. bool ready;
  433. unsigned head_id;
  434. };
  435. struct radeon_cp {
  436. struct radeon_bo *ring_obj;
  437. volatile uint32_t *ring;
  438. unsigned rptr;
  439. unsigned wptr;
  440. unsigned wptr_old;
  441. unsigned ring_size;
  442. unsigned ring_free_dw;
  443. int count_dw;
  444. uint64_t gpu_addr;
  445. uint32_t align_mask;
  446. uint32_t ptr_mask;
  447. struct mutex mutex;
  448. bool ready;
  449. };
  450. /*
  451. * R6xx+ IH ring
  452. */
  453. struct r600_ih {
  454. struct radeon_bo *ring_obj;
  455. volatile uint32_t *ring;
  456. unsigned rptr;
  457. unsigned wptr;
  458. unsigned wptr_old;
  459. unsigned ring_size;
  460. uint64_t gpu_addr;
  461. uint32_t ptr_mask;
  462. spinlock_t lock;
  463. bool enabled;
  464. };
  465. struct r600_blit {
  466. struct mutex mutex;
  467. struct radeon_bo *shader_obj;
  468. u64 shader_gpu_addr;
  469. u32 vs_offset, ps_offset;
  470. u32 state_offset;
  471. u32 state_len;
  472. u32 vb_used, vb_total;
  473. struct radeon_ib *vb_ib;
  474. };
  475. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  476. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  477. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  478. int radeon_ib_pool_init(struct radeon_device *rdev);
  479. void radeon_ib_pool_fini(struct radeon_device *rdev);
  480. int radeon_ib_test(struct radeon_device *rdev);
  481. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  482. /* Ring access between begin & end cannot sleep */
  483. void radeon_ring_free_size(struct radeon_device *rdev);
  484. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  485. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  486. void radeon_ring_commit(struct radeon_device *rdev);
  487. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  488. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  489. int radeon_ring_test(struct radeon_device *rdev);
  490. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  491. void radeon_ring_fini(struct radeon_device *rdev);
  492. /*
  493. * CS.
  494. */
  495. struct radeon_cs_reloc {
  496. struct drm_gem_object *gobj;
  497. struct radeon_bo *robj;
  498. struct radeon_bo_list lobj;
  499. uint32_t handle;
  500. uint32_t flags;
  501. };
  502. struct radeon_cs_chunk {
  503. uint32_t chunk_id;
  504. uint32_t length_dw;
  505. int kpage_idx[2];
  506. uint32_t *kpage[2];
  507. uint32_t *kdata;
  508. void __user *user_ptr;
  509. int last_copied_page;
  510. int last_page_index;
  511. };
  512. struct radeon_cs_parser {
  513. struct device *dev;
  514. struct radeon_device *rdev;
  515. struct drm_file *filp;
  516. /* chunks */
  517. unsigned nchunks;
  518. struct radeon_cs_chunk *chunks;
  519. uint64_t *chunks_array;
  520. /* IB */
  521. unsigned idx;
  522. /* relocations */
  523. unsigned nrelocs;
  524. struct radeon_cs_reloc *relocs;
  525. struct radeon_cs_reloc **relocs_ptr;
  526. struct list_head validated;
  527. /* indices of various chunks */
  528. int chunk_ib_idx;
  529. int chunk_relocs_idx;
  530. struct radeon_ib *ib;
  531. void *track;
  532. unsigned family;
  533. int parser_error;
  534. };
  535. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  536. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  537. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  538. {
  539. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  540. u32 pg_idx, pg_offset;
  541. u32 idx_value = 0;
  542. int new_page;
  543. pg_idx = (idx * 4) / PAGE_SIZE;
  544. pg_offset = (idx * 4) % PAGE_SIZE;
  545. if (ibc->kpage_idx[0] == pg_idx)
  546. return ibc->kpage[0][pg_offset/4];
  547. if (ibc->kpage_idx[1] == pg_idx)
  548. return ibc->kpage[1][pg_offset/4];
  549. new_page = radeon_cs_update_pages(p, pg_idx);
  550. if (new_page < 0) {
  551. p->parser_error = new_page;
  552. return 0;
  553. }
  554. idx_value = ibc->kpage[new_page][pg_offset/4];
  555. return idx_value;
  556. }
  557. struct radeon_cs_packet {
  558. unsigned idx;
  559. unsigned type;
  560. unsigned reg;
  561. unsigned opcode;
  562. int count;
  563. unsigned one_reg_wr;
  564. };
  565. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  566. struct radeon_cs_packet *pkt,
  567. unsigned idx, unsigned reg);
  568. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  569. struct radeon_cs_packet *pkt);
  570. /*
  571. * AGP
  572. */
  573. int radeon_agp_init(struct radeon_device *rdev);
  574. void radeon_agp_resume(struct radeon_device *rdev);
  575. void radeon_agp_suspend(struct radeon_device *rdev);
  576. void radeon_agp_fini(struct radeon_device *rdev);
  577. /*
  578. * Writeback
  579. */
  580. struct radeon_wb {
  581. struct radeon_bo *wb_obj;
  582. volatile uint32_t *wb;
  583. uint64_t gpu_addr;
  584. bool enabled;
  585. bool use_event;
  586. };
  587. #define RADEON_WB_SCRATCH_OFFSET 0
  588. #define RADEON_WB_CP_RPTR_OFFSET 1024
  589. #define R600_WB_IH_WPTR_OFFSET 2048
  590. #define R600_WB_EVENT_OFFSET 3072
  591. /**
  592. * struct radeon_pm - power management datas
  593. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  594. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  595. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  596. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  597. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  598. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  599. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  600. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  601. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  602. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  603. * @needed_bandwidth: current bandwidth needs
  604. *
  605. * It keeps track of various data needed to take powermanagement decision.
  606. * Bandwith need is used to determine minimun clock of the GPU and memory.
  607. * Equation between gpu/memory clock and available bandwidth is hw dependent
  608. * (type of memory, bus size, efficiency, ...)
  609. */
  610. enum radeon_pm_method {
  611. PM_METHOD_PROFILE,
  612. PM_METHOD_DYNPM,
  613. };
  614. enum radeon_dynpm_state {
  615. DYNPM_STATE_DISABLED,
  616. DYNPM_STATE_MINIMUM,
  617. DYNPM_STATE_PAUSED,
  618. DYNPM_STATE_ACTIVE,
  619. DYNPM_STATE_SUSPENDED,
  620. };
  621. enum radeon_dynpm_action {
  622. DYNPM_ACTION_NONE,
  623. DYNPM_ACTION_MINIMUM,
  624. DYNPM_ACTION_DOWNCLOCK,
  625. DYNPM_ACTION_UPCLOCK,
  626. DYNPM_ACTION_DEFAULT
  627. };
  628. enum radeon_voltage_type {
  629. VOLTAGE_NONE = 0,
  630. VOLTAGE_GPIO,
  631. VOLTAGE_VDDC,
  632. VOLTAGE_SW
  633. };
  634. enum radeon_pm_state_type {
  635. POWER_STATE_TYPE_DEFAULT,
  636. POWER_STATE_TYPE_POWERSAVE,
  637. POWER_STATE_TYPE_BATTERY,
  638. POWER_STATE_TYPE_BALANCED,
  639. POWER_STATE_TYPE_PERFORMANCE,
  640. };
  641. enum radeon_pm_profile_type {
  642. PM_PROFILE_DEFAULT,
  643. PM_PROFILE_AUTO,
  644. PM_PROFILE_LOW,
  645. PM_PROFILE_MID,
  646. PM_PROFILE_HIGH,
  647. };
  648. #define PM_PROFILE_DEFAULT_IDX 0
  649. #define PM_PROFILE_LOW_SH_IDX 1
  650. #define PM_PROFILE_MID_SH_IDX 2
  651. #define PM_PROFILE_HIGH_SH_IDX 3
  652. #define PM_PROFILE_LOW_MH_IDX 4
  653. #define PM_PROFILE_MID_MH_IDX 5
  654. #define PM_PROFILE_HIGH_MH_IDX 6
  655. #define PM_PROFILE_MAX 7
  656. struct radeon_pm_profile {
  657. int dpms_off_ps_idx;
  658. int dpms_on_ps_idx;
  659. int dpms_off_cm_idx;
  660. int dpms_on_cm_idx;
  661. };
  662. enum radeon_int_thermal_type {
  663. THERMAL_TYPE_NONE,
  664. THERMAL_TYPE_RV6XX,
  665. THERMAL_TYPE_RV770,
  666. THERMAL_TYPE_EVERGREEN,
  667. THERMAL_TYPE_SUMO,
  668. THERMAL_TYPE_NI,
  669. };
  670. struct radeon_voltage {
  671. enum radeon_voltage_type type;
  672. /* gpio voltage */
  673. struct radeon_gpio_rec gpio;
  674. u32 delay; /* delay in usec from voltage drop to sclk change */
  675. bool active_high; /* voltage drop is active when bit is high */
  676. /* VDDC voltage */
  677. u8 vddc_id; /* index into vddc voltage table */
  678. u8 vddci_id; /* index into vddci voltage table */
  679. bool vddci_enabled;
  680. /* r6xx+ sw */
  681. u32 voltage;
  682. };
  683. /* clock mode flags */
  684. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  685. struct radeon_pm_clock_info {
  686. /* memory clock */
  687. u32 mclk;
  688. /* engine clock */
  689. u32 sclk;
  690. /* voltage info */
  691. struct radeon_voltage voltage;
  692. /* standardized clock flags */
  693. u32 flags;
  694. };
  695. /* state flags */
  696. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  697. struct radeon_power_state {
  698. enum radeon_pm_state_type type;
  699. /* XXX: use a define for num clock modes */
  700. struct radeon_pm_clock_info clock_info[8];
  701. /* number of valid clock modes in this power state */
  702. int num_clock_modes;
  703. struct radeon_pm_clock_info *default_clock_mode;
  704. /* standardized state flags */
  705. u32 flags;
  706. u32 misc; /* vbios specific flags */
  707. u32 misc2; /* vbios specific flags */
  708. int pcie_lanes; /* pcie lanes */
  709. };
  710. /*
  711. * Some modes are overclocked by very low value, accept them
  712. */
  713. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  714. struct radeon_pm {
  715. struct mutex mutex;
  716. u32 active_crtcs;
  717. int active_crtc_count;
  718. int req_vblank;
  719. bool vblank_sync;
  720. bool gui_idle;
  721. fixed20_12 max_bandwidth;
  722. fixed20_12 igp_sideport_mclk;
  723. fixed20_12 igp_system_mclk;
  724. fixed20_12 igp_ht_link_clk;
  725. fixed20_12 igp_ht_link_width;
  726. fixed20_12 k8_bandwidth;
  727. fixed20_12 sideport_bandwidth;
  728. fixed20_12 ht_bandwidth;
  729. fixed20_12 core_bandwidth;
  730. fixed20_12 sclk;
  731. fixed20_12 mclk;
  732. fixed20_12 needed_bandwidth;
  733. struct radeon_power_state *power_state;
  734. /* number of valid power states */
  735. int num_power_states;
  736. int current_power_state_index;
  737. int current_clock_mode_index;
  738. int requested_power_state_index;
  739. int requested_clock_mode_index;
  740. int default_power_state_index;
  741. u32 current_sclk;
  742. u32 current_mclk;
  743. u32 current_vddc;
  744. u32 default_sclk;
  745. u32 default_mclk;
  746. u32 default_vddc;
  747. struct radeon_i2c_chan *i2c_bus;
  748. /* selected pm method */
  749. enum radeon_pm_method pm_method;
  750. /* dynpm power management */
  751. struct delayed_work dynpm_idle_work;
  752. enum radeon_dynpm_state dynpm_state;
  753. enum radeon_dynpm_action dynpm_planned_action;
  754. unsigned long dynpm_action_timeout;
  755. bool dynpm_can_upclock;
  756. bool dynpm_can_downclock;
  757. /* profile-based power management */
  758. enum radeon_pm_profile_type profile;
  759. int profile_index;
  760. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  761. /* internal thermal controller on rv6xx+ */
  762. enum radeon_int_thermal_type int_thermal_type;
  763. struct device *int_hwmon_dev;
  764. };
  765. /*
  766. * Benchmarking
  767. */
  768. void radeon_benchmark(struct radeon_device *rdev);
  769. /*
  770. * Testing
  771. */
  772. void radeon_test_moves(struct radeon_device *rdev);
  773. /*
  774. * Debugfs
  775. */
  776. int radeon_debugfs_add_files(struct radeon_device *rdev,
  777. struct drm_info_list *files,
  778. unsigned nfiles);
  779. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  780. /*
  781. * ASIC specific functions.
  782. */
  783. struct radeon_asic {
  784. int (*init)(struct radeon_device *rdev);
  785. void (*fini)(struct radeon_device *rdev);
  786. int (*resume)(struct radeon_device *rdev);
  787. int (*suspend)(struct radeon_device *rdev);
  788. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  789. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  790. int (*asic_reset)(struct radeon_device *rdev);
  791. void (*gart_tlb_flush)(struct radeon_device *rdev);
  792. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  793. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  794. void (*cp_fini)(struct radeon_device *rdev);
  795. void (*cp_disable)(struct radeon_device *rdev);
  796. void (*cp_commit)(struct radeon_device *rdev);
  797. void (*ring_start)(struct radeon_device *rdev);
  798. int (*ring_test)(struct radeon_device *rdev);
  799. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  800. int (*irq_set)(struct radeon_device *rdev);
  801. int (*irq_process)(struct radeon_device *rdev);
  802. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  803. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  804. int (*cs_parse)(struct radeon_cs_parser *p);
  805. int (*copy_blit)(struct radeon_device *rdev,
  806. uint64_t src_offset,
  807. uint64_t dst_offset,
  808. unsigned num_pages,
  809. struct radeon_fence *fence);
  810. int (*copy_dma)(struct radeon_device *rdev,
  811. uint64_t src_offset,
  812. uint64_t dst_offset,
  813. unsigned num_pages,
  814. struct radeon_fence *fence);
  815. int (*copy)(struct radeon_device *rdev,
  816. uint64_t src_offset,
  817. uint64_t dst_offset,
  818. unsigned num_pages,
  819. struct radeon_fence *fence);
  820. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  821. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  822. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  823. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  824. int (*get_pcie_lanes)(struct radeon_device *rdev);
  825. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  826. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  827. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  828. uint32_t tiling_flags, uint32_t pitch,
  829. uint32_t offset, uint32_t obj_size);
  830. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  831. void (*bandwidth_update)(struct radeon_device *rdev);
  832. void (*hpd_init)(struct radeon_device *rdev);
  833. void (*hpd_fini)(struct radeon_device *rdev);
  834. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  835. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  836. /* ioctl hw specific callback. Some hw might want to perform special
  837. * operation on specific ioctl. For instance on wait idle some hw
  838. * might want to perform and HDP flush through MMIO as it seems that
  839. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  840. * through ring.
  841. */
  842. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  843. bool (*gui_idle)(struct radeon_device *rdev);
  844. /* power management */
  845. void (*pm_misc)(struct radeon_device *rdev);
  846. void (*pm_prepare)(struct radeon_device *rdev);
  847. void (*pm_finish)(struct radeon_device *rdev);
  848. void (*pm_init_profile)(struct radeon_device *rdev);
  849. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  850. /* pageflipping */
  851. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  852. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  853. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  854. };
  855. /*
  856. * Asic structures
  857. */
  858. struct r100_gpu_lockup {
  859. unsigned long last_jiffies;
  860. u32 last_cp_rptr;
  861. };
  862. struct r100_asic {
  863. const unsigned *reg_safe_bm;
  864. unsigned reg_safe_bm_size;
  865. u32 hdp_cntl;
  866. struct r100_gpu_lockup lockup;
  867. };
  868. struct r300_asic {
  869. const unsigned *reg_safe_bm;
  870. unsigned reg_safe_bm_size;
  871. u32 resync_scratch;
  872. u32 hdp_cntl;
  873. struct r100_gpu_lockup lockup;
  874. };
  875. struct r600_asic {
  876. unsigned max_pipes;
  877. unsigned max_tile_pipes;
  878. unsigned max_simds;
  879. unsigned max_backends;
  880. unsigned max_gprs;
  881. unsigned max_threads;
  882. unsigned max_stack_entries;
  883. unsigned max_hw_contexts;
  884. unsigned max_gs_threads;
  885. unsigned sx_max_export_size;
  886. unsigned sx_max_export_pos_size;
  887. unsigned sx_max_export_smx_size;
  888. unsigned sq_num_cf_insts;
  889. unsigned tiling_nbanks;
  890. unsigned tiling_npipes;
  891. unsigned tiling_group_size;
  892. unsigned tile_config;
  893. struct r100_gpu_lockup lockup;
  894. };
  895. struct rv770_asic {
  896. unsigned max_pipes;
  897. unsigned max_tile_pipes;
  898. unsigned max_simds;
  899. unsigned max_backends;
  900. unsigned max_gprs;
  901. unsigned max_threads;
  902. unsigned max_stack_entries;
  903. unsigned max_hw_contexts;
  904. unsigned max_gs_threads;
  905. unsigned sx_max_export_size;
  906. unsigned sx_max_export_pos_size;
  907. unsigned sx_max_export_smx_size;
  908. unsigned sq_num_cf_insts;
  909. unsigned sx_num_of_sets;
  910. unsigned sc_prim_fifo_size;
  911. unsigned sc_hiz_tile_fifo_size;
  912. unsigned sc_earlyz_tile_fifo_fize;
  913. unsigned tiling_nbanks;
  914. unsigned tiling_npipes;
  915. unsigned tiling_group_size;
  916. unsigned tile_config;
  917. struct r100_gpu_lockup lockup;
  918. };
  919. struct evergreen_asic {
  920. unsigned num_ses;
  921. unsigned max_pipes;
  922. unsigned max_tile_pipes;
  923. unsigned max_simds;
  924. unsigned max_backends;
  925. unsigned max_gprs;
  926. unsigned max_threads;
  927. unsigned max_stack_entries;
  928. unsigned max_hw_contexts;
  929. unsigned max_gs_threads;
  930. unsigned sx_max_export_size;
  931. unsigned sx_max_export_pos_size;
  932. unsigned sx_max_export_smx_size;
  933. unsigned sq_num_cf_insts;
  934. unsigned sx_num_of_sets;
  935. unsigned sc_prim_fifo_size;
  936. unsigned sc_hiz_tile_fifo_size;
  937. unsigned sc_earlyz_tile_fifo_size;
  938. unsigned tiling_nbanks;
  939. unsigned tiling_npipes;
  940. unsigned tiling_group_size;
  941. unsigned tile_config;
  942. struct r100_gpu_lockup lockup;
  943. };
  944. union radeon_asic_config {
  945. struct r300_asic r300;
  946. struct r100_asic r100;
  947. struct r600_asic r600;
  948. struct rv770_asic rv770;
  949. struct evergreen_asic evergreen;
  950. };
  951. /*
  952. * asic initizalization from radeon_asic.c
  953. */
  954. void radeon_agp_disable(struct radeon_device *rdev);
  955. int radeon_asic_init(struct radeon_device *rdev);
  956. /*
  957. * IOCTL.
  958. */
  959. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  960. struct drm_file *filp);
  961. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  962. struct drm_file *filp);
  963. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  964. struct drm_file *file_priv);
  965. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  966. struct drm_file *file_priv);
  967. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  968. struct drm_file *file_priv);
  969. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  970. struct drm_file *file_priv);
  971. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  972. struct drm_file *filp);
  973. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  974. struct drm_file *filp);
  975. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  976. struct drm_file *filp);
  977. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  978. struct drm_file *filp);
  979. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  980. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  981. struct drm_file *filp);
  982. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  983. struct drm_file *filp);
  984. /* VRAM scratch page for HDP bug */
  985. struct r700_vram_scratch {
  986. struct radeon_bo *robj;
  987. volatile uint32_t *ptr;
  988. };
  989. /*
  990. * Core structure, functions and helpers.
  991. */
  992. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  993. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  994. struct radeon_device {
  995. struct device *dev;
  996. struct drm_device *ddev;
  997. struct pci_dev *pdev;
  998. /* ASIC */
  999. union radeon_asic_config config;
  1000. enum radeon_family family;
  1001. unsigned long flags;
  1002. int usec_timeout;
  1003. enum radeon_pll_errata pll_errata;
  1004. int num_gb_pipes;
  1005. int num_z_pipes;
  1006. int disp_priority;
  1007. /* BIOS */
  1008. uint8_t *bios;
  1009. bool is_atom_bios;
  1010. uint16_t bios_header_start;
  1011. struct radeon_bo *stollen_vga_memory;
  1012. /* Register mmio */
  1013. resource_size_t rmmio_base;
  1014. resource_size_t rmmio_size;
  1015. void *rmmio;
  1016. radeon_rreg_t mc_rreg;
  1017. radeon_wreg_t mc_wreg;
  1018. radeon_rreg_t pll_rreg;
  1019. radeon_wreg_t pll_wreg;
  1020. uint32_t pcie_reg_mask;
  1021. radeon_rreg_t pciep_rreg;
  1022. radeon_wreg_t pciep_wreg;
  1023. /* io port */
  1024. void __iomem *rio_mem;
  1025. resource_size_t rio_mem_size;
  1026. struct radeon_clock clock;
  1027. struct radeon_mc mc;
  1028. struct radeon_gart gart;
  1029. struct radeon_mode_info mode_info;
  1030. struct radeon_scratch scratch;
  1031. struct radeon_mman mman;
  1032. struct radeon_fence_driver fence_drv;
  1033. struct radeon_cp cp;
  1034. struct radeon_ib_pool ib_pool;
  1035. struct radeon_irq irq;
  1036. struct radeon_asic *asic;
  1037. struct radeon_gem gem;
  1038. struct radeon_pm pm;
  1039. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1040. struct mutex cs_mutex;
  1041. struct radeon_wb wb;
  1042. struct radeon_dummy_page dummy_page;
  1043. bool gpu_lockup;
  1044. bool shutdown;
  1045. bool suspend;
  1046. bool need_dma32;
  1047. bool accel_working;
  1048. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1049. const struct firmware *me_fw; /* all family ME firmware */
  1050. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1051. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1052. const struct firmware *mc_fw; /* NI MC firmware */
  1053. struct r600_blit r600_blit;
  1054. struct r700_vram_scratch vram_scratch;
  1055. int msi_enabled; /* msi enabled */
  1056. struct r600_ih ih; /* r6/700 interrupt ring */
  1057. struct work_struct hotplug_work;
  1058. int num_crtc; /* number of crtcs */
  1059. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1060. struct mutex vram_mutex;
  1061. /* audio stuff */
  1062. bool audio_enabled;
  1063. struct timer_list audio_timer;
  1064. int audio_channels;
  1065. int audio_rate;
  1066. int audio_bits_per_sample;
  1067. uint8_t audio_status_bits;
  1068. uint8_t audio_category_code;
  1069. struct notifier_block acpi_nb;
  1070. /* only one userspace can use Hyperz features or CMASK at a time */
  1071. struct drm_file *hyperz_filp;
  1072. struct drm_file *cmask_filp;
  1073. /* i2c buses */
  1074. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1075. };
  1076. int radeon_device_init(struct radeon_device *rdev,
  1077. struct drm_device *ddev,
  1078. struct pci_dev *pdev,
  1079. uint32_t flags);
  1080. void radeon_device_fini(struct radeon_device *rdev);
  1081. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1082. /* r600 blit */
  1083. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1084. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1085. void r600_kms_blit_copy(struct radeon_device *rdev,
  1086. u64 src_gpu_addr, u64 dst_gpu_addr,
  1087. int size_bytes);
  1088. /* evergreen blit */
  1089. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1090. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1091. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  1092. u64 src_gpu_addr, u64 dst_gpu_addr,
  1093. int size_bytes);
  1094. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  1095. {
  1096. if (reg < rdev->rmmio_size)
  1097. return readl(((void __iomem *)rdev->rmmio) + reg);
  1098. else {
  1099. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1100. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1101. }
  1102. }
  1103. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1104. {
  1105. if (reg < rdev->rmmio_size)
  1106. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  1107. else {
  1108. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1109. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1110. }
  1111. }
  1112. static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  1113. {
  1114. if (reg < rdev->rio_mem_size)
  1115. return ioread32(rdev->rio_mem + reg);
  1116. else {
  1117. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1118. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  1119. }
  1120. }
  1121. static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1122. {
  1123. if (reg < rdev->rio_mem_size)
  1124. iowrite32(v, rdev->rio_mem + reg);
  1125. else {
  1126. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1127. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  1128. }
  1129. }
  1130. /*
  1131. * Cast helper
  1132. */
  1133. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1134. /*
  1135. * Registers read & write functions.
  1136. */
  1137. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1138. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1139. #define RREG16(reg) readw(((void __iomem *)rdev->rmmio) + (reg))
  1140. #define WREG16(reg, v) writew(v, ((void __iomem *)rdev->rmmio) + (reg))
  1141. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1142. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1143. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1144. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1145. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1146. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1147. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1148. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1149. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1150. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1151. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1152. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1153. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1154. #define WREG32_P(reg, val, mask) \
  1155. do { \
  1156. uint32_t tmp_ = RREG32(reg); \
  1157. tmp_ &= (mask); \
  1158. tmp_ |= ((val) & ~(mask)); \
  1159. WREG32(reg, tmp_); \
  1160. } while (0)
  1161. #define WREG32_PLL_P(reg, val, mask) \
  1162. do { \
  1163. uint32_t tmp_ = RREG32_PLL(reg); \
  1164. tmp_ &= (mask); \
  1165. tmp_ |= ((val) & ~(mask)); \
  1166. WREG32_PLL(reg, tmp_); \
  1167. } while (0)
  1168. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1169. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1170. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1171. /*
  1172. * Indirect registers accessor
  1173. */
  1174. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1175. {
  1176. uint32_t r;
  1177. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1178. r = RREG32(RADEON_PCIE_DATA);
  1179. return r;
  1180. }
  1181. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1182. {
  1183. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1184. WREG32(RADEON_PCIE_DATA, (v));
  1185. }
  1186. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1187. /*
  1188. * ASICs helpers.
  1189. */
  1190. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1191. (rdev->pdev->device == 0x5969))
  1192. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1193. (rdev->family == CHIP_RV200) || \
  1194. (rdev->family == CHIP_RS100) || \
  1195. (rdev->family == CHIP_RS200) || \
  1196. (rdev->family == CHIP_RV250) || \
  1197. (rdev->family == CHIP_RV280) || \
  1198. (rdev->family == CHIP_RS300))
  1199. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1200. (rdev->family == CHIP_RV350) || \
  1201. (rdev->family == CHIP_R350) || \
  1202. (rdev->family == CHIP_RV380) || \
  1203. (rdev->family == CHIP_R420) || \
  1204. (rdev->family == CHIP_R423) || \
  1205. (rdev->family == CHIP_RV410) || \
  1206. (rdev->family == CHIP_RS400) || \
  1207. (rdev->family == CHIP_RS480))
  1208. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1209. (rdev->ddev->pdev->device == 0x9443) || \
  1210. (rdev->ddev->pdev->device == 0x944B) || \
  1211. (rdev->ddev->pdev->device == 0x9506) || \
  1212. (rdev->ddev->pdev->device == 0x9509) || \
  1213. (rdev->ddev->pdev->device == 0x950F) || \
  1214. (rdev->ddev->pdev->device == 0x689C) || \
  1215. (rdev->ddev->pdev->device == 0x689D))
  1216. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1217. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1218. (rdev->family == CHIP_RS690) || \
  1219. (rdev->family == CHIP_RS740) || \
  1220. (rdev->family >= CHIP_R600))
  1221. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1222. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1223. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1224. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1225. (rdev->flags & RADEON_IS_IGP))
  1226. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1227. /*
  1228. * BIOS helpers.
  1229. */
  1230. #define RBIOS8(i) (rdev->bios[i])
  1231. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1232. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1233. int radeon_combios_init(struct radeon_device *rdev);
  1234. void radeon_combios_fini(struct radeon_device *rdev);
  1235. int radeon_atombios_init(struct radeon_device *rdev);
  1236. void radeon_atombios_fini(struct radeon_device *rdev);
  1237. /*
  1238. * RING helpers.
  1239. */
  1240. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1241. {
  1242. #if DRM_DEBUG_CODE
  1243. if (rdev->cp.count_dw <= 0) {
  1244. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1245. }
  1246. #endif
  1247. rdev->cp.ring[rdev->cp.wptr++] = v;
  1248. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1249. rdev->cp.count_dw--;
  1250. rdev->cp.ring_free_dw--;
  1251. }
  1252. /*
  1253. * ASICs macro.
  1254. */
  1255. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1256. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1257. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1258. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1259. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1260. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1261. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1262. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1263. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1264. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1265. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1266. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1267. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1268. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1269. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1270. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1271. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1272. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1273. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1274. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1275. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1276. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1277. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1278. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1279. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1280. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1281. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1282. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1283. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1284. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1285. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1286. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1287. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1288. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1289. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1290. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1291. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1292. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1293. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1294. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1295. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1296. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
  1297. #define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
  1298. #define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
  1299. /* Common functions */
  1300. /* AGP */
  1301. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1302. extern void radeon_agp_disable(struct radeon_device *rdev);
  1303. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1304. extern void radeon_gart_restore(struct radeon_device *rdev);
  1305. extern int radeon_modeset_init(struct radeon_device *rdev);
  1306. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1307. extern bool radeon_card_posted(struct radeon_device *rdev);
  1308. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1309. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1310. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1311. extern void radeon_scratch_init(struct radeon_device *rdev);
  1312. extern void radeon_wb_fini(struct radeon_device *rdev);
  1313. extern int radeon_wb_init(struct radeon_device *rdev);
  1314. extern void radeon_wb_disable(struct radeon_device *rdev);
  1315. extern void radeon_surface_init(struct radeon_device *rdev);
  1316. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1317. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1318. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1319. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1320. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1321. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1322. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1323. extern int radeon_resume_kms(struct drm_device *dev);
  1324. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1325. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1326. extern bool r600_card_posted(struct radeon_device *rdev);
  1327. extern void r600_cp_stop(struct radeon_device *rdev);
  1328. extern int r600_cp_start(struct radeon_device *rdev);
  1329. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1330. extern int r600_cp_resume(struct radeon_device *rdev);
  1331. extern void r600_cp_fini(struct radeon_device *rdev);
  1332. extern int r600_count_pipe_bits(uint32_t val);
  1333. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1334. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1335. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1336. extern int r600_ib_test(struct radeon_device *rdev);
  1337. extern int r600_ring_test(struct radeon_device *rdev);
  1338. extern void r600_scratch_init(struct radeon_device *rdev);
  1339. extern int r600_blit_init(struct radeon_device *rdev);
  1340. extern void r600_blit_fini(struct radeon_device *rdev);
  1341. extern int r600_init_microcode(struct radeon_device *rdev);
  1342. extern int r600_asic_reset(struct radeon_device *rdev);
  1343. /* r600 irq */
  1344. extern int r600_irq_init(struct radeon_device *rdev);
  1345. extern void r600_irq_fini(struct radeon_device *rdev);
  1346. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1347. extern int r600_irq_set(struct radeon_device *rdev);
  1348. extern void r600_irq_suspend(struct radeon_device *rdev);
  1349. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1350. extern void r600_rlc_stop(struct radeon_device *rdev);
  1351. /* r600 audio */
  1352. extern int r600_audio_init(struct radeon_device *rdev);
  1353. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1354. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1355. extern int r600_audio_channels(struct radeon_device *rdev);
  1356. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1357. extern int r600_audio_rate(struct radeon_device *rdev);
  1358. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1359. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1360. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1361. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1362. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1363. extern void r600_audio_fini(struct radeon_device *rdev);
  1364. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1365. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1366. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1367. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1368. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1369. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1370. extern void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1371. extern void r700_cp_stop(struct radeon_device *rdev);
  1372. extern void r700_cp_fini(struct radeon_device *rdev);
  1373. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1374. extern int evergreen_irq_set(struct radeon_device *rdev);
  1375. extern int evergreen_blit_init(struct radeon_device *rdev);
  1376. extern void evergreen_blit_fini(struct radeon_device *rdev);
  1377. extern int ni_init_microcode(struct radeon_device *rdev);
  1378. extern int btc_mc_load_microcode(struct radeon_device *rdev);
  1379. /* radeon_acpi.c */
  1380. #if defined(CONFIG_ACPI)
  1381. extern int radeon_acpi_init(struct radeon_device *rdev);
  1382. #else
  1383. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1384. #endif
  1385. /* evergreen */
  1386. struct evergreen_mc_save {
  1387. u32 vga_control[6];
  1388. u32 vga_render_control;
  1389. u32 vga_hdp_control;
  1390. u32 crtc_control[6];
  1391. };
  1392. #include "radeon_object.h"
  1393. #endif