dispc.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. /* DISPC overlay registers */
  38. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  39. DISPC_BA0_OFFSET(n))
  40. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  41. DISPC_BA1_OFFSET(n))
  42. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  43. DISPC_BA0_UV_OFFSET(n))
  44. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA1_UV_OFFSET(n))
  46. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_POS_OFFSET(n))
  48. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_SIZE_OFFSET(n))
  50. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_ATTR_OFFSET(n))
  52. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_ATTR2_OFFSET(n))
  54. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_FIFO_THRESH_OFFSET(n))
  56. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  58. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_ROW_INC_OFFSET(n))
  60. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_PIX_INC_OFFSET(n))
  62. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_WINDOW_SKIP_OFFSET(n))
  64. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_TABLE_BA_OFFSET(n))
  66. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_FIR_OFFSET(n))
  68. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_FIR2_OFFSET(n))
  70. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_PIC_SIZE_OFFSET(n))
  72. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_ACCU0_OFFSET(n))
  74. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_ACCU1_OFFSET(n))
  76. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_ACCU2_0_OFFSET(n))
  78. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU2_1_OFFSET(n))
  80. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  81. DISPC_FIR_COEF_H_OFFSET(n, i))
  82. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  83. DISPC_FIR_COEF_HV_OFFSET(n, i))
  84. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  85. DISPC_FIR_COEF_H2_OFFSET(n, i))
  86. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  88. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_CONV_COEF_OFFSET(n, i))
  90. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_FIR_COEF_V_OFFSET(n, i))
  92. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_FIR_COEF_V2_OFFSET(n, i))
  94. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  95. DISPC_PRELOAD_OFFSET(n))
  96. /* DISPC up/downsampling FIR filter coefficient structure */
  97. struct dispc_coef {
  98. s8 hc4_vc22;
  99. s8 hc3_vc2;
  100. u8 hc2_vc1;
  101. s8 hc1_vc0;
  102. s8 hc0_vc00;
  103. };
  104. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  105. /* DISPC manager/channel specific registers */
  106. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  107. {
  108. switch (channel) {
  109. case OMAP_DSS_CHANNEL_LCD:
  110. return 0x004C;
  111. case OMAP_DSS_CHANNEL_DIGIT:
  112. return 0x0050;
  113. case OMAP_DSS_CHANNEL_LCD2:
  114. return 0x03AC;
  115. case OMAP_DSS_CHANNEL_LCD3:
  116. return 0x0814;
  117. default:
  118. BUG();
  119. return 0;
  120. }
  121. }
  122. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  123. {
  124. switch (channel) {
  125. case OMAP_DSS_CHANNEL_LCD:
  126. return 0x0054;
  127. case OMAP_DSS_CHANNEL_DIGIT:
  128. return 0x0058;
  129. case OMAP_DSS_CHANNEL_LCD2:
  130. return 0x03B0;
  131. case OMAP_DSS_CHANNEL_LCD3:
  132. return 0x0818;
  133. default:
  134. BUG();
  135. return 0;
  136. }
  137. }
  138. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  139. {
  140. switch (channel) {
  141. case OMAP_DSS_CHANNEL_LCD:
  142. return 0x0064;
  143. case OMAP_DSS_CHANNEL_DIGIT:
  144. BUG();
  145. return 0;
  146. case OMAP_DSS_CHANNEL_LCD2:
  147. return 0x0400;
  148. case OMAP_DSS_CHANNEL_LCD3:
  149. return 0x0840;
  150. default:
  151. BUG();
  152. return 0;
  153. }
  154. }
  155. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  156. {
  157. switch (channel) {
  158. case OMAP_DSS_CHANNEL_LCD:
  159. return 0x0068;
  160. case OMAP_DSS_CHANNEL_DIGIT:
  161. BUG();
  162. return 0;
  163. case OMAP_DSS_CHANNEL_LCD2:
  164. return 0x0404;
  165. case OMAP_DSS_CHANNEL_LCD3:
  166. return 0x0844;
  167. default:
  168. BUG();
  169. return 0;
  170. }
  171. }
  172. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  173. {
  174. switch (channel) {
  175. case OMAP_DSS_CHANNEL_LCD:
  176. return 0x006C;
  177. case OMAP_DSS_CHANNEL_DIGIT:
  178. BUG();
  179. return 0;
  180. case OMAP_DSS_CHANNEL_LCD2:
  181. return 0x0408;
  182. case OMAP_DSS_CHANNEL_LCD3:
  183. return 0x083C;
  184. default:
  185. BUG();
  186. return 0;
  187. }
  188. }
  189. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  190. {
  191. switch (channel) {
  192. case OMAP_DSS_CHANNEL_LCD:
  193. return 0x0070;
  194. case OMAP_DSS_CHANNEL_DIGIT:
  195. BUG();
  196. return 0;
  197. case OMAP_DSS_CHANNEL_LCD2:
  198. return 0x040C;
  199. case OMAP_DSS_CHANNEL_LCD3:
  200. return 0x0838;
  201. default:
  202. BUG();
  203. return 0;
  204. }
  205. }
  206. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  207. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  208. {
  209. switch (channel) {
  210. case OMAP_DSS_CHANNEL_LCD:
  211. return 0x007C;
  212. case OMAP_DSS_CHANNEL_DIGIT:
  213. return 0x0078;
  214. case OMAP_DSS_CHANNEL_LCD2:
  215. return 0x03CC;
  216. case OMAP_DSS_CHANNEL_LCD3:
  217. return 0x0834;
  218. default:
  219. BUG();
  220. return 0;
  221. }
  222. }
  223. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  224. {
  225. switch (channel) {
  226. case OMAP_DSS_CHANNEL_LCD:
  227. return 0x01D4;
  228. case OMAP_DSS_CHANNEL_DIGIT:
  229. BUG();
  230. return 0;
  231. case OMAP_DSS_CHANNEL_LCD2:
  232. return 0x03C0;
  233. case OMAP_DSS_CHANNEL_LCD3:
  234. return 0x0828;
  235. default:
  236. BUG();
  237. return 0;
  238. }
  239. }
  240. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  241. {
  242. switch (channel) {
  243. case OMAP_DSS_CHANNEL_LCD:
  244. return 0x01D8;
  245. case OMAP_DSS_CHANNEL_DIGIT:
  246. BUG();
  247. return 0;
  248. case OMAP_DSS_CHANNEL_LCD2:
  249. return 0x03C4;
  250. case OMAP_DSS_CHANNEL_LCD3:
  251. return 0x082C;
  252. default:
  253. BUG();
  254. return 0;
  255. }
  256. }
  257. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  258. {
  259. switch (channel) {
  260. case OMAP_DSS_CHANNEL_LCD:
  261. return 0x01DC;
  262. case OMAP_DSS_CHANNEL_DIGIT:
  263. BUG();
  264. return 0;
  265. case OMAP_DSS_CHANNEL_LCD2:
  266. return 0x03C8;
  267. case OMAP_DSS_CHANNEL_LCD3:
  268. return 0x0830;
  269. default:
  270. BUG();
  271. return 0;
  272. }
  273. }
  274. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  275. {
  276. switch (channel) {
  277. case OMAP_DSS_CHANNEL_LCD:
  278. return 0x0220;
  279. case OMAP_DSS_CHANNEL_DIGIT:
  280. BUG();
  281. return 0;
  282. case OMAP_DSS_CHANNEL_LCD2:
  283. return 0x03BC;
  284. case OMAP_DSS_CHANNEL_LCD3:
  285. return 0x0824;
  286. default:
  287. BUG();
  288. return 0;
  289. }
  290. }
  291. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  292. {
  293. switch (channel) {
  294. case OMAP_DSS_CHANNEL_LCD:
  295. return 0x0224;
  296. case OMAP_DSS_CHANNEL_DIGIT:
  297. BUG();
  298. return 0;
  299. case OMAP_DSS_CHANNEL_LCD2:
  300. return 0x03B8;
  301. case OMAP_DSS_CHANNEL_LCD3:
  302. return 0x0820;
  303. default:
  304. BUG();
  305. return 0;
  306. }
  307. }
  308. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  309. {
  310. switch (channel) {
  311. case OMAP_DSS_CHANNEL_LCD:
  312. return 0x0228;
  313. case OMAP_DSS_CHANNEL_DIGIT:
  314. BUG();
  315. return 0;
  316. case OMAP_DSS_CHANNEL_LCD2:
  317. return 0x03B4;
  318. case OMAP_DSS_CHANNEL_LCD3:
  319. return 0x081C;
  320. default:
  321. BUG();
  322. return 0;
  323. }
  324. }
  325. /* DISPC overlay register base addresses */
  326. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  327. {
  328. switch (plane) {
  329. case OMAP_DSS_GFX:
  330. return 0x0080;
  331. case OMAP_DSS_VIDEO1:
  332. return 0x00BC;
  333. case OMAP_DSS_VIDEO2:
  334. return 0x014C;
  335. case OMAP_DSS_VIDEO3:
  336. return 0x0300;
  337. default:
  338. BUG();
  339. return 0;
  340. }
  341. }
  342. /* DISPC overlay register offsets */
  343. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  344. {
  345. switch (plane) {
  346. case OMAP_DSS_GFX:
  347. case OMAP_DSS_VIDEO1:
  348. case OMAP_DSS_VIDEO2:
  349. return 0x0000;
  350. case OMAP_DSS_VIDEO3:
  351. return 0x0008;
  352. default:
  353. BUG();
  354. return 0;
  355. }
  356. }
  357. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  358. {
  359. switch (plane) {
  360. case OMAP_DSS_GFX:
  361. case OMAP_DSS_VIDEO1:
  362. case OMAP_DSS_VIDEO2:
  363. return 0x0004;
  364. case OMAP_DSS_VIDEO3:
  365. return 0x000C;
  366. default:
  367. BUG();
  368. return 0;
  369. }
  370. }
  371. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  372. {
  373. switch (plane) {
  374. case OMAP_DSS_GFX:
  375. BUG();
  376. return 0;
  377. case OMAP_DSS_VIDEO1:
  378. return 0x0544;
  379. case OMAP_DSS_VIDEO2:
  380. return 0x04BC;
  381. case OMAP_DSS_VIDEO3:
  382. return 0x0310;
  383. default:
  384. BUG();
  385. return 0;
  386. }
  387. }
  388. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  389. {
  390. switch (plane) {
  391. case OMAP_DSS_GFX:
  392. BUG();
  393. return 0;
  394. case OMAP_DSS_VIDEO1:
  395. return 0x0548;
  396. case OMAP_DSS_VIDEO2:
  397. return 0x04C0;
  398. case OMAP_DSS_VIDEO3:
  399. return 0x0314;
  400. default:
  401. BUG();
  402. return 0;
  403. }
  404. }
  405. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  406. {
  407. switch (plane) {
  408. case OMAP_DSS_GFX:
  409. case OMAP_DSS_VIDEO1:
  410. case OMAP_DSS_VIDEO2:
  411. return 0x0008;
  412. case OMAP_DSS_VIDEO3:
  413. return 0x009C;
  414. default:
  415. BUG();
  416. return 0;
  417. }
  418. }
  419. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  420. {
  421. switch (plane) {
  422. case OMAP_DSS_GFX:
  423. case OMAP_DSS_VIDEO1:
  424. case OMAP_DSS_VIDEO2:
  425. return 0x000C;
  426. case OMAP_DSS_VIDEO3:
  427. return 0x00A8;
  428. default:
  429. BUG();
  430. return 0;
  431. }
  432. }
  433. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  434. {
  435. switch (plane) {
  436. case OMAP_DSS_GFX:
  437. return 0x0020;
  438. case OMAP_DSS_VIDEO1:
  439. case OMAP_DSS_VIDEO2:
  440. return 0x0010;
  441. case OMAP_DSS_VIDEO3:
  442. return 0x0070;
  443. default:
  444. BUG();
  445. return 0;
  446. }
  447. }
  448. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  449. {
  450. switch (plane) {
  451. case OMAP_DSS_GFX:
  452. BUG();
  453. return 0;
  454. case OMAP_DSS_VIDEO1:
  455. return 0x0568;
  456. case OMAP_DSS_VIDEO2:
  457. return 0x04DC;
  458. case OMAP_DSS_VIDEO3:
  459. return 0x032C;
  460. default:
  461. BUG();
  462. return 0;
  463. }
  464. }
  465. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  466. {
  467. switch (plane) {
  468. case OMAP_DSS_GFX:
  469. return 0x0024;
  470. case OMAP_DSS_VIDEO1:
  471. case OMAP_DSS_VIDEO2:
  472. return 0x0014;
  473. case OMAP_DSS_VIDEO3:
  474. return 0x008C;
  475. default:
  476. BUG();
  477. return 0;
  478. }
  479. }
  480. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  481. {
  482. switch (plane) {
  483. case OMAP_DSS_GFX:
  484. return 0x0028;
  485. case OMAP_DSS_VIDEO1:
  486. case OMAP_DSS_VIDEO2:
  487. return 0x0018;
  488. case OMAP_DSS_VIDEO3:
  489. return 0x0088;
  490. default:
  491. BUG();
  492. return 0;
  493. }
  494. }
  495. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  496. {
  497. switch (plane) {
  498. case OMAP_DSS_GFX:
  499. return 0x002C;
  500. case OMAP_DSS_VIDEO1:
  501. case OMAP_DSS_VIDEO2:
  502. return 0x001C;
  503. case OMAP_DSS_VIDEO3:
  504. return 0x00A4;
  505. default:
  506. BUG();
  507. return 0;
  508. }
  509. }
  510. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  511. {
  512. switch (plane) {
  513. case OMAP_DSS_GFX:
  514. return 0x0030;
  515. case OMAP_DSS_VIDEO1:
  516. case OMAP_DSS_VIDEO2:
  517. return 0x0020;
  518. case OMAP_DSS_VIDEO3:
  519. return 0x0098;
  520. default:
  521. BUG();
  522. return 0;
  523. }
  524. }
  525. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  526. {
  527. switch (plane) {
  528. case OMAP_DSS_GFX:
  529. return 0x0034;
  530. case OMAP_DSS_VIDEO1:
  531. case OMAP_DSS_VIDEO2:
  532. case OMAP_DSS_VIDEO3:
  533. BUG();
  534. return 0;
  535. default:
  536. BUG();
  537. return 0;
  538. }
  539. }
  540. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  541. {
  542. switch (plane) {
  543. case OMAP_DSS_GFX:
  544. return 0x0038;
  545. case OMAP_DSS_VIDEO1:
  546. case OMAP_DSS_VIDEO2:
  547. case OMAP_DSS_VIDEO3:
  548. BUG();
  549. return 0;
  550. default:
  551. BUG();
  552. return 0;
  553. }
  554. }
  555. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  556. {
  557. switch (plane) {
  558. case OMAP_DSS_GFX:
  559. BUG();
  560. return 0;
  561. case OMAP_DSS_VIDEO1:
  562. case OMAP_DSS_VIDEO2:
  563. return 0x0024;
  564. case OMAP_DSS_VIDEO3:
  565. return 0x0090;
  566. default:
  567. BUG();
  568. return 0;
  569. }
  570. }
  571. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  572. {
  573. switch (plane) {
  574. case OMAP_DSS_GFX:
  575. BUG();
  576. return 0;
  577. case OMAP_DSS_VIDEO1:
  578. return 0x0580;
  579. case OMAP_DSS_VIDEO2:
  580. return 0x055C;
  581. case OMAP_DSS_VIDEO3:
  582. return 0x0424;
  583. default:
  584. BUG();
  585. return 0;
  586. }
  587. }
  588. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  589. {
  590. switch (plane) {
  591. case OMAP_DSS_GFX:
  592. BUG();
  593. return 0;
  594. case OMAP_DSS_VIDEO1:
  595. case OMAP_DSS_VIDEO2:
  596. return 0x0028;
  597. case OMAP_DSS_VIDEO3:
  598. return 0x0094;
  599. default:
  600. BUG();
  601. return 0;
  602. }
  603. }
  604. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  605. {
  606. switch (plane) {
  607. case OMAP_DSS_GFX:
  608. BUG();
  609. return 0;
  610. case OMAP_DSS_VIDEO1:
  611. case OMAP_DSS_VIDEO2:
  612. return 0x002C;
  613. case OMAP_DSS_VIDEO3:
  614. return 0x0000;
  615. default:
  616. BUG();
  617. return 0;
  618. }
  619. }
  620. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  621. {
  622. switch (plane) {
  623. case OMAP_DSS_GFX:
  624. BUG();
  625. return 0;
  626. case OMAP_DSS_VIDEO1:
  627. return 0x0584;
  628. case OMAP_DSS_VIDEO2:
  629. return 0x0560;
  630. case OMAP_DSS_VIDEO3:
  631. return 0x0428;
  632. default:
  633. BUG();
  634. return 0;
  635. }
  636. }
  637. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  638. {
  639. switch (plane) {
  640. case OMAP_DSS_GFX:
  641. BUG();
  642. return 0;
  643. case OMAP_DSS_VIDEO1:
  644. case OMAP_DSS_VIDEO2:
  645. return 0x0030;
  646. case OMAP_DSS_VIDEO3:
  647. return 0x0004;
  648. default:
  649. BUG();
  650. return 0;
  651. }
  652. }
  653. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  654. {
  655. switch (plane) {
  656. case OMAP_DSS_GFX:
  657. BUG();
  658. return 0;
  659. case OMAP_DSS_VIDEO1:
  660. return 0x0588;
  661. case OMAP_DSS_VIDEO2:
  662. return 0x0564;
  663. case OMAP_DSS_VIDEO3:
  664. return 0x042C;
  665. default:
  666. BUG();
  667. return 0;
  668. }
  669. }
  670. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  671. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  672. {
  673. switch (plane) {
  674. case OMAP_DSS_GFX:
  675. BUG();
  676. return 0;
  677. case OMAP_DSS_VIDEO1:
  678. case OMAP_DSS_VIDEO2:
  679. return 0x0034 + i * 0x8;
  680. case OMAP_DSS_VIDEO3:
  681. return 0x0010 + i * 0x8;
  682. default:
  683. BUG();
  684. return 0;
  685. }
  686. }
  687. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  688. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  689. {
  690. switch (plane) {
  691. case OMAP_DSS_GFX:
  692. BUG();
  693. return 0;
  694. case OMAP_DSS_VIDEO1:
  695. return 0x058C + i * 0x8;
  696. case OMAP_DSS_VIDEO2:
  697. return 0x0568 + i * 0x8;
  698. case OMAP_DSS_VIDEO3:
  699. return 0x0430 + i * 0x8;
  700. default:
  701. BUG();
  702. return 0;
  703. }
  704. }
  705. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  706. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  707. {
  708. switch (plane) {
  709. case OMAP_DSS_GFX:
  710. BUG();
  711. return 0;
  712. case OMAP_DSS_VIDEO1:
  713. case OMAP_DSS_VIDEO2:
  714. return 0x0038 + i * 0x8;
  715. case OMAP_DSS_VIDEO3:
  716. return 0x0014 + i * 0x8;
  717. default:
  718. BUG();
  719. return 0;
  720. }
  721. }
  722. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  723. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  724. {
  725. switch (plane) {
  726. case OMAP_DSS_GFX:
  727. BUG();
  728. return 0;
  729. case OMAP_DSS_VIDEO1:
  730. return 0x0590 + i * 8;
  731. case OMAP_DSS_VIDEO2:
  732. return 0x056C + i * 0x8;
  733. case OMAP_DSS_VIDEO3:
  734. return 0x0434 + i * 0x8;
  735. default:
  736. BUG();
  737. return 0;
  738. }
  739. }
  740. /* coef index i = {0, 1, 2, 3, 4,} */
  741. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  742. {
  743. switch (plane) {
  744. case OMAP_DSS_GFX:
  745. BUG();
  746. return 0;
  747. case OMAP_DSS_VIDEO1:
  748. case OMAP_DSS_VIDEO2:
  749. case OMAP_DSS_VIDEO3:
  750. return 0x0074 + i * 0x4;
  751. default:
  752. BUG();
  753. return 0;
  754. }
  755. }
  756. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  757. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  758. {
  759. switch (plane) {
  760. case OMAP_DSS_GFX:
  761. BUG();
  762. return 0;
  763. case OMAP_DSS_VIDEO1:
  764. return 0x0124 + i * 0x4;
  765. case OMAP_DSS_VIDEO2:
  766. return 0x00B4 + i * 0x4;
  767. case OMAP_DSS_VIDEO3:
  768. return 0x0050 + i * 0x4;
  769. default:
  770. BUG();
  771. return 0;
  772. }
  773. }
  774. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  775. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  776. {
  777. switch (plane) {
  778. case OMAP_DSS_GFX:
  779. BUG();
  780. return 0;
  781. case OMAP_DSS_VIDEO1:
  782. return 0x05CC + i * 0x4;
  783. case OMAP_DSS_VIDEO2:
  784. return 0x05A8 + i * 0x4;
  785. case OMAP_DSS_VIDEO3:
  786. return 0x0470 + i * 0x4;
  787. default:
  788. BUG();
  789. return 0;
  790. }
  791. }
  792. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  793. {
  794. switch (plane) {
  795. case OMAP_DSS_GFX:
  796. return 0x01AC;
  797. case OMAP_DSS_VIDEO1:
  798. return 0x0174;
  799. case OMAP_DSS_VIDEO2:
  800. return 0x00E8;
  801. case OMAP_DSS_VIDEO3:
  802. return 0x00A0;
  803. default:
  804. BUG();
  805. return 0;
  806. }
  807. }
  808. #endif