nouveau_state.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nouveau_mem_detect;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. engine->vram.init = nouveau_mem_detect;
  133. engine->vram.takedown = nouveau_stub_takedown;
  134. engine->vram.flags_valid = nouveau_mem_flags_valid;
  135. break;
  136. case 0x20:
  137. engine->instmem.init = nv04_instmem_init;
  138. engine->instmem.takedown = nv04_instmem_takedown;
  139. engine->instmem.suspend = nv04_instmem_suspend;
  140. engine->instmem.resume = nv04_instmem_resume;
  141. engine->instmem.get = nv04_instmem_get;
  142. engine->instmem.put = nv04_instmem_put;
  143. engine->instmem.map = nv04_instmem_map;
  144. engine->instmem.unmap = nv04_instmem_unmap;
  145. engine->instmem.flush = nv04_instmem_flush;
  146. engine->mc.init = nv04_mc_init;
  147. engine->mc.takedown = nv04_mc_takedown;
  148. engine->timer.init = nv04_timer_init;
  149. engine->timer.read = nv04_timer_read;
  150. engine->timer.takedown = nv04_timer_takedown;
  151. engine->fb.init = nv10_fb_init;
  152. engine->fb.takedown = nv10_fb_takedown;
  153. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  154. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  155. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  156. engine->fifo.channels = 32;
  157. engine->fifo.init = nv10_fifo_init;
  158. engine->fifo.takedown = nv04_fifo_fini;
  159. engine->fifo.disable = nv04_fifo_disable;
  160. engine->fifo.enable = nv04_fifo_enable;
  161. engine->fifo.reassign = nv04_fifo_reassign;
  162. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  163. engine->fifo.channel_id = nv10_fifo_channel_id;
  164. engine->fifo.create_context = nv10_fifo_create_context;
  165. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  166. engine->fifo.load_context = nv10_fifo_load_context;
  167. engine->fifo.unload_context = nv10_fifo_unload_context;
  168. engine->display.early_init = nv04_display_early_init;
  169. engine->display.late_takedown = nv04_display_late_takedown;
  170. engine->display.create = nv04_display_create;
  171. engine->display.destroy = nv04_display_destroy;
  172. engine->display.init = nv04_display_init;
  173. engine->display.fini = nv04_display_fini;
  174. engine->gpio.drive = nv10_gpio_drive;
  175. engine->gpio.sense = nv10_gpio_sense;
  176. engine->pm.clocks_get = nv04_pm_clocks_get;
  177. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  178. engine->pm.clocks_set = nv04_pm_clocks_set;
  179. engine->vram.init = nouveau_mem_detect;
  180. engine->vram.takedown = nouveau_stub_takedown;
  181. engine->vram.flags_valid = nouveau_mem_flags_valid;
  182. break;
  183. case 0x30:
  184. engine->instmem.init = nv04_instmem_init;
  185. engine->instmem.takedown = nv04_instmem_takedown;
  186. engine->instmem.suspend = nv04_instmem_suspend;
  187. engine->instmem.resume = nv04_instmem_resume;
  188. engine->instmem.get = nv04_instmem_get;
  189. engine->instmem.put = nv04_instmem_put;
  190. engine->instmem.map = nv04_instmem_map;
  191. engine->instmem.unmap = nv04_instmem_unmap;
  192. engine->instmem.flush = nv04_instmem_flush;
  193. engine->mc.init = nv04_mc_init;
  194. engine->mc.takedown = nv04_mc_takedown;
  195. engine->timer.init = nv04_timer_init;
  196. engine->timer.read = nv04_timer_read;
  197. engine->timer.takedown = nv04_timer_takedown;
  198. engine->fb.init = nv30_fb_init;
  199. engine->fb.takedown = nv30_fb_takedown;
  200. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  201. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  202. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  203. engine->fifo.channels = 32;
  204. engine->fifo.init = nv10_fifo_init;
  205. engine->fifo.takedown = nv04_fifo_fini;
  206. engine->fifo.disable = nv04_fifo_disable;
  207. engine->fifo.enable = nv04_fifo_enable;
  208. engine->fifo.reassign = nv04_fifo_reassign;
  209. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  210. engine->fifo.channel_id = nv10_fifo_channel_id;
  211. engine->fifo.create_context = nv10_fifo_create_context;
  212. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  213. engine->fifo.load_context = nv10_fifo_load_context;
  214. engine->fifo.unload_context = nv10_fifo_unload_context;
  215. engine->display.early_init = nv04_display_early_init;
  216. engine->display.late_takedown = nv04_display_late_takedown;
  217. engine->display.create = nv04_display_create;
  218. engine->display.destroy = nv04_display_destroy;
  219. engine->display.init = nv04_display_init;
  220. engine->display.fini = nv04_display_fini;
  221. engine->gpio.drive = nv10_gpio_drive;
  222. engine->gpio.sense = nv10_gpio_sense;
  223. engine->pm.clocks_get = nv04_pm_clocks_get;
  224. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  225. engine->pm.clocks_set = nv04_pm_clocks_set;
  226. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  227. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  228. engine->vram.init = nouveau_mem_detect;
  229. engine->vram.takedown = nouveau_stub_takedown;
  230. engine->vram.flags_valid = nouveau_mem_flags_valid;
  231. break;
  232. case 0x40:
  233. case 0x60:
  234. engine->instmem.init = nv04_instmem_init;
  235. engine->instmem.takedown = nv04_instmem_takedown;
  236. engine->instmem.suspend = nv04_instmem_suspend;
  237. engine->instmem.resume = nv04_instmem_resume;
  238. engine->instmem.get = nv04_instmem_get;
  239. engine->instmem.put = nv04_instmem_put;
  240. engine->instmem.map = nv04_instmem_map;
  241. engine->instmem.unmap = nv04_instmem_unmap;
  242. engine->instmem.flush = nv04_instmem_flush;
  243. engine->mc.init = nv40_mc_init;
  244. engine->mc.takedown = nv40_mc_takedown;
  245. engine->timer.init = nv04_timer_init;
  246. engine->timer.read = nv04_timer_read;
  247. engine->timer.takedown = nv04_timer_takedown;
  248. engine->fb.init = nv40_fb_init;
  249. engine->fb.takedown = nv40_fb_takedown;
  250. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  251. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  252. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  253. engine->fifo.channels = 32;
  254. engine->fifo.init = nv40_fifo_init;
  255. engine->fifo.takedown = nv04_fifo_fini;
  256. engine->fifo.disable = nv04_fifo_disable;
  257. engine->fifo.enable = nv04_fifo_enable;
  258. engine->fifo.reassign = nv04_fifo_reassign;
  259. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  260. engine->fifo.channel_id = nv10_fifo_channel_id;
  261. engine->fifo.create_context = nv40_fifo_create_context;
  262. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  263. engine->fifo.load_context = nv40_fifo_load_context;
  264. engine->fifo.unload_context = nv40_fifo_unload_context;
  265. engine->display.early_init = nv04_display_early_init;
  266. engine->display.late_takedown = nv04_display_late_takedown;
  267. engine->display.create = nv04_display_create;
  268. engine->display.destroy = nv04_display_destroy;
  269. engine->display.init = nv04_display_init;
  270. engine->display.fini = nv04_display_fini;
  271. engine->gpio.init = nv10_gpio_init;
  272. engine->gpio.fini = nv10_gpio_fini;
  273. engine->gpio.drive = nv10_gpio_drive;
  274. engine->gpio.sense = nv10_gpio_sense;
  275. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  276. engine->pm.clocks_get = nv40_pm_clocks_get;
  277. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  278. engine->pm.clocks_set = nv40_pm_clocks_set;
  279. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  280. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  281. engine->pm.temp_get = nv40_temp_get;
  282. engine->pm.pwm_get = nv40_pm_pwm_get;
  283. engine->pm.pwm_set = nv40_pm_pwm_set;
  284. engine->vram.init = nouveau_mem_detect;
  285. engine->vram.takedown = nouveau_stub_takedown;
  286. engine->vram.flags_valid = nouveau_mem_flags_valid;
  287. break;
  288. case 0x50:
  289. case 0x80: /* gotta love NVIDIA's consistency.. */
  290. case 0x90:
  291. case 0xa0:
  292. engine->instmem.init = nv50_instmem_init;
  293. engine->instmem.takedown = nv50_instmem_takedown;
  294. engine->instmem.suspend = nv50_instmem_suspend;
  295. engine->instmem.resume = nv50_instmem_resume;
  296. engine->instmem.get = nv50_instmem_get;
  297. engine->instmem.put = nv50_instmem_put;
  298. engine->instmem.map = nv50_instmem_map;
  299. engine->instmem.unmap = nv50_instmem_unmap;
  300. if (dev_priv->chipset == 0x50)
  301. engine->instmem.flush = nv50_instmem_flush;
  302. else
  303. engine->instmem.flush = nv84_instmem_flush;
  304. engine->mc.init = nv50_mc_init;
  305. engine->mc.takedown = nv50_mc_takedown;
  306. engine->timer.init = nv04_timer_init;
  307. engine->timer.read = nv04_timer_read;
  308. engine->timer.takedown = nv04_timer_takedown;
  309. engine->fb.init = nv50_fb_init;
  310. engine->fb.takedown = nv50_fb_takedown;
  311. engine->fifo.channels = 128;
  312. engine->fifo.init = nv50_fifo_init;
  313. engine->fifo.takedown = nv50_fifo_takedown;
  314. engine->fifo.disable = nv04_fifo_disable;
  315. engine->fifo.enable = nv04_fifo_enable;
  316. engine->fifo.reassign = nv04_fifo_reassign;
  317. engine->fifo.channel_id = nv50_fifo_channel_id;
  318. engine->fifo.create_context = nv50_fifo_create_context;
  319. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  320. engine->fifo.load_context = nv50_fifo_load_context;
  321. engine->fifo.unload_context = nv50_fifo_unload_context;
  322. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  323. engine->display.early_init = nv50_display_early_init;
  324. engine->display.late_takedown = nv50_display_late_takedown;
  325. engine->display.create = nv50_display_create;
  326. engine->display.destroy = nv50_display_destroy;
  327. engine->display.init = nv50_display_init;
  328. engine->display.fini = nv50_display_fini;
  329. engine->gpio.init = nv50_gpio_init;
  330. engine->gpio.fini = nv50_gpio_fini;
  331. engine->gpio.drive = nv50_gpio_drive;
  332. engine->gpio.sense = nv50_gpio_sense;
  333. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  334. switch (dev_priv->chipset) {
  335. case 0x84:
  336. case 0x86:
  337. case 0x92:
  338. case 0x94:
  339. case 0x96:
  340. case 0x98:
  341. case 0xa0:
  342. case 0xaa:
  343. case 0xac:
  344. case 0x50:
  345. engine->pm.clocks_get = nv50_pm_clocks_get;
  346. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  347. engine->pm.clocks_set = nv50_pm_clocks_set;
  348. break;
  349. default:
  350. engine->pm.clocks_get = nva3_pm_clocks_get;
  351. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  352. engine->pm.clocks_set = nva3_pm_clocks_set;
  353. break;
  354. }
  355. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  356. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  357. if (dev_priv->chipset >= 0x84)
  358. engine->pm.temp_get = nv84_temp_get;
  359. else
  360. engine->pm.temp_get = nv40_temp_get;
  361. engine->pm.pwm_get = nv50_pm_pwm_get;
  362. engine->pm.pwm_set = nv50_pm_pwm_set;
  363. engine->vram.init = nv50_vram_init;
  364. engine->vram.takedown = nv50_vram_fini;
  365. engine->vram.get = nv50_vram_new;
  366. engine->vram.put = nv50_vram_del;
  367. engine->vram.flags_valid = nv50_vram_flags_valid;
  368. break;
  369. case 0xc0:
  370. engine->instmem.init = nvc0_instmem_init;
  371. engine->instmem.takedown = nvc0_instmem_takedown;
  372. engine->instmem.suspend = nvc0_instmem_suspend;
  373. engine->instmem.resume = nvc0_instmem_resume;
  374. engine->instmem.get = nv50_instmem_get;
  375. engine->instmem.put = nv50_instmem_put;
  376. engine->instmem.map = nv50_instmem_map;
  377. engine->instmem.unmap = nv50_instmem_unmap;
  378. engine->instmem.flush = nv84_instmem_flush;
  379. engine->mc.init = nv50_mc_init;
  380. engine->mc.takedown = nv50_mc_takedown;
  381. engine->timer.init = nv04_timer_init;
  382. engine->timer.read = nv04_timer_read;
  383. engine->timer.takedown = nv04_timer_takedown;
  384. engine->fb.init = nvc0_fb_init;
  385. engine->fb.takedown = nvc0_fb_takedown;
  386. engine->fifo.channels = 128;
  387. engine->fifo.init = nvc0_fifo_init;
  388. engine->fifo.takedown = nvc0_fifo_takedown;
  389. engine->fifo.disable = nvc0_fifo_disable;
  390. engine->fifo.enable = nvc0_fifo_enable;
  391. engine->fifo.reassign = nvc0_fifo_reassign;
  392. engine->fifo.channel_id = nvc0_fifo_channel_id;
  393. engine->fifo.create_context = nvc0_fifo_create_context;
  394. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  395. engine->fifo.load_context = nvc0_fifo_load_context;
  396. engine->fifo.unload_context = nvc0_fifo_unload_context;
  397. engine->display.early_init = nv50_display_early_init;
  398. engine->display.late_takedown = nv50_display_late_takedown;
  399. engine->display.create = nv50_display_create;
  400. engine->display.destroy = nv50_display_destroy;
  401. engine->display.init = nv50_display_init;
  402. engine->display.fini = nv50_display_fini;
  403. engine->gpio.init = nv50_gpio_init;
  404. engine->gpio.fini = nv50_gpio_fini;
  405. engine->gpio.drive = nv50_gpio_drive;
  406. engine->gpio.sense = nv50_gpio_sense;
  407. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  408. engine->vram.init = nvc0_vram_init;
  409. engine->vram.takedown = nv50_vram_fini;
  410. engine->vram.get = nvc0_vram_new;
  411. engine->vram.put = nv50_vram_del;
  412. engine->vram.flags_valid = nvc0_vram_flags_valid;
  413. engine->pm.temp_get = nv84_temp_get;
  414. engine->pm.clocks_get = nvc0_pm_clocks_get;
  415. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  416. engine->pm.clocks_set = nvc0_pm_clocks_set;
  417. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  418. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  419. engine->pm.pwm_get = nv50_pm_pwm_get;
  420. engine->pm.pwm_set = nv50_pm_pwm_set;
  421. break;
  422. case 0xd0:
  423. engine->instmem.init = nvc0_instmem_init;
  424. engine->instmem.takedown = nvc0_instmem_takedown;
  425. engine->instmem.suspend = nvc0_instmem_suspend;
  426. engine->instmem.resume = nvc0_instmem_resume;
  427. engine->instmem.get = nv50_instmem_get;
  428. engine->instmem.put = nv50_instmem_put;
  429. engine->instmem.map = nv50_instmem_map;
  430. engine->instmem.unmap = nv50_instmem_unmap;
  431. engine->instmem.flush = nv84_instmem_flush;
  432. engine->mc.init = nv50_mc_init;
  433. engine->mc.takedown = nv50_mc_takedown;
  434. engine->timer.init = nv04_timer_init;
  435. engine->timer.read = nv04_timer_read;
  436. engine->timer.takedown = nv04_timer_takedown;
  437. engine->fb.init = nvc0_fb_init;
  438. engine->fb.takedown = nvc0_fb_takedown;
  439. engine->fifo.channels = 128;
  440. engine->fifo.init = nvc0_fifo_init;
  441. engine->fifo.takedown = nvc0_fifo_takedown;
  442. engine->fifo.disable = nvc0_fifo_disable;
  443. engine->fifo.enable = nvc0_fifo_enable;
  444. engine->fifo.reassign = nvc0_fifo_reassign;
  445. engine->fifo.channel_id = nvc0_fifo_channel_id;
  446. engine->fifo.create_context = nvc0_fifo_create_context;
  447. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  448. engine->fifo.load_context = nvc0_fifo_load_context;
  449. engine->fifo.unload_context = nvc0_fifo_unload_context;
  450. engine->display.early_init = nouveau_stub_init;
  451. engine->display.late_takedown = nouveau_stub_takedown;
  452. engine->display.create = nvd0_display_create;
  453. engine->display.destroy = nvd0_display_destroy;
  454. engine->display.init = nvd0_display_init;
  455. engine->display.fini = nvd0_display_fini;
  456. engine->gpio.init = nv50_gpio_init;
  457. engine->gpio.fini = nv50_gpio_fini;
  458. engine->gpio.drive = nvd0_gpio_drive;
  459. engine->gpio.sense = nvd0_gpio_sense;
  460. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  461. engine->vram.init = nvc0_vram_init;
  462. engine->vram.takedown = nv50_vram_fini;
  463. engine->vram.get = nvc0_vram_new;
  464. engine->vram.put = nv50_vram_del;
  465. engine->vram.flags_valid = nvc0_vram_flags_valid;
  466. engine->pm.temp_get = nv84_temp_get;
  467. engine->pm.clocks_get = nvc0_pm_clocks_get;
  468. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  469. engine->pm.clocks_set = nvc0_pm_clocks_set;
  470. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  471. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  472. break;
  473. default:
  474. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  475. return 1;
  476. }
  477. /* headless mode */
  478. if (nouveau_modeset == 2) {
  479. engine->display.early_init = nouveau_stub_init;
  480. engine->display.late_takedown = nouveau_stub_takedown;
  481. engine->display.create = nouveau_stub_init;
  482. engine->display.init = nouveau_stub_init;
  483. engine->display.destroy = nouveau_stub_takedown;
  484. }
  485. return 0;
  486. }
  487. static unsigned int
  488. nouveau_vga_set_decode(void *priv, bool state)
  489. {
  490. struct drm_device *dev = priv;
  491. struct drm_nouveau_private *dev_priv = dev->dev_private;
  492. if (dev_priv->chipset >= 0x40)
  493. nv_wr32(dev, 0x88054, state);
  494. else
  495. nv_wr32(dev, 0x1854, state);
  496. if (state)
  497. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  498. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  499. else
  500. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  501. }
  502. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  503. enum vga_switcheroo_state state)
  504. {
  505. struct drm_device *dev = pci_get_drvdata(pdev);
  506. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  507. if (state == VGA_SWITCHEROO_ON) {
  508. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  509. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  510. nouveau_pci_resume(pdev);
  511. drm_kms_helper_poll_enable(dev);
  512. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  513. } else {
  514. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  515. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  516. drm_kms_helper_poll_disable(dev);
  517. nouveau_switcheroo_optimus_dsm();
  518. nouveau_pci_suspend(pdev, pmm);
  519. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  520. }
  521. }
  522. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  523. {
  524. struct drm_device *dev = pci_get_drvdata(pdev);
  525. nouveau_fbcon_output_poll_changed(dev);
  526. }
  527. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  528. {
  529. struct drm_device *dev = pci_get_drvdata(pdev);
  530. bool can_switch;
  531. spin_lock(&dev->count_lock);
  532. can_switch = (dev->open_count == 0);
  533. spin_unlock(&dev->count_lock);
  534. return can_switch;
  535. }
  536. int
  537. nouveau_card_init(struct drm_device *dev)
  538. {
  539. struct drm_nouveau_private *dev_priv = dev->dev_private;
  540. struct nouveau_engine *engine;
  541. int ret, e = 0;
  542. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  543. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  544. nouveau_switcheroo_reprobe,
  545. nouveau_switcheroo_can_switch);
  546. /* Initialise internal driver API hooks */
  547. ret = nouveau_init_engine_ptrs(dev);
  548. if (ret)
  549. goto out;
  550. engine = &dev_priv->engine;
  551. spin_lock_init(&dev_priv->channels.lock);
  552. spin_lock_init(&dev_priv->tile.lock);
  553. spin_lock_init(&dev_priv->context_switch_lock);
  554. spin_lock_init(&dev_priv->vm_lock);
  555. /* Make the CRTCs and I2C buses accessible */
  556. ret = engine->display.early_init(dev);
  557. if (ret)
  558. goto out;
  559. /* Parse BIOS tables / Run init tables if card not POSTed */
  560. ret = nouveau_bios_init(dev);
  561. if (ret)
  562. goto out_display_early;
  563. /* workaround an odd issue on nvc1 by disabling the device's
  564. * nosnoop capability. hopefully won't cause issues until a
  565. * better fix is found - assuming there is one...
  566. */
  567. if (dev_priv->chipset == 0xc1) {
  568. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  569. }
  570. nouveau_pm_init(dev);
  571. ret = engine->vram.init(dev);
  572. if (ret)
  573. goto out_bios;
  574. ret = nouveau_gpuobj_init(dev);
  575. if (ret)
  576. goto out_vram;
  577. ret = engine->instmem.init(dev);
  578. if (ret)
  579. goto out_gpuobj;
  580. ret = nouveau_mem_vram_init(dev);
  581. if (ret)
  582. goto out_instmem;
  583. ret = nouveau_mem_gart_init(dev);
  584. if (ret)
  585. goto out_ttmvram;
  586. /* PMC */
  587. ret = engine->mc.init(dev);
  588. if (ret)
  589. goto out_gart;
  590. /* PGPIO */
  591. ret = nouveau_gpio_create(dev);
  592. if (ret)
  593. goto out_mc;
  594. /* PTIMER */
  595. ret = engine->timer.init(dev);
  596. if (ret)
  597. goto out_gpio;
  598. /* PFB */
  599. ret = engine->fb.init(dev);
  600. if (ret)
  601. goto out_timer;
  602. if (!dev_priv->noaccel) {
  603. switch (dev_priv->card_type) {
  604. case NV_04:
  605. nv04_graph_create(dev);
  606. break;
  607. case NV_10:
  608. nv10_graph_create(dev);
  609. break;
  610. case NV_20:
  611. case NV_30:
  612. nv20_graph_create(dev);
  613. break;
  614. case NV_40:
  615. nv40_graph_create(dev);
  616. break;
  617. case NV_50:
  618. nv50_graph_create(dev);
  619. break;
  620. case NV_C0:
  621. case NV_D0:
  622. nvc0_graph_create(dev);
  623. break;
  624. default:
  625. break;
  626. }
  627. switch (dev_priv->chipset) {
  628. case 0x84:
  629. case 0x86:
  630. case 0x92:
  631. case 0x94:
  632. case 0x96:
  633. case 0xa0:
  634. nv84_crypt_create(dev);
  635. break;
  636. case 0x98:
  637. case 0xaa:
  638. case 0xac:
  639. nv98_crypt_create(dev);
  640. break;
  641. }
  642. switch (dev_priv->card_type) {
  643. case NV_50:
  644. switch (dev_priv->chipset) {
  645. case 0xa3:
  646. case 0xa5:
  647. case 0xa8:
  648. case 0xaf:
  649. nva3_copy_create(dev);
  650. break;
  651. }
  652. break;
  653. case NV_C0:
  654. nvc0_copy_create(dev, 0);
  655. nvc0_copy_create(dev, 1);
  656. break;
  657. default:
  658. break;
  659. }
  660. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  661. nv84_bsp_create(dev);
  662. nv84_vp_create(dev);
  663. nv98_ppp_create(dev);
  664. } else
  665. if (dev_priv->chipset >= 0x84) {
  666. nv50_mpeg_create(dev);
  667. nv84_bsp_create(dev);
  668. nv84_vp_create(dev);
  669. } else
  670. if (dev_priv->chipset >= 0x50) {
  671. nv50_mpeg_create(dev);
  672. } else
  673. if (dev_priv->card_type == NV_40 ||
  674. dev_priv->chipset == 0x31 ||
  675. dev_priv->chipset == 0x34 ||
  676. dev_priv->chipset == 0x36) {
  677. nv31_mpeg_create(dev);
  678. }
  679. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  680. if (dev_priv->eng[e]) {
  681. ret = dev_priv->eng[e]->init(dev, e);
  682. if (ret)
  683. goto out_engine;
  684. }
  685. }
  686. /* PFIFO */
  687. ret = engine->fifo.init(dev);
  688. if (ret)
  689. goto out_engine;
  690. }
  691. ret = nouveau_irq_init(dev);
  692. if (ret)
  693. goto out_fifo;
  694. ret = nouveau_display_create(dev);
  695. if (ret)
  696. goto out_irq;
  697. nouveau_backlight_init(dev);
  698. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  699. ret = nouveau_fence_init(dev);
  700. if (ret)
  701. goto out_disp;
  702. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  703. NvDmaFB, NvDmaTT);
  704. if (ret)
  705. goto out_fence;
  706. mutex_unlock(&dev_priv->channel->mutex);
  707. }
  708. if (dev->mode_config.num_crtc) {
  709. ret = nouveau_display_init(dev);
  710. if (ret)
  711. goto out_chan;
  712. nouveau_fbcon_init(dev);
  713. }
  714. return 0;
  715. out_chan:
  716. nouveau_channel_put_unlocked(&dev_priv->channel);
  717. out_fence:
  718. nouveau_fence_fini(dev);
  719. out_disp:
  720. nouveau_backlight_exit(dev);
  721. nouveau_display_destroy(dev);
  722. out_irq:
  723. nouveau_irq_fini(dev);
  724. out_fifo:
  725. if (!dev_priv->noaccel)
  726. engine->fifo.takedown(dev);
  727. out_engine:
  728. if (!dev_priv->noaccel) {
  729. for (e = e - 1; e >= 0; e--) {
  730. if (!dev_priv->eng[e])
  731. continue;
  732. dev_priv->eng[e]->fini(dev, e, false);
  733. dev_priv->eng[e]->destroy(dev,e );
  734. }
  735. }
  736. engine->fb.takedown(dev);
  737. out_timer:
  738. engine->timer.takedown(dev);
  739. out_gpio:
  740. nouveau_gpio_destroy(dev);
  741. out_mc:
  742. engine->mc.takedown(dev);
  743. out_gart:
  744. nouveau_mem_gart_fini(dev);
  745. out_ttmvram:
  746. nouveau_mem_vram_fini(dev);
  747. out_instmem:
  748. engine->instmem.takedown(dev);
  749. out_gpuobj:
  750. nouveau_gpuobj_takedown(dev);
  751. out_vram:
  752. engine->vram.takedown(dev);
  753. out_bios:
  754. nouveau_pm_fini(dev);
  755. nouveau_bios_takedown(dev);
  756. out_display_early:
  757. engine->display.late_takedown(dev);
  758. out:
  759. vga_client_register(dev->pdev, NULL, NULL, NULL);
  760. return ret;
  761. }
  762. static void nouveau_card_takedown(struct drm_device *dev)
  763. {
  764. struct drm_nouveau_private *dev_priv = dev->dev_private;
  765. struct nouveau_engine *engine = &dev_priv->engine;
  766. int e;
  767. if (dev->mode_config.num_crtc) {
  768. nouveau_fbcon_fini(dev);
  769. nouveau_display_fini(dev);
  770. }
  771. if (dev_priv->channel) {
  772. nouveau_channel_put_unlocked(&dev_priv->channel);
  773. nouveau_fence_fini(dev);
  774. }
  775. nouveau_backlight_exit(dev);
  776. nouveau_display_destroy(dev);
  777. if (!dev_priv->noaccel) {
  778. engine->fifo.takedown(dev);
  779. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  780. if (dev_priv->eng[e]) {
  781. dev_priv->eng[e]->fini(dev, e, false);
  782. dev_priv->eng[e]->destroy(dev,e );
  783. }
  784. }
  785. }
  786. engine->fb.takedown(dev);
  787. engine->timer.takedown(dev);
  788. nouveau_gpio_destroy(dev);
  789. engine->mc.takedown(dev);
  790. engine->display.late_takedown(dev);
  791. if (dev_priv->vga_ram) {
  792. nouveau_bo_unpin(dev_priv->vga_ram);
  793. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  794. }
  795. mutex_lock(&dev->struct_mutex);
  796. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  797. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  798. mutex_unlock(&dev->struct_mutex);
  799. nouveau_mem_gart_fini(dev);
  800. nouveau_mem_vram_fini(dev);
  801. engine->instmem.takedown(dev);
  802. nouveau_gpuobj_takedown(dev);
  803. engine->vram.takedown(dev);
  804. nouveau_irq_fini(dev);
  805. nouveau_pm_fini(dev);
  806. nouveau_bios_takedown(dev);
  807. vga_client_register(dev->pdev, NULL, NULL, NULL);
  808. }
  809. int
  810. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  811. {
  812. struct drm_nouveau_private *dev_priv = dev->dev_private;
  813. struct nouveau_fpriv *fpriv;
  814. int ret;
  815. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  816. if (unlikely(!fpriv))
  817. return -ENOMEM;
  818. spin_lock_init(&fpriv->lock);
  819. INIT_LIST_HEAD(&fpriv->channels);
  820. if (dev_priv->card_type == NV_50) {
  821. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  822. &fpriv->vm);
  823. if (ret) {
  824. kfree(fpriv);
  825. return ret;
  826. }
  827. } else
  828. if (dev_priv->card_type >= NV_C0) {
  829. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  830. &fpriv->vm);
  831. if (ret) {
  832. kfree(fpriv);
  833. return ret;
  834. }
  835. }
  836. file_priv->driver_priv = fpriv;
  837. return 0;
  838. }
  839. /* here a client dies, release the stuff that was allocated for its
  840. * file_priv */
  841. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  842. {
  843. nouveau_channel_cleanup(dev, file_priv);
  844. }
  845. void
  846. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  847. {
  848. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  849. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  850. kfree(fpriv);
  851. }
  852. /* first module load, setup the mmio/fb mapping */
  853. /* KMS: we need mmio at load time, not when the first drm client opens. */
  854. int nouveau_firstopen(struct drm_device *dev)
  855. {
  856. return 0;
  857. }
  858. /* if we have an OF card, copy vbios to RAMIN */
  859. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  860. {
  861. #if defined(__powerpc__)
  862. int size, i;
  863. const uint32_t *bios;
  864. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  865. if (!dn) {
  866. NV_INFO(dev, "Unable to get the OF node\n");
  867. return;
  868. }
  869. bios = of_get_property(dn, "NVDA,BMP", &size);
  870. if (bios) {
  871. for (i = 0; i < size; i += 4)
  872. nv_wi32(dev, i, bios[i/4]);
  873. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  874. } else {
  875. NV_INFO(dev, "Unable to get the OF bios\n");
  876. }
  877. #endif
  878. }
  879. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  880. {
  881. struct pci_dev *pdev = dev->pdev;
  882. struct apertures_struct *aper = alloc_apertures(3);
  883. if (!aper)
  884. return NULL;
  885. aper->ranges[0].base = pci_resource_start(pdev, 1);
  886. aper->ranges[0].size = pci_resource_len(pdev, 1);
  887. aper->count = 1;
  888. if (pci_resource_len(pdev, 2)) {
  889. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  890. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  891. aper->count++;
  892. }
  893. if (pci_resource_len(pdev, 3)) {
  894. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  895. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  896. aper->count++;
  897. }
  898. return aper;
  899. }
  900. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  901. {
  902. struct drm_nouveau_private *dev_priv = dev->dev_private;
  903. bool primary = false;
  904. dev_priv->apertures = nouveau_get_apertures(dev);
  905. if (!dev_priv->apertures)
  906. return -ENOMEM;
  907. #ifdef CONFIG_X86
  908. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  909. #endif
  910. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  911. return 0;
  912. }
  913. int nouveau_load(struct drm_device *dev, unsigned long flags)
  914. {
  915. struct drm_nouveau_private *dev_priv;
  916. uint32_t reg0, strap;
  917. resource_size_t mmio_start_offs;
  918. int ret;
  919. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  920. if (!dev_priv) {
  921. ret = -ENOMEM;
  922. goto err_out;
  923. }
  924. dev->dev_private = dev_priv;
  925. dev_priv->dev = dev;
  926. pci_set_master(dev->pdev);
  927. dev_priv->flags = flags & NOUVEAU_FLAGS;
  928. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  929. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  930. /* resource 0 is mmio regs */
  931. /* resource 1 is linear FB */
  932. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  933. /* resource 6 is bios */
  934. /* map the mmio regs */
  935. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  936. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  937. if (!dev_priv->mmio) {
  938. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  939. "Please report your setup to " DRIVER_EMAIL "\n");
  940. ret = -EINVAL;
  941. goto err_priv;
  942. }
  943. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  944. (unsigned long long)mmio_start_offs);
  945. #ifdef __BIG_ENDIAN
  946. /* Put the card in BE mode if it's not */
  947. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  948. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  949. DRM_MEMORYBARRIER();
  950. #endif
  951. /* Time to determine the card architecture */
  952. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  953. /* We're dealing with >=NV10 */
  954. if ((reg0 & 0x0f000000) > 0) {
  955. /* Bit 27-20 contain the architecture in hex */
  956. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  957. /* NV04 or NV05 */
  958. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  959. if (reg0 & 0x00f00000)
  960. dev_priv->chipset = 0x05;
  961. else
  962. dev_priv->chipset = 0x04;
  963. } else
  964. dev_priv->chipset = 0xff;
  965. switch (dev_priv->chipset & 0xf0) {
  966. case 0x00:
  967. case 0x10:
  968. case 0x20:
  969. case 0x30:
  970. dev_priv->card_type = dev_priv->chipset & 0xf0;
  971. break;
  972. case 0x40:
  973. case 0x60:
  974. dev_priv->card_type = NV_40;
  975. break;
  976. case 0x50:
  977. case 0x80:
  978. case 0x90:
  979. case 0xa0:
  980. dev_priv->card_type = NV_50;
  981. break;
  982. case 0xc0:
  983. dev_priv->card_type = NV_C0;
  984. break;
  985. case 0xd0:
  986. dev_priv->card_type = NV_D0;
  987. break;
  988. default:
  989. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  990. ret = -EINVAL;
  991. goto err_mmio;
  992. }
  993. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  994. dev_priv->card_type, reg0);
  995. /* determine frequency of timing crystal */
  996. strap = nv_rd32(dev, 0x101000);
  997. if ( dev_priv->chipset < 0x17 ||
  998. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  999. strap &= 0x00000040;
  1000. else
  1001. strap &= 0x00400040;
  1002. switch (strap) {
  1003. case 0x00000000: dev_priv->crystal = 13500; break;
  1004. case 0x00000040: dev_priv->crystal = 14318; break;
  1005. case 0x00400000: dev_priv->crystal = 27000; break;
  1006. case 0x00400040: dev_priv->crystal = 25000; break;
  1007. }
  1008. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1009. /* Determine whether we'll attempt acceleration or not, some
  1010. * cards are disabled by default here due to them being known
  1011. * non-functional, or never been tested due to lack of hw.
  1012. */
  1013. dev_priv->noaccel = !!nouveau_noaccel;
  1014. if (nouveau_noaccel == -1) {
  1015. switch (dev_priv->chipset) {
  1016. case 0xd9: /* known broken */
  1017. NV_INFO(dev, "acceleration disabled by default, pass "
  1018. "noaccel=0 to force enable\n");
  1019. dev_priv->noaccel = true;
  1020. break;
  1021. default:
  1022. dev_priv->noaccel = false;
  1023. break;
  1024. }
  1025. }
  1026. ret = nouveau_remove_conflicting_drivers(dev);
  1027. if (ret)
  1028. goto err_mmio;
  1029. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1030. if (dev_priv->card_type >= NV_40) {
  1031. int ramin_bar = 2;
  1032. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1033. ramin_bar = 3;
  1034. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1035. dev_priv->ramin =
  1036. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1037. dev_priv->ramin_size);
  1038. if (!dev_priv->ramin) {
  1039. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1040. ret = -ENOMEM;
  1041. goto err_mmio;
  1042. }
  1043. } else {
  1044. dev_priv->ramin_size = 1 * 1024 * 1024;
  1045. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1046. dev_priv->ramin_size);
  1047. if (!dev_priv->ramin) {
  1048. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1049. ret = -ENOMEM;
  1050. goto err_mmio;
  1051. }
  1052. }
  1053. nouveau_OF_copy_vbios_to_ramin(dev);
  1054. /* Special flags */
  1055. if (dev->pci_device == 0x01a0)
  1056. dev_priv->flags |= NV_NFORCE;
  1057. else if (dev->pci_device == 0x01f0)
  1058. dev_priv->flags |= NV_NFORCE2;
  1059. /* For kernel modesetting, init card now and bring up fbcon */
  1060. ret = nouveau_card_init(dev);
  1061. if (ret)
  1062. goto err_ramin;
  1063. return 0;
  1064. err_ramin:
  1065. iounmap(dev_priv->ramin);
  1066. err_mmio:
  1067. iounmap(dev_priv->mmio);
  1068. err_priv:
  1069. kfree(dev_priv);
  1070. dev->dev_private = NULL;
  1071. err_out:
  1072. return ret;
  1073. }
  1074. void nouveau_lastclose(struct drm_device *dev)
  1075. {
  1076. vga_switcheroo_process_delayed_switch();
  1077. }
  1078. int nouveau_unload(struct drm_device *dev)
  1079. {
  1080. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1081. nouveau_card_takedown(dev);
  1082. iounmap(dev_priv->mmio);
  1083. iounmap(dev_priv->ramin);
  1084. kfree(dev_priv);
  1085. dev->dev_private = NULL;
  1086. return 0;
  1087. }
  1088. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv)
  1090. {
  1091. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1092. struct drm_nouveau_getparam *getparam = data;
  1093. switch (getparam->param) {
  1094. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1095. getparam->value = dev_priv->chipset;
  1096. break;
  1097. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1098. getparam->value = dev->pci_vendor;
  1099. break;
  1100. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1101. getparam->value = dev->pci_device;
  1102. break;
  1103. case NOUVEAU_GETPARAM_BUS_TYPE:
  1104. if (drm_pci_device_is_agp(dev))
  1105. getparam->value = NV_AGP;
  1106. else if (pci_is_pcie(dev->pdev))
  1107. getparam->value = NV_PCIE;
  1108. else
  1109. getparam->value = NV_PCI;
  1110. break;
  1111. case NOUVEAU_GETPARAM_FB_SIZE:
  1112. getparam->value = dev_priv->fb_available_size;
  1113. break;
  1114. case NOUVEAU_GETPARAM_AGP_SIZE:
  1115. getparam->value = dev_priv->gart_info.aper_size;
  1116. break;
  1117. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1118. getparam->value = 0; /* deprecated */
  1119. break;
  1120. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1121. getparam->value = dev_priv->engine.timer.read(dev);
  1122. break;
  1123. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1124. getparam->value = 1;
  1125. break;
  1126. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1127. getparam->value = 1;
  1128. break;
  1129. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1130. /* NV40 and NV50 versions are quite different, but register
  1131. * address is the same. User is supposed to know the card
  1132. * family anyway... */
  1133. if (dev_priv->chipset >= 0x40) {
  1134. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1135. break;
  1136. }
  1137. /* FALLTHRU */
  1138. default:
  1139. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1140. return -EINVAL;
  1141. }
  1142. return 0;
  1143. }
  1144. int
  1145. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1146. struct drm_file *file_priv)
  1147. {
  1148. struct drm_nouveau_setparam *setparam = data;
  1149. switch (setparam->param) {
  1150. default:
  1151. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1152. return -EINVAL;
  1153. }
  1154. return 0;
  1155. }
  1156. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1157. bool
  1158. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1159. uint32_t reg, uint32_t mask, uint32_t val)
  1160. {
  1161. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1162. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1163. uint64_t start = ptimer->read(dev);
  1164. do {
  1165. if ((nv_rd32(dev, reg) & mask) == val)
  1166. return true;
  1167. } while (ptimer->read(dev) - start < timeout);
  1168. return false;
  1169. }
  1170. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1171. bool
  1172. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1173. uint32_t reg, uint32_t mask, uint32_t val)
  1174. {
  1175. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1176. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1177. uint64_t start = ptimer->read(dev);
  1178. do {
  1179. if ((nv_rd32(dev, reg) & mask) != val)
  1180. return true;
  1181. } while (ptimer->read(dev) - start < timeout);
  1182. return false;
  1183. }
  1184. /* Wait until cond(data) == true, up until timeout has hit */
  1185. bool
  1186. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1187. bool (*cond)(void *), void *data)
  1188. {
  1189. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1190. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1191. u64 start = ptimer->read(dev);
  1192. do {
  1193. if (cond(data) == true)
  1194. return true;
  1195. } while (ptimer->read(dev) - start < timeout);
  1196. return false;
  1197. }
  1198. /* Waits for PGRAPH to go completely idle */
  1199. bool nouveau_wait_for_idle(struct drm_device *dev)
  1200. {
  1201. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1202. uint32_t mask = ~0;
  1203. if (dev_priv->card_type == NV_40)
  1204. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1205. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1206. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1207. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1208. return false;
  1209. }
  1210. return true;
  1211. }