ata_piix.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac7"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* controller IDs */
  113. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  114. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  115. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  116. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  117. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. /* constants for mapping table */
  124. P0 = 0, /* port 0 */
  125. P1 = 1, /* port 1 */
  126. P2 = 2, /* port 2 */
  127. P3 = 3, /* port 3 */
  128. IDE = -1, /* IDE */
  129. NA = -2, /* not avaliable */
  130. RV = -3, /* reserved */
  131. PIIX_AHCI_DEVICE = 6,
  132. };
  133. struct piix_map_db {
  134. const u32 mask;
  135. const u16 port_enable;
  136. const int map[][4];
  137. };
  138. struct piix_host_priv {
  139. const int *map;
  140. };
  141. static int piix_init_one (struct pci_dev *pdev,
  142. const struct pci_device_id *ent);
  143. static void piix_host_stop(struct ata_host *host);
  144. static void piix_pata_error_handler(struct ata_port *ap);
  145. static void ich_pata_error_handler(struct ata_port *ap);
  146. static void piix_sata_error_handler(struct ata_port *ap);
  147. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  148. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  149. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  150. static unsigned int in_module_init = 1;
  151. static const struct pci_device_id piix_pci_tbl[] = {
  152. #ifdef ATA_ENABLE_PATA
  153. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  154. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  155. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  156. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  157. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  158. /* Intel PIIX4 */
  159. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  160. /* Intel PIIX4 */
  161. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  162. /* Intel PIIX */
  163. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel ICH (i810, i815, i840) UDMA 66*/
  165. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  166. /* Intel ICH0 : UDMA 33*/
  167. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  168. /* Intel ICH2M */
  169. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  170. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  171. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  172. /* Intel ICH3M */
  173. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH3 (E7500/1) UDMA 100 */
  175. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  177. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH5 */
  180. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  181. /* C-ICH (i810E2) */
  182. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  184. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* ICH6 (and 6) (i915) UDMA 100 */
  186. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* ICH7/7-R (i945, i975) UDMA 100*/
  188. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  189. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. #endif
  191. /* NOTE: The following PCI ids must be kept in sync with the
  192. * list in drivers/pci/quirks.c.
  193. */
  194. /* 82801EB (ICH5) */
  195. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  196. /* 82801EB (ICH5) */
  197. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  198. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  199. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 6300ESB pretending RAID */
  201. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 82801FB/FW (ICH6/ICH6W) */
  203. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  204. /* 82801FR/FRW (ICH6R/ICH6RW) */
  205. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  206. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  207. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  208. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  209. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  210. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  211. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  212. /* Enterprise Southbridge 2 (where's the datasheet?) */
  213. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  214. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  215. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  216. /* SATA Controller 2 IDE (ICH8, ditto) */
  217. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  218. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  219. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. { } /* terminate list */
  221. };
  222. static struct pci_driver piix_pci_driver = {
  223. .name = DRV_NAME,
  224. .id_table = piix_pci_tbl,
  225. .probe = piix_init_one,
  226. .remove = ata_pci_remove_one,
  227. .suspend = ata_pci_device_suspend,
  228. .resume = ata_pci_device_resume,
  229. };
  230. static struct scsi_host_template piix_sht = {
  231. .module = THIS_MODULE,
  232. .name = DRV_NAME,
  233. .ioctl = ata_scsi_ioctl,
  234. .queuecommand = ata_scsi_queuecmd,
  235. .can_queue = ATA_DEF_QUEUE,
  236. .this_id = ATA_SHT_THIS_ID,
  237. .sg_tablesize = LIBATA_MAX_PRD,
  238. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  239. .emulated = ATA_SHT_EMULATED,
  240. .use_clustering = ATA_SHT_USE_CLUSTERING,
  241. .proc_name = DRV_NAME,
  242. .dma_boundary = ATA_DMA_BOUNDARY,
  243. .slave_configure = ata_scsi_slave_config,
  244. .slave_destroy = ata_scsi_slave_destroy,
  245. .bios_param = ata_std_bios_param,
  246. .resume = ata_scsi_device_resume,
  247. .suspend = ata_scsi_device_suspend,
  248. };
  249. static const struct ata_port_operations piix_pata_ops = {
  250. .port_disable = ata_port_disable,
  251. .set_piomode = piix_set_piomode,
  252. .set_dmamode = piix_set_dmamode,
  253. .mode_filter = ata_pci_default_filter,
  254. .tf_load = ata_tf_load,
  255. .tf_read = ata_tf_read,
  256. .check_status = ata_check_status,
  257. .exec_command = ata_exec_command,
  258. .dev_select = ata_std_dev_select,
  259. .bmdma_setup = ata_bmdma_setup,
  260. .bmdma_start = ata_bmdma_start,
  261. .bmdma_stop = ata_bmdma_stop,
  262. .bmdma_status = ata_bmdma_status,
  263. .qc_prep = ata_qc_prep,
  264. .qc_issue = ata_qc_issue_prot,
  265. .data_xfer = ata_pio_data_xfer,
  266. .freeze = ata_bmdma_freeze,
  267. .thaw = ata_bmdma_thaw,
  268. .error_handler = piix_pata_error_handler,
  269. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  270. .irq_handler = ata_interrupt,
  271. .irq_clear = ata_bmdma_irq_clear,
  272. .port_start = ata_port_start,
  273. .port_stop = ata_port_stop,
  274. .host_stop = piix_host_stop,
  275. };
  276. static const struct ata_port_operations ich_pata_ops = {
  277. .port_disable = ata_port_disable,
  278. .set_piomode = piix_set_piomode,
  279. .set_dmamode = ich_set_dmamode,
  280. .mode_filter = ata_pci_default_filter,
  281. .tf_load = ata_tf_load,
  282. .tf_read = ata_tf_read,
  283. .check_status = ata_check_status,
  284. .exec_command = ata_exec_command,
  285. .dev_select = ata_std_dev_select,
  286. .bmdma_setup = ata_bmdma_setup,
  287. .bmdma_start = ata_bmdma_start,
  288. .bmdma_stop = ata_bmdma_stop,
  289. .bmdma_status = ata_bmdma_status,
  290. .qc_prep = ata_qc_prep,
  291. .qc_issue = ata_qc_issue_prot,
  292. .data_xfer = ata_pio_data_xfer,
  293. .freeze = ata_bmdma_freeze,
  294. .thaw = ata_bmdma_thaw,
  295. .error_handler = ich_pata_error_handler,
  296. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  297. .irq_handler = ata_interrupt,
  298. .irq_clear = ata_bmdma_irq_clear,
  299. .port_start = ata_port_start,
  300. .port_stop = ata_port_stop,
  301. .host_stop = ata_host_stop,
  302. };
  303. static const struct ata_port_operations piix_sata_ops = {
  304. .port_disable = ata_port_disable,
  305. .tf_load = ata_tf_load,
  306. .tf_read = ata_tf_read,
  307. .check_status = ata_check_status,
  308. .exec_command = ata_exec_command,
  309. .dev_select = ata_std_dev_select,
  310. .bmdma_setup = ata_bmdma_setup,
  311. .bmdma_start = ata_bmdma_start,
  312. .bmdma_stop = ata_bmdma_stop,
  313. .bmdma_status = ata_bmdma_status,
  314. .qc_prep = ata_qc_prep,
  315. .qc_issue = ata_qc_issue_prot,
  316. .data_xfer = ata_pio_data_xfer,
  317. .freeze = ata_bmdma_freeze,
  318. .thaw = ata_bmdma_thaw,
  319. .error_handler = piix_sata_error_handler,
  320. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  321. .irq_handler = ata_interrupt,
  322. .irq_clear = ata_bmdma_irq_clear,
  323. .port_start = ata_port_start,
  324. .port_stop = ata_port_stop,
  325. .host_stop = piix_host_stop,
  326. };
  327. static const struct piix_map_db ich5_map_db = {
  328. .mask = 0x7,
  329. .port_enable = 0x3,
  330. .map = {
  331. /* PM PS SM SS MAP */
  332. { P0, NA, P1, NA }, /* 000b */
  333. { P1, NA, P0, NA }, /* 001b */
  334. { RV, RV, RV, RV },
  335. { RV, RV, RV, RV },
  336. { P0, P1, IDE, IDE }, /* 100b */
  337. { P1, P0, IDE, IDE }, /* 101b */
  338. { IDE, IDE, P0, P1 }, /* 110b */
  339. { IDE, IDE, P1, P0 }, /* 111b */
  340. },
  341. };
  342. static const struct piix_map_db ich6_map_db = {
  343. .mask = 0x3,
  344. .port_enable = 0xf,
  345. .map = {
  346. /* PM PS SM SS MAP */
  347. { P0, P2, P1, P3 }, /* 00b */
  348. { IDE, IDE, P1, P3 }, /* 01b */
  349. { P0, P2, IDE, IDE }, /* 10b */
  350. { RV, RV, RV, RV },
  351. },
  352. };
  353. static const struct piix_map_db ich6m_map_db = {
  354. .mask = 0x3,
  355. .port_enable = 0x5,
  356. /* Map 01b isn't specified in the doc but some notebooks use
  357. * it anyway. MAP 01b have been spotted on both ICH6M and
  358. * ICH7M.
  359. */
  360. .map = {
  361. /* PM PS SM SS MAP */
  362. { P0, P2, RV, RV }, /* 00b */
  363. { IDE, IDE, P1, P3 }, /* 01b */
  364. { P0, P2, IDE, IDE }, /* 10b */
  365. { RV, RV, RV, RV },
  366. },
  367. };
  368. static const struct piix_map_db ich8_map_db = {
  369. .mask = 0x3,
  370. .port_enable = 0x3,
  371. .map = {
  372. /* PM PS SM SS MAP */
  373. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  374. { RV, RV, RV, RV },
  375. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  376. { RV, RV, RV, RV },
  377. },
  378. };
  379. static const struct piix_map_db *piix_map_db_table[] = {
  380. [ich5_sata] = &ich5_map_db,
  381. [ich6_sata] = &ich6_map_db,
  382. [ich6_sata_ahci] = &ich6_map_db,
  383. [ich6m_sata_ahci] = &ich6m_map_db,
  384. [ich8_sata_ahci] = &ich8_map_db,
  385. };
  386. static struct ata_port_info piix_port_info[] = {
  387. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  388. {
  389. .sht = &piix_sht,
  390. .flags = PIIX_PATA_FLAGS,
  391. .pio_mask = 0x1f, /* pio0-4 */
  392. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  393. .udma_mask = ATA_UDMA_MASK_40C,
  394. .port_ops = &piix_pata_ops,
  395. },
  396. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  397. {
  398. .sht = &piix_sht,
  399. .flags = PIIX_PATA_FLAGS,
  400. .pio_mask = 0x1f, /* pio 0-4 */
  401. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  402. .udma_mask = ATA_UDMA2, /* UDMA33 */
  403. .port_ops = &ich_pata_ops,
  404. },
  405. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  406. {
  407. .sht = &piix_sht,
  408. .flags = PIIX_PATA_FLAGS,
  409. .pio_mask = 0x1f, /* pio 0-4 */
  410. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  411. .udma_mask = ATA_UDMA4,
  412. .port_ops = &ich_pata_ops,
  413. },
  414. /* ich_pata_100: 3 */
  415. {
  416. .sht = &piix_sht,
  417. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  418. .pio_mask = 0x1f, /* pio0-4 */
  419. .mwdma_mask = 0x06, /* mwdma1-2 */
  420. .udma_mask = ATA_UDMA5, /* udma0-5 */
  421. .port_ops = &ich_pata_ops,
  422. },
  423. /* ich_pata_133: 4 ICH with full UDMA6 */
  424. {
  425. .sht = &piix_sht,
  426. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  427. .pio_mask = 0x1f, /* pio 0-4 */
  428. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  429. .udma_mask = ATA_UDMA6, /* UDMA133 */
  430. .port_ops = &ich_pata_ops,
  431. },
  432. /* ich5_sata: 5 */
  433. {
  434. .sht = &piix_sht,
  435. .flags = PIIX_SATA_FLAGS,
  436. .pio_mask = 0x1f, /* pio0-4 */
  437. .mwdma_mask = 0x07, /* mwdma0-2 */
  438. .udma_mask = 0x7f, /* udma0-6 */
  439. .port_ops = &piix_sata_ops,
  440. },
  441. /* ich6_sata: 6 */
  442. {
  443. .sht = &piix_sht,
  444. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  445. .pio_mask = 0x1f, /* pio0-4 */
  446. .mwdma_mask = 0x07, /* mwdma0-2 */
  447. .udma_mask = 0x7f, /* udma0-6 */
  448. .port_ops = &piix_sata_ops,
  449. },
  450. /* ich6_sata_ahci: 7 */
  451. {
  452. .sht = &piix_sht,
  453. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  454. PIIX_FLAG_AHCI,
  455. .pio_mask = 0x1f, /* pio0-4 */
  456. .mwdma_mask = 0x07, /* mwdma0-2 */
  457. .udma_mask = 0x7f, /* udma0-6 */
  458. .port_ops = &piix_sata_ops,
  459. },
  460. /* ich6m_sata_ahci: 8 */
  461. {
  462. .sht = &piix_sht,
  463. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  464. PIIX_FLAG_AHCI,
  465. .pio_mask = 0x1f, /* pio0-4 */
  466. .mwdma_mask = 0x07, /* mwdma0-2 */
  467. .udma_mask = 0x7f, /* udma0-6 */
  468. .port_ops = &piix_sata_ops,
  469. },
  470. /* ich8_sata_ahci: 9 */
  471. {
  472. .sht = &piix_sht,
  473. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  474. PIIX_FLAG_AHCI,
  475. .pio_mask = 0x1f, /* pio0-4 */
  476. .mwdma_mask = 0x07, /* mwdma0-2 */
  477. .udma_mask = 0x7f, /* udma0-6 */
  478. .port_ops = &piix_sata_ops,
  479. },
  480. };
  481. static struct pci_bits piix_enable_bits[] = {
  482. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  483. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  484. };
  485. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  486. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  487. MODULE_LICENSE("GPL");
  488. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  489. MODULE_VERSION(DRV_VERSION);
  490. struct ich_laptop {
  491. u16 device;
  492. u16 subvendor;
  493. u16 subdevice;
  494. };
  495. /*
  496. * List of laptops that use short cables rather than 80 wire
  497. */
  498. static const struct ich_laptop ich_laptop[] = {
  499. /* devid, subvendor, subdev */
  500. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  501. /* end marker */
  502. { 0, }
  503. };
  504. /**
  505. * piix_pata_cbl_detect - Probe host controller cable detect info
  506. * @ap: Port for which cable detect info is desired
  507. *
  508. * Read 80c cable indicator from ATA PCI device's PCI config
  509. * register. This register is normally set by firmware (BIOS).
  510. *
  511. * LOCKING:
  512. * None (inherited from caller).
  513. */
  514. static void ich_pata_cbl_detect(struct ata_port *ap)
  515. {
  516. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  517. const struct ich_laptop *lap = &ich_laptop[0];
  518. u8 tmp, mask;
  519. /* no 80c support in host controller? */
  520. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  521. goto cbl40;
  522. /* Check for specials - Acer Aspire 5602WLMi */
  523. while (lap->device) {
  524. if (lap->device == pdev->device &&
  525. lap->subvendor == pdev->subsystem_vendor &&
  526. lap->subdevice == pdev->subsystem_device) {
  527. ap->cbl = ATA_CBL_PATA40_SHORT;
  528. return;
  529. }
  530. lap++;
  531. }
  532. /* check BIOS cable detect results */
  533. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  534. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  535. if ((tmp & mask) == 0)
  536. goto cbl40;
  537. ap->cbl = ATA_CBL_PATA80;
  538. return;
  539. cbl40:
  540. ap->cbl = ATA_CBL_PATA40;
  541. }
  542. /**
  543. * piix_pata_prereset - prereset for PATA host controller
  544. * @ap: Target port
  545. *
  546. *
  547. * LOCKING:
  548. * None (inherited from caller).
  549. */
  550. static int piix_pata_prereset(struct ata_port *ap)
  551. {
  552. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  553. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  554. return -ENOENT;
  555. ap->cbl = ATA_CBL_PATA40;
  556. return ata_std_prereset(ap);
  557. }
  558. static void piix_pata_error_handler(struct ata_port *ap)
  559. {
  560. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  561. ata_std_postreset);
  562. }
  563. /**
  564. * ich_pata_prereset - prereset for PATA host controller
  565. * @ap: Target port
  566. *
  567. *
  568. * LOCKING:
  569. * None (inherited from caller).
  570. */
  571. static int ich_pata_prereset(struct ata_port *ap)
  572. {
  573. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  574. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  575. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  576. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  577. return 0;
  578. }
  579. ich_pata_cbl_detect(ap);
  580. return ata_std_prereset(ap);
  581. }
  582. static void ich_pata_error_handler(struct ata_port *ap)
  583. {
  584. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  585. ata_std_postreset);
  586. }
  587. static void piix_sata_error_handler(struct ata_port *ap)
  588. {
  589. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  590. ata_std_postreset);
  591. }
  592. /**
  593. * piix_set_piomode - Initialize host controller PATA PIO timings
  594. * @ap: Port whose timings we are configuring
  595. * @adev: um
  596. *
  597. * Set PIO mode for device, in host controller PCI config space.
  598. *
  599. * LOCKING:
  600. * None (inherited from caller).
  601. */
  602. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  603. {
  604. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  605. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  606. unsigned int is_slave = (adev->devno != 0);
  607. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  608. unsigned int slave_port = 0x44;
  609. u16 master_data;
  610. u8 slave_data;
  611. u8 udma_enable;
  612. int control = 0;
  613. /*
  614. * See Intel Document 298600-004 for the timing programing rules
  615. * for ICH controllers.
  616. */
  617. static const /* ISP RTC */
  618. u8 timings[][2] = { { 0, 0 },
  619. { 0, 0 },
  620. { 1, 0 },
  621. { 2, 1 },
  622. { 2, 3 }, };
  623. if (pio >= 2)
  624. control |= 1; /* TIME1 enable */
  625. if (ata_pio_need_iordy(adev))
  626. control |= 2; /* IE enable */
  627. /* Intel specifies that the PPE functionality is for disk only */
  628. if (adev->class == ATA_DEV_ATA)
  629. control |= 4; /* PPE enable */
  630. pci_read_config_word(dev, master_port, &master_data);
  631. if (is_slave) {
  632. /* Enable SITRE (seperate slave timing register) */
  633. master_data |= 0x4000;
  634. /* enable PPE1, IE1 and TIME1 as needed */
  635. master_data |= (control << 4);
  636. pci_read_config_byte(dev, slave_port, &slave_data);
  637. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  638. /* Load the timing nibble for this slave */
  639. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  640. } else {
  641. /* Master keeps the bits in a different format */
  642. master_data &= 0xccf8;
  643. /* Enable PPE, IE and TIME as appropriate */
  644. master_data |= control;
  645. master_data |=
  646. (timings[pio][0] << 12) |
  647. (timings[pio][1] << 8);
  648. }
  649. pci_write_config_word(dev, master_port, master_data);
  650. if (is_slave)
  651. pci_write_config_byte(dev, slave_port, slave_data);
  652. /* Ensure the UDMA bit is off - it will be turned back on if
  653. UDMA is selected */
  654. if (ap->udma_mask) {
  655. pci_read_config_byte(dev, 0x48, &udma_enable);
  656. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  657. pci_write_config_byte(dev, 0x48, udma_enable);
  658. }
  659. }
  660. /**
  661. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  662. * @ap: Port whose timings we are configuring
  663. * @adev: Drive in question
  664. * @udma: udma mode, 0 - 6
  665. * @isich: set if the chip is an ICH device
  666. *
  667. * Set UDMA mode for device, in host controller PCI config space.
  668. *
  669. * LOCKING:
  670. * None (inherited from caller).
  671. */
  672. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  673. {
  674. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  675. u8 master_port = ap->port_no ? 0x42 : 0x40;
  676. u16 master_data;
  677. u8 speed = adev->dma_mode;
  678. int devid = adev->devno + 2 * ap->port_no;
  679. u8 udma_enable;
  680. static const /* ISP RTC */
  681. u8 timings[][2] = { { 0, 0 },
  682. { 0, 0 },
  683. { 1, 0 },
  684. { 2, 1 },
  685. { 2, 3 }, };
  686. pci_read_config_word(dev, master_port, &master_data);
  687. pci_read_config_byte(dev, 0x48, &udma_enable);
  688. if (speed >= XFER_UDMA_0) {
  689. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  690. u16 udma_timing;
  691. u16 ideconf;
  692. int u_clock, u_speed;
  693. /*
  694. * UDMA is handled by a combination of clock switching and
  695. * selection of dividers
  696. *
  697. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  698. * except UDMA0 which is 00
  699. */
  700. u_speed = min(2 - (udma & 1), udma);
  701. if (udma == 5)
  702. u_clock = 0x1000; /* 100Mhz */
  703. else if (udma > 2)
  704. u_clock = 1; /* 66Mhz */
  705. else
  706. u_clock = 0; /* 33Mhz */
  707. udma_enable |= (1 << devid);
  708. /* Load the CT/RP selection */
  709. pci_read_config_word(dev, 0x4A, &udma_timing);
  710. udma_timing &= ~(3 << (4 * devid));
  711. udma_timing |= u_speed << (4 * devid);
  712. pci_write_config_word(dev, 0x4A, udma_timing);
  713. if (isich) {
  714. /* Select a 33/66/100Mhz clock */
  715. pci_read_config_word(dev, 0x54, &ideconf);
  716. ideconf &= ~(0x1001 << devid);
  717. ideconf |= u_clock << devid;
  718. /* For ICH or later we should set bit 10 for better
  719. performance (WR_PingPong_En) */
  720. pci_write_config_word(dev, 0x54, ideconf);
  721. }
  722. } else {
  723. /*
  724. * MWDMA is driven by the PIO timings. We must also enable
  725. * IORDY unconditionally along with TIME1. PPE has already
  726. * been set when the PIO timing was set.
  727. */
  728. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  729. unsigned int control;
  730. u8 slave_data;
  731. const unsigned int needed_pio[3] = {
  732. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  733. };
  734. int pio = needed_pio[mwdma] - XFER_PIO_0;
  735. control = 3; /* IORDY|TIME1 */
  736. /* If the drive MWDMA is faster than it can do PIO then
  737. we must force PIO into PIO0 */
  738. if (adev->pio_mode < needed_pio[mwdma])
  739. /* Enable DMA timing only */
  740. control |= 8; /* PIO cycles in PIO0 */
  741. if (adev->devno) { /* Slave */
  742. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  743. master_data |= control << 4;
  744. pci_read_config_byte(dev, 0x44, &slave_data);
  745. slave_data &= (0x0F + 0xE1 * ap->port_no);
  746. /* Load the matching timing */
  747. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  748. pci_write_config_byte(dev, 0x44, slave_data);
  749. } else { /* Master */
  750. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  751. and master timing bits */
  752. master_data |= control;
  753. master_data |=
  754. (timings[pio][0] << 12) |
  755. (timings[pio][1] << 8);
  756. }
  757. udma_enable &= ~(1 << devid);
  758. pci_write_config_word(dev, master_port, master_data);
  759. }
  760. /* Don't scribble on 0x48 if the controller does not support UDMA */
  761. if (ap->udma_mask)
  762. pci_write_config_byte(dev, 0x48, udma_enable);
  763. }
  764. /**
  765. * piix_set_dmamode - Initialize host controller PATA DMA timings
  766. * @ap: Port whose timings we are configuring
  767. * @adev: um
  768. *
  769. * Set MW/UDMA mode for device, in host controller PCI config space.
  770. *
  771. * LOCKING:
  772. * None (inherited from caller).
  773. */
  774. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  775. {
  776. do_pata_set_dmamode(ap, adev, 0);
  777. }
  778. /**
  779. * ich_set_dmamode - Initialize host controller PATA DMA timings
  780. * @ap: Port whose timings we are configuring
  781. * @adev: um
  782. *
  783. * Set MW/UDMA mode for device, in host controller PCI config space.
  784. *
  785. * LOCKING:
  786. * None (inherited from caller).
  787. */
  788. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  789. {
  790. do_pata_set_dmamode(ap, adev, 1);
  791. }
  792. #define AHCI_PCI_BAR 5
  793. #define AHCI_GLOBAL_CTL 0x04
  794. #define AHCI_ENABLE (1 << 31)
  795. static int piix_disable_ahci(struct pci_dev *pdev)
  796. {
  797. void __iomem *mmio;
  798. u32 tmp;
  799. int rc = 0;
  800. /* BUG: pci_enable_device has not yet been called. This
  801. * works because this device is usually set up by BIOS.
  802. */
  803. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  804. !pci_resource_len(pdev, AHCI_PCI_BAR))
  805. return 0;
  806. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  807. if (!mmio)
  808. return -ENOMEM;
  809. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  810. if (tmp & AHCI_ENABLE) {
  811. tmp &= ~AHCI_ENABLE;
  812. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  813. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  814. if (tmp & AHCI_ENABLE)
  815. rc = -EIO;
  816. }
  817. pci_iounmap(pdev, mmio);
  818. return rc;
  819. }
  820. /**
  821. * piix_check_450nx_errata - Check for problem 450NX setup
  822. * @ata_dev: the PCI device to check
  823. *
  824. * Check for the present of 450NX errata #19 and errata #25. If
  825. * they are found return an error code so we can turn off DMA
  826. */
  827. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  828. {
  829. struct pci_dev *pdev = NULL;
  830. u16 cfg;
  831. u8 rev;
  832. int no_piix_dma = 0;
  833. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  834. {
  835. /* Look for 450NX PXB. Check for problem configurations
  836. A PCI quirk checks bit 6 already */
  837. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  838. pci_read_config_word(pdev, 0x41, &cfg);
  839. /* Only on the original revision: IDE DMA can hang */
  840. if (rev == 0x00)
  841. no_piix_dma = 1;
  842. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  843. else if (cfg & (1<<14) && rev < 5)
  844. no_piix_dma = 2;
  845. }
  846. if (no_piix_dma)
  847. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  848. if (no_piix_dma == 2)
  849. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  850. return no_piix_dma;
  851. }
  852. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  853. struct ata_port_info *pinfo,
  854. const struct piix_map_db *map_db)
  855. {
  856. u16 pcs, new_pcs;
  857. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  858. new_pcs = pcs | map_db->port_enable;
  859. if (new_pcs != pcs) {
  860. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  861. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  862. msleep(150);
  863. }
  864. }
  865. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  866. struct ata_port_info *pinfo,
  867. const struct piix_map_db *map_db)
  868. {
  869. struct piix_host_priv *hpriv = pinfo[0].private_data;
  870. const unsigned int *map;
  871. int i, invalid_map = 0;
  872. u8 map_value;
  873. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  874. map = map_db->map[map_value & map_db->mask];
  875. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  876. for (i = 0; i < 4; i++) {
  877. switch (map[i]) {
  878. case RV:
  879. invalid_map = 1;
  880. printk(" XX");
  881. break;
  882. case NA:
  883. printk(" --");
  884. break;
  885. case IDE:
  886. WARN_ON((i & 1) || map[i + 1] != IDE);
  887. pinfo[i / 2] = piix_port_info[ich_pata_100];
  888. pinfo[i / 2].private_data = hpriv;
  889. i++;
  890. printk(" IDE IDE");
  891. break;
  892. default:
  893. printk(" P%d", map[i]);
  894. if (i & 1)
  895. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  896. break;
  897. }
  898. }
  899. printk(" ]\n");
  900. if (invalid_map)
  901. dev_printk(KERN_ERR, &pdev->dev,
  902. "invalid MAP value %u\n", map_value);
  903. hpriv->map = map;
  904. }
  905. /**
  906. * piix_init_one - Register PIIX ATA PCI device with kernel services
  907. * @pdev: PCI device to register
  908. * @ent: Entry in piix_pci_tbl matching with @pdev
  909. *
  910. * Called from kernel PCI layer. We probe for combined mode (sigh),
  911. * and then hand over control to libata, for it to do the rest.
  912. *
  913. * LOCKING:
  914. * Inherited from PCI layer (may sleep).
  915. *
  916. * RETURNS:
  917. * Zero on success, or -ERRNO value.
  918. */
  919. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  920. {
  921. static int printed_version;
  922. struct ata_port_info port_info[2];
  923. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  924. struct piix_host_priv *hpriv;
  925. unsigned long port_flags;
  926. if (!printed_version++)
  927. dev_printk(KERN_DEBUG, &pdev->dev,
  928. "version " DRV_VERSION "\n");
  929. /* no hotplugging support (FIXME) */
  930. if (!in_module_init)
  931. return -ENODEV;
  932. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  933. if (!hpriv)
  934. return -ENOMEM;
  935. port_info[0] = piix_port_info[ent->driver_data];
  936. port_info[1] = piix_port_info[ent->driver_data];
  937. port_info[0].private_data = hpriv;
  938. port_info[1].private_data = hpriv;
  939. port_flags = port_info[0].flags;
  940. if (port_flags & PIIX_FLAG_AHCI) {
  941. u8 tmp;
  942. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  943. if (tmp == PIIX_AHCI_DEVICE) {
  944. int rc = piix_disable_ahci(pdev);
  945. if (rc)
  946. return rc;
  947. }
  948. }
  949. /* Initialize SATA map */
  950. if (port_flags & ATA_FLAG_SATA) {
  951. piix_init_sata_map(pdev, port_info,
  952. piix_map_db_table[ent->driver_data]);
  953. piix_init_pcs(pdev, port_info,
  954. piix_map_db_table[ent->driver_data]);
  955. }
  956. /* On ICH5, some BIOSen disable the interrupt using the
  957. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  958. * On ICH6, this bit has the same effect, but only when
  959. * MSI is disabled (and it is disabled, as we don't use
  960. * message-signalled interrupts currently).
  961. */
  962. if (port_flags & PIIX_FLAG_CHECKINTR)
  963. pci_intx(pdev, 1);
  964. if (piix_check_450nx_errata(pdev)) {
  965. /* This writes into the master table but it does not
  966. really matter for this errata as we will apply it to
  967. all the PIIX devices on the board */
  968. port_info[0].mwdma_mask = 0;
  969. port_info[0].udma_mask = 0;
  970. port_info[1].mwdma_mask = 0;
  971. port_info[1].udma_mask = 0;
  972. }
  973. return ata_pci_init_one(pdev, ppinfo, 2);
  974. }
  975. static void piix_host_stop(struct ata_host *host)
  976. {
  977. struct piix_host_priv *hpriv = host->private_data;
  978. ata_host_stop(host);
  979. kfree(hpriv);
  980. }
  981. static int __init piix_init(void)
  982. {
  983. int rc;
  984. DPRINTK("pci_register_driver\n");
  985. rc = pci_register_driver(&piix_pci_driver);
  986. if (rc)
  987. return rc;
  988. in_module_init = 0;
  989. DPRINTK("done\n");
  990. return 0;
  991. }
  992. static void __exit piix_exit(void)
  993. {
  994. pci_unregister_driver(&piix_pci_driver);
  995. }
  996. module_init(piix_init);
  997. module_exit(piix_exit);