ahci.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "2.0"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_PORTS = 32,
  53. AHCI_MAX_SG = 168, /* hardware max is 64K */
  54. AHCI_DMA_BOUNDARY = 0xffffffff,
  55. AHCI_USE_CLUSTERING = 0,
  56. AHCI_MAX_CMDS = 32,
  57. AHCI_CMD_SZ = 32,
  58. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  59. AHCI_RX_FIS_SZ = 256,
  60. AHCI_CMD_TBL_CDB = 0x40,
  61. AHCI_CMD_TBL_HDR_SZ = 0x80,
  62. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  63. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  64. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  65. AHCI_RX_FIS_SZ,
  66. AHCI_IRQ_ON_SG = (1 << 31),
  67. AHCI_CMD_ATAPI = (1 << 5),
  68. AHCI_CMD_WRITE = (1 << 6),
  69. AHCI_CMD_PREFETCH = (1 << 7),
  70. AHCI_CMD_RESET = (1 << 8),
  71. AHCI_CMD_CLR_BUSY = (1 << 10),
  72. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  73. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  74. board_ahci = 0,
  75. board_ahci_pi = 1,
  76. board_ahci_vt8251 = 2,
  77. board_ahci_ign_iferr = 3,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  91. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  92. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  93. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  94. /* registers for each SATA port */
  95. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  96. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  97. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  98. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  99. PORT_IRQ_STAT = 0x10, /* interrupt status */
  100. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  101. PORT_CMD = 0x18, /* port command */
  102. PORT_TFDATA = 0x20, /* taskfile data */
  103. PORT_SIG = 0x24, /* device TF signature */
  104. PORT_CMD_ISSUE = 0x38, /* command issue */
  105. PORT_SCR = 0x28, /* SATA phy register block */
  106. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  107. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  108. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  109. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  110. /* PORT_IRQ_{STAT,MASK} bits */
  111. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  112. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  113. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  114. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  115. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  116. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  117. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  118. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  119. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  120. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  121. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  122. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  123. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  124. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  125. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  126. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  127. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  128. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  129. PORT_IRQ_IF_ERR |
  130. PORT_IRQ_CONNECT |
  131. PORT_IRQ_PHYRDY |
  132. PORT_IRQ_UNK_FIS,
  133. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  134. PORT_IRQ_TF_ERR |
  135. PORT_IRQ_HBUS_DATA_ERR,
  136. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  137. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  138. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  139. /* PORT_CMD bits */
  140. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  141. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  142. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  143. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  144. PORT_CMD_CLO = (1 << 3), /* Command list override */
  145. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  146. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  147. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  148. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  149. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  150. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  151. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  152. /* hpriv->flags bits */
  153. AHCI_FLAG_MSI = (1 << 0),
  154. /* ap->flags bits */
  155. AHCI_FLAG_NO_NCQ = (1 << 24),
  156. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  157. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  158. };
  159. struct ahci_cmd_hdr {
  160. u32 opts;
  161. u32 status;
  162. u32 tbl_addr;
  163. u32 tbl_addr_hi;
  164. u32 reserved[4];
  165. };
  166. struct ahci_sg {
  167. u32 addr;
  168. u32 addr_hi;
  169. u32 reserved;
  170. u32 flags_size;
  171. };
  172. struct ahci_host_priv {
  173. unsigned long flags;
  174. u32 cap; /* cache of HOST_CAP register */
  175. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  176. };
  177. struct ahci_port_priv {
  178. struct ahci_cmd_hdr *cmd_slot;
  179. dma_addr_t cmd_slot_dma;
  180. void *cmd_tbl;
  181. dma_addr_t cmd_tbl_dma;
  182. void *rx_fis;
  183. dma_addr_t rx_fis_dma;
  184. };
  185. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  186. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  187. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  188. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  189. static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
  190. static void ahci_irq_clear(struct ata_port *ap);
  191. static int ahci_port_start(struct ata_port *ap);
  192. static void ahci_port_stop(struct ata_port *ap);
  193. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  194. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  195. static u8 ahci_check_status(struct ata_port *ap);
  196. static void ahci_freeze(struct ata_port *ap);
  197. static void ahci_thaw(struct ata_port *ap);
  198. static void ahci_error_handler(struct ata_port *ap);
  199. static void ahci_vt8251_error_handler(struct ata_port *ap);
  200. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  201. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  202. static int ahci_port_resume(struct ata_port *ap);
  203. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  204. static int ahci_pci_device_resume(struct pci_dev *pdev);
  205. static void ahci_remove_one (struct pci_dev *pdev);
  206. static struct scsi_host_template ahci_sht = {
  207. .module = THIS_MODULE,
  208. .name = DRV_NAME,
  209. .ioctl = ata_scsi_ioctl,
  210. .queuecommand = ata_scsi_queuecmd,
  211. .change_queue_depth = ata_scsi_change_queue_depth,
  212. .can_queue = AHCI_MAX_CMDS - 1,
  213. .this_id = ATA_SHT_THIS_ID,
  214. .sg_tablesize = AHCI_MAX_SG,
  215. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  216. .emulated = ATA_SHT_EMULATED,
  217. .use_clustering = AHCI_USE_CLUSTERING,
  218. .proc_name = DRV_NAME,
  219. .dma_boundary = AHCI_DMA_BOUNDARY,
  220. .slave_configure = ata_scsi_slave_config,
  221. .slave_destroy = ata_scsi_slave_destroy,
  222. .bios_param = ata_std_bios_param,
  223. .suspend = ata_scsi_device_suspend,
  224. .resume = ata_scsi_device_resume,
  225. };
  226. static const struct ata_port_operations ahci_ops = {
  227. .port_disable = ata_port_disable,
  228. .check_status = ahci_check_status,
  229. .check_altstatus = ahci_check_status,
  230. .dev_select = ata_noop_dev_select,
  231. .tf_read = ahci_tf_read,
  232. .qc_prep = ahci_qc_prep,
  233. .qc_issue = ahci_qc_issue,
  234. .irq_handler = ahci_interrupt,
  235. .irq_clear = ahci_irq_clear,
  236. .scr_read = ahci_scr_read,
  237. .scr_write = ahci_scr_write,
  238. .freeze = ahci_freeze,
  239. .thaw = ahci_thaw,
  240. .error_handler = ahci_error_handler,
  241. .post_internal_cmd = ahci_post_internal_cmd,
  242. .port_suspend = ahci_port_suspend,
  243. .port_resume = ahci_port_resume,
  244. .port_start = ahci_port_start,
  245. .port_stop = ahci_port_stop,
  246. };
  247. static const struct ata_port_operations ahci_vt8251_ops = {
  248. .port_disable = ata_port_disable,
  249. .check_status = ahci_check_status,
  250. .check_altstatus = ahci_check_status,
  251. .dev_select = ata_noop_dev_select,
  252. .tf_read = ahci_tf_read,
  253. .qc_prep = ahci_qc_prep,
  254. .qc_issue = ahci_qc_issue,
  255. .irq_handler = ahci_interrupt,
  256. .irq_clear = ahci_irq_clear,
  257. .scr_read = ahci_scr_read,
  258. .scr_write = ahci_scr_write,
  259. .freeze = ahci_freeze,
  260. .thaw = ahci_thaw,
  261. .error_handler = ahci_vt8251_error_handler,
  262. .post_internal_cmd = ahci_post_internal_cmd,
  263. .port_suspend = ahci_port_suspend,
  264. .port_resume = ahci_port_resume,
  265. .port_start = ahci_port_start,
  266. .port_stop = ahci_port_stop,
  267. };
  268. static const struct ata_port_info ahci_port_info[] = {
  269. /* board_ahci */
  270. {
  271. .sht = &ahci_sht,
  272. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  273. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  274. ATA_FLAG_SKIP_D2H_BSY,
  275. .pio_mask = 0x1f, /* pio0-4 */
  276. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  277. .port_ops = &ahci_ops,
  278. },
  279. /* board_ahci_pi */
  280. {
  281. .sht = &ahci_sht,
  282. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  283. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  284. ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
  285. .pio_mask = 0x1f, /* pio0-4 */
  286. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  287. .port_ops = &ahci_ops,
  288. },
  289. /* board_ahci_vt8251 */
  290. {
  291. .sht = &ahci_sht,
  292. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  293. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  294. ATA_FLAG_SKIP_D2H_BSY |
  295. ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
  296. .pio_mask = 0x1f, /* pio0-4 */
  297. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  298. .port_ops = &ahci_vt8251_ops,
  299. },
  300. /* board_ahci_ign_iferr */
  301. {
  302. .sht = &ahci_sht,
  303. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  304. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  305. ATA_FLAG_SKIP_D2H_BSY |
  306. AHCI_FLAG_IGN_IRQ_IF_ERR,
  307. .pio_mask = 0x1f, /* pio0-4 */
  308. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  309. .port_ops = &ahci_ops,
  310. },
  311. };
  312. static const struct pci_device_id ahci_pci_tbl[] = {
  313. /* Intel */
  314. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  315. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  316. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  317. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  318. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  319. { PCI_VDEVICE(AL, 0x5288), board_ahci }, /* ULi M5288 */
  320. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  321. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  322. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  323. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  324. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  325. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  326. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  327. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  328. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  329. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  330. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  331. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  332. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  333. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  334. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  335. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  336. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  337. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  338. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  339. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  340. /* JMicron */
  341. { PCI_VDEVICE(JMICRON, 0x2360), board_ahci_ign_iferr }, /* JMB360 */
  342. { PCI_VDEVICE(JMICRON, 0x2361), board_ahci_ign_iferr }, /* JMB361 */
  343. { PCI_VDEVICE(JMICRON, 0x2363), board_ahci_ign_iferr }, /* JMB363 */
  344. { PCI_VDEVICE(JMICRON, 0x2365), board_ahci_ign_iferr }, /* JMB365 */
  345. { PCI_VDEVICE(JMICRON, 0x2366), board_ahci_ign_iferr }, /* JMB366 */
  346. /* ATI */
  347. { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
  348. { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
  349. /* VIA */
  350. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  351. /* NVIDIA */
  352. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  353. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  354. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  355. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  356. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  357. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  358. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  359. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  360. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  361. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  362. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  363. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  364. /* SiS */
  365. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  366. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  367. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  368. /* Generic, PCI class code for AHCI */
  369. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  370. 0x010601, 0xffffff, board_ahci },
  371. { } /* terminate list */
  372. };
  373. static struct pci_driver ahci_pci_driver = {
  374. .name = DRV_NAME,
  375. .id_table = ahci_pci_tbl,
  376. .probe = ahci_init_one,
  377. .suspend = ahci_pci_device_suspend,
  378. .resume = ahci_pci_device_resume,
  379. .remove = ahci_remove_one,
  380. };
  381. static inline int ahci_nr_ports(u32 cap)
  382. {
  383. return (cap & 0x1f) + 1;
  384. }
  385. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  386. {
  387. return base + 0x100 + (port * 0x80);
  388. }
  389. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  390. {
  391. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  392. }
  393. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  394. {
  395. unsigned int sc_reg;
  396. switch (sc_reg_in) {
  397. case SCR_STATUS: sc_reg = 0; break;
  398. case SCR_CONTROL: sc_reg = 1; break;
  399. case SCR_ERROR: sc_reg = 2; break;
  400. case SCR_ACTIVE: sc_reg = 3; break;
  401. default:
  402. return 0xffffffffU;
  403. }
  404. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  405. }
  406. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  407. u32 val)
  408. {
  409. unsigned int sc_reg;
  410. switch (sc_reg_in) {
  411. case SCR_STATUS: sc_reg = 0; break;
  412. case SCR_CONTROL: sc_reg = 1; break;
  413. case SCR_ERROR: sc_reg = 2; break;
  414. case SCR_ACTIVE: sc_reg = 3; break;
  415. default:
  416. return;
  417. }
  418. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  419. }
  420. static void ahci_start_engine(void __iomem *port_mmio)
  421. {
  422. u32 tmp;
  423. /* start DMA */
  424. tmp = readl(port_mmio + PORT_CMD);
  425. tmp |= PORT_CMD_START;
  426. writel(tmp, port_mmio + PORT_CMD);
  427. readl(port_mmio + PORT_CMD); /* flush */
  428. }
  429. static int ahci_stop_engine(void __iomem *port_mmio)
  430. {
  431. u32 tmp;
  432. tmp = readl(port_mmio + PORT_CMD);
  433. /* check if the HBA is idle */
  434. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  435. return 0;
  436. /* setting HBA to idle */
  437. tmp &= ~PORT_CMD_START;
  438. writel(tmp, port_mmio + PORT_CMD);
  439. /* wait for engine to stop. This could be as long as 500 msec */
  440. tmp = ata_wait_register(port_mmio + PORT_CMD,
  441. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  442. if (tmp & PORT_CMD_LIST_ON)
  443. return -EIO;
  444. return 0;
  445. }
  446. static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
  447. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  448. {
  449. u32 tmp;
  450. /* set FIS registers */
  451. if (cap & HOST_CAP_64)
  452. writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  453. writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  454. if (cap & HOST_CAP_64)
  455. writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  456. writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  457. /* enable FIS reception */
  458. tmp = readl(port_mmio + PORT_CMD);
  459. tmp |= PORT_CMD_FIS_RX;
  460. writel(tmp, port_mmio + PORT_CMD);
  461. /* flush */
  462. readl(port_mmio + PORT_CMD);
  463. }
  464. static int ahci_stop_fis_rx(void __iomem *port_mmio)
  465. {
  466. u32 tmp;
  467. /* disable FIS reception */
  468. tmp = readl(port_mmio + PORT_CMD);
  469. tmp &= ~PORT_CMD_FIS_RX;
  470. writel(tmp, port_mmio + PORT_CMD);
  471. /* wait for completion, spec says 500ms, give it 1000 */
  472. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  473. PORT_CMD_FIS_ON, 10, 1000);
  474. if (tmp & PORT_CMD_FIS_ON)
  475. return -EBUSY;
  476. return 0;
  477. }
  478. static void ahci_power_up(void __iomem *port_mmio, u32 cap)
  479. {
  480. u32 cmd;
  481. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  482. /* spin up device */
  483. if (cap & HOST_CAP_SSS) {
  484. cmd |= PORT_CMD_SPIN_UP;
  485. writel(cmd, port_mmio + PORT_CMD);
  486. }
  487. /* wake up link */
  488. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  489. }
  490. static void ahci_power_down(void __iomem *port_mmio, u32 cap)
  491. {
  492. u32 cmd, scontrol;
  493. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  494. if (cap & HOST_CAP_SSC) {
  495. /* enable transitions to slumber mode */
  496. scontrol = readl(port_mmio + PORT_SCR_CTL);
  497. if ((scontrol & 0x0f00) > 0x100) {
  498. scontrol &= ~0xf00;
  499. writel(scontrol, port_mmio + PORT_SCR_CTL);
  500. }
  501. /* put device into slumber mode */
  502. writel(cmd | PORT_CMD_ICC_SLUMBER, port_mmio + PORT_CMD);
  503. /* wait for the transition to complete */
  504. ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_ICC_SLUMBER,
  505. PORT_CMD_ICC_SLUMBER, 1, 50);
  506. }
  507. /* put device into listen mode */
  508. if (cap & HOST_CAP_SSS) {
  509. /* first set PxSCTL.DET to 0 */
  510. scontrol = readl(port_mmio + PORT_SCR_CTL);
  511. scontrol &= ~0xf;
  512. writel(scontrol, port_mmio + PORT_SCR_CTL);
  513. /* then set PxCMD.SUD to 0 */
  514. cmd &= ~PORT_CMD_SPIN_UP;
  515. writel(cmd, port_mmio + PORT_CMD);
  516. }
  517. }
  518. static void ahci_init_port(void __iomem *port_mmio, u32 cap,
  519. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  520. {
  521. /* enable FIS reception */
  522. ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
  523. /* enable DMA */
  524. ahci_start_engine(port_mmio);
  525. }
  526. static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
  527. {
  528. int rc;
  529. /* disable DMA */
  530. rc = ahci_stop_engine(port_mmio);
  531. if (rc) {
  532. *emsg = "failed to stop engine";
  533. return rc;
  534. }
  535. /* disable FIS reception */
  536. rc = ahci_stop_fis_rx(port_mmio);
  537. if (rc) {
  538. *emsg = "failed stop FIS RX";
  539. return rc;
  540. }
  541. return 0;
  542. }
  543. static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
  544. {
  545. u32 cap_save, impl_save, tmp;
  546. cap_save = readl(mmio + HOST_CAP);
  547. cap_save &= ( (1<<28) | (1<<17) );
  548. cap_save |= (1 << 27);
  549. impl_save = readl(mmio + HOST_PORTS_IMPL);
  550. /* global controller reset */
  551. tmp = readl(mmio + HOST_CTL);
  552. if ((tmp & HOST_RESET) == 0) {
  553. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  554. readl(mmio + HOST_CTL); /* flush */
  555. }
  556. /* reset must complete within 1 second, or
  557. * the hardware should be considered fried.
  558. */
  559. ssleep(1);
  560. tmp = readl(mmio + HOST_CTL);
  561. if (tmp & HOST_RESET) {
  562. dev_printk(KERN_ERR, &pdev->dev,
  563. "controller reset failed (0x%x)\n", tmp);
  564. return -EIO;
  565. }
  566. /* turn on AHCI mode */
  567. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  568. (void) readl(mmio + HOST_CTL); /* flush */
  569. /* These write-once registers are normally cleared on reset.
  570. * Restore BIOS values... which we HOPE were present before
  571. * reset.
  572. */
  573. if (!impl_save) {
  574. impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
  575. dev_printk(KERN_WARNING, &pdev->dev,
  576. "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
  577. }
  578. writel(cap_save, mmio + HOST_CAP);
  579. writel(impl_save, mmio + HOST_PORTS_IMPL);
  580. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  581. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  582. u16 tmp16;
  583. /* configure PCS */
  584. pci_read_config_word(pdev, 0x92, &tmp16);
  585. tmp16 |= 0xf;
  586. pci_write_config_word(pdev, 0x92, tmp16);
  587. }
  588. return 0;
  589. }
  590. static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
  591. int n_ports, unsigned int port_flags,
  592. struct ahci_host_priv *hpriv)
  593. {
  594. int i, rc;
  595. u32 tmp;
  596. for (i = 0; i < n_ports; i++) {
  597. void __iomem *port_mmio = ahci_port_base(mmio, i);
  598. const char *emsg = NULL;
  599. if ((port_flags & AHCI_FLAG_HONOR_PI) &&
  600. !(hpriv->port_map & (1 << i)))
  601. continue;
  602. /* make sure port is not active */
  603. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  604. if (rc)
  605. dev_printk(KERN_WARNING, &pdev->dev,
  606. "%s (%d)\n", emsg, rc);
  607. /* clear SError */
  608. tmp = readl(port_mmio + PORT_SCR_ERR);
  609. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  610. writel(tmp, port_mmio + PORT_SCR_ERR);
  611. /* clear port IRQ */
  612. tmp = readl(port_mmio + PORT_IRQ_STAT);
  613. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  614. if (tmp)
  615. writel(tmp, port_mmio + PORT_IRQ_STAT);
  616. writel(1 << i, mmio + HOST_IRQ_STAT);
  617. }
  618. tmp = readl(mmio + HOST_CTL);
  619. VPRINTK("HOST_CTL 0x%x\n", tmp);
  620. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  621. tmp = readl(mmio + HOST_CTL);
  622. VPRINTK("HOST_CTL 0x%x\n", tmp);
  623. }
  624. static unsigned int ahci_dev_classify(struct ata_port *ap)
  625. {
  626. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  627. struct ata_taskfile tf;
  628. u32 tmp;
  629. tmp = readl(port_mmio + PORT_SIG);
  630. tf.lbah = (tmp >> 24) & 0xff;
  631. tf.lbam = (tmp >> 16) & 0xff;
  632. tf.lbal = (tmp >> 8) & 0xff;
  633. tf.nsect = (tmp) & 0xff;
  634. return ata_dev_classify(&tf);
  635. }
  636. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  637. u32 opts)
  638. {
  639. dma_addr_t cmd_tbl_dma;
  640. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  641. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  642. pp->cmd_slot[tag].status = 0;
  643. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  644. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  645. }
  646. static int ahci_clo(struct ata_port *ap)
  647. {
  648. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  649. struct ahci_host_priv *hpriv = ap->host->private_data;
  650. u32 tmp;
  651. if (!(hpriv->cap & HOST_CAP_CLO))
  652. return -EOPNOTSUPP;
  653. tmp = readl(port_mmio + PORT_CMD);
  654. tmp |= PORT_CMD_CLO;
  655. writel(tmp, port_mmio + PORT_CMD);
  656. tmp = ata_wait_register(port_mmio + PORT_CMD,
  657. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  658. if (tmp & PORT_CMD_CLO)
  659. return -EIO;
  660. return 0;
  661. }
  662. static int ahci_softreset(struct ata_port *ap, unsigned int *class)
  663. {
  664. struct ahci_port_priv *pp = ap->private_data;
  665. void __iomem *mmio = ap->host->mmio_base;
  666. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  667. const u32 cmd_fis_len = 5; /* five dwords */
  668. const char *reason = NULL;
  669. struct ata_taskfile tf;
  670. u32 tmp;
  671. u8 *fis;
  672. int rc;
  673. DPRINTK("ENTER\n");
  674. if (ata_port_offline(ap)) {
  675. DPRINTK("PHY reports no device\n");
  676. *class = ATA_DEV_NONE;
  677. return 0;
  678. }
  679. /* prepare for SRST (AHCI-1.1 10.4.1) */
  680. rc = ahci_stop_engine(port_mmio);
  681. if (rc) {
  682. reason = "failed to stop engine";
  683. goto fail_restart;
  684. }
  685. /* check BUSY/DRQ, perform Command List Override if necessary */
  686. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  687. rc = ahci_clo(ap);
  688. if (rc == -EOPNOTSUPP) {
  689. reason = "port busy but CLO unavailable";
  690. goto fail_restart;
  691. } else if (rc) {
  692. reason = "port busy but CLO failed";
  693. goto fail_restart;
  694. }
  695. }
  696. /* restart engine */
  697. ahci_start_engine(port_mmio);
  698. ata_tf_init(ap->device, &tf);
  699. fis = pp->cmd_tbl;
  700. /* issue the first D2H Register FIS */
  701. ahci_fill_cmd_slot(pp, 0,
  702. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  703. tf.ctl |= ATA_SRST;
  704. ata_tf_to_fis(&tf, fis, 0);
  705. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  706. writel(1, port_mmio + PORT_CMD_ISSUE);
  707. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  708. if (tmp & 0x1) {
  709. rc = -EIO;
  710. reason = "1st FIS failed";
  711. goto fail;
  712. }
  713. /* spec says at least 5us, but be generous and sleep for 1ms */
  714. msleep(1);
  715. /* issue the second D2H Register FIS */
  716. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  717. tf.ctl &= ~ATA_SRST;
  718. ata_tf_to_fis(&tf, fis, 0);
  719. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  720. writel(1, port_mmio + PORT_CMD_ISSUE);
  721. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  722. /* spec mandates ">= 2ms" before checking status.
  723. * We wait 150ms, because that was the magic delay used for
  724. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  725. * between when the ATA command register is written, and then
  726. * status is checked. Because waiting for "a while" before
  727. * checking status is fine, post SRST, we perform this magic
  728. * delay here as well.
  729. */
  730. msleep(150);
  731. *class = ATA_DEV_NONE;
  732. if (ata_port_online(ap)) {
  733. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  734. rc = -EIO;
  735. reason = "device not ready";
  736. goto fail;
  737. }
  738. *class = ahci_dev_classify(ap);
  739. }
  740. DPRINTK("EXIT, class=%u\n", *class);
  741. return 0;
  742. fail_restart:
  743. ahci_start_engine(port_mmio);
  744. fail:
  745. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  746. return rc;
  747. }
  748. static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
  749. {
  750. struct ahci_port_priv *pp = ap->private_data;
  751. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  752. struct ata_taskfile tf;
  753. void __iomem *mmio = ap->host->mmio_base;
  754. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  755. int rc;
  756. DPRINTK("ENTER\n");
  757. ahci_stop_engine(port_mmio);
  758. /* clear D2H reception area to properly wait for D2H FIS */
  759. ata_tf_init(ap->device, &tf);
  760. tf.command = 0xff;
  761. ata_tf_to_fis(&tf, d2h_fis, 0);
  762. rc = sata_std_hardreset(ap, class);
  763. ahci_start_engine(port_mmio);
  764. if (rc == 0 && ata_port_online(ap))
  765. *class = ahci_dev_classify(ap);
  766. if (*class == ATA_DEV_UNKNOWN)
  767. *class = ATA_DEV_NONE;
  768. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  769. return rc;
  770. }
  771. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
  772. {
  773. void __iomem *mmio = ap->host->mmio_base;
  774. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  775. int rc;
  776. DPRINTK("ENTER\n");
  777. ahci_stop_engine(port_mmio);
  778. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
  779. /* vt8251 needs SError cleared for the port to operate */
  780. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  781. ahci_start_engine(port_mmio);
  782. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  783. /* vt8251 doesn't clear BSY on signature FIS reception,
  784. * request follow-up softreset.
  785. */
  786. return rc ?: -EAGAIN;
  787. }
  788. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  789. {
  790. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  791. u32 new_tmp, tmp;
  792. ata_std_postreset(ap, class);
  793. /* Make sure port's ATAPI bit is set appropriately */
  794. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  795. if (*class == ATA_DEV_ATAPI)
  796. new_tmp |= PORT_CMD_ATAPI;
  797. else
  798. new_tmp &= ~PORT_CMD_ATAPI;
  799. if (new_tmp != tmp) {
  800. writel(new_tmp, port_mmio + PORT_CMD);
  801. readl(port_mmio + PORT_CMD); /* flush */
  802. }
  803. }
  804. static u8 ahci_check_status(struct ata_port *ap)
  805. {
  806. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  807. return readl(mmio + PORT_TFDATA) & 0xFF;
  808. }
  809. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  810. {
  811. struct ahci_port_priv *pp = ap->private_data;
  812. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  813. ata_tf_from_fis(d2h_fis, tf);
  814. }
  815. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  816. {
  817. struct scatterlist *sg;
  818. struct ahci_sg *ahci_sg;
  819. unsigned int n_sg = 0;
  820. VPRINTK("ENTER\n");
  821. /*
  822. * Next, the S/G list.
  823. */
  824. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  825. ata_for_each_sg(sg, qc) {
  826. dma_addr_t addr = sg_dma_address(sg);
  827. u32 sg_len = sg_dma_len(sg);
  828. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  829. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  830. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  831. ahci_sg++;
  832. n_sg++;
  833. }
  834. return n_sg;
  835. }
  836. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  837. {
  838. struct ata_port *ap = qc->ap;
  839. struct ahci_port_priv *pp = ap->private_data;
  840. int is_atapi = is_atapi_taskfile(&qc->tf);
  841. void *cmd_tbl;
  842. u32 opts;
  843. const u32 cmd_fis_len = 5; /* five dwords */
  844. unsigned int n_elem;
  845. /*
  846. * Fill in command table information. First, the header,
  847. * a SATA Register - Host to Device command FIS.
  848. */
  849. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  850. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  851. if (is_atapi) {
  852. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  853. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  854. }
  855. n_elem = 0;
  856. if (qc->flags & ATA_QCFLAG_DMAMAP)
  857. n_elem = ahci_fill_sg(qc, cmd_tbl);
  858. /*
  859. * Fill in command slot information.
  860. */
  861. opts = cmd_fis_len | n_elem << 16;
  862. if (qc->tf.flags & ATA_TFLAG_WRITE)
  863. opts |= AHCI_CMD_WRITE;
  864. if (is_atapi)
  865. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  866. ahci_fill_cmd_slot(pp, qc->tag, opts);
  867. }
  868. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  869. {
  870. struct ahci_port_priv *pp = ap->private_data;
  871. struct ata_eh_info *ehi = &ap->eh_info;
  872. unsigned int err_mask = 0, action = 0;
  873. struct ata_queued_cmd *qc;
  874. u32 serror;
  875. ata_ehi_clear_desc(ehi);
  876. /* AHCI needs SError cleared; otherwise, it might lock up */
  877. serror = ahci_scr_read(ap, SCR_ERROR);
  878. ahci_scr_write(ap, SCR_ERROR, serror);
  879. /* analyze @irq_stat */
  880. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  881. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  882. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  883. irq_stat &= ~PORT_IRQ_IF_ERR;
  884. if (irq_stat & PORT_IRQ_TF_ERR)
  885. err_mask |= AC_ERR_DEV;
  886. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  887. err_mask |= AC_ERR_HOST_BUS;
  888. action |= ATA_EH_SOFTRESET;
  889. }
  890. if (irq_stat & PORT_IRQ_IF_ERR) {
  891. err_mask |= AC_ERR_ATA_BUS;
  892. action |= ATA_EH_SOFTRESET;
  893. ata_ehi_push_desc(ehi, ", interface fatal error");
  894. }
  895. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  896. ata_ehi_hotplugged(ehi);
  897. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  898. "connection status changed" : "PHY RDY changed");
  899. }
  900. if (irq_stat & PORT_IRQ_UNK_FIS) {
  901. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  902. err_mask |= AC_ERR_HSM;
  903. action |= ATA_EH_SOFTRESET;
  904. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  905. unk[0], unk[1], unk[2], unk[3]);
  906. }
  907. /* okay, let's hand over to EH */
  908. ehi->serror |= serror;
  909. ehi->action |= action;
  910. qc = ata_qc_from_tag(ap, ap->active_tag);
  911. if (qc)
  912. qc->err_mask |= err_mask;
  913. else
  914. ehi->err_mask |= err_mask;
  915. if (irq_stat & PORT_IRQ_FREEZE)
  916. ata_port_freeze(ap);
  917. else
  918. ata_port_abort(ap);
  919. }
  920. static void ahci_host_intr(struct ata_port *ap)
  921. {
  922. void __iomem *mmio = ap->host->mmio_base;
  923. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  924. struct ata_eh_info *ehi = &ap->eh_info;
  925. u32 status, qc_active;
  926. int rc;
  927. status = readl(port_mmio + PORT_IRQ_STAT);
  928. writel(status, port_mmio + PORT_IRQ_STAT);
  929. if (unlikely(status & PORT_IRQ_ERROR)) {
  930. ahci_error_intr(ap, status);
  931. return;
  932. }
  933. if (ap->sactive)
  934. qc_active = readl(port_mmio + PORT_SCR_ACT);
  935. else
  936. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  937. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  938. if (rc > 0)
  939. return;
  940. if (rc < 0) {
  941. ehi->err_mask |= AC_ERR_HSM;
  942. ehi->action |= ATA_EH_SOFTRESET;
  943. ata_port_freeze(ap);
  944. return;
  945. }
  946. /* hmmm... a spurious interupt */
  947. /* some devices send D2H reg with I bit set during NCQ command phase */
  948. if (ap->sactive && (status & PORT_IRQ_D2H_REG_FIS))
  949. return;
  950. /* ignore interim PIO setup fis interrupts */
  951. if (ata_tag_valid(ap->active_tag) && (status & PORT_IRQ_PIOS_FIS))
  952. return;
  953. if (ata_ratelimit())
  954. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  955. "(irq_stat 0x%x active_tag %d sactive 0x%x)\n",
  956. status, ap->active_tag, ap->sactive);
  957. }
  958. static void ahci_irq_clear(struct ata_port *ap)
  959. {
  960. /* TODO */
  961. }
  962. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  963. {
  964. struct ata_host *host = dev_instance;
  965. struct ahci_host_priv *hpriv;
  966. unsigned int i, handled = 0;
  967. void __iomem *mmio;
  968. u32 irq_stat, irq_ack = 0;
  969. VPRINTK("ENTER\n");
  970. hpriv = host->private_data;
  971. mmio = host->mmio_base;
  972. /* sigh. 0xffffffff is a valid return from h/w */
  973. irq_stat = readl(mmio + HOST_IRQ_STAT);
  974. irq_stat &= hpriv->port_map;
  975. if (!irq_stat)
  976. return IRQ_NONE;
  977. spin_lock(&host->lock);
  978. for (i = 0; i < host->n_ports; i++) {
  979. struct ata_port *ap;
  980. if (!(irq_stat & (1 << i)))
  981. continue;
  982. ap = host->ports[i];
  983. if (ap) {
  984. ahci_host_intr(ap);
  985. VPRINTK("port %u\n", i);
  986. } else {
  987. VPRINTK("port %u (no irq)\n", i);
  988. if (ata_ratelimit())
  989. dev_printk(KERN_WARNING, host->dev,
  990. "interrupt on disabled port %u\n", i);
  991. }
  992. irq_ack |= (1 << i);
  993. }
  994. if (irq_ack) {
  995. writel(irq_ack, mmio + HOST_IRQ_STAT);
  996. handled = 1;
  997. }
  998. spin_unlock(&host->lock);
  999. VPRINTK("EXIT\n");
  1000. return IRQ_RETVAL(handled);
  1001. }
  1002. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1003. {
  1004. struct ata_port *ap = qc->ap;
  1005. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  1006. if (qc->tf.protocol == ATA_PROT_NCQ)
  1007. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1008. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1009. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1010. return 0;
  1011. }
  1012. static void ahci_freeze(struct ata_port *ap)
  1013. {
  1014. void __iomem *mmio = ap->host->mmio_base;
  1015. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1016. /* turn IRQ off */
  1017. writel(0, port_mmio + PORT_IRQ_MASK);
  1018. }
  1019. static void ahci_thaw(struct ata_port *ap)
  1020. {
  1021. void __iomem *mmio = ap->host->mmio_base;
  1022. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1023. u32 tmp;
  1024. /* clear IRQ */
  1025. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1026. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1027. writel(1 << ap->id, mmio + HOST_IRQ_STAT);
  1028. /* turn IRQ back on */
  1029. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1030. }
  1031. static void ahci_error_handler(struct ata_port *ap)
  1032. {
  1033. void __iomem *mmio = ap->host->mmio_base;
  1034. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1035. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1036. /* restart engine */
  1037. ahci_stop_engine(port_mmio);
  1038. ahci_start_engine(port_mmio);
  1039. }
  1040. /* perform recovery */
  1041. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1042. ahci_postreset);
  1043. }
  1044. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1045. {
  1046. void __iomem *mmio = ap->host->mmio_base;
  1047. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1048. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1049. /* restart engine */
  1050. ahci_stop_engine(port_mmio);
  1051. ahci_start_engine(port_mmio);
  1052. }
  1053. /* perform recovery */
  1054. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1055. ahci_postreset);
  1056. }
  1057. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1058. {
  1059. struct ata_port *ap = qc->ap;
  1060. void __iomem *mmio = ap->host->mmio_base;
  1061. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1062. if (qc->flags & ATA_QCFLAG_FAILED)
  1063. qc->err_mask |= AC_ERR_OTHER;
  1064. if (qc->err_mask) {
  1065. /* make DMA engine forget about the failed command */
  1066. ahci_stop_engine(port_mmio);
  1067. ahci_start_engine(port_mmio);
  1068. }
  1069. }
  1070. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1071. {
  1072. struct ahci_host_priv *hpriv = ap->host->private_data;
  1073. struct ahci_port_priv *pp = ap->private_data;
  1074. void __iomem *mmio = ap->host->mmio_base;
  1075. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1076. const char *emsg = NULL;
  1077. int rc;
  1078. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1079. if (rc == 0)
  1080. ahci_power_down(port_mmio, hpriv->cap);
  1081. else {
  1082. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1083. ahci_init_port(port_mmio, hpriv->cap,
  1084. pp->cmd_slot_dma, pp->rx_fis_dma);
  1085. }
  1086. return rc;
  1087. }
  1088. static int ahci_port_resume(struct ata_port *ap)
  1089. {
  1090. struct ahci_port_priv *pp = ap->private_data;
  1091. struct ahci_host_priv *hpriv = ap->host->private_data;
  1092. void __iomem *mmio = ap->host->mmio_base;
  1093. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1094. ahci_power_up(port_mmio, hpriv->cap);
  1095. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1096. return 0;
  1097. }
  1098. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1099. {
  1100. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1101. void __iomem *mmio = host->mmio_base;
  1102. u32 ctl;
  1103. if (mesg.event == PM_EVENT_SUSPEND) {
  1104. /* AHCI spec rev1.1 section 8.3.3:
  1105. * Software must disable interrupts prior to requesting a
  1106. * transition of the HBA to D3 state.
  1107. */
  1108. ctl = readl(mmio + HOST_CTL);
  1109. ctl &= ~HOST_IRQ_EN;
  1110. writel(ctl, mmio + HOST_CTL);
  1111. readl(mmio + HOST_CTL); /* flush */
  1112. }
  1113. return ata_pci_device_suspend(pdev, mesg);
  1114. }
  1115. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1116. {
  1117. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1118. struct ahci_host_priv *hpriv = host->private_data;
  1119. void __iomem *mmio = host->mmio_base;
  1120. int rc;
  1121. ata_pci_device_do_resume(pdev);
  1122. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1123. rc = ahci_reset_controller(mmio, pdev);
  1124. if (rc)
  1125. return rc;
  1126. ahci_init_controller(mmio, pdev, host->n_ports,
  1127. host->ports[0]->flags, hpriv);
  1128. }
  1129. ata_host_resume(host);
  1130. return 0;
  1131. }
  1132. static int ahci_port_start(struct ata_port *ap)
  1133. {
  1134. struct device *dev = ap->host->dev;
  1135. struct ahci_host_priv *hpriv = ap->host->private_data;
  1136. struct ahci_port_priv *pp;
  1137. void __iomem *mmio = ap->host->mmio_base;
  1138. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1139. void *mem;
  1140. dma_addr_t mem_dma;
  1141. int rc;
  1142. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  1143. if (!pp)
  1144. return -ENOMEM;
  1145. memset(pp, 0, sizeof(*pp));
  1146. rc = ata_pad_alloc(ap, dev);
  1147. if (rc) {
  1148. kfree(pp);
  1149. return rc;
  1150. }
  1151. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  1152. if (!mem) {
  1153. ata_pad_free(ap, dev);
  1154. kfree(pp);
  1155. return -ENOMEM;
  1156. }
  1157. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1158. /*
  1159. * First item in chunk of DMA memory: 32-slot command table,
  1160. * 32 bytes each in size
  1161. */
  1162. pp->cmd_slot = mem;
  1163. pp->cmd_slot_dma = mem_dma;
  1164. mem += AHCI_CMD_SLOT_SZ;
  1165. mem_dma += AHCI_CMD_SLOT_SZ;
  1166. /*
  1167. * Second item: Received-FIS area
  1168. */
  1169. pp->rx_fis = mem;
  1170. pp->rx_fis_dma = mem_dma;
  1171. mem += AHCI_RX_FIS_SZ;
  1172. mem_dma += AHCI_RX_FIS_SZ;
  1173. /*
  1174. * Third item: data area for storing a single command
  1175. * and its scatter-gather table
  1176. */
  1177. pp->cmd_tbl = mem;
  1178. pp->cmd_tbl_dma = mem_dma;
  1179. ap->private_data = pp;
  1180. /* power up port */
  1181. ahci_power_up(port_mmio, hpriv->cap);
  1182. /* initialize port */
  1183. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1184. return 0;
  1185. }
  1186. static void ahci_port_stop(struct ata_port *ap)
  1187. {
  1188. struct device *dev = ap->host->dev;
  1189. struct ahci_host_priv *hpriv = ap->host->private_data;
  1190. struct ahci_port_priv *pp = ap->private_data;
  1191. void __iomem *mmio = ap->host->mmio_base;
  1192. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1193. const char *emsg = NULL;
  1194. int rc;
  1195. /* de-initialize port */
  1196. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1197. if (rc)
  1198. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1199. ap->private_data = NULL;
  1200. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  1201. pp->cmd_slot, pp->cmd_slot_dma);
  1202. ata_pad_free(ap, dev);
  1203. kfree(pp);
  1204. }
  1205. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  1206. unsigned int port_idx)
  1207. {
  1208. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  1209. base = ahci_port_base_ul(base, port_idx);
  1210. VPRINTK("base now==0x%lx\n", base);
  1211. port->cmd_addr = base;
  1212. port->scr_addr = base + PORT_SCR;
  1213. VPRINTK("EXIT\n");
  1214. }
  1215. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  1216. {
  1217. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1218. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1219. void __iomem *mmio = probe_ent->mmio_base;
  1220. unsigned int i, cap_n_ports, using_dac;
  1221. int rc;
  1222. rc = ahci_reset_controller(mmio, pdev);
  1223. if (rc)
  1224. return rc;
  1225. hpriv->cap = readl(mmio + HOST_CAP);
  1226. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  1227. cap_n_ports = ahci_nr_ports(hpriv->cap);
  1228. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  1229. hpriv->cap, hpriv->port_map, cap_n_ports);
  1230. if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
  1231. unsigned int n_ports = cap_n_ports;
  1232. u32 port_map = hpriv->port_map;
  1233. int max_port = 0;
  1234. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  1235. if (port_map & (1 << i)) {
  1236. n_ports--;
  1237. port_map &= ~(1 << i);
  1238. max_port = i;
  1239. } else
  1240. probe_ent->dummy_port_mask |= 1 << i;
  1241. }
  1242. if (n_ports || port_map)
  1243. dev_printk(KERN_WARNING, &pdev->dev,
  1244. "nr_ports (%u) and implemented port map "
  1245. "(0x%x) don't match\n",
  1246. cap_n_ports, hpriv->port_map);
  1247. probe_ent->n_ports = max_port + 1;
  1248. } else
  1249. probe_ent->n_ports = cap_n_ports;
  1250. using_dac = hpriv->cap & HOST_CAP_64;
  1251. if (using_dac &&
  1252. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1253. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1254. if (rc) {
  1255. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1256. if (rc) {
  1257. dev_printk(KERN_ERR, &pdev->dev,
  1258. "64-bit DMA enable failed\n");
  1259. return rc;
  1260. }
  1261. }
  1262. } else {
  1263. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1264. if (rc) {
  1265. dev_printk(KERN_ERR, &pdev->dev,
  1266. "32-bit DMA enable failed\n");
  1267. return rc;
  1268. }
  1269. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1270. if (rc) {
  1271. dev_printk(KERN_ERR, &pdev->dev,
  1272. "32-bit consistent DMA enable failed\n");
  1273. return rc;
  1274. }
  1275. }
  1276. for (i = 0; i < probe_ent->n_ports; i++)
  1277. ahci_setup_port(&probe_ent->port[i], (unsigned long) mmio, i);
  1278. ahci_init_controller(mmio, pdev, probe_ent->n_ports,
  1279. probe_ent->port_flags, hpriv);
  1280. pci_set_master(pdev);
  1281. return 0;
  1282. }
  1283. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  1284. {
  1285. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1286. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1287. void __iomem *mmio = probe_ent->mmio_base;
  1288. u32 vers, cap, impl, speed;
  1289. const char *speed_s;
  1290. u16 cc;
  1291. const char *scc_s;
  1292. vers = readl(mmio + HOST_VERSION);
  1293. cap = hpriv->cap;
  1294. impl = hpriv->port_map;
  1295. speed = (cap >> 20) & 0xf;
  1296. if (speed == 1)
  1297. speed_s = "1.5";
  1298. else if (speed == 2)
  1299. speed_s = "3";
  1300. else
  1301. speed_s = "?";
  1302. pci_read_config_word(pdev, 0x0a, &cc);
  1303. if (cc == 0x0101)
  1304. scc_s = "IDE";
  1305. else if (cc == 0x0106)
  1306. scc_s = "SATA";
  1307. else if (cc == 0x0104)
  1308. scc_s = "RAID";
  1309. else
  1310. scc_s = "unknown";
  1311. dev_printk(KERN_INFO, &pdev->dev,
  1312. "AHCI %02x%02x.%02x%02x "
  1313. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1314. ,
  1315. (vers >> 24) & 0xff,
  1316. (vers >> 16) & 0xff,
  1317. (vers >> 8) & 0xff,
  1318. vers & 0xff,
  1319. ((cap >> 8) & 0x1f) + 1,
  1320. (cap & 0x1f) + 1,
  1321. speed_s,
  1322. impl,
  1323. scc_s);
  1324. dev_printk(KERN_INFO, &pdev->dev,
  1325. "flags: "
  1326. "%s%s%s%s%s%s"
  1327. "%s%s%s%s%s%s%s\n"
  1328. ,
  1329. cap & (1 << 31) ? "64bit " : "",
  1330. cap & (1 << 30) ? "ncq " : "",
  1331. cap & (1 << 28) ? "ilck " : "",
  1332. cap & (1 << 27) ? "stag " : "",
  1333. cap & (1 << 26) ? "pm " : "",
  1334. cap & (1 << 25) ? "led " : "",
  1335. cap & (1 << 24) ? "clo " : "",
  1336. cap & (1 << 19) ? "nz " : "",
  1337. cap & (1 << 18) ? "only " : "",
  1338. cap & (1 << 17) ? "pmp " : "",
  1339. cap & (1 << 15) ? "pio " : "",
  1340. cap & (1 << 14) ? "slum " : "",
  1341. cap & (1 << 13) ? "part " : ""
  1342. );
  1343. }
  1344. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1345. {
  1346. static int printed_version;
  1347. struct ata_probe_ent *probe_ent = NULL;
  1348. struct ahci_host_priv *hpriv;
  1349. unsigned long base;
  1350. void __iomem *mmio_base;
  1351. unsigned int board_idx = (unsigned int) ent->driver_data;
  1352. int have_msi, pci_dev_busy = 0;
  1353. int rc;
  1354. VPRINTK("ENTER\n");
  1355. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1356. if (!printed_version++)
  1357. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1358. /* JMicron-specific fixup: make sure we're in AHCI mode */
  1359. /* This is protected from races with ata_jmicron by the pci probe
  1360. locking */
  1361. if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
  1362. /* AHCI enable, AHCI on function 0 */
  1363. pci_write_config_byte(pdev, 0x41, 0xa1);
  1364. /* Function 1 is the PATA controller */
  1365. if (PCI_FUNC(pdev->devfn))
  1366. return -ENODEV;
  1367. }
  1368. rc = pci_enable_device(pdev);
  1369. if (rc)
  1370. return rc;
  1371. rc = pci_request_regions(pdev, DRV_NAME);
  1372. if (rc) {
  1373. pci_dev_busy = 1;
  1374. goto err_out;
  1375. }
  1376. if (pci_enable_msi(pdev) == 0)
  1377. have_msi = 1;
  1378. else {
  1379. pci_intx(pdev, 1);
  1380. have_msi = 0;
  1381. }
  1382. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1383. if (probe_ent == NULL) {
  1384. rc = -ENOMEM;
  1385. goto err_out_msi;
  1386. }
  1387. memset(probe_ent, 0, sizeof(*probe_ent));
  1388. probe_ent->dev = pci_dev_to_dev(pdev);
  1389. INIT_LIST_HEAD(&probe_ent->node);
  1390. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  1391. if (mmio_base == NULL) {
  1392. rc = -ENOMEM;
  1393. goto err_out_free_ent;
  1394. }
  1395. base = (unsigned long) mmio_base;
  1396. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1397. if (!hpriv) {
  1398. rc = -ENOMEM;
  1399. goto err_out_iounmap;
  1400. }
  1401. memset(hpriv, 0, sizeof(*hpriv));
  1402. probe_ent->sht = ahci_port_info[board_idx].sht;
  1403. probe_ent->port_flags = ahci_port_info[board_idx].flags;
  1404. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1405. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1406. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1407. probe_ent->irq = pdev->irq;
  1408. probe_ent->irq_flags = IRQF_SHARED;
  1409. probe_ent->mmio_base = mmio_base;
  1410. probe_ent->private_data = hpriv;
  1411. if (have_msi)
  1412. hpriv->flags |= AHCI_FLAG_MSI;
  1413. /* initialize adapter */
  1414. rc = ahci_host_init(probe_ent);
  1415. if (rc)
  1416. goto err_out_hpriv;
  1417. if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
  1418. (hpriv->cap & HOST_CAP_NCQ))
  1419. probe_ent->port_flags |= ATA_FLAG_NCQ;
  1420. ahci_print_info(probe_ent);
  1421. /* FIXME: check ata_device_add return value */
  1422. ata_device_add(probe_ent);
  1423. kfree(probe_ent);
  1424. return 0;
  1425. err_out_hpriv:
  1426. kfree(hpriv);
  1427. err_out_iounmap:
  1428. pci_iounmap(pdev, mmio_base);
  1429. err_out_free_ent:
  1430. kfree(probe_ent);
  1431. err_out_msi:
  1432. if (have_msi)
  1433. pci_disable_msi(pdev);
  1434. else
  1435. pci_intx(pdev, 0);
  1436. pci_release_regions(pdev);
  1437. err_out:
  1438. if (!pci_dev_busy)
  1439. pci_disable_device(pdev);
  1440. return rc;
  1441. }
  1442. static void ahci_remove_one (struct pci_dev *pdev)
  1443. {
  1444. struct device *dev = pci_dev_to_dev(pdev);
  1445. struct ata_host *host = dev_get_drvdata(dev);
  1446. struct ahci_host_priv *hpriv = host->private_data;
  1447. unsigned int i;
  1448. int have_msi;
  1449. for (i = 0; i < host->n_ports; i++)
  1450. ata_port_detach(host->ports[i]);
  1451. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  1452. free_irq(host->irq, host);
  1453. for (i = 0; i < host->n_ports; i++) {
  1454. struct ata_port *ap = host->ports[i];
  1455. ata_scsi_release(ap->scsi_host);
  1456. scsi_host_put(ap->scsi_host);
  1457. }
  1458. kfree(hpriv);
  1459. pci_iounmap(pdev, host->mmio_base);
  1460. kfree(host);
  1461. if (have_msi)
  1462. pci_disable_msi(pdev);
  1463. else
  1464. pci_intx(pdev, 0);
  1465. pci_release_regions(pdev);
  1466. pci_disable_device(pdev);
  1467. dev_set_drvdata(dev, NULL);
  1468. }
  1469. static int __init ahci_init(void)
  1470. {
  1471. return pci_register_driver(&ahci_pci_driver);
  1472. }
  1473. static void __exit ahci_exit(void)
  1474. {
  1475. pci_unregister_driver(&ahci_pci_driver);
  1476. }
  1477. MODULE_AUTHOR("Jeff Garzik");
  1478. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1479. MODULE_LICENSE("GPL");
  1480. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1481. MODULE_VERSION(DRV_VERSION);
  1482. module_init(ahci_init);
  1483. module_exit(ahci_exit);