s3c2410.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /* linux/arch/arm/mach-s3c2410/s3c2410.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://www.simtec.co.uk/products/EB2410ITX/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/gpio.h>
  19. #include <linux/clk.h>
  20. #include <linux/device.h>
  21. #include <linux/syscore_ops.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/io.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/irq.h>
  28. #include <mach/hardware.h>
  29. #include <asm/irq.h>
  30. #include <plat/cpu-freq.h>
  31. #include <mach/regs-clock.h>
  32. #include <plat/regs-serial.h>
  33. #include <plat/s3c2410.h>
  34. #include <plat/cpu.h>
  35. #include <plat/devs.h>
  36. #include <plat/clock.h>
  37. #include <plat/pll.h>
  38. #include <plat/pm.h>
  39. #include <plat/gpio-core.h>
  40. #include <plat/gpio-cfg.h>
  41. #include <plat/gpio-cfg-helpers.h>
  42. /* Initial IO mappings */
  43. static struct map_desc s3c2410_iodesc[] __initdata = {
  44. IODESC_ENT(CLKPWR),
  45. IODESC_ENT(TIMER),
  46. IODESC_ENT(WATCHDOG),
  47. };
  48. /* our uart devices */
  49. /* uart registration process */
  50. void __init s3c2410_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  51. {
  52. s3c24xx_init_uartdevs("s3c2410-uart", s3c2410_uart_resources, cfg, no);
  53. }
  54. /* s3c2410_map_io
  55. *
  56. * register the standard cpu IO areas, and any passed in from the
  57. * machine specific initialisation.
  58. */
  59. void __init s3c2410_map_io(void)
  60. {
  61. s3c24xx_gpiocfg_default.set_pull = s3c24xx_gpio_setpull_1up;
  62. s3c24xx_gpiocfg_default.get_pull = s3c24xx_gpio_getpull_1up;
  63. iotable_init(s3c2410_iodesc, ARRAY_SIZE(s3c2410_iodesc));
  64. }
  65. void __init_or_cpufreq s3c2410_setup_clocks(void)
  66. {
  67. struct clk *xtal_clk;
  68. unsigned long tmp;
  69. unsigned long xtal;
  70. unsigned long fclk;
  71. unsigned long hclk;
  72. unsigned long pclk;
  73. xtal_clk = clk_get(NULL, "xtal");
  74. xtal = clk_get_rate(xtal_clk);
  75. clk_put(xtal_clk);
  76. /* now we've got our machine bits initialised, work out what
  77. * clocks we've got */
  78. fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal);
  79. tmp = __raw_readl(S3C2410_CLKDIVN);
  80. /* work out clock scalings */
  81. hclk = fclk / ((tmp & S3C2410_CLKDIVN_HDIVN) ? 2 : 1);
  82. pclk = hclk / ((tmp & S3C2410_CLKDIVN_PDIVN) ? 2 : 1);
  83. /* print brieft summary of clocks, etc */
  84. printk("S3C2410: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
  85. print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
  86. /* initialise the clocks here, to allow other things like the
  87. * console to use them
  88. */
  89. s3c24xx_setup_clocks(fclk, hclk, pclk);
  90. }
  91. /* fake ARMCLK for use with cpufreq, etc. */
  92. static struct clk s3c2410_armclk = {
  93. .name = "armclk",
  94. .parent = &clk_f,
  95. .id = -1,
  96. };
  97. void __init s3c2410_init_clocks(int xtal)
  98. {
  99. s3c24xx_register_baseclocks(xtal);
  100. s3c2410_setup_clocks();
  101. s3c2410_baseclk_add();
  102. s3c24xx_register_clock(&s3c2410_armclk);
  103. }
  104. struct bus_type s3c2410_subsys = {
  105. .name = "s3c2410-core",
  106. .dev_name = "s3c2410-core",
  107. };
  108. /* Note, we would have liked to name this s3c2410-core, but we cannot
  109. * register two subsystems with the same name.
  110. */
  111. struct bus_type s3c2410a_subsys = {
  112. .name = "s3c2410a-core",
  113. .dev_name = "s3c2410a-core",
  114. };
  115. static struct device s3c2410_dev = {
  116. .bus = &s3c2410_subsys,
  117. };
  118. /* need to register the subsystem before we actually register the device, and
  119. * we also need to ensure that it has been initialised before any of the
  120. * drivers even try to use it (even if not on an s3c2410 based system)
  121. * as a driver which may support both 2410 and 2440 may try and use it.
  122. */
  123. static int __init s3c2410_core_init(void)
  124. {
  125. return subsys_system_register(&s3c2410_subsys, NULL);
  126. }
  127. core_initcall(s3c2410_core_init);
  128. static int __init s3c2410a_core_init(void)
  129. {
  130. return subsys_system_register(&s3c2410a_subsys, NULL);
  131. }
  132. core_initcall(s3c2410a_core_init);
  133. int __init s3c2410_init(void)
  134. {
  135. printk("S3C2410: Initialising architecture\n");
  136. #ifdef CONFIG_PM
  137. register_syscore_ops(&s3c2410_pm_syscore_ops);
  138. #endif
  139. register_syscore_ops(&s3c24xx_irq_syscore_ops);
  140. return device_register(&s3c2410_dev);
  141. }
  142. int __init s3c2410a_init(void)
  143. {
  144. s3c2410_dev.bus = &s3c2410a_subsys;
  145. return s3c2410_init();
  146. }