cm3xxx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * OMAP2/3 CM module functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/delay.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include "soc.h"
  19. #include "iomap.h"
  20. #include "common.h"
  21. #include "cm.h"
  22. #include "cm3xxx.h"
  23. #include "cm-regbits-34xx.h"
  24. static const u8 omap3xxx_cm_idlest_offs[] = {
  25. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  26. };
  27. /*
  28. *
  29. */
  30. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  31. {
  32. u32 v;
  33. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  34. v &= ~mask;
  35. v |= c << __ffs(mask);
  36. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  37. }
  38. bool omap3xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  39. {
  40. u32 v;
  41. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  42. v &= mask;
  43. v >>= __ffs(mask);
  44. return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  45. }
  46. void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  47. {
  48. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  49. }
  50. void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  51. {
  52. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  53. }
  54. void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  55. {
  56. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  57. }
  58. void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  59. {
  60. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  61. }
  62. /*
  63. *
  64. */
  65. /**
  66. * omap3xxx_cm_wait_module_ready - wait for a module to leave idle or standby
  67. * @prcm_mod: PRCM module offset
  68. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  69. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  70. *
  71. * Wait for the PRCM to indicate that the module identified by
  72. * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
  73. * success or -EBUSY if the module doesn't enable in time.
  74. */
  75. int omap3xxx_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id, u8 idlest_shift)
  76. {
  77. int ena = 0, i = 0;
  78. u8 cm_idlest_reg;
  79. u32 mask;
  80. if (!idlest_id || (idlest_id > ARRAY_SIZE(omap3xxx_cm_idlest_offs)))
  81. return -EINVAL;
  82. cm_idlest_reg = omap3xxx_cm_idlest_offs[idlest_id - 1];
  83. mask = 1 << idlest_shift;
  84. ena = 0;
  85. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
  86. mask) == ena), MAX_MODULE_READY_TIME, i);
  87. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  88. }
  89. /*
  90. * Context save/restore code - OMAP3 only
  91. */
  92. struct omap3_cm_regs {
  93. u32 iva2_cm_clksel1;
  94. u32 iva2_cm_clksel2;
  95. u32 cm_sysconfig;
  96. u32 sgx_cm_clksel;
  97. u32 dss_cm_clksel;
  98. u32 cam_cm_clksel;
  99. u32 per_cm_clksel;
  100. u32 emu_cm_clksel;
  101. u32 emu_cm_clkstctrl;
  102. u32 pll_cm_autoidle;
  103. u32 pll_cm_autoidle2;
  104. u32 pll_cm_clksel4;
  105. u32 pll_cm_clksel5;
  106. u32 pll_cm_clken2;
  107. u32 cm_polctrl;
  108. u32 iva2_cm_fclken;
  109. u32 iva2_cm_clken_pll;
  110. u32 core_cm_fclken1;
  111. u32 core_cm_fclken3;
  112. u32 sgx_cm_fclken;
  113. u32 wkup_cm_fclken;
  114. u32 dss_cm_fclken;
  115. u32 cam_cm_fclken;
  116. u32 per_cm_fclken;
  117. u32 usbhost_cm_fclken;
  118. u32 core_cm_iclken1;
  119. u32 core_cm_iclken2;
  120. u32 core_cm_iclken3;
  121. u32 sgx_cm_iclken;
  122. u32 wkup_cm_iclken;
  123. u32 dss_cm_iclken;
  124. u32 cam_cm_iclken;
  125. u32 per_cm_iclken;
  126. u32 usbhost_cm_iclken;
  127. u32 iva2_cm_autoidle2;
  128. u32 mpu_cm_autoidle2;
  129. u32 iva2_cm_clkstctrl;
  130. u32 mpu_cm_clkstctrl;
  131. u32 core_cm_clkstctrl;
  132. u32 sgx_cm_clkstctrl;
  133. u32 dss_cm_clkstctrl;
  134. u32 cam_cm_clkstctrl;
  135. u32 per_cm_clkstctrl;
  136. u32 neon_cm_clkstctrl;
  137. u32 usbhost_cm_clkstctrl;
  138. u32 core_cm_autoidle1;
  139. u32 core_cm_autoidle2;
  140. u32 core_cm_autoidle3;
  141. u32 wkup_cm_autoidle;
  142. u32 dss_cm_autoidle;
  143. u32 cam_cm_autoidle;
  144. u32 per_cm_autoidle;
  145. u32 usbhost_cm_autoidle;
  146. u32 sgx_cm_sleepdep;
  147. u32 dss_cm_sleepdep;
  148. u32 cam_cm_sleepdep;
  149. u32 per_cm_sleepdep;
  150. u32 usbhost_cm_sleepdep;
  151. u32 cm_clkout_ctrl;
  152. };
  153. static struct omap3_cm_regs cm_context;
  154. void omap3_cm_save_context(void)
  155. {
  156. cm_context.iva2_cm_clksel1 =
  157. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  158. cm_context.iva2_cm_clksel2 =
  159. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  160. cm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  161. cm_context.sgx_cm_clksel =
  162. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  163. cm_context.dss_cm_clksel =
  164. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  165. cm_context.cam_cm_clksel =
  166. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  167. cm_context.per_cm_clksel =
  168. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  169. cm_context.emu_cm_clksel =
  170. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  171. cm_context.emu_cm_clkstctrl =
  172. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  173. /*
  174. * As per erratum i671, ROM code does not respect the PER DPLL
  175. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  176. * In this case, even though this register has been saved in
  177. * scratchpad contents, we need to restore AUTO_PERIPH_DPLL
  178. * by ourselves. So, we need to save it anyway.
  179. */
  180. cm_context.pll_cm_autoidle =
  181. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  182. cm_context.pll_cm_autoidle2 =
  183. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  184. cm_context.pll_cm_clksel4 =
  185. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  186. cm_context.pll_cm_clksel5 =
  187. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  188. cm_context.pll_cm_clken2 =
  189. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  190. cm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  191. cm_context.iva2_cm_fclken =
  192. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  193. cm_context.iva2_cm_clken_pll =
  194. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  195. cm_context.core_cm_fclken1 =
  196. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  197. cm_context.core_cm_fclken3 =
  198. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  199. cm_context.sgx_cm_fclken =
  200. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  201. cm_context.wkup_cm_fclken =
  202. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  203. cm_context.dss_cm_fclken =
  204. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  205. cm_context.cam_cm_fclken =
  206. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  207. cm_context.per_cm_fclken =
  208. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  209. cm_context.usbhost_cm_fclken =
  210. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  211. cm_context.core_cm_iclken1 =
  212. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  213. cm_context.core_cm_iclken2 =
  214. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  215. cm_context.core_cm_iclken3 =
  216. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  217. cm_context.sgx_cm_iclken =
  218. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  219. cm_context.wkup_cm_iclken =
  220. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  221. cm_context.dss_cm_iclken =
  222. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  223. cm_context.cam_cm_iclken =
  224. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  225. cm_context.per_cm_iclken =
  226. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  227. cm_context.usbhost_cm_iclken =
  228. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  229. cm_context.iva2_cm_autoidle2 =
  230. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  231. cm_context.mpu_cm_autoidle2 =
  232. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  233. cm_context.iva2_cm_clkstctrl =
  234. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  235. cm_context.mpu_cm_clkstctrl =
  236. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  237. cm_context.core_cm_clkstctrl =
  238. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  239. cm_context.sgx_cm_clkstctrl =
  240. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  241. cm_context.dss_cm_clkstctrl =
  242. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  243. cm_context.cam_cm_clkstctrl =
  244. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  245. cm_context.per_cm_clkstctrl =
  246. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  247. cm_context.neon_cm_clkstctrl =
  248. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  249. cm_context.usbhost_cm_clkstctrl =
  250. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  251. OMAP2_CM_CLKSTCTRL);
  252. cm_context.core_cm_autoidle1 =
  253. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  254. cm_context.core_cm_autoidle2 =
  255. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  256. cm_context.core_cm_autoidle3 =
  257. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  258. cm_context.wkup_cm_autoidle =
  259. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  260. cm_context.dss_cm_autoidle =
  261. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  262. cm_context.cam_cm_autoidle =
  263. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  264. cm_context.per_cm_autoidle =
  265. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  266. cm_context.usbhost_cm_autoidle =
  267. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  268. cm_context.sgx_cm_sleepdep =
  269. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  270. OMAP3430_CM_SLEEPDEP);
  271. cm_context.dss_cm_sleepdep =
  272. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  273. cm_context.cam_cm_sleepdep =
  274. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  275. cm_context.per_cm_sleepdep =
  276. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  277. cm_context.usbhost_cm_sleepdep =
  278. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  279. OMAP3430_CM_SLEEPDEP);
  280. cm_context.cm_clkout_ctrl =
  281. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  282. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  283. }
  284. void omap3_cm_restore_context(void)
  285. {
  286. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  287. CM_CLKSEL1);
  288. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  289. CM_CLKSEL2);
  290. __raw_writel(cm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  291. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  292. CM_CLKSEL);
  293. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  294. CM_CLKSEL);
  295. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  296. CM_CLKSEL);
  297. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  298. CM_CLKSEL);
  299. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  300. CM_CLKSEL1);
  301. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  302. OMAP2_CM_CLKSTCTRL);
  303. /*
  304. * As per erratum i671, ROM code does not respect the PER DPLL
  305. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  306. * In this case, we need to restore AUTO_PERIPH_DPLL by ourselves.
  307. */
  308. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle, PLL_MOD,
  309. CM_AUTOIDLE);
  310. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  311. CM_AUTOIDLE2);
  312. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  313. OMAP3430ES2_CM_CLKSEL4);
  314. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  315. OMAP3430ES2_CM_CLKSEL5);
  316. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  317. OMAP3430ES2_CM_CLKEN2);
  318. __raw_writel(cm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  319. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  320. CM_FCLKEN);
  321. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  322. OMAP3430_CM_CLKEN_PLL);
  323. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  324. CM_FCLKEN1);
  325. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  326. OMAP3430ES2_CM_FCLKEN3);
  327. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  328. CM_FCLKEN);
  329. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  330. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  331. CM_FCLKEN);
  332. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  333. CM_FCLKEN);
  334. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  335. CM_FCLKEN);
  336. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  337. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  338. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  339. CM_ICLKEN1);
  340. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  341. CM_ICLKEN2);
  342. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  343. CM_ICLKEN3);
  344. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  345. CM_ICLKEN);
  346. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  347. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  348. CM_ICLKEN);
  349. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  350. CM_ICLKEN);
  351. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  352. CM_ICLKEN);
  353. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  354. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  355. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  356. CM_AUTOIDLE2);
  357. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  358. CM_AUTOIDLE2);
  359. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  360. OMAP2_CM_CLKSTCTRL);
  361. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  362. OMAP2_CM_CLKSTCTRL);
  363. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  364. OMAP2_CM_CLKSTCTRL);
  365. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  366. OMAP2_CM_CLKSTCTRL);
  367. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  368. OMAP2_CM_CLKSTCTRL);
  369. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  370. OMAP2_CM_CLKSTCTRL);
  371. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  372. OMAP2_CM_CLKSTCTRL);
  373. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  374. OMAP2_CM_CLKSTCTRL);
  375. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  376. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  377. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  378. CM_AUTOIDLE1);
  379. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  380. CM_AUTOIDLE2);
  381. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  382. CM_AUTOIDLE3);
  383. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  384. CM_AUTOIDLE);
  385. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  386. CM_AUTOIDLE);
  387. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  388. CM_AUTOIDLE);
  389. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  390. CM_AUTOIDLE);
  391. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  392. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  393. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  394. OMAP3430_CM_SLEEPDEP);
  395. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  396. OMAP3430_CM_SLEEPDEP);
  397. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  398. OMAP3430_CM_SLEEPDEP);
  399. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  400. OMAP3430_CM_SLEEPDEP);
  401. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  402. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  403. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  404. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  405. }