core.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef CORE_H
  17. #define CORE_H
  18. #include <linux/version.h>
  19. #include <linux/autoconf.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/errno.h>
  24. #include <linux/skbuff.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/in.h>
  30. #include <linux/delay.h>
  31. #include <linux/wait.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/sched.h>
  35. #include <linux/list.h>
  36. #include <asm/byteorder.h>
  37. #include <linux/scatterlist.h>
  38. #include <asm/page.h>
  39. #include <net/mac80211.h>
  40. #include <linux/leds.h>
  41. #include <linux/rfkill.h>
  42. #include "ath9k.h"
  43. #include "rc.h"
  44. struct ath_node;
  45. /* Macro to expand scalars to 64-bit objects */
  46. #define ito64(x) (sizeof(x) == 8) ? \
  47. (((unsigned long long int)(x)) & (0xff)) : \
  48. (sizeof(x) == 16) ? \
  49. (((unsigned long long int)(x)) & 0xffff) : \
  50. ((sizeof(x) == 32) ? \
  51. (((unsigned long long int)(x)) & 0xffffffff) : \
  52. (unsigned long long int)(x))
  53. /* increment with wrap-around */
  54. #define INCR(_l, _sz) do { \
  55. (_l)++; \
  56. (_l) &= ((_sz) - 1); \
  57. } while (0)
  58. /* decrement with wrap-around */
  59. #define DECR(_l, _sz) do { \
  60. (_l)--; \
  61. (_l) &= ((_sz) - 1); \
  62. } while (0)
  63. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  64. #define ASSERT(exp) do { \
  65. if (unlikely(!(exp))) { \
  66. BUG(); \
  67. } \
  68. } while (0)
  69. #define TSF_TO_TU(_h,_l) \
  70. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  71. #define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i))
  72. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  73. /*************/
  74. /* Debugging */
  75. /*************/
  76. enum ATH_DEBUG {
  77. ATH_DBG_RESET = 0x00000001,
  78. ATH_DBG_PHY_IO = 0x00000002,
  79. ATH_DBG_REG_IO = 0x00000004,
  80. ATH_DBG_QUEUE = 0x00000008,
  81. ATH_DBG_EEPROM = 0x00000010,
  82. ATH_DBG_NF_CAL = 0x00000020,
  83. ATH_DBG_CALIBRATE = 0x00000040,
  84. ATH_DBG_CHANNEL = 0x00000080,
  85. ATH_DBG_INTERRUPT = 0x00000100,
  86. ATH_DBG_REGULATORY = 0x00000200,
  87. ATH_DBG_ANI = 0x00000400,
  88. ATH_DBG_POWER_MGMT = 0x00000800,
  89. ATH_DBG_XMIT = 0x00001000,
  90. ATH_DBG_BEACON = 0x00002000,
  91. ATH_DBG_RATE = 0x00004000,
  92. ATH_DBG_CONFIG = 0x00008000,
  93. ATH_DBG_KEYCACHE = 0x00010000,
  94. ATH_DBG_AGGR = 0x00020000,
  95. ATH_DBG_FATAL = 0x00040000,
  96. ATH_DBG_ANY = 0xffffffff
  97. };
  98. #define DBG_DEFAULT (ATH_DBG_FATAL)
  99. #define DPRINTF(sc, _m, _fmt, ...) do { \
  100. if (sc->sc_debug & (_m)) \
  101. printk(_fmt , ##__VA_ARGS__); \
  102. } while (0)
  103. /***************************/
  104. /* Load-time Configuration */
  105. /***************************/
  106. /* Per-instance load-time (note: NOT run-time) configurations
  107. * for Atheros Device */
  108. struct ath_config {
  109. u32 ath_aggr_prot;
  110. u16 txpowlimit;
  111. u16 txpowlimit_override;
  112. u8 cabqReadytime; /* Cabq Readytime % */
  113. u8 swBeaconProcess; /* Process received beacons in SW (vs HW) */
  114. };
  115. /*************************/
  116. /* Descriptor Management */
  117. /*************************/
  118. #define ATH_TXBUF_RESET(_bf) do { \
  119. (_bf)->bf_status = 0; \
  120. (_bf)->bf_lastbf = NULL; \
  121. (_bf)->bf_lastfrm = NULL; \
  122. (_bf)->bf_next = NULL; \
  123. memset(&((_bf)->bf_state), 0, \
  124. sizeof(struct ath_buf_state)); \
  125. } while (0)
  126. enum buffer_type {
  127. BUF_DATA = BIT(0),
  128. BUF_AGGR = BIT(1),
  129. BUF_AMPDU = BIT(2),
  130. BUF_HT = BIT(3),
  131. BUF_RETRY = BIT(4),
  132. BUF_XRETRY = BIT(5),
  133. BUF_SHORT_PREAMBLE = BIT(6),
  134. BUF_BAR = BIT(7),
  135. BUF_PSPOLL = BIT(8),
  136. BUF_AGGR_BURST = BIT(9),
  137. BUF_CALC_AIRTIME = BIT(10),
  138. };
  139. struct ath_buf_state {
  140. int bfs_nframes; /* # frames in aggregate */
  141. u16 bfs_al; /* length of aggregate */
  142. u16 bfs_frmlen; /* length of frame */
  143. int bfs_seqno; /* sequence number */
  144. int bfs_tidno; /* tid of this frame */
  145. int bfs_retries; /* current retries */
  146. u32 bf_type; /* BUF_* (enum buffer_type) */
  147. /* key type use to encrypt this frame */
  148. u32 bfs_keyix;
  149. enum ath9k_key_type bfs_keytype;
  150. };
  151. #define bf_nframes bf_state.bfs_nframes
  152. #define bf_al bf_state.bfs_al
  153. #define bf_frmlen bf_state.bfs_frmlen
  154. #define bf_retries bf_state.bfs_retries
  155. #define bf_seqno bf_state.bfs_seqno
  156. #define bf_tidno bf_state.bfs_tidno
  157. #define bf_rcs bf_state.bfs_rcs
  158. #define bf_keyix bf_state.bfs_keyix
  159. #define bf_keytype bf_state.bfs_keytype
  160. #define bf_isdata(bf) (bf->bf_state.bf_type & BUF_DATA)
  161. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  162. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  163. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  164. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  165. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  166. #define bf_isshpreamble(bf) (bf->bf_state.bf_type & BUF_SHORT_PREAMBLE)
  167. #define bf_isbar(bf) (bf->bf_state.bf_type & BUF_BAR)
  168. #define bf_ispspoll(bf) (bf->bf_state.bf_type & BUF_PSPOLL)
  169. #define bf_isaggrburst(bf) (bf->bf_state.bf_type & BUF_AGGR_BURST)
  170. /*
  171. * Abstraction of a contiguous buffer to transmit/receive. There is only
  172. * a single hw descriptor encapsulated here.
  173. */
  174. struct ath_buf {
  175. struct list_head list;
  176. struct list_head *last;
  177. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  178. an aggregate) */
  179. struct ath_buf *bf_lastfrm; /* last buf of this frame */
  180. struct ath_buf *bf_next; /* next subframe in the aggregate */
  181. void *bf_mpdu; /* enclosing frame structure */
  182. struct ath_desc *bf_desc; /* virtual addr of desc */
  183. dma_addr_t bf_daddr; /* physical addr of desc */
  184. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  185. u32 bf_status;
  186. u16 bf_flags; /* tx descriptor flags */
  187. struct ath_buf_state bf_state; /* buffer state */
  188. dma_addr_t bf_dmacontext;
  189. };
  190. /*
  191. * reset the rx buffer.
  192. * any new fields added to the athbuf and require
  193. * reset need to be added to this macro.
  194. * currently bf_status is the only one requires that
  195. * requires reset.
  196. */
  197. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  198. /* hw processing complete, desc processed by hal */
  199. #define ATH_BUFSTATUS_DONE 0x00000001
  200. /* hw processing complete, desc hold for hw */
  201. #define ATH_BUFSTATUS_STALE 0x00000002
  202. /* Rx-only: OS is done with this packet and it's ok to queued it to hw */
  203. #define ATH_BUFSTATUS_FREE 0x00000004
  204. /* DMA state for tx/rx descriptors */
  205. struct ath_descdma {
  206. const char *dd_name;
  207. struct ath_desc *dd_desc; /* descriptors */
  208. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  209. u32 dd_desc_len; /* size of dd_desc */
  210. struct ath_buf *dd_bufptr; /* associated buffers */
  211. dma_addr_t dd_dmacontext;
  212. };
  213. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  214. struct list_head *head, const char *name,
  215. int nbuf, int ndesc);
  216. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  217. struct list_head *head);
  218. /***********/
  219. /* RX / TX */
  220. /***********/
  221. #define ATH_MAX_ANTENNA 3
  222. #define ATH_RXBUF 512
  223. #define WME_NUM_TID 16
  224. int ath_startrecv(struct ath_softc *sc);
  225. bool ath_stoprecv(struct ath_softc *sc);
  226. void ath_flushrecv(struct ath_softc *sc);
  227. u32 ath_calcrxfilter(struct ath_softc *sc);
  228. int ath_rx_init(struct ath_softc *sc, int nbufs);
  229. void ath_rx_cleanup(struct ath_softc *sc);
  230. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  231. #define ATH_TXBUF 512
  232. /* max number of transmit attempts (tries) */
  233. #define ATH_TXMAXTRY 13
  234. /* max number of 11n transmit attempts (tries) */
  235. #define ATH_11N_TXMAXTRY 10
  236. /* max number of tries for management and control frames */
  237. #define ATH_MGT_TXMAXTRY 4
  238. #define WME_BA_BMP_SIZE 64
  239. #define WME_MAX_BA WME_BA_BMP_SIZE
  240. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  241. #define TID_TO_WME_AC(_tid) \
  242. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  243. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  244. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  245. WME_AC_VO)
  246. /* Wireless Multimedia Extension Defines */
  247. #define WME_AC_BE 0 /* best effort */
  248. #define WME_AC_BK 1 /* background */
  249. #define WME_AC_VI 2 /* video */
  250. #define WME_AC_VO 3 /* voice */
  251. #define WME_NUM_AC 4
  252. /*
  253. * Data transmit queue state. One of these exists for each
  254. * hardware transmit queue. Packets sent to us from above
  255. * are assigned to queues based on their priority. Not all
  256. * devices support a complete set of hardware transmit queues.
  257. * For those devices the array sc_ac2q will map multiple
  258. * priorities to fewer hardware queues (typically all to one
  259. * hardware queue).
  260. */
  261. struct ath_txq {
  262. u32 axq_qnum; /* hardware q number */
  263. u32 *axq_link; /* link ptr in last TX desc */
  264. struct list_head axq_q; /* transmit queue */
  265. spinlock_t axq_lock;
  266. unsigned long axq_lockflags; /* intr state when must cli */
  267. u32 axq_depth; /* queue depth */
  268. u8 axq_aggr_depth; /* aggregates queued */
  269. u32 axq_totalqueued; /* total ever queued */
  270. bool stopped; /* Is mac80211 queue stopped ? */
  271. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  272. /* first desc of the last descriptor that contains CTS */
  273. struct ath_desc *axq_lastdsWithCTS;
  274. /* final desc of the gating desc that determines whether
  275. lastdsWithCTS has been DMA'ed or not */
  276. struct ath_desc *axq_gatingds;
  277. struct list_head axq_acq;
  278. };
  279. #define AGGR_CLEANUP BIT(1)
  280. #define AGGR_ADDBA_COMPLETE BIT(2)
  281. #define AGGR_ADDBA_PROGRESS BIT(3)
  282. /* per TID aggregate tx state for a destination */
  283. struct ath_atx_tid {
  284. struct list_head list; /* round-robin tid entry */
  285. struct list_head buf_q; /* pending buffers */
  286. struct ath_node *an;
  287. struct ath_atx_ac *ac;
  288. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  289. u16 seq_start;
  290. u16 seq_next;
  291. u16 baw_size;
  292. int tidno;
  293. int baw_head; /* first un-acked tx buffer */
  294. int baw_tail; /* next unused tx buffer slot */
  295. int sched;
  296. int paused;
  297. u8 state;
  298. int addba_exchangeattempts;
  299. };
  300. /* per access-category aggregate tx state for a destination */
  301. struct ath_atx_ac {
  302. int sched; /* dest-ac is scheduled */
  303. int qnum; /* H/W queue number associated
  304. with this AC */
  305. struct list_head list; /* round-robin txq entry */
  306. struct list_head tid_q; /* queue of TIDs with buffers */
  307. };
  308. /* per dest tx state */
  309. struct ath_atx {
  310. struct ath_atx_tid tid[WME_NUM_TID];
  311. struct ath_atx_ac ac[WME_NUM_AC];
  312. };
  313. /* per-frame tx control block */
  314. struct ath_tx_control {
  315. struct ath_txq *txq;
  316. int if_id;
  317. };
  318. /* per frame tx status block */
  319. struct ath_xmit_status {
  320. int retries; /* number of retries to successufully
  321. transmit this frame */
  322. int flags; /* status of transmit */
  323. #define ATH_TX_ERROR 0x01
  324. #define ATH_TX_XRETRY 0x02
  325. #define ATH_TX_BAR 0x04
  326. };
  327. struct ath_tx_stat {
  328. int rssi; /* RSSI (noise floor ajusted) */
  329. int rssictl[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  330. int rssiextn[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  331. int rateieee; /* data rate xmitted (IEEE rate code) */
  332. int rateKbps; /* data rate xmitted (Kbps) */
  333. int ratecode; /* phy rate code */
  334. int flags; /* validity flags */
  335. /* if any of ctl,extn chain rssis are valid */
  336. #define ATH_TX_CHAIN_RSSI_VALID 0x01
  337. /* if extn chain rssis are valid */
  338. #define ATH_TX_RSSI_EXTN_VALID 0x02
  339. u32 airtime; /* time on air per final tx rate */
  340. };
  341. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  342. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  343. int ath_tx_setup(struct ath_softc *sc, int haltype);
  344. void ath_draintxq(struct ath_softc *sc, bool retry_tx);
  345. void ath_tx_draintxq(struct ath_softc *sc,
  346. struct ath_txq *txq, bool retry_tx);
  347. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  348. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  349. void ath_tx_node_free(struct ath_softc *sc, struct ath_node *an);
  350. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  351. int ath_tx_init(struct ath_softc *sc, int nbufs);
  352. int ath_tx_cleanup(struct ath_softc *sc);
  353. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  354. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  355. int ath_txq_update(struct ath_softc *sc, int qnum,
  356. struct ath9k_tx_queue_info *q);
  357. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
  358. struct ath_tx_control *txctl);
  359. void ath_tx_tasklet(struct ath_softc *sc);
  360. u32 ath_txq_depth(struct ath_softc *sc, int qnum);
  361. u32 ath_txq_aggr_depth(struct ath_softc *sc, int qnum);
  362. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  363. /**********************/
  364. /* Node / Aggregation */
  365. /**********************/
  366. #define ADDBA_EXCHANGE_ATTEMPTS 10
  367. #define ATH_AGGR_DELIM_SZ 4 /* delimiter size */
  368. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  369. /* number of delimiters for encryption padding */
  370. #define ATH_AGGR_ENCRYPTDELIM 10
  371. /* minimum h/w qdepth to be sustained to maximize aggregation */
  372. #define ATH_AGGR_MIN_QDEPTH 2
  373. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  374. #define IEEE80211_SEQ_SEQ_SHIFT 4
  375. #define IEEE80211_SEQ_MAX 4096
  376. #define IEEE80211_MIN_AMPDU_BUF 0x8
  377. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  378. /* return whether a bit at index _n in bitmap _bm is set
  379. * _sz is the size of the bitmap */
  380. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  381. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  382. /* return block-ack bitmap index given sequence and starting sequence */
  383. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  384. /* returns delimiter padding required given the packet length */
  385. #define ATH_AGGR_GET_NDELIM(_len) \
  386. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  387. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  388. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  389. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  390. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  391. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  392. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  393. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->an_aggr.tx.tid[(_tidno)])
  394. enum ATH_AGGR_STATUS {
  395. ATH_AGGR_DONE,
  396. ATH_AGGR_BAW_CLOSED,
  397. ATH_AGGR_LIMITED,
  398. ATH_AGGR_SHORTPKT,
  399. ATH_AGGR_8K_LIMITED,
  400. };
  401. struct aggr_rifs_param {
  402. int param_max_frames;
  403. int param_max_len;
  404. int param_rl;
  405. int param_al;
  406. struct ath_rc_series *param_rcs;
  407. };
  408. /* Per-node aggregation state */
  409. struct ath_node_aggr {
  410. struct ath_atx tx; /* node transmit state */
  411. };
  412. /* driver-specific node state */
  413. struct ath_node {
  414. struct ath_softc *an_sc;
  415. struct ath_node_aggr an_aggr;
  416. u16 maxampdu;
  417. u8 mpdudensity;
  418. };
  419. void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid);
  420. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  421. void ath_tx_aggr_teardown(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  422. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  423. u16 tid, u16 *ssn);
  424. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  425. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  426. /********/
  427. /* VAPs */
  428. /********/
  429. /*
  430. * Define the scheme that we select MAC address for multiple
  431. * BSS on the same radio. The very first VAP will just use the MAC
  432. * address from the EEPROM. For the next 3 VAPs, we set the
  433. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  434. * index of the VAP.
  435. */
  436. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  437. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  438. /* driver-specific vap state */
  439. struct ath_vap {
  440. int av_bslot; /* beacon slot index */
  441. enum ath9k_opmode av_opmode; /* VAP operational mode */
  442. struct ath_buf *av_bcbuf; /* beacon buffer */
  443. struct ath_tx_control av_btxctl; /* txctl information for beacon */
  444. };
  445. /*******************/
  446. /* Beacon Handling */
  447. /*******************/
  448. /*
  449. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  450. * number of BSSIDs) if a given beacon does not go out even after waiting this
  451. * number of beacon intervals, the game's up.
  452. */
  453. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  454. #define ATH_BCBUF 4 /* number of beacon buffers */
  455. #define ATH_DEFAULT_BINTVAL 100 /* default beacon interval in TU */
  456. #define ATH_DEFAULT_BMISS_LIMIT 10
  457. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  458. /* beacon configuration */
  459. struct ath_beacon_config {
  460. u16 beacon_interval;
  461. u16 listen_interval;
  462. u16 dtim_period;
  463. u16 bmiss_timeout;
  464. u8 dtim_count;
  465. u8 tim_offset;
  466. union {
  467. u64 last_tsf;
  468. u8 last_tstamp[8];
  469. } u; /* last received beacon/probe response timestamp of this BSS. */
  470. };
  471. void ath9k_beacon_tasklet(unsigned long data);
  472. void ath_beacon_config(struct ath_softc *sc, int if_id);
  473. int ath_beaconq_setup(struct ath_hal *ah);
  474. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  475. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  476. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  477. /*******/
  478. /* ANI */
  479. /*******/
  480. /* ANI values for STA only.
  481. FIXME: Add appropriate values for AP later */
  482. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  483. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  484. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  485. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  486. struct ath_ani {
  487. bool sc_caldone;
  488. int16_t sc_noise_floor;
  489. unsigned int sc_longcal_timer;
  490. unsigned int sc_shortcal_timer;
  491. unsigned int sc_resetcal_timer;
  492. unsigned int sc_checkani_timer;
  493. struct timer_list timer;
  494. };
  495. /********************/
  496. /* LED Control */
  497. /********************/
  498. #define ATH_LED_PIN 1
  499. enum ath_led_type {
  500. ATH_LED_RADIO,
  501. ATH_LED_ASSOC,
  502. ATH_LED_TX,
  503. ATH_LED_RX
  504. };
  505. struct ath_led {
  506. struct ath_softc *sc;
  507. struct led_classdev led_cdev;
  508. enum ath_led_type led_type;
  509. char name[32];
  510. bool registered;
  511. };
  512. /* Rfkill */
  513. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  514. struct ath_rfkill {
  515. struct rfkill *rfkill;
  516. struct delayed_work rfkill_poll;
  517. char rfkill_name[32];
  518. };
  519. /********************/
  520. /* Main driver core */
  521. /********************/
  522. /*
  523. * Default cache line size, in bytes.
  524. * Used when PCI device not fully initialized by bootrom/BIOS
  525. */
  526. #define DEFAULT_CACHELINE 32
  527. #define ATH_DEFAULT_NOISE_FLOOR -95
  528. #define ATH_REGCLASSIDS_MAX 10
  529. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  530. #define ATH_MAX_SW_RETRIES 10
  531. #define ATH_CHAN_MAX 255
  532. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  533. #define IEEE80211_RATE_VAL 0x7f
  534. /*
  535. * The key cache is used for h/w cipher state and also for
  536. * tracking station state such as the current tx antenna.
  537. * We also setup a mapping table between key cache slot indices
  538. * and station state to short-circuit node lookups on rx.
  539. * Different parts have different size key caches. We handle
  540. * up to ATH_KEYMAX entries (could dynamically allocate state).
  541. */
  542. #define ATH_KEYMAX 128 /* max key cache size we handle */
  543. #define ATH_IF_ID_ANY 0xff
  544. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  545. #define ATH_RSSI_DUMMY_MARKER 0x127
  546. #define ATH_RATE_DUMMY_MARKER 0
  547. enum PROT_MODE {
  548. PROT_M_NONE = 0,
  549. PROT_M_RTSCTS,
  550. PROT_M_CTSONLY
  551. };
  552. struct ath_ht_info {
  553. enum ath9k_ht_macmode tx_chan_width;
  554. u8 ext_chan_offset;
  555. };
  556. #define SC_OP_INVALID BIT(0)
  557. #define SC_OP_BEACONS BIT(1)
  558. #define SC_OP_RXAGGR BIT(2)
  559. #define SC_OP_TXAGGR BIT(3)
  560. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  561. #define SC_OP_FULL_RESET BIT(5)
  562. #define SC_OP_NO_RESET BIT(6)
  563. #define SC_OP_PREAMBLE_SHORT BIT(7)
  564. #define SC_OP_PROTECT_ENABLE BIT(8)
  565. #define SC_OP_RXFLUSH BIT(9)
  566. #define SC_OP_LED_ASSOCIATED BIT(10)
  567. #define SC_OP_RFKILL_REGISTERED BIT(11)
  568. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  569. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  570. struct ath_softc {
  571. struct ieee80211_hw *hw;
  572. struct pci_dev *pdev;
  573. struct tasklet_struct intr_tq;
  574. struct tasklet_struct bcon_tasklet;
  575. struct ath_config sc_config;
  576. struct ath_hal *sc_ah;
  577. void __iomem *mem;
  578. u8 sc_curbssid[ETH_ALEN];
  579. u8 sc_myaddr[ETH_ALEN];
  580. u8 sc_bssidmask[ETH_ALEN];
  581. int sc_debug;
  582. u32 sc_intrstatus;
  583. u32 sc_flags; /* SC_OP_* */
  584. unsigned int rx_filter;
  585. u16 sc_curtxpow;
  586. u16 sc_curaid;
  587. u16 sc_cachelsz;
  588. int sc_slotupdate; /* slot to next advance fsm */
  589. int sc_slottime;
  590. int sc_bslot[ATH_BCBUF];
  591. u8 sc_tx_chainmask;
  592. u8 sc_rx_chainmask;
  593. enum ath9k_int sc_imask;
  594. enum wireless_mode sc_curmode; /* current phy mode */
  595. enum PROT_MODE sc_protmode;
  596. u8 sc_nbcnvaps; /* # of vaps sending beacons */
  597. u16 sc_nvaps; /* # of active virtual ap's */
  598. struct ieee80211_vif *sc_vaps[ATH_BCBUF];
  599. u8 sc_mcastantenna;
  600. u8 sc_defant; /* current default antenna */
  601. u8 sc_rxotherant; /* rx's on non-default antenna */
  602. struct ath9k_node_stats sc_halstats; /* station-mode rssi stats */
  603. struct ath_ht_info sc_ht_info;
  604. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  605. #ifdef CONFIG_SLOW_ANT_DIV
  606. struct ath_antdiv sc_antdiv;
  607. #endif
  608. enum {
  609. OK, /* no change needed */
  610. UPDATE, /* update pending */
  611. COMMIT /* beacon sent, commit change */
  612. } sc_updateslot; /* slot time update fsm */
  613. /* Crypto */
  614. u32 sc_keymax; /* size of key cache */
  615. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX); /* key use bit map */
  616. u8 sc_splitmic; /* split TKIP MIC keys */
  617. /* RX */
  618. struct list_head sc_rxbuf;
  619. struct ath_descdma sc_rxdma;
  620. int sc_rxbufsize; /* rx size based on mtu */
  621. u32 *sc_rxlink; /* link ptr in last RX desc */
  622. /* TX */
  623. struct list_head sc_txbuf;
  624. struct ath_txq sc_txq[ATH9K_NUM_TX_QUEUES];
  625. struct ath_descdma sc_txdma;
  626. u32 sc_txqsetup;
  627. int sc_haltype2q[ATH9K_WME_AC_VO+1]; /* HAL WME AC -> h/w qnum */
  628. u16 seq_no; /* TX sequence number */
  629. /* Beacon */
  630. struct ath9k_tx_queue_info sc_beacon_qi;
  631. struct ath_descdma sc_bdma;
  632. struct ath_txq *sc_cabq;
  633. struct list_head sc_bbuf;
  634. u32 sc_bhalq;
  635. u32 sc_bmisscount;
  636. u32 ast_be_xmit; /* beacons transmitted */
  637. u64 bc_tstamp;
  638. /* Rate */
  639. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  640. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  641. u8 sc_protrix; /* protection rate index */
  642. /* Channel, Band */
  643. struct ieee80211_channel channels[IEEE80211_NUM_BANDS][ATH_CHAN_MAX];
  644. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  645. /* Locks */
  646. spinlock_t sc_rxflushlock;
  647. spinlock_t sc_rxbuflock;
  648. spinlock_t sc_txbuflock;
  649. spinlock_t sc_resetlock;
  650. /* LEDs */
  651. struct ath_led radio_led;
  652. struct ath_led assoc_led;
  653. struct ath_led tx_led;
  654. struct ath_led rx_led;
  655. /* Rfkill */
  656. struct ath_rfkill rf_kill;
  657. /* ANI */
  658. struct ath_ani sc_ani;
  659. };
  660. int ath_reset(struct ath_softc *sc, bool retry_tx);
  661. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  662. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  663. int ath_cabq_update(struct ath_softc *);
  664. #endif /* CORE_H */