tg3.c 430 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #ifdef CONFIG_SPARC
  53. #include <asm/idprom.h>
  54. #include <asm/prom.h>
  55. #endif
  56. #define BAR_0 0
  57. #define BAR_2 2
  58. #include "tg3.h"
  59. /* Functions & macros to verify TG3_FLAGS types */
  60. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  61. {
  62. return test_bit(flag, bits);
  63. }
  64. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  65. {
  66. set_bit(flag, bits);
  67. }
  68. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  69. {
  70. clear_bit(flag, bits);
  71. }
  72. #define tg3_flag(tp, flag) \
  73. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_set(tp, flag) \
  75. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_clear(tp, flag) \
  77. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define DRV_MODULE_NAME "tg3"
  79. #define TG3_MAJ_NUM 3
  80. #define TG3_MIN_NUM 127
  81. #define DRV_MODULE_VERSION \
  82. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  83. #define DRV_MODULE_RELDATE "November 14, 2012"
  84. #define RESET_KIND_SHUTDOWN 0
  85. #define RESET_KIND_INIT 1
  86. #define RESET_KIND_SUSPEND 2
  87. #define TG3_DEF_RX_MODE 0
  88. #define TG3_DEF_TX_MODE 0
  89. #define TG3_DEF_MSG_ENABLE \
  90. (NETIF_MSG_DRV | \
  91. NETIF_MSG_PROBE | \
  92. NETIF_MSG_LINK | \
  93. NETIF_MSG_TIMER | \
  94. NETIF_MSG_IFDOWN | \
  95. NETIF_MSG_IFUP | \
  96. NETIF_MSG_RX_ERR | \
  97. NETIF_MSG_TX_ERR)
  98. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  99. /* length of time before we decide the hardware is borked,
  100. * and dev->tx_timeout() should be called to fix the problem
  101. */
  102. #define TG3_TX_TIMEOUT (5 * HZ)
  103. /* hardware minimum and maximum for a single frame's data payload */
  104. #define TG3_MIN_MTU 60
  105. #define TG3_MAX_MTU(tp) \
  106. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  107. /* These numbers seem to be hard coded in the NIC firmware somehow.
  108. * You can't change the ring sizes, but you can change where you place
  109. * them in the NIC onboard memory.
  110. */
  111. #define TG3_RX_STD_RING_SIZE(tp) \
  112. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  113. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  114. #define TG3_DEF_RX_RING_PENDING 200
  115. #define TG3_RX_JMB_RING_SIZE(tp) \
  116. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  117. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  118. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX_2K 2048
  171. #define TG3_TX_BD_DMA_MAX_4K 4096
  172. #define TG3_RAW_IP_ALIGN 2
  173. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  174. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  175. #define FIRMWARE_TG3 "tigon/tg3.bin"
  176. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  177. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  178. static char version[] __devinitdata =
  179. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  180. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  181. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  182. MODULE_LICENSE("GPL");
  183. MODULE_VERSION(DRV_MODULE_VERSION);
  184. MODULE_FIRMWARE(FIRMWARE_TG3);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  186. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  187. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  188. module_param(tg3_debug, int, 0);
  189. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  190. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  191. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  192. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  212. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  213. TG3_DRV_DATA_FLAG_5705_10_100},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  215. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  216. TG3_DRV_DATA_FLAG_5705_10_100},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  226. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  232. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  240. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  241. PCI_VENDOR_ID_LENOVO,
  242. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  243. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  246. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  265. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  266. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  267. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  268. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  269. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  270. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  284. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  286. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  297. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  298. {}
  299. };
  300. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  301. static const struct {
  302. const char string[ETH_GSTRING_LEN];
  303. } ethtool_stats_keys[] = {
  304. { "rx_octets" },
  305. { "rx_fragments" },
  306. { "rx_ucast_packets" },
  307. { "rx_mcast_packets" },
  308. { "rx_bcast_packets" },
  309. { "rx_fcs_errors" },
  310. { "rx_align_errors" },
  311. { "rx_xon_pause_rcvd" },
  312. { "rx_xoff_pause_rcvd" },
  313. { "rx_mac_ctrl_rcvd" },
  314. { "rx_xoff_entered" },
  315. { "rx_frame_too_long_errors" },
  316. { "rx_jabbers" },
  317. { "rx_undersize_packets" },
  318. { "rx_in_length_errors" },
  319. { "rx_out_length_errors" },
  320. { "rx_64_or_less_octet_packets" },
  321. { "rx_65_to_127_octet_packets" },
  322. { "rx_128_to_255_octet_packets" },
  323. { "rx_256_to_511_octet_packets" },
  324. { "rx_512_to_1023_octet_packets" },
  325. { "rx_1024_to_1522_octet_packets" },
  326. { "rx_1523_to_2047_octet_packets" },
  327. { "rx_2048_to_4095_octet_packets" },
  328. { "rx_4096_to_8191_octet_packets" },
  329. { "rx_8192_to_9022_octet_packets" },
  330. { "tx_octets" },
  331. { "tx_collisions" },
  332. { "tx_xon_sent" },
  333. { "tx_xoff_sent" },
  334. { "tx_flow_control" },
  335. { "tx_mac_errors" },
  336. { "tx_single_collisions" },
  337. { "tx_mult_collisions" },
  338. { "tx_deferred" },
  339. { "tx_excessive_collisions" },
  340. { "tx_late_collisions" },
  341. { "tx_collide_2times" },
  342. { "tx_collide_3times" },
  343. { "tx_collide_4times" },
  344. { "tx_collide_5times" },
  345. { "tx_collide_6times" },
  346. { "tx_collide_7times" },
  347. { "tx_collide_8times" },
  348. { "tx_collide_9times" },
  349. { "tx_collide_10times" },
  350. { "tx_collide_11times" },
  351. { "tx_collide_12times" },
  352. { "tx_collide_13times" },
  353. { "tx_collide_14times" },
  354. { "tx_collide_15times" },
  355. { "tx_ucast_packets" },
  356. { "tx_mcast_packets" },
  357. { "tx_bcast_packets" },
  358. { "tx_carrier_sense_errors" },
  359. { "tx_discards" },
  360. { "tx_errors" },
  361. { "dma_writeq_full" },
  362. { "dma_write_prioq_full" },
  363. { "rxbds_empty" },
  364. { "rx_discards" },
  365. { "rx_errors" },
  366. { "rx_threshold_hit" },
  367. { "dma_readq_full" },
  368. { "dma_read_prioq_full" },
  369. { "tx_comp_queue_full" },
  370. { "ring_set_send_prod_index" },
  371. { "ring_status_update" },
  372. { "nic_irqs" },
  373. { "nic_avoided_irqs" },
  374. { "nic_tx_threshold_hit" },
  375. { "mbuf_lwm_thresh_hit" },
  376. };
  377. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  378. #define TG3_NVRAM_TEST 0
  379. #define TG3_LINK_TEST 1
  380. #define TG3_REGISTER_TEST 2
  381. #define TG3_MEMORY_TEST 3
  382. #define TG3_MAC_LOOPB_TEST 4
  383. #define TG3_PHY_LOOPB_TEST 5
  384. #define TG3_EXT_LOOPB_TEST 6
  385. #define TG3_INTERRUPT_TEST 7
  386. static const struct {
  387. const char string[ETH_GSTRING_LEN];
  388. } ethtool_test_keys[] = {
  389. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  390. [TG3_LINK_TEST] = { "link test (online) " },
  391. [TG3_REGISTER_TEST] = { "register test (offline)" },
  392. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  393. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  394. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  395. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  396. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  397. };
  398. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  399. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. writel(val, tp->regs + off);
  402. }
  403. static u32 tg3_read32(struct tg3 *tp, u32 off)
  404. {
  405. return readl(tp->regs + off);
  406. }
  407. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. writel(val, tp->aperegs + off);
  410. }
  411. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  412. {
  413. return readl(tp->aperegs + off);
  414. }
  415. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. unsigned long flags;
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  421. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  422. }
  423. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. writel(val, tp->regs + off);
  426. readl(tp->regs + off);
  427. }
  428. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  429. {
  430. unsigned long flags;
  431. u32 val;
  432. spin_lock_irqsave(&tp->indirect_lock, flags);
  433. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  434. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. return val;
  437. }
  438. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. unsigned long flags;
  441. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  442. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  443. TG3_64BIT_REG_LOW, val);
  444. return;
  445. }
  446. if (off == TG3_RX_STD_PROD_IDX_REG) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  448. TG3_64BIT_REG_LOW, val);
  449. return;
  450. }
  451. spin_lock_irqsave(&tp->indirect_lock, flags);
  452. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  453. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. /* In indirect mode when disabling interrupts, we also need
  456. * to clear the interrupt bit in the GRC local ctrl register.
  457. */
  458. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  459. (val == 0x1)) {
  460. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  461. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  462. }
  463. }
  464. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  465. {
  466. unsigned long flags;
  467. u32 val;
  468. spin_lock_irqsave(&tp->indirect_lock, flags);
  469. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  470. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  471. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  472. return val;
  473. }
  474. /* usec_wait specifies the wait time in usec when writing to certain registers
  475. * where it is unsafe to read back the register without some delay.
  476. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  477. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  478. */
  479. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  480. {
  481. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  482. /* Non-posted methods */
  483. tp->write32(tp, off, val);
  484. else {
  485. /* Posted method */
  486. tg3_write32(tp, off, val);
  487. if (usec_wait)
  488. udelay(usec_wait);
  489. tp->read32(tp, off);
  490. }
  491. /* Wait again after the read for the posted method to guarantee that
  492. * the wait time is met.
  493. */
  494. if (usec_wait)
  495. udelay(usec_wait);
  496. }
  497. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  498. {
  499. tp->write32_mbox(tp, off, val);
  500. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  501. tp->read32_mbox(tp, off);
  502. }
  503. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  504. {
  505. void __iomem *mbox = tp->regs + off;
  506. writel(val, mbox);
  507. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  508. writel(val, mbox);
  509. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  510. readl(mbox);
  511. }
  512. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  513. {
  514. return readl(tp->regs + off + GRCMBOX_BASE);
  515. }
  516. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  517. {
  518. writel(val, tp->regs + off + GRCMBOX_BASE);
  519. }
  520. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  521. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  522. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  523. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  524. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  525. #define tw32(reg, val) tp->write32(tp, reg, val)
  526. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  527. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  528. #define tr32(reg) tp->read32(tp, reg)
  529. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  530. {
  531. unsigned long flags;
  532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  533. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  534. return;
  535. spin_lock_irqsave(&tp->indirect_lock, flags);
  536. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  537. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  538. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  539. /* Always leave this as zero. */
  540. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  541. } else {
  542. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  543. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  544. /* Always leave this as zero. */
  545. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  546. }
  547. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  548. }
  549. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  550. {
  551. unsigned long flags;
  552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  553. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  554. *val = 0;
  555. return;
  556. }
  557. spin_lock_irqsave(&tp->indirect_lock, flags);
  558. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  560. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  561. /* Always leave this as zero. */
  562. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  563. } else {
  564. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  565. *val = tr32(TG3PCI_MEM_WIN_DATA);
  566. /* Always leave this as zero. */
  567. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  568. }
  569. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  570. }
  571. static void tg3_ape_lock_init(struct tg3 *tp)
  572. {
  573. int i;
  574. u32 regbase, bit;
  575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  576. regbase = TG3_APE_LOCK_GRANT;
  577. else
  578. regbase = TG3_APE_PER_LOCK_GRANT;
  579. /* Make sure the driver hasn't any stale locks. */
  580. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  581. switch (i) {
  582. case TG3_APE_LOCK_PHY0:
  583. case TG3_APE_LOCK_PHY1:
  584. case TG3_APE_LOCK_PHY2:
  585. case TG3_APE_LOCK_PHY3:
  586. bit = APE_LOCK_GRANT_DRIVER;
  587. break;
  588. default:
  589. if (!tp->pci_fn)
  590. bit = APE_LOCK_GRANT_DRIVER;
  591. else
  592. bit = 1 << tp->pci_fn;
  593. }
  594. tg3_ape_write32(tp, regbase + 4 * i, bit);
  595. }
  596. }
  597. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  598. {
  599. int i, off;
  600. int ret = 0;
  601. u32 status, req, gnt, bit;
  602. if (!tg3_flag(tp, ENABLE_APE))
  603. return 0;
  604. switch (locknum) {
  605. case TG3_APE_LOCK_GPIO:
  606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  607. return 0;
  608. case TG3_APE_LOCK_GRC:
  609. case TG3_APE_LOCK_MEM:
  610. if (!tp->pci_fn)
  611. bit = APE_LOCK_REQ_DRIVER;
  612. else
  613. bit = 1 << tp->pci_fn;
  614. break;
  615. case TG3_APE_LOCK_PHY0:
  616. case TG3_APE_LOCK_PHY1:
  617. case TG3_APE_LOCK_PHY2:
  618. case TG3_APE_LOCK_PHY3:
  619. bit = APE_LOCK_REQ_DRIVER;
  620. break;
  621. default:
  622. return -EINVAL;
  623. }
  624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  625. req = TG3_APE_LOCK_REQ;
  626. gnt = TG3_APE_LOCK_GRANT;
  627. } else {
  628. req = TG3_APE_PER_LOCK_REQ;
  629. gnt = TG3_APE_PER_LOCK_GRANT;
  630. }
  631. off = 4 * locknum;
  632. tg3_ape_write32(tp, req + off, bit);
  633. /* Wait for up to 1 millisecond to acquire lock. */
  634. for (i = 0; i < 100; i++) {
  635. status = tg3_ape_read32(tp, gnt + off);
  636. if (status == bit)
  637. break;
  638. udelay(10);
  639. }
  640. if (status != bit) {
  641. /* Revoke the lock request. */
  642. tg3_ape_write32(tp, gnt + off, bit);
  643. ret = -EBUSY;
  644. }
  645. return ret;
  646. }
  647. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  648. {
  649. u32 gnt, bit;
  650. if (!tg3_flag(tp, ENABLE_APE))
  651. return;
  652. switch (locknum) {
  653. case TG3_APE_LOCK_GPIO:
  654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  655. return;
  656. case TG3_APE_LOCK_GRC:
  657. case TG3_APE_LOCK_MEM:
  658. if (!tp->pci_fn)
  659. bit = APE_LOCK_GRANT_DRIVER;
  660. else
  661. bit = 1 << tp->pci_fn;
  662. break;
  663. case TG3_APE_LOCK_PHY0:
  664. case TG3_APE_LOCK_PHY1:
  665. case TG3_APE_LOCK_PHY2:
  666. case TG3_APE_LOCK_PHY3:
  667. bit = APE_LOCK_GRANT_DRIVER;
  668. break;
  669. default:
  670. return;
  671. }
  672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  673. gnt = TG3_APE_LOCK_GRANT;
  674. else
  675. gnt = TG3_APE_PER_LOCK_GRANT;
  676. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  677. }
  678. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  679. {
  680. u32 apedata;
  681. while (timeout_us) {
  682. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  683. return -EBUSY;
  684. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  685. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  686. break;
  687. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  688. udelay(10);
  689. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  690. }
  691. return timeout_us ? 0 : -EBUSY;
  692. }
  693. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  694. {
  695. u32 i, apedata;
  696. for (i = 0; i < timeout_us / 10; i++) {
  697. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  698. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  699. break;
  700. udelay(10);
  701. }
  702. return i == timeout_us / 10;
  703. }
  704. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  705. u32 len)
  706. {
  707. int err;
  708. u32 i, bufoff, msgoff, maxlen, apedata;
  709. if (!tg3_flag(tp, APE_HAS_NCSI))
  710. return 0;
  711. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  712. if (apedata != APE_SEG_SIG_MAGIC)
  713. return -ENODEV;
  714. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  715. if (!(apedata & APE_FW_STATUS_READY))
  716. return -EAGAIN;
  717. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  718. TG3_APE_SHMEM_BASE;
  719. msgoff = bufoff + 2 * sizeof(u32);
  720. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  721. while (len) {
  722. u32 length;
  723. /* Cap xfer sizes to scratchpad limits. */
  724. length = (len > maxlen) ? maxlen : len;
  725. len -= length;
  726. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  727. if (!(apedata & APE_FW_STATUS_READY))
  728. return -EAGAIN;
  729. /* Wait for up to 1 msec for APE to service previous event. */
  730. err = tg3_ape_event_lock(tp, 1000);
  731. if (err)
  732. return err;
  733. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  734. APE_EVENT_STATUS_SCRTCHPD_READ |
  735. APE_EVENT_STATUS_EVENT_PENDING;
  736. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  737. tg3_ape_write32(tp, bufoff, base_off);
  738. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  739. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  740. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  741. base_off += length;
  742. if (tg3_ape_wait_for_event(tp, 30000))
  743. return -EAGAIN;
  744. for (i = 0; length; i += 4, length -= 4) {
  745. u32 val = tg3_ape_read32(tp, msgoff + i);
  746. memcpy(data, &val, sizeof(u32));
  747. data++;
  748. }
  749. }
  750. return 0;
  751. }
  752. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  753. {
  754. int err;
  755. u32 apedata;
  756. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  757. if (apedata != APE_SEG_SIG_MAGIC)
  758. return -EAGAIN;
  759. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  760. if (!(apedata & APE_FW_STATUS_READY))
  761. return -EAGAIN;
  762. /* Wait for up to 1 millisecond for APE to service previous event. */
  763. err = tg3_ape_event_lock(tp, 1000);
  764. if (err)
  765. return err;
  766. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  767. event | APE_EVENT_STATUS_EVENT_PENDING);
  768. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  769. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  770. return 0;
  771. }
  772. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  773. {
  774. u32 event;
  775. u32 apedata;
  776. if (!tg3_flag(tp, ENABLE_APE))
  777. return;
  778. switch (kind) {
  779. case RESET_KIND_INIT:
  780. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  781. APE_HOST_SEG_SIG_MAGIC);
  782. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  783. APE_HOST_SEG_LEN_MAGIC);
  784. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  785. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  786. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  787. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  788. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  789. APE_HOST_BEHAV_NO_PHYLOCK);
  790. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  791. TG3_APE_HOST_DRVR_STATE_START);
  792. event = APE_EVENT_STATUS_STATE_START;
  793. break;
  794. case RESET_KIND_SHUTDOWN:
  795. /* With the interface we are currently using,
  796. * APE does not track driver state. Wiping
  797. * out the HOST SEGMENT SIGNATURE forces
  798. * the APE to assume OS absent status.
  799. */
  800. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  801. if (device_may_wakeup(&tp->pdev->dev) &&
  802. tg3_flag(tp, WOL_ENABLE)) {
  803. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  804. TG3_APE_HOST_WOL_SPEED_AUTO);
  805. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  806. } else
  807. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  808. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  809. event = APE_EVENT_STATUS_STATE_UNLOAD;
  810. break;
  811. case RESET_KIND_SUSPEND:
  812. event = APE_EVENT_STATUS_STATE_SUSPEND;
  813. break;
  814. default:
  815. return;
  816. }
  817. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  818. tg3_ape_send_event(tp, event);
  819. }
  820. static void tg3_disable_ints(struct tg3 *tp)
  821. {
  822. int i;
  823. tw32(TG3PCI_MISC_HOST_CTRL,
  824. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  825. for (i = 0; i < tp->irq_max; i++)
  826. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  827. }
  828. static void tg3_enable_ints(struct tg3 *tp)
  829. {
  830. int i;
  831. tp->irq_sync = 0;
  832. wmb();
  833. tw32(TG3PCI_MISC_HOST_CTRL,
  834. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  835. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  836. for (i = 0; i < tp->irq_cnt; i++) {
  837. struct tg3_napi *tnapi = &tp->napi[i];
  838. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  839. if (tg3_flag(tp, 1SHOT_MSI))
  840. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  841. tp->coal_now |= tnapi->coal_now;
  842. }
  843. /* Force an initial interrupt */
  844. if (!tg3_flag(tp, TAGGED_STATUS) &&
  845. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  846. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  847. else
  848. tw32(HOSTCC_MODE, tp->coal_now);
  849. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  850. }
  851. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  852. {
  853. struct tg3 *tp = tnapi->tp;
  854. struct tg3_hw_status *sblk = tnapi->hw_status;
  855. unsigned int work_exists = 0;
  856. /* check for phy events */
  857. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  858. if (sblk->status & SD_STATUS_LINK_CHG)
  859. work_exists = 1;
  860. }
  861. /* check for TX work to do */
  862. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  863. work_exists = 1;
  864. /* check for RX work to do */
  865. if (tnapi->rx_rcb_prod_idx &&
  866. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  867. work_exists = 1;
  868. return work_exists;
  869. }
  870. /* tg3_int_reenable
  871. * similar to tg3_enable_ints, but it accurately determines whether there
  872. * is new work pending and can return without flushing the PIO write
  873. * which reenables interrupts
  874. */
  875. static void tg3_int_reenable(struct tg3_napi *tnapi)
  876. {
  877. struct tg3 *tp = tnapi->tp;
  878. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  879. mmiowb();
  880. /* When doing tagged status, this work check is unnecessary.
  881. * The last_tag we write above tells the chip which piece of
  882. * work we've completed.
  883. */
  884. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  885. tw32(HOSTCC_MODE, tp->coalesce_mode |
  886. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  887. }
  888. static void tg3_switch_clocks(struct tg3 *tp)
  889. {
  890. u32 clock_ctrl;
  891. u32 orig_clock_ctrl;
  892. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  893. return;
  894. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  895. orig_clock_ctrl = clock_ctrl;
  896. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  897. CLOCK_CTRL_CLKRUN_OENABLE |
  898. 0x1f);
  899. tp->pci_clock_ctrl = clock_ctrl;
  900. if (tg3_flag(tp, 5705_PLUS)) {
  901. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  902. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  903. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  904. }
  905. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  906. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  907. clock_ctrl |
  908. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  909. 40);
  910. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  911. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  912. 40);
  913. }
  914. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  915. }
  916. #define PHY_BUSY_LOOPS 5000
  917. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  918. {
  919. u32 frame_val;
  920. unsigned int loops;
  921. int ret;
  922. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  923. tw32_f(MAC_MI_MODE,
  924. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  925. udelay(80);
  926. }
  927. tg3_ape_lock(tp, tp->phy_ape_lock);
  928. *val = 0x0;
  929. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  930. MI_COM_PHY_ADDR_MASK);
  931. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  932. MI_COM_REG_ADDR_MASK);
  933. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  934. tw32_f(MAC_MI_COM, frame_val);
  935. loops = PHY_BUSY_LOOPS;
  936. while (loops != 0) {
  937. udelay(10);
  938. frame_val = tr32(MAC_MI_COM);
  939. if ((frame_val & MI_COM_BUSY) == 0) {
  940. udelay(5);
  941. frame_val = tr32(MAC_MI_COM);
  942. break;
  943. }
  944. loops -= 1;
  945. }
  946. ret = -EBUSY;
  947. if (loops != 0) {
  948. *val = frame_val & MI_COM_DATA_MASK;
  949. ret = 0;
  950. }
  951. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  952. tw32_f(MAC_MI_MODE, tp->mi_mode);
  953. udelay(80);
  954. }
  955. tg3_ape_unlock(tp, tp->phy_ape_lock);
  956. return ret;
  957. }
  958. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  959. {
  960. u32 frame_val;
  961. unsigned int loops;
  962. int ret;
  963. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  964. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  965. return 0;
  966. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  967. tw32_f(MAC_MI_MODE,
  968. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  969. udelay(80);
  970. }
  971. tg3_ape_lock(tp, tp->phy_ape_lock);
  972. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  973. MI_COM_PHY_ADDR_MASK);
  974. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  975. MI_COM_REG_ADDR_MASK);
  976. frame_val |= (val & MI_COM_DATA_MASK);
  977. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  978. tw32_f(MAC_MI_COM, frame_val);
  979. loops = PHY_BUSY_LOOPS;
  980. while (loops != 0) {
  981. udelay(10);
  982. frame_val = tr32(MAC_MI_COM);
  983. if ((frame_val & MI_COM_BUSY) == 0) {
  984. udelay(5);
  985. frame_val = tr32(MAC_MI_COM);
  986. break;
  987. }
  988. loops -= 1;
  989. }
  990. ret = -EBUSY;
  991. if (loops != 0)
  992. ret = 0;
  993. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  994. tw32_f(MAC_MI_MODE, tp->mi_mode);
  995. udelay(80);
  996. }
  997. tg3_ape_unlock(tp, tp->phy_ape_lock);
  998. return ret;
  999. }
  1000. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1001. {
  1002. int err;
  1003. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1004. if (err)
  1005. goto done;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1007. if (err)
  1008. goto done;
  1009. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1010. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1011. if (err)
  1012. goto done;
  1013. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1014. done:
  1015. return err;
  1016. }
  1017. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1018. {
  1019. int err;
  1020. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1021. if (err)
  1022. goto done;
  1023. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1024. if (err)
  1025. goto done;
  1026. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1027. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1031. done:
  1032. return err;
  1033. }
  1034. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1035. {
  1036. int err;
  1037. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1038. if (!err)
  1039. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1040. return err;
  1041. }
  1042. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1043. {
  1044. int err;
  1045. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1046. if (!err)
  1047. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1048. return err;
  1049. }
  1050. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1051. {
  1052. int err;
  1053. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1054. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1055. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1056. if (!err)
  1057. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1058. return err;
  1059. }
  1060. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1061. {
  1062. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1063. set |= MII_TG3_AUXCTL_MISC_WREN;
  1064. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1065. }
  1066. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1067. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1068. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1069. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1070. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1071. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1072. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1073. static int tg3_bmcr_reset(struct tg3 *tp)
  1074. {
  1075. u32 phy_control;
  1076. int limit, err;
  1077. /* OK, reset it, and poll the BMCR_RESET bit until it
  1078. * clears or we time out.
  1079. */
  1080. phy_control = BMCR_RESET;
  1081. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1082. if (err != 0)
  1083. return -EBUSY;
  1084. limit = 5000;
  1085. while (limit--) {
  1086. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1087. if (err != 0)
  1088. return -EBUSY;
  1089. if ((phy_control & BMCR_RESET) == 0) {
  1090. udelay(40);
  1091. break;
  1092. }
  1093. udelay(10);
  1094. }
  1095. if (limit < 0)
  1096. return -EBUSY;
  1097. return 0;
  1098. }
  1099. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1100. {
  1101. struct tg3 *tp = bp->priv;
  1102. u32 val;
  1103. spin_lock_bh(&tp->lock);
  1104. if (tg3_readphy(tp, reg, &val))
  1105. val = -EIO;
  1106. spin_unlock_bh(&tp->lock);
  1107. return val;
  1108. }
  1109. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1110. {
  1111. struct tg3 *tp = bp->priv;
  1112. u32 ret = 0;
  1113. spin_lock_bh(&tp->lock);
  1114. if (tg3_writephy(tp, reg, val))
  1115. ret = -EIO;
  1116. spin_unlock_bh(&tp->lock);
  1117. return ret;
  1118. }
  1119. static int tg3_mdio_reset(struct mii_bus *bp)
  1120. {
  1121. return 0;
  1122. }
  1123. static void tg3_mdio_config_5785(struct tg3 *tp)
  1124. {
  1125. u32 val;
  1126. struct phy_device *phydev;
  1127. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1128. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1129. case PHY_ID_BCM50610:
  1130. case PHY_ID_BCM50610M:
  1131. val = MAC_PHYCFG2_50610_LED_MODES;
  1132. break;
  1133. case PHY_ID_BCMAC131:
  1134. val = MAC_PHYCFG2_AC131_LED_MODES;
  1135. break;
  1136. case PHY_ID_RTL8211C:
  1137. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1138. break;
  1139. case PHY_ID_RTL8201E:
  1140. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1141. break;
  1142. default:
  1143. return;
  1144. }
  1145. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1146. tw32(MAC_PHYCFG2, val);
  1147. val = tr32(MAC_PHYCFG1);
  1148. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1149. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1150. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1151. tw32(MAC_PHYCFG1, val);
  1152. return;
  1153. }
  1154. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1155. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1156. MAC_PHYCFG2_FMODE_MASK_MASK |
  1157. MAC_PHYCFG2_GMODE_MASK_MASK |
  1158. MAC_PHYCFG2_ACT_MASK_MASK |
  1159. MAC_PHYCFG2_QUAL_MASK_MASK |
  1160. MAC_PHYCFG2_INBAND_ENABLE;
  1161. tw32(MAC_PHYCFG2, val);
  1162. val = tr32(MAC_PHYCFG1);
  1163. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1164. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1165. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1166. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1167. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1168. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1169. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1170. }
  1171. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1172. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1173. tw32(MAC_PHYCFG1, val);
  1174. val = tr32(MAC_EXT_RGMII_MODE);
  1175. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1176. MAC_RGMII_MODE_RX_QUALITY |
  1177. MAC_RGMII_MODE_RX_ACTIVITY |
  1178. MAC_RGMII_MODE_RX_ENG_DET |
  1179. MAC_RGMII_MODE_TX_ENABLE |
  1180. MAC_RGMII_MODE_TX_LOWPWR |
  1181. MAC_RGMII_MODE_TX_RESET);
  1182. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1183. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1184. val |= MAC_RGMII_MODE_RX_INT_B |
  1185. MAC_RGMII_MODE_RX_QUALITY |
  1186. MAC_RGMII_MODE_RX_ACTIVITY |
  1187. MAC_RGMII_MODE_RX_ENG_DET;
  1188. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1189. val |= MAC_RGMII_MODE_TX_ENABLE |
  1190. MAC_RGMII_MODE_TX_LOWPWR |
  1191. MAC_RGMII_MODE_TX_RESET;
  1192. }
  1193. tw32(MAC_EXT_RGMII_MODE, val);
  1194. }
  1195. static void tg3_mdio_start(struct tg3 *tp)
  1196. {
  1197. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1198. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1199. udelay(80);
  1200. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1202. tg3_mdio_config_5785(tp);
  1203. }
  1204. static int tg3_mdio_init(struct tg3 *tp)
  1205. {
  1206. int i;
  1207. u32 reg;
  1208. struct phy_device *phydev;
  1209. if (tg3_flag(tp, 5717_PLUS)) {
  1210. u32 is_serdes;
  1211. tp->phy_addr = tp->pci_fn + 1;
  1212. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1213. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1214. else
  1215. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1216. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1217. if (is_serdes)
  1218. tp->phy_addr += 7;
  1219. } else
  1220. tp->phy_addr = TG3_PHY_MII_ADDR;
  1221. tg3_mdio_start(tp);
  1222. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1223. return 0;
  1224. tp->mdio_bus = mdiobus_alloc();
  1225. if (tp->mdio_bus == NULL)
  1226. return -ENOMEM;
  1227. tp->mdio_bus->name = "tg3 mdio bus";
  1228. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1229. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1230. tp->mdio_bus->priv = tp;
  1231. tp->mdio_bus->parent = &tp->pdev->dev;
  1232. tp->mdio_bus->read = &tg3_mdio_read;
  1233. tp->mdio_bus->write = &tg3_mdio_write;
  1234. tp->mdio_bus->reset = &tg3_mdio_reset;
  1235. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1236. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1237. for (i = 0; i < PHY_MAX_ADDR; i++)
  1238. tp->mdio_bus->irq[i] = PHY_POLL;
  1239. /* The bus registration will look for all the PHYs on the mdio bus.
  1240. * Unfortunately, it does not ensure the PHY is powered up before
  1241. * accessing the PHY ID registers. A chip reset is the
  1242. * quickest way to bring the device back to an operational state..
  1243. */
  1244. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1245. tg3_bmcr_reset(tp);
  1246. i = mdiobus_register(tp->mdio_bus);
  1247. if (i) {
  1248. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1249. mdiobus_free(tp->mdio_bus);
  1250. return i;
  1251. }
  1252. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1253. if (!phydev || !phydev->drv) {
  1254. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1255. mdiobus_unregister(tp->mdio_bus);
  1256. mdiobus_free(tp->mdio_bus);
  1257. return -ENODEV;
  1258. }
  1259. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1260. case PHY_ID_BCM57780:
  1261. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1262. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1263. break;
  1264. case PHY_ID_BCM50610:
  1265. case PHY_ID_BCM50610M:
  1266. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1267. PHY_BRCM_RX_REFCLK_UNUSED |
  1268. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1269. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1270. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1271. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1272. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1273. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1274. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1275. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1276. /* fallthru */
  1277. case PHY_ID_RTL8211C:
  1278. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1279. break;
  1280. case PHY_ID_RTL8201E:
  1281. case PHY_ID_BCMAC131:
  1282. phydev->interface = PHY_INTERFACE_MODE_MII;
  1283. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1284. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1285. break;
  1286. }
  1287. tg3_flag_set(tp, MDIOBUS_INITED);
  1288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1289. tg3_mdio_config_5785(tp);
  1290. return 0;
  1291. }
  1292. static void tg3_mdio_fini(struct tg3 *tp)
  1293. {
  1294. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1295. tg3_flag_clear(tp, MDIOBUS_INITED);
  1296. mdiobus_unregister(tp->mdio_bus);
  1297. mdiobus_free(tp->mdio_bus);
  1298. }
  1299. }
  1300. /* tp->lock is held. */
  1301. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1302. {
  1303. u32 val;
  1304. val = tr32(GRC_RX_CPU_EVENT);
  1305. val |= GRC_RX_CPU_DRIVER_EVENT;
  1306. tw32_f(GRC_RX_CPU_EVENT, val);
  1307. tp->last_event_jiffies = jiffies;
  1308. }
  1309. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1310. /* tp->lock is held. */
  1311. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1312. {
  1313. int i;
  1314. unsigned int delay_cnt;
  1315. long time_remain;
  1316. /* If enough time has passed, no wait is necessary. */
  1317. time_remain = (long)(tp->last_event_jiffies + 1 +
  1318. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1319. (long)jiffies;
  1320. if (time_remain < 0)
  1321. return;
  1322. /* Check if we can shorten the wait time. */
  1323. delay_cnt = jiffies_to_usecs(time_remain);
  1324. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1325. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1326. delay_cnt = (delay_cnt >> 3) + 1;
  1327. for (i = 0; i < delay_cnt; i++) {
  1328. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1329. break;
  1330. udelay(8);
  1331. }
  1332. }
  1333. /* tp->lock is held. */
  1334. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1335. {
  1336. u32 reg, val;
  1337. val = 0;
  1338. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1339. val = reg << 16;
  1340. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1341. val |= (reg & 0xffff);
  1342. *data++ = val;
  1343. val = 0;
  1344. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1345. val = reg << 16;
  1346. if (!tg3_readphy(tp, MII_LPA, &reg))
  1347. val |= (reg & 0xffff);
  1348. *data++ = val;
  1349. val = 0;
  1350. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1351. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1352. val = reg << 16;
  1353. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1354. val |= (reg & 0xffff);
  1355. }
  1356. *data++ = val;
  1357. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1358. val = reg << 16;
  1359. else
  1360. val = 0;
  1361. *data++ = val;
  1362. }
  1363. /* tp->lock is held. */
  1364. static void tg3_ump_link_report(struct tg3 *tp)
  1365. {
  1366. u32 data[4];
  1367. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1368. return;
  1369. tg3_phy_gather_ump_data(tp, data);
  1370. tg3_wait_for_event_ack(tp);
  1371. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1372. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1373. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1374. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1375. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1376. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1377. tg3_generate_fw_event(tp);
  1378. }
  1379. /* tp->lock is held. */
  1380. static void tg3_stop_fw(struct tg3 *tp)
  1381. {
  1382. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1383. /* Wait for RX cpu to ACK the previous event. */
  1384. tg3_wait_for_event_ack(tp);
  1385. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1386. tg3_generate_fw_event(tp);
  1387. /* Wait for RX cpu to ACK this event. */
  1388. tg3_wait_for_event_ack(tp);
  1389. }
  1390. }
  1391. /* tp->lock is held. */
  1392. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1393. {
  1394. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1395. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1396. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1397. switch (kind) {
  1398. case RESET_KIND_INIT:
  1399. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1400. DRV_STATE_START);
  1401. break;
  1402. case RESET_KIND_SHUTDOWN:
  1403. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1404. DRV_STATE_UNLOAD);
  1405. break;
  1406. case RESET_KIND_SUSPEND:
  1407. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1408. DRV_STATE_SUSPEND);
  1409. break;
  1410. default:
  1411. break;
  1412. }
  1413. }
  1414. if (kind == RESET_KIND_INIT ||
  1415. kind == RESET_KIND_SUSPEND)
  1416. tg3_ape_driver_state_change(tp, kind);
  1417. }
  1418. /* tp->lock is held. */
  1419. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1420. {
  1421. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1422. switch (kind) {
  1423. case RESET_KIND_INIT:
  1424. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1425. DRV_STATE_START_DONE);
  1426. break;
  1427. case RESET_KIND_SHUTDOWN:
  1428. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1429. DRV_STATE_UNLOAD_DONE);
  1430. break;
  1431. default:
  1432. break;
  1433. }
  1434. }
  1435. if (kind == RESET_KIND_SHUTDOWN)
  1436. tg3_ape_driver_state_change(tp, kind);
  1437. }
  1438. /* tp->lock is held. */
  1439. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1440. {
  1441. if (tg3_flag(tp, ENABLE_ASF)) {
  1442. switch (kind) {
  1443. case RESET_KIND_INIT:
  1444. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1445. DRV_STATE_START);
  1446. break;
  1447. case RESET_KIND_SHUTDOWN:
  1448. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1449. DRV_STATE_UNLOAD);
  1450. break;
  1451. case RESET_KIND_SUSPEND:
  1452. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1453. DRV_STATE_SUSPEND);
  1454. break;
  1455. default:
  1456. break;
  1457. }
  1458. }
  1459. }
  1460. static int tg3_poll_fw(struct tg3 *tp)
  1461. {
  1462. int i;
  1463. u32 val;
  1464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1465. /* Wait up to 20ms for init done. */
  1466. for (i = 0; i < 200; i++) {
  1467. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1468. return 0;
  1469. udelay(100);
  1470. }
  1471. return -ENODEV;
  1472. }
  1473. /* Wait for firmware initialization to complete. */
  1474. for (i = 0; i < 100000; i++) {
  1475. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1476. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1477. break;
  1478. udelay(10);
  1479. }
  1480. /* Chip might not be fitted with firmware. Some Sun onboard
  1481. * parts are configured like that. So don't signal the timeout
  1482. * of the above loop as an error, but do report the lack of
  1483. * running firmware once.
  1484. */
  1485. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1486. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1487. netdev_info(tp->dev, "No firmware running\n");
  1488. }
  1489. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1490. /* The 57765 A0 needs a little more
  1491. * time to do some important work.
  1492. */
  1493. mdelay(10);
  1494. }
  1495. return 0;
  1496. }
  1497. static void tg3_link_report(struct tg3 *tp)
  1498. {
  1499. if (!netif_carrier_ok(tp->dev)) {
  1500. netif_info(tp, link, tp->dev, "Link is down\n");
  1501. tg3_ump_link_report(tp);
  1502. } else if (netif_msg_link(tp)) {
  1503. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1504. (tp->link_config.active_speed == SPEED_1000 ?
  1505. 1000 :
  1506. (tp->link_config.active_speed == SPEED_100 ?
  1507. 100 : 10)),
  1508. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1509. "full" : "half"));
  1510. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1511. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1512. "on" : "off",
  1513. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1514. "on" : "off");
  1515. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1516. netdev_info(tp->dev, "EEE is %s\n",
  1517. tp->setlpicnt ? "enabled" : "disabled");
  1518. tg3_ump_link_report(tp);
  1519. }
  1520. }
  1521. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1522. {
  1523. u16 miireg;
  1524. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1525. miireg = ADVERTISE_1000XPAUSE;
  1526. else if (flow_ctrl & FLOW_CTRL_TX)
  1527. miireg = ADVERTISE_1000XPSE_ASYM;
  1528. else if (flow_ctrl & FLOW_CTRL_RX)
  1529. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1530. else
  1531. miireg = 0;
  1532. return miireg;
  1533. }
  1534. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1535. {
  1536. u8 cap = 0;
  1537. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1538. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1539. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1540. if (lcladv & ADVERTISE_1000XPAUSE)
  1541. cap = FLOW_CTRL_RX;
  1542. if (rmtadv & ADVERTISE_1000XPAUSE)
  1543. cap = FLOW_CTRL_TX;
  1544. }
  1545. return cap;
  1546. }
  1547. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1548. {
  1549. u8 autoneg;
  1550. u8 flowctrl = 0;
  1551. u32 old_rx_mode = tp->rx_mode;
  1552. u32 old_tx_mode = tp->tx_mode;
  1553. if (tg3_flag(tp, USE_PHYLIB))
  1554. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1555. else
  1556. autoneg = tp->link_config.autoneg;
  1557. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1558. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1559. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1560. else
  1561. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1562. } else
  1563. flowctrl = tp->link_config.flowctrl;
  1564. tp->link_config.active_flowctrl = flowctrl;
  1565. if (flowctrl & FLOW_CTRL_RX)
  1566. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1567. else
  1568. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1569. if (old_rx_mode != tp->rx_mode)
  1570. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1571. if (flowctrl & FLOW_CTRL_TX)
  1572. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1573. else
  1574. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1575. if (old_tx_mode != tp->tx_mode)
  1576. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1577. }
  1578. static void tg3_adjust_link(struct net_device *dev)
  1579. {
  1580. u8 oldflowctrl, linkmesg = 0;
  1581. u32 mac_mode, lcl_adv, rmt_adv;
  1582. struct tg3 *tp = netdev_priv(dev);
  1583. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1584. spin_lock_bh(&tp->lock);
  1585. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1586. MAC_MODE_HALF_DUPLEX);
  1587. oldflowctrl = tp->link_config.active_flowctrl;
  1588. if (phydev->link) {
  1589. lcl_adv = 0;
  1590. rmt_adv = 0;
  1591. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1592. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1593. else if (phydev->speed == SPEED_1000 ||
  1594. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1595. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1596. else
  1597. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1598. if (phydev->duplex == DUPLEX_HALF)
  1599. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1600. else {
  1601. lcl_adv = mii_advertise_flowctrl(
  1602. tp->link_config.flowctrl);
  1603. if (phydev->pause)
  1604. rmt_adv = LPA_PAUSE_CAP;
  1605. if (phydev->asym_pause)
  1606. rmt_adv |= LPA_PAUSE_ASYM;
  1607. }
  1608. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1609. } else
  1610. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1611. if (mac_mode != tp->mac_mode) {
  1612. tp->mac_mode = mac_mode;
  1613. tw32_f(MAC_MODE, tp->mac_mode);
  1614. udelay(40);
  1615. }
  1616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1617. if (phydev->speed == SPEED_10)
  1618. tw32(MAC_MI_STAT,
  1619. MAC_MI_STAT_10MBPS_MODE |
  1620. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1621. else
  1622. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1623. }
  1624. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1625. tw32(MAC_TX_LENGTHS,
  1626. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1627. (6 << TX_LENGTHS_IPG_SHIFT) |
  1628. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1629. else
  1630. tw32(MAC_TX_LENGTHS,
  1631. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1632. (6 << TX_LENGTHS_IPG_SHIFT) |
  1633. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1634. if (phydev->link != tp->old_link ||
  1635. phydev->speed != tp->link_config.active_speed ||
  1636. phydev->duplex != tp->link_config.active_duplex ||
  1637. oldflowctrl != tp->link_config.active_flowctrl)
  1638. linkmesg = 1;
  1639. tp->old_link = phydev->link;
  1640. tp->link_config.active_speed = phydev->speed;
  1641. tp->link_config.active_duplex = phydev->duplex;
  1642. spin_unlock_bh(&tp->lock);
  1643. if (linkmesg)
  1644. tg3_link_report(tp);
  1645. }
  1646. static int tg3_phy_init(struct tg3 *tp)
  1647. {
  1648. struct phy_device *phydev;
  1649. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1650. return 0;
  1651. /* Bring the PHY back to a known state. */
  1652. tg3_bmcr_reset(tp);
  1653. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1654. /* Attach the MAC to the PHY. */
  1655. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1656. phydev->dev_flags, phydev->interface);
  1657. if (IS_ERR(phydev)) {
  1658. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1659. return PTR_ERR(phydev);
  1660. }
  1661. /* Mask with MAC supported features. */
  1662. switch (phydev->interface) {
  1663. case PHY_INTERFACE_MODE_GMII:
  1664. case PHY_INTERFACE_MODE_RGMII:
  1665. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1666. phydev->supported &= (PHY_GBIT_FEATURES |
  1667. SUPPORTED_Pause |
  1668. SUPPORTED_Asym_Pause);
  1669. break;
  1670. }
  1671. /* fallthru */
  1672. case PHY_INTERFACE_MODE_MII:
  1673. phydev->supported &= (PHY_BASIC_FEATURES |
  1674. SUPPORTED_Pause |
  1675. SUPPORTED_Asym_Pause);
  1676. break;
  1677. default:
  1678. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1679. return -EINVAL;
  1680. }
  1681. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1682. phydev->advertising = phydev->supported;
  1683. return 0;
  1684. }
  1685. static void tg3_phy_start(struct tg3 *tp)
  1686. {
  1687. struct phy_device *phydev;
  1688. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1689. return;
  1690. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1691. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1692. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1693. phydev->speed = tp->link_config.speed;
  1694. phydev->duplex = tp->link_config.duplex;
  1695. phydev->autoneg = tp->link_config.autoneg;
  1696. phydev->advertising = tp->link_config.advertising;
  1697. }
  1698. phy_start(phydev);
  1699. phy_start_aneg(phydev);
  1700. }
  1701. static void tg3_phy_stop(struct tg3 *tp)
  1702. {
  1703. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1704. return;
  1705. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1706. }
  1707. static void tg3_phy_fini(struct tg3 *tp)
  1708. {
  1709. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1710. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1711. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1712. }
  1713. }
  1714. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1715. {
  1716. int err;
  1717. u32 val;
  1718. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1719. return 0;
  1720. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1721. /* Cannot do read-modify-write on 5401 */
  1722. err = tg3_phy_auxctl_write(tp,
  1723. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1724. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1725. 0x4c20);
  1726. goto done;
  1727. }
  1728. err = tg3_phy_auxctl_read(tp,
  1729. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1730. if (err)
  1731. return err;
  1732. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1733. err = tg3_phy_auxctl_write(tp,
  1734. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1735. done:
  1736. return err;
  1737. }
  1738. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1739. {
  1740. u32 phytest;
  1741. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1742. u32 phy;
  1743. tg3_writephy(tp, MII_TG3_FET_TEST,
  1744. phytest | MII_TG3_FET_SHADOW_EN);
  1745. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1746. if (enable)
  1747. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1748. else
  1749. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1750. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1751. }
  1752. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1753. }
  1754. }
  1755. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1756. {
  1757. u32 reg;
  1758. if (!tg3_flag(tp, 5705_PLUS) ||
  1759. (tg3_flag(tp, 5717_PLUS) &&
  1760. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1761. return;
  1762. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1763. tg3_phy_fet_toggle_apd(tp, enable);
  1764. return;
  1765. }
  1766. reg = MII_TG3_MISC_SHDW_WREN |
  1767. MII_TG3_MISC_SHDW_SCR5_SEL |
  1768. MII_TG3_MISC_SHDW_SCR5_LPED |
  1769. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1770. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1771. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1772. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1773. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1774. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1775. reg = MII_TG3_MISC_SHDW_WREN |
  1776. MII_TG3_MISC_SHDW_APD_SEL |
  1777. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1778. if (enable)
  1779. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1780. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1781. }
  1782. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1783. {
  1784. u32 phy;
  1785. if (!tg3_flag(tp, 5705_PLUS) ||
  1786. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1787. return;
  1788. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1789. u32 ephy;
  1790. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1791. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1792. tg3_writephy(tp, MII_TG3_FET_TEST,
  1793. ephy | MII_TG3_FET_SHADOW_EN);
  1794. if (!tg3_readphy(tp, reg, &phy)) {
  1795. if (enable)
  1796. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1797. else
  1798. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1799. tg3_writephy(tp, reg, phy);
  1800. }
  1801. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1802. }
  1803. } else {
  1804. int ret;
  1805. ret = tg3_phy_auxctl_read(tp,
  1806. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1807. if (!ret) {
  1808. if (enable)
  1809. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1810. else
  1811. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1812. tg3_phy_auxctl_write(tp,
  1813. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1814. }
  1815. }
  1816. }
  1817. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1818. {
  1819. int ret;
  1820. u32 val;
  1821. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1822. return;
  1823. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1824. if (!ret)
  1825. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1826. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1827. }
  1828. static void tg3_phy_apply_otp(struct tg3 *tp)
  1829. {
  1830. u32 otp, phy;
  1831. if (!tp->phy_otp)
  1832. return;
  1833. otp = tp->phy_otp;
  1834. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1835. return;
  1836. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1837. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1838. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1839. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1840. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1841. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1842. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1843. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1844. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1845. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1846. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1847. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1848. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1849. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1850. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1851. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1852. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1853. }
  1854. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1855. {
  1856. u32 val;
  1857. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1858. return;
  1859. tp->setlpicnt = 0;
  1860. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1861. current_link_up == 1 &&
  1862. tp->link_config.active_duplex == DUPLEX_FULL &&
  1863. (tp->link_config.active_speed == SPEED_100 ||
  1864. tp->link_config.active_speed == SPEED_1000)) {
  1865. u32 eeectl;
  1866. if (tp->link_config.active_speed == SPEED_1000)
  1867. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1868. else
  1869. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1870. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1871. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1872. TG3_CL45_D7_EEERES_STAT, &val);
  1873. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1874. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1875. tp->setlpicnt = 2;
  1876. }
  1877. if (!tp->setlpicnt) {
  1878. if (current_link_up == 1 &&
  1879. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1880. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1881. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1882. }
  1883. val = tr32(TG3_CPMU_EEE_MODE);
  1884. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1885. }
  1886. }
  1887. static void tg3_phy_eee_enable(struct tg3 *tp)
  1888. {
  1889. u32 val;
  1890. if (tp->link_config.active_speed == SPEED_1000 &&
  1891. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1892. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1893. tg3_flag(tp, 57765_CLASS)) &&
  1894. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1895. val = MII_TG3_DSP_TAP26_ALNOKO |
  1896. MII_TG3_DSP_TAP26_RMRXSTO;
  1897. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1898. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1899. }
  1900. val = tr32(TG3_CPMU_EEE_MODE);
  1901. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1902. }
  1903. static int tg3_wait_macro_done(struct tg3 *tp)
  1904. {
  1905. int limit = 100;
  1906. while (limit--) {
  1907. u32 tmp32;
  1908. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1909. if ((tmp32 & 0x1000) == 0)
  1910. break;
  1911. }
  1912. }
  1913. if (limit < 0)
  1914. return -EBUSY;
  1915. return 0;
  1916. }
  1917. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1918. {
  1919. static const u32 test_pat[4][6] = {
  1920. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1921. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1922. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1923. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1924. };
  1925. int chan;
  1926. for (chan = 0; chan < 4; chan++) {
  1927. int i;
  1928. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1929. (chan * 0x2000) | 0x0200);
  1930. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1931. for (i = 0; i < 6; i++)
  1932. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1933. test_pat[chan][i]);
  1934. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1935. if (tg3_wait_macro_done(tp)) {
  1936. *resetp = 1;
  1937. return -EBUSY;
  1938. }
  1939. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1940. (chan * 0x2000) | 0x0200);
  1941. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1942. if (tg3_wait_macro_done(tp)) {
  1943. *resetp = 1;
  1944. return -EBUSY;
  1945. }
  1946. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1947. if (tg3_wait_macro_done(tp)) {
  1948. *resetp = 1;
  1949. return -EBUSY;
  1950. }
  1951. for (i = 0; i < 6; i += 2) {
  1952. u32 low, high;
  1953. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1954. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1955. tg3_wait_macro_done(tp)) {
  1956. *resetp = 1;
  1957. return -EBUSY;
  1958. }
  1959. low &= 0x7fff;
  1960. high &= 0x000f;
  1961. if (low != test_pat[chan][i] ||
  1962. high != test_pat[chan][i+1]) {
  1963. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1964. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1965. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1966. return -EBUSY;
  1967. }
  1968. }
  1969. }
  1970. return 0;
  1971. }
  1972. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1973. {
  1974. int chan;
  1975. for (chan = 0; chan < 4; chan++) {
  1976. int i;
  1977. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1978. (chan * 0x2000) | 0x0200);
  1979. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1980. for (i = 0; i < 6; i++)
  1981. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1982. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1983. if (tg3_wait_macro_done(tp))
  1984. return -EBUSY;
  1985. }
  1986. return 0;
  1987. }
  1988. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1989. {
  1990. u32 reg32, phy9_orig;
  1991. int retries, do_phy_reset, err;
  1992. retries = 10;
  1993. do_phy_reset = 1;
  1994. do {
  1995. if (do_phy_reset) {
  1996. err = tg3_bmcr_reset(tp);
  1997. if (err)
  1998. return err;
  1999. do_phy_reset = 0;
  2000. }
  2001. /* Disable transmitter and interrupt. */
  2002. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2003. continue;
  2004. reg32 |= 0x3000;
  2005. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2006. /* Set full-duplex, 1000 mbps. */
  2007. tg3_writephy(tp, MII_BMCR,
  2008. BMCR_FULLDPLX | BMCR_SPEED1000);
  2009. /* Set to master mode. */
  2010. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2011. continue;
  2012. tg3_writephy(tp, MII_CTRL1000,
  2013. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2014. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2015. if (err)
  2016. return err;
  2017. /* Block the PHY control access. */
  2018. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2019. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2020. if (!err)
  2021. break;
  2022. } while (--retries);
  2023. err = tg3_phy_reset_chanpat(tp);
  2024. if (err)
  2025. return err;
  2026. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2027. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2028. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2029. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2030. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2031. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2032. reg32 &= ~0x3000;
  2033. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2034. } else if (!err)
  2035. err = -EBUSY;
  2036. return err;
  2037. }
  2038. static void tg3_carrier_on(struct tg3 *tp)
  2039. {
  2040. netif_carrier_on(tp->dev);
  2041. tp->link_up = true;
  2042. }
  2043. static void tg3_carrier_off(struct tg3 *tp)
  2044. {
  2045. netif_carrier_off(tp->dev);
  2046. tp->link_up = false;
  2047. }
  2048. /* This will reset the tigon3 PHY if there is no valid
  2049. * link unless the FORCE argument is non-zero.
  2050. */
  2051. static int tg3_phy_reset(struct tg3 *tp)
  2052. {
  2053. u32 val, cpmuctrl;
  2054. int err;
  2055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2056. val = tr32(GRC_MISC_CFG);
  2057. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2058. udelay(40);
  2059. }
  2060. err = tg3_readphy(tp, MII_BMSR, &val);
  2061. err |= tg3_readphy(tp, MII_BMSR, &val);
  2062. if (err != 0)
  2063. return -EBUSY;
  2064. if (netif_running(tp->dev) && tp->link_up) {
  2065. tg3_carrier_off(tp);
  2066. tg3_link_report(tp);
  2067. }
  2068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2071. err = tg3_phy_reset_5703_4_5(tp);
  2072. if (err)
  2073. return err;
  2074. goto out;
  2075. }
  2076. cpmuctrl = 0;
  2077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2078. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2079. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2080. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2081. tw32(TG3_CPMU_CTRL,
  2082. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2083. }
  2084. err = tg3_bmcr_reset(tp);
  2085. if (err)
  2086. return err;
  2087. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2088. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2089. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2090. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2091. }
  2092. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2093. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2094. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2095. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2096. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2097. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2098. udelay(40);
  2099. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2100. }
  2101. }
  2102. if (tg3_flag(tp, 5717_PLUS) &&
  2103. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2104. return 0;
  2105. tg3_phy_apply_otp(tp);
  2106. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2107. tg3_phy_toggle_apd(tp, true);
  2108. else
  2109. tg3_phy_toggle_apd(tp, false);
  2110. out:
  2111. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2112. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2113. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2114. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2115. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2116. }
  2117. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2118. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2119. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2120. }
  2121. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2122. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2123. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2124. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2125. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2126. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2127. }
  2128. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2129. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2130. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2131. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2132. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2133. tg3_writephy(tp, MII_TG3_TEST1,
  2134. MII_TG3_TEST1_TRIM_EN | 0x4);
  2135. } else
  2136. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2137. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2138. }
  2139. }
  2140. /* Set Extended packet length bit (bit 14) on all chips that */
  2141. /* support jumbo frames */
  2142. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2143. /* Cannot do read-modify-write on 5401 */
  2144. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2145. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2146. /* Set bit 14 with read-modify-write to preserve other bits */
  2147. err = tg3_phy_auxctl_read(tp,
  2148. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2149. if (!err)
  2150. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2151. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2152. }
  2153. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2154. * jumbo frames transmission.
  2155. */
  2156. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2157. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2158. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2159. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2160. }
  2161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2162. /* adjust output voltage */
  2163. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2164. }
  2165. tg3_phy_toggle_automdix(tp, 1);
  2166. tg3_phy_set_wirespeed(tp);
  2167. return 0;
  2168. }
  2169. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2170. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2171. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2172. TG3_GPIO_MSG_NEED_VAUX)
  2173. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2174. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2175. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2176. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2177. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2178. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2179. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2180. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2181. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2182. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2183. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2184. {
  2185. u32 status, shift;
  2186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2188. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2189. else
  2190. status = tr32(TG3_CPMU_DRV_STATUS);
  2191. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2192. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2193. status |= (newstat << shift);
  2194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2196. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2197. else
  2198. tw32(TG3_CPMU_DRV_STATUS, status);
  2199. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2200. }
  2201. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2202. {
  2203. if (!tg3_flag(tp, IS_NIC))
  2204. return 0;
  2205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2208. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2209. return -EIO;
  2210. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2211. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2212. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2213. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2214. } else {
  2215. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2216. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2217. }
  2218. return 0;
  2219. }
  2220. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2221. {
  2222. u32 grc_local_ctrl;
  2223. if (!tg3_flag(tp, IS_NIC) ||
  2224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2226. return;
  2227. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2228. tw32_wait_f(GRC_LOCAL_CTRL,
  2229. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2230. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2231. tw32_wait_f(GRC_LOCAL_CTRL,
  2232. grc_local_ctrl,
  2233. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2234. tw32_wait_f(GRC_LOCAL_CTRL,
  2235. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2236. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2237. }
  2238. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2239. {
  2240. if (!tg3_flag(tp, IS_NIC))
  2241. return;
  2242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2244. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2245. (GRC_LCLCTRL_GPIO_OE0 |
  2246. GRC_LCLCTRL_GPIO_OE1 |
  2247. GRC_LCLCTRL_GPIO_OE2 |
  2248. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2249. GRC_LCLCTRL_GPIO_OUTPUT1),
  2250. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2251. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2252. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2253. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2254. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2255. GRC_LCLCTRL_GPIO_OE1 |
  2256. GRC_LCLCTRL_GPIO_OE2 |
  2257. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2258. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2259. tp->grc_local_ctrl;
  2260. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2261. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2262. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2263. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2264. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2265. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2266. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2267. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2268. } else {
  2269. u32 no_gpio2;
  2270. u32 grc_local_ctrl = 0;
  2271. /* Workaround to prevent overdrawing Amps. */
  2272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2273. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2274. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2275. grc_local_ctrl,
  2276. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2277. }
  2278. /* On 5753 and variants, GPIO2 cannot be used. */
  2279. no_gpio2 = tp->nic_sram_data_cfg &
  2280. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2281. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2282. GRC_LCLCTRL_GPIO_OE1 |
  2283. GRC_LCLCTRL_GPIO_OE2 |
  2284. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2285. GRC_LCLCTRL_GPIO_OUTPUT2;
  2286. if (no_gpio2) {
  2287. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2288. GRC_LCLCTRL_GPIO_OUTPUT2);
  2289. }
  2290. tw32_wait_f(GRC_LOCAL_CTRL,
  2291. tp->grc_local_ctrl | grc_local_ctrl,
  2292. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2293. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2294. tw32_wait_f(GRC_LOCAL_CTRL,
  2295. tp->grc_local_ctrl | grc_local_ctrl,
  2296. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2297. if (!no_gpio2) {
  2298. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2299. tw32_wait_f(GRC_LOCAL_CTRL,
  2300. tp->grc_local_ctrl | grc_local_ctrl,
  2301. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2302. }
  2303. }
  2304. }
  2305. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2306. {
  2307. u32 msg = 0;
  2308. /* Serialize power state transitions */
  2309. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2310. return;
  2311. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2312. msg = TG3_GPIO_MSG_NEED_VAUX;
  2313. msg = tg3_set_function_status(tp, msg);
  2314. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2315. goto done;
  2316. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2317. tg3_pwrsrc_switch_to_vaux(tp);
  2318. else
  2319. tg3_pwrsrc_die_with_vmain(tp);
  2320. done:
  2321. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2322. }
  2323. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2324. {
  2325. bool need_vaux = false;
  2326. /* The GPIOs do something completely different on 57765. */
  2327. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2328. return;
  2329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2332. tg3_frob_aux_power_5717(tp, include_wol ?
  2333. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2334. return;
  2335. }
  2336. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2337. struct net_device *dev_peer;
  2338. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2339. /* remove_one() may have been run on the peer. */
  2340. if (dev_peer) {
  2341. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2342. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2343. return;
  2344. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2345. tg3_flag(tp_peer, ENABLE_ASF))
  2346. need_vaux = true;
  2347. }
  2348. }
  2349. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2350. tg3_flag(tp, ENABLE_ASF))
  2351. need_vaux = true;
  2352. if (need_vaux)
  2353. tg3_pwrsrc_switch_to_vaux(tp);
  2354. else
  2355. tg3_pwrsrc_die_with_vmain(tp);
  2356. }
  2357. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2358. {
  2359. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2360. return 1;
  2361. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2362. if (speed != SPEED_10)
  2363. return 1;
  2364. } else if (speed == SPEED_10)
  2365. return 1;
  2366. return 0;
  2367. }
  2368. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2369. {
  2370. u32 val;
  2371. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2373. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2374. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2375. sg_dig_ctrl |=
  2376. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2377. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2378. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2379. }
  2380. return;
  2381. }
  2382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2383. tg3_bmcr_reset(tp);
  2384. val = tr32(GRC_MISC_CFG);
  2385. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2386. udelay(40);
  2387. return;
  2388. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2389. u32 phytest;
  2390. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2391. u32 phy;
  2392. tg3_writephy(tp, MII_ADVERTISE, 0);
  2393. tg3_writephy(tp, MII_BMCR,
  2394. BMCR_ANENABLE | BMCR_ANRESTART);
  2395. tg3_writephy(tp, MII_TG3_FET_TEST,
  2396. phytest | MII_TG3_FET_SHADOW_EN);
  2397. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2398. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2399. tg3_writephy(tp,
  2400. MII_TG3_FET_SHDW_AUXMODE4,
  2401. phy);
  2402. }
  2403. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2404. }
  2405. return;
  2406. } else if (do_low_power) {
  2407. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2408. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2409. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2410. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2411. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2412. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2413. }
  2414. /* The PHY should not be powered down on some chips because
  2415. * of bugs.
  2416. */
  2417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2419. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2420. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2421. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2422. !tp->pci_fn))
  2423. return;
  2424. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2425. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2426. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2427. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2428. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2429. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2430. }
  2431. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2432. }
  2433. /* tp->lock is held. */
  2434. static int tg3_nvram_lock(struct tg3 *tp)
  2435. {
  2436. if (tg3_flag(tp, NVRAM)) {
  2437. int i;
  2438. if (tp->nvram_lock_cnt == 0) {
  2439. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2440. for (i = 0; i < 8000; i++) {
  2441. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2442. break;
  2443. udelay(20);
  2444. }
  2445. if (i == 8000) {
  2446. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2447. return -ENODEV;
  2448. }
  2449. }
  2450. tp->nvram_lock_cnt++;
  2451. }
  2452. return 0;
  2453. }
  2454. /* tp->lock is held. */
  2455. static void tg3_nvram_unlock(struct tg3 *tp)
  2456. {
  2457. if (tg3_flag(tp, NVRAM)) {
  2458. if (tp->nvram_lock_cnt > 0)
  2459. tp->nvram_lock_cnt--;
  2460. if (tp->nvram_lock_cnt == 0)
  2461. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2462. }
  2463. }
  2464. /* tp->lock is held. */
  2465. static void tg3_enable_nvram_access(struct tg3 *tp)
  2466. {
  2467. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2468. u32 nvaccess = tr32(NVRAM_ACCESS);
  2469. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2470. }
  2471. }
  2472. /* tp->lock is held. */
  2473. static void tg3_disable_nvram_access(struct tg3 *tp)
  2474. {
  2475. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2476. u32 nvaccess = tr32(NVRAM_ACCESS);
  2477. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2478. }
  2479. }
  2480. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2481. u32 offset, u32 *val)
  2482. {
  2483. u32 tmp;
  2484. int i;
  2485. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2486. return -EINVAL;
  2487. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2488. EEPROM_ADDR_DEVID_MASK |
  2489. EEPROM_ADDR_READ);
  2490. tw32(GRC_EEPROM_ADDR,
  2491. tmp |
  2492. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2493. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2494. EEPROM_ADDR_ADDR_MASK) |
  2495. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2496. for (i = 0; i < 1000; i++) {
  2497. tmp = tr32(GRC_EEPROM_ADDR);
  2498. if (tmp & EEPROM_ADDR_COMPLETE)
  2499. break;
  2500. msleep(1);
  2501. }
  2502. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2503. return -EBUSY;
  2504. tmp = tr32(GRC_EEPROM_DATA);
  2505. /*
  2506. * The data will always be opposite the native endian
  2507. * format. Perform a blind byteswap to compensate.
  2508. */
  2509. *val = swab32(tmp);
  2510. return 0;
  2511. }
  2512. #define NVRAM_CMD_TIMEOUT 10000
  2513. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2514. {
  2515. int i;
  2516. tw32(NVRAM_CMD, nvram_cmd);
  2517. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2518. udelay(10);
  2519. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2520. udelay(10);
  2521. break;
  2522. }
  2523. }
  2524. if (i == NVRAM_CMD_TIMEOUT)
  2525. return -EBUSY;
  2526. return 0;
  2527. }
  2528. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2529. {
  2530. if (tg3_flag(tp, NVRAM) &&
  2531. tg3_flag(tp, NVRAM_BUFFERED) &&
  2532. tg3_flag(tp, FLASH) &&
  2533. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2534. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2535. addr = ((addr / tp->nvram_pagesize) <<
  2536. ATMEL_AT45DB0X1B_PAGE_POS) +
  2537. (addr % tp->nvram_pagesize);
  2538. return addr;
  2539. }
  2540. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2541. {
  2542. if (tg3_flag(tp, NVRAM) &&
  2543. tg3_flag(tp, NVRAM_BUFFERED) &&
  2544. tg3_flag(tp, FLASH) &&
  2545. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2546. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2547. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2548. tp->nvram_pagesize) +
  2549. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2550. return addr;
  2551. }
  2552. /* NOTE: Data read in from NVRAM is byteswapped according to
  2553. * the byteswapping settings for all other register accesses.
  2554. * tg3 devices are BE devices, so on a BE machine, the data
  2555. * returned will be exactly as it is seen in NVRAM. On a LE
  2556. * machine, the 32-bit value will be byteswapped.
  2557. */
  2558. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2559. {
  2560. int ret;
  2561. if (!tg3_flag(tp, NVRAM))
  2562. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2563. offset = tg3_nvram_phys_addr(tp, offset);
  2564. if (offset > NVRAM_ADDR_MSK)
  2565. return -EINVAL;
  2566. ret = tg3_nvram_lock(tp);
  2567. if (ret)
  2568. return ret;
  2569. tg3_enable_nvram_access(tp);
  2570. tw32(NVRAM_ADDR, offset);
  2571. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2572. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2573. if (ret == 0)
  2574. *val = tr32(NVRAM_RDDATA);
  2575. tg3_disable_nvram_access(tp);
  2576. tg3_nvram_unlock(tp);
  2577. return ret;
  2578. }
  2579. /* Ensures NVRAM data is in bytestream format. */
  2580. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2581. {
  2582. u32 v;
  2583. int res = tg3_nvram_read(tp, offset, &v);
  2584. if (!res)
  2585. *val = cpu_to_be32(v);
  2586. return res;
  2587. }
  2588. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2589. u32 offset, u32 len, u8 *buf)
  2590. {
  2591. int i, j, rc = 0;
  2592. u32 val;
  2593. for (i = 0; i < len; i += 4) {
  2594. u32 addr;
  2595. __be32 data;
  2596. addr = offset + i;
  2597. memcpy(&data, buf + i, 4);
  2598. /*
  2599. * The SEEPROM interface expects the data to always be opposite
  2600. * the native endian format. We accomplish this by reversing
  2601. * all the operations that would have been performed on the
  2602. * data from a call to tg3_nvram_read_be32().
  2603. */
  2604. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2605. val = tr32(GRC_EEPROM_ADDR);
  2606. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2607. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2608. EEPROM_ADDR_READ);
  2609. tw32(GRC_EEPROM_ADDR, val |
  2610. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2611. (addr & EEPROM_ADDR_ADDR_MASK) |
  2612. EEPROM_ADDR_START |
  2613. EEPROM_ADDR_WRITE);
  2614. for (j = 0; j < 1000; j++) {
  2615. val = tr32(GRC_EEPROM_ADDR);
  2616. if (val & EEPROM_ADDR_COMPLETE)
  2617. break;
  2618. msleep(1);
  2619. }
  2620. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2621. rc = -EBUSY;
  2622. break;
  2623. }
  2624. }
  2625. return rc;
  2626. }
  2627. /* offset and length are dword aligned */
  2628. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2629. u8 *buf)
  2630. {
  2631. int ret = 0;
  2632. u32 pagesize = tp->nvram_pagesize;
  2633. u32 pagemask = pagesize - 1;
  2634. u32 nvram_cmd;
  2635. u8 *tmp;
  2636. tmp = kmalloc(pagesize, GFP_KERNEL);
  2637. if (tmp == NULL)
  2638. return -ENOMEM;
  2639. while (len) {
  2640. int j;
  2641. u32 phy_addr, page_off, size;
  2642. phy_addr = offset & ~pagemask;
  2643. for (j = 0; j < pagesize; j += 4) {
  2644. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2645. (__be32 *) (tmp + j));
  2646. if (ret)
  2647. break;
  2648. }
  2649. if (ret)
  2650. break;
  2651. page_off = offset & pagemask;
  2652. size = pagesize;
  2653. if (len < size)
  2654. size = len;
  2655. len -= size;
  2656. memcpy(tmp + page_off, buf, size);
  2657. offset = offset + (pagesize - page_off);
  2658. tg3_enable_nvram_access(tp);
  2659. /*
  2660. * Before we can erase the flash page, we need
  2661. * to issue a special "write enable" command.
  2662. */
  2663. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2664. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2665. break;
  2666. /* Erase the target page */
  2667. tw32(NVRAM_ADDR, phy_addr);
  2668. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2669. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2670. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2671. break;
  2672. /* Issue another write enable to start the write. */
  2673. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2674. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2675. break;
  2676. for (j = 0; j < pagesize; j += 4) {
  2677. __be32 data;
  2678. data = *((__be32 *) (tmp + j));
  2679. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2680. tw32(NVRAM_ADDR, phy_addr + j);
  2681. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2682. NVRAM_CMD_WR;
  2683. if (j == 0)
  2684. nvram_cmd |= NVRAM_CMD_FIRST;
  2685. else if (j == (pagesize - 4))
  2686. nvram_cmd |= NVRAM_CMD_LAST;
  2687. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2688. if (ret)
  2689. break;
  2690. }
  2691. if (ret)
  2692. break;
  2693. }
  2694. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2695. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2696. kfree(tmp);
  2697. return ret;
  2698. }
  2699. /* offset and length are dword aligned */
  2700. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2701. u8 *buf)
  2702. {
  2703. int i, ret = 0;
  2704. for (i = 0; i < len; i += 4, offset += 4) {
  2705. u32 page_off, phy_addr, nvram_cmd;
  2706. __be32 data;
  2707. memcpy(&data, buf + i, 4);
  2708. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2709. page_off = offset % tp->nvram_pagesize;
  2710. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2711. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2712. if (page_off == 0 || i == 0)
  2713. nvram_cmd |= NVRAM_CMD_FIRST;
  2714. if (page_off == (tp->nvram_pagesize - 4))
  2715. nvram_cmd |= NVRAM_CMD_LAST;
  2716. if (i == (len - 4))
  2717. nvram_cmd |= NVRAM_CMD_LAST;
  2718. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2719. !tg3_flag(tp, FLASH) ||
  2720. !tg3_flag(tp, 57765_PLUS))
  2721. tw32(NVRAM_ADDR, phy_addr);
  2722. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2723. !tg3_flag(tp, 5755_PLUS) &&
  2724. (tp->nvram_jedecnum == JEDEC_ST) &&
  2725. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2726. u32 cmd;
  2727. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2728. ret = tg3_nvram_exec_cmd(tp, cmd);
  2729. if (ret)
  2730. break;
  2731. }
  2732. if (!tg3_flag(tp, FLASH)) {
  2733. /* We always do complete word writes to eeprom. */
  2734. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2735. }
  2736. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2737. if (ret)
  2738. break;
  2739. }
  2740. return ret;
  2741. }
  2742. /* offset and length are dword aligned */
  2743. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2744. {
  2745. int ret;
  2746. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2747. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2748. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2749. udelay(40);
  2750. }
  2751. if (!tg3_flag(tp, NVRAM)) {
  2752. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2753. } else {
  2754. u32 grc_mode;
  2755. ret = tg3_nvram_lock(tp);
  2756. if (ret)
  2757. return ret;
  2758. tg3_enable_nvram_access(tp);
  2759. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2760. tw32(NVRAM_WRITE1, 0x406);
  2761. grc_mode = tr32(GRC_MODE);
  2762. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2763. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2764. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2765. buf);
  2766. } else {
  2767. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2768. buf);
  2769. }
  2770. grc_mode = tr32(GRC_MODE);
  2771. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2772. tg3_disable_nvram_access(tp);
  2773. tg3_nvram_unlock(tp);
  2774. }
  2775. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2776. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2777. udelay(40);
  2778. }
  2779. return ret;
  2780. }
  2781. #define RX_CPU_SCRATCH_BASE 0x30000
  2782. #define RX_CPU_SCRATCH_SIZE 0x04000
  2783. #define TX_CPU_SCRATCH_BASE 0x34000
  2784. #define TX_CPU_SCRATCH_SIZE 0x04000
  2785. /* tp->lock is held. */
  2786. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2787. {
  2788. int i;
  2789. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2791. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2792. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2793. return 0;
  2794. }
  2795. if (offset == RX_CPU_BASE) {
  2796. for (i = 0; i < 10000; i++) {
  2797. tw32(offset + CPU_STATE, 0xffffffff);
  2798. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2799. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2800. break;
  2801. }
  2802. tw32(offset + CPU_STATE, 0xffffffff);
  2803. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2804. udelay(10);
  2805. } else {
  2806. for (i = 0; i < 10000; i++) {
  2807. tw32(offset + CPU_STATE, 0xffffffff);
  2808. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2809. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2810. break;
  2811. }
  2812. }
  2813. if (i >= 10000) {
  2814. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2815. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2816. return -ENODEV;
  2817. }
  2818. /* Clear firmware's nvram arbitration. */
  2819. if (tg3_flag(tp, NVRAM))
  2820. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2821. return 0;
  2822. }
  2823. struct fw_info {
  2824. unsigned int fw_base;
  2825. unsigned int fw_len;
  2826. const __be32 *fw_data;
  2827. };
  2828. /* tp->lock is held. */
  2829. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2830. u32 cpu_scratch_base, int cpu_scratch_size,
  2831. struct fw_info *info)
  2832. {
  2833. int err, lock_err, i;
  2834. void (*write_op)(struct tg3 *, u32, u32);
  2835. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2836. netdev_err(tp->dev,
  2837. "%s: Trying to load TX cpu firmware which is 5705\n",
  2838. __func__);
  2839. return -EINVAL;
  2840. }
  2841. if (tg3_flag(tp, 5705_PLUS))
  2842. write_op = tg3_write_mem;
  2843. else
  2844. write_op = tg3_write_indirect_reg32;
  2845. /* It is possible that bootcode is still loading at this point.
  2846. * Get the nvram lock first before halting the cpu.
  2847. */
  2848. lock_err = tg3_nvram_lock(tp);
  2849. err = tg3_halt_cpu(tp, cpu_base);
  2850. if (!lock_err)
  2851. tg3_nvram_unlock(tp);
  2852. if (err)
  2853. goto out;
  2854. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2855. write_op(tp, cpu_scratch_base + i, 0);
  2856. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2857. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2858. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2859. write_op(tp, (cpu_scratch_base +
  2860. (info->fw_base & 0xffff) +
  2861. (i * sizeof(u32))),
  2862. be32_to_cpu(info->fw_data[i]));
  2863. err = 0;
  2864. out:
  2865. return err;
  2866. }
  2867. /* tp->lock is held. */
  2868. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2869. {
  2870. struct fw_info info;
  2871. const __be32 *fw_data;
  2872. int err, i;
  2873. fw_data = (void *)tp->fw->data;
  2874. /* Firmware blob starts with version numbers, followed by
  2875. start address and length. We are setting complete length.
  2876. length = end_address_of_bss - start_address_of_text.
  2877. Remainder is the blob to be loaded contiguously
  2878. from start address. */
  2879. info.fw_base = be32_to_cpu(fw_data[1]);
  2880. info.fw_len = tp->fw->size - 12;
  2881. info.fw_data = &fw_data[3];
  2882. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2883. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2884. &info);
  2885. if (err)
  2886. return err;
  2887. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2888. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2889. &info);
  2890. if (err)
  2891. return err;
  2892. /* Now startup only the RX cpu. */
  2893. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2894. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2895. for (i = 0; i < 5; i++) {
  2896. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2897. break;
  2898. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2899. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2900. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2901. udelay(1000);
  2902. }
  2903. if (i >= 5) {
  2904. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2905. "should be %08x\n", __func__,
  2906. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2907. return -ENODEV;
  2908. }
  2909. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2910. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2911. return 0;
  2912. }
  2913. /* tp->lock is held. */
  2914. static int tg3_load_tso_firmware(struct tg3 *tp)
  2915. {
  2916. struct fw_info info;
  2917. const __be32 *fw_data;
  2918. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2919. int err, i;
  2920. if (tg3_flag(tp, HW_TSO_1) ||
  2921. tg3_flag(tp, HW_TSO_2) ||
  2922. tg3_flag(tp, HW_TSO_3))
  2923. return 0;
  2924. fw_data = (void *)tp->fw->data;
  2925. /* Firmware blob starts with version numbers, followed by
  2926. start address and length. We are setting complete length.
  2927. length = end_address_of_bss - start_address_of_text.
  2928. Remainder is the blob to be loaded contiguously
  2929. from start address. */
  2930. info.fw_base = be32_to_cpu(fw_data[1]);
  2931. cpu_scratch_size = tp->fw_len;
  2932. info.fw_len = tp->fw->size - 12;
  2933. info.fw_data = &fw_data[3];
  2934. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2935. cpu_base = RX_CPU_BASE;
  2936. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2937. } else {
  2938. cpu_base = TX_CPU_BASE;
  2939. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2940. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2941. }
  2942. err = tg3_load_firmware_cpu(tp, cpu_base,
  2943. cpu_scratch_base, cpu_scratch_size,
  2944. &info);
  2945. if (err)
  2946. return err;
  2947. /* Now startup the cpu. */
  2948. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2949. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2950. for (i = 0; i < 5; i++) {
  2951. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2952. break;
  2953. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2954. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2955. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2956. udelay(1000);
  2957. }
  2958. if (i >= 5) {
  2959. netdev_err(tp->dev,
  2960. "%s fails to set CPU PC, is %08x should be %08x\n",
  2961. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2962. return -ENODEV;
  2963. }
  2964. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2965. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2966. return 0;
  2967. }
  2968. /* tp->lock is held. */
  2969. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2970. {
  2971. u32 addr_high, addr_low;
  2972. int i;
  2973. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2974. tp->dev->dev_addr[1]);
  2975. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2976. (tp->dev->dev_addr[3] << 16) |
  2977. (tp->dev->dev_addr[4] << 8) |
  2978. (tp->dev->dev_addr[5] << 0));
  2979. for (i = 0; i < 4; i++) {
  2980. if (i == 1 && skip_mac_1)
  2981. continue;
  2982. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2983. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2984. }
  2985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2986. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2987. for (i = 0; i < 12; i++) {
  2988. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2989. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2990. }
  2991. }
  2992. addr_high = (tp->dev->dev_addr[0] +
  2993. tp->dev->dev_addr[1] +
  2994. tp->dev->dev_addr[2] +
  2995. tp->dev->dev_addr[3] +
  2996. tp->dev->dev_addr[4] +
  2997. tp->dev->dev_addr[5]) &
  2998. TX_BACKOFF_SEED_MASK;
  2999. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3000. }
  3001. static void tg3_enable_register_access(struct tg3 *tp)
  3002. {
  3003. /*
  3004. * Make sure register accesses (indirect or otherwise) will function
  3005. * correctly.
  3006. */
  3007. pci_write_config_dword(tp->pdev,
  3008. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3009. }
  3010. static int tg3_power_up(struct tg3 *tp)
  3011. {
  3012. int err;
  3013. tg3_enable_register_access(tp);
  3014. err = pci_set_power_state(tp->pdev, PCI_D0);
  3015. if (!err) {
  3016. /* Switch out of Vaux if it is a NIC */
  3017. tg3_pwrsrc_switch_to_vmain(tp);
  3018. } else {
  3019. netdev_err(tp->dev, "Transition to D0 failed\n");
  3020. }
  3021. return err;
  3022. }
  3023. static int tg3_setup_phy(struct tg3 *, int);
  3024. static int tg3_power_down_prepare(struct tg3 *tp)
  3025. {
  3026. u32 misc_host_ctrl;
  3027. bool device_should_wake, do_low_power;
  3028. tg3_enable_register_access(tp);
  3029. /* Restore the CLKREQ setting. */
  3030. if (tg3_flag(tp, CLKREQ_BUG))
  3031. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3032. PCI_EXP_LNKCTL_CLKREQ_EN);
  3033. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3034. tw32(TG3PCI_MISC_HOST_CTRL,
  3035. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3036. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3037. tg3_flag(tp, WOL_ENABLE);
  3038. if (tg3_flag(tp, USE_PHYLIB)) {
  3039. do_low_power = false;
  3040. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3041. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3042. struct phy_device *phydev;
  3043. u32 phyid, advertising;
  3044. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3045. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3046. tp->link_config.speed = phydev->speed;
  3047. tp->link_config.duplex = phydev->duplex;
  3048. tp->link_config.autoneg = phydev->autoneg;
  3049. tp->link_config.advertising = phydev->advertising;
  3050. advertising = ADVERTISED_TP |
  3051. ADVERTISED_Pause |
  3052. ADVERTISED_Autoneg |
  3053. ADVERTISED_10baseT_Half;
  3054. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3055. if (tg3_flag(tp, WOL_SPEED_100MB))
  3056. advertising |=
  3057. ADVERTISED_100baseT_Half |
  3058. ADVERTISED_100baseT_Full |
  3059. ADVERTISED_10baseT_Full;
  3060. else
  3061. advertising |= ADVERTISED_10baseT_Full;
  3062. }
  3063. phydev->advertising = advertising;
  3064. phy_start_aneg(phydev);
  3065. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3066. if (phyid != PHY_ID_BCMAC131) {
  3067. phyid &= PHY_BCM_OUI_MASK;
  3068. if (phyid == PHY_BCM_OUI_1 ||
  3069. phyid == PHY_BCM_OUI_2 ||
  3070. phyid == PHY_BCM_OUI_3)
  3071. do_low_power = true;
  3072. }
  3073. }
  3074. } else {
  3075. do_low_power = true;
  3076. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3077. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3078. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3079. tg3_setup_phy(tp, 0);
  3080. }
  3081. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3082. u32 val;
  3083. val = tr32(GRC_VCPU_EXT_CTRL);
  3084. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3085. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3086. int i;
  3087. u32 val;
  3088. for (i = 0; i < 200; i++) {
  3089. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3090. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3091. break;
  3092. msleep(1);
  3093. }
  3094. }
  3095. if (tg3_flag(tp, WOL_CAP))
  3096. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3097. WOL_DRV_STATE_SHUTDOWN |
  3098. WOL_DRV_WOL |
  3099. WOL_SET_MAGIC_PKT);
  3100. if (device_should_wake) {
  3101. u32 mac_mode;
  3102. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3103. if (do_low_power &&
  3104. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3105. tg3_phy_auxctl_write(tp,
  3106. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3107. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3108. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3109. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3110. udelay(40);
  3111. }
  3112. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3113. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3114. else
  3115. mac_mode = MAC_MODE_PORT_MODE_MII;
  3116. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3117. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3118. ASIC_REV_5700) {
  3119. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3120. SPEED_100 : SPEED_10;
  3121. if (tg3_5700_link_polarity(tp, speed))
  3122. mac_mode |= MAC_MODE_LINK_POLARITY;
  3123. else
  3124. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3125. }
  3126. } else {
  3127. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3128. }
  3129. if (!tg3_flag(tp, 5750_PLUS))
  3130. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3131. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3132. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3133. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3134. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3135. if (tg3_flag(tp, ENABLE_APE))
  3136. mac_mode |= MAC_MODE_APE_TX_EN |
  3137. MAC_MODE_APE_RX_EN |
  3138. MAC_MODE_TDE_ENABLE;
  3139. tw32_f(MAC_MODE, mac_mode);
  3140. udelay(100);
  3141. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3142. udelay(10);
  3143. }
  3144. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3145. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3147. u32 base_val;
  3148. base_val = tp->pci_clock_ctrl;
  3149. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3150. CLOCK_CTRL_TXCLK_DISABLE);
  3151. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3152. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3153. } else if (tg3_flag(tp, 5780_CLASS) ||
  3154. tg3_flag(tp, CPMU_PRESENT) ||
  3155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3156. /* do nothing */
  3157. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3158. u32 newbits1, newbits2;
  3159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3161. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3162. CLOCK_CTRL_TXCLK_DISABLE |
  3163. CLOCK_CTRL_ALTCLK);
  3164. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3165. } else if (tg3_flag(tp, 5705_PLUS)) {
  3166. newbits1 = CLOCK_CTRL_625_CORE;
  3167. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3168. } else {
  3169. newbits1 = CLOCK_CTRL_ALTCLK;
  3170. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3171. }
  3172. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3173. 40);
  3174. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3175. 40);
  3176. if (!tg3_flag(tp, 5705_PLUS)) {
  3177. u32 newbits3;
  3178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3180. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3181. CLOCK_CTRL_TXCLK_DISABLE |
  3182. CLOCK_CTRL_44MHZ_CORE);
  3183. } else {
  3184. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3185. }
  3186. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3187. tp->pci_clock_ctrl | newbits3, 40);
  3188. }
  3189. }
  3190. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3191. tg3_power_down_phy(tp, do_low_power);
  3192. tg3_frob_aux_power(tp, true);
  3193. /* Workaround for unstable PLL clock */
  3194. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3195. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3196. u32 val = tr32(0x7d00);
  3197. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3198. tw32(0x7d00, val);
  3199. if (!tg3_flag(tp, ENABLE_ASF)) {
  3200. int err;
  3201. err = tg3_nvram_lock(tp);
  3202. tg3_halt_cpu(tp, RX_CPU_BASE);
  3203. if (!err)
  3204. tg3_nvram_unlock(tp);
  3205. }
  3206. }
  3207. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3208. return 0;
  3209. }
  3210. static void tg3_power_down(struct tg3 *tp)
  3211. {
  3212. tg3_power_down_prepare(tp);
  3213. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3214. pci_set_power_state(tp->pdev, PCI_D3hot);
  3215. }
  3216. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3217. {
  3218. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3219. case MII_TG3_AUX_STAT_10HALF:
  3220. *speed = SPEED_10;
  3221. *duplex = DUPLEX_HALF;
  3222. break;
  3223. case MII_TG3_AUX_STAT_10FULL:
  3224. *speed = SPEED_10;
  3225. *duplex = DUPLEX_FULL;
  3226. break;
  3227. case MII_TG3_AUX_STAT_100HALF:
  3228. *speed = SPEED_100;
  3229. *duplex = DUPLEX_HALF;
  3230. break;
  3231. case MII_TG3_AUX_STAT_100FULL:
  3232. *speed = SPEED_100;
  3233. *duplex = DUPLEX_FULL;
  3234. break;
  3235. case MII_TG3_AUX_STAT_1000HALF:
  3236. *speed = SPEED_1000;
  3237. *duplex = DUPLEX_HALF;
  3238. break;
  3239. case MII_TG3_AUX_STAT_1000FULL:
  3240. *speed = SPEED_1000;
  3241. *duplex = DUPLEX_FULL;
  3242. break;
  3243. default:
  3244. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3245. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3246. SPEED_10;
  3247. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3248. DUPLEX_HALF;
  3249. break;
  3250. }
  3251. *speed = SPEED_UNKNOWN;
  3252. *duplex = DUPLEX_UNKNOWN;
  3253. break;
  3254. }
  3255. }
  3256. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3257. {
  3258. int err = 0;
  3259. u32 val, new_adv;
  3260. new_adv = ADVERTISE_CSMA;
  3261. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3262. new_adv |= mii_advertise_flowctrl(flowctrl);
  3263. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3264. if (err)
  3265. goto done;
  3266. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3267. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3268. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3269. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3270. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3271. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3272. if (err)
  3273. goto done;
  3274. }
  3275. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3276. goto done;
  3277. tw32(TG3_CPMU_EEE_MODE,
  3278. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3279. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3280. if (!err) {
  3281. u32 err2;
  3282. val = 0;
  3283. /* Advertise 100-BaseTX EEE ability */
  3284. if (advertise & ADVERTISED_100baseT_Full)
  3285. val |= MDIO_AN_EEE_ADV_100TX;
  3286. /* Advertise 1000-BaseT EEE ability */
  3287. if (advertise & ADVERTISED_1000baseT_Full)
  3288. val |= MDIO_AN_EEE_ADV_1000T;
  3289. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3290. if (err)
  3291. val = 0;
  3292. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3293. case ASIC_REV_5717:
  3294. case ASIC_REV_57765:
  3295. case ASIC_REV_57766:
  3296. case ASIC_REV_5719:
  3297. /* If we advertised any eee advertisements above... */
  3298. if (val)
  3299. val = MII_TG3_DSP_TAP26_ALNOKO |
  3300. MII_TG3_DSP_TAP26_RMRXSTO |
  3301. MII_TG3_DSP_TAP26_OPCSINPT;
  3302. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3303. /* Fall through */
  3304. case ASIC_REV_5720:
  3305. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3306. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3307. MII_TG3_DSP_CH34TP2_HIBW01);
  3308. }
  3309. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3310. if (!err)
  3311. err = err2;
  3312. }
  3313. done:
  3314. return err;
  3315. }
  3316. static void tg3_phy_copper_begin(struct tg3 *tp)
  3317. {
  3318. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3319. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3320. u32 adv, fc;
  3321. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3322. adv = ADVERTISED_10baseT_Half |
  3323. ADVERTISED_10baseT_Full;
  3324. if (tg3_flag(tp, WOL_SPEED_100MB))
  3325. adv |= ADVERTISED_100baseT_Half |
  3326. ADVERTISED_100baseT_Full;
  3327. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3328. } else {
  3329. adv = tp->link_config.advertising;
  3330. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3331. adv &= ~(ADVERTISED_1000baseT_Half |
  3332. ADVERTISED_1000baseT_Full);
  3333. fc = tp->link_config.flowctrl;
  3334. }
  3335. tg3_phy_autoneg_cfg(tp, adv, fc);
  3336. tg3_writephy(tp, MII_BMCR,
  3337. BMCR_ANENABLE | BMCR_ANRESTART);
  3338. } else {
  3339. int i;
  3340. u32 bmcr, orig_bmcr;
  3341. tp->link_config.active_speed = tp->link_config.speed;
  3342. tp->link_config.active_duplex = tp->link_config.duplex;
  3343. bmcr = 0;
  3344. switch (tp->link_config.speed) {
  3345. default:
  3346. case SPEED_10:
  3347. break;
  3348. case SPEED_100:
  3349. bmcr |= BMCR_SPEED100;
  3350. break;
  3351. case SPEED_1000:
  3352. bmcr |= BMCR_SPEED1000;
  3353. break;
  3354. }
  3355. if (tp->link_config.duplex == DUPLEX_FULL)
  3356. bmcr |= BMCR_FULLDPLX;
  3357. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3358. (bmcr != orig_bmcr)) {
  3359. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3360. for (i = 0; i < 1500; i++) {
  3361. u32 tmp;
  3362. udelay(10);
  3363. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3364. tg3_readphy(tp, MII_BMSR, &tmp))
  3365. continue;
  3366. if (!(tmp & BMSR_LSTATUS)) {
  3367. udelay(40);
  3368. break;
  3369. }
  3370. }
  3371. tg3_writephy(tp, MII_BMCR, bmcr);
  3372. udelay(40);
  3373. }
  3374. }
  3375. }
  3376. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3377. {
  3378. int err;
  3379. /* Turn off tap power management. */
  3380. /* Set Extended packet length bit */
  3381. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3382. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3383. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3384. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3385. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3386. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3387. udelay(40);
  3388. return err;
  3389. }
  3390. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3391. {
  3392. u32 advmsk, tgtadv, advertising;
  3393. advertising = tp->link_config.advertising;
  3394. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3395. advmsk = ADVERTISE_ALL;
  3396. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3397. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3398. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3399. }
  3400. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3401. return false;
  3402. if ((*lcladv & advmsk) != tgtadv)
  3403. return false;
  3404. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3405. u32 tg3_ctrl;
  3406. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3407. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3408. return false;
  3409. if (tgtadv &&
  3410. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3411. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3412. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3413. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3414. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3415. } else {
  3416. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3417. }
  3418. if (tg3_ctrl != tgtadv)
  3419. return false;
  3420. }
  3421. return true;
  3422. }
  3423. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3424. {
  3425. u32 lpeth = 0;
  3426. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3427. u32 val;
  3428. if (tg3_readphy(tp, MII_STAT1000, &val))
  3429. return false;
  3430. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3431. }
  3432. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3433. return false;
  3434. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3435. tp->link_config.rmt_adv = lpeth;
  3436. return true;
  3437. }
  3438. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3439. {
  3440. if (curr_link_up != tp->link_up) {
  3441. if (curr_link_up) {
  3442. tg3_carrier_on(tp);
  3443. } else {
  3444. tg3_carrier_off(tp);
  3445. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3446. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3447. }
  3448. tg3_link_report(tp);
  3449. return true;
  3450. }
  3451. return false;
  3452. }
  3453. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3454. {
  3455. int current_link_up;
  3456. u32 bmsr, val;
  3457. u32 lcl_adv, rmt_adv;
  3458. u16 current_speed;
  3459. u8 current_duplex;
  3460. int i, err;
  3461. tw32(MAC_EVENT, 0);
  3462. tw32_f(MAC_STATUS,
  3463. (MAC_STATUS_SYNC_CHANGED |
  3464. MAC_STATUS_CFG_CHANGED |
  3465. MAC_STATUS_MI_COMPLETION |
  3466. MAC_STATUS_LNKSTATE_CHANGED));
  3467. udelay(40);
  3468. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3469. tw32_f(MAC_MI_MODE,
  3470. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3471. udelay(80);
  3472. }
  3473. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3474. /* Some third-party PHYs need to be reset on link going
  3475. * down.
  3476. */
  3477. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3480. tp->link_up) {
  3481. tg3_readphy(tp, MII_BMSR, &bmsr);
  3482. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3483. !(bmsr & BMSR_LSTATUS))
  3484. force_reset = 1;
  3485. }
  3486. if (force_reset)
  3487. tg3_phy_reset(tp);
  3488. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3489. tg3_readphy(tp, MII_BMSR, &bmsr);
  3490. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3491. !tg3_flag(tp, INIT_COMPLETE))
  3492. bmsr = 0;
  3493. if (!(bmsr & BMSR_LSTATUS)) {
  3494. err = tg3_init_5401phy_dsp(tp);
  3495. if (err)
  3496. return err;
  3497. tg3_readphy(tp, MII_BMSR, &bmsr);
  3498. for (i = 0; i < 1000; i++) {
  3499. udelay(10);
  3500. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3501. (bmsr & BMSR_LSTATUS)) {
  3502. udelay(40);
  3503. break;
  3504. }
  3505. }
  3506. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3507. TG3_PHY_REV_BCM5401_B0 &&
  3508. !(bmsr & BMSR_LSTATUS) &&
  3509. tp->link_config.active_speed == SPEED_1000) {
  3510. err = tg3_phy_reset(tp);
  3511. if (!err)
  3512. err = tg3_init_5401phy_dsp(tp);
  3513. if (err)
  3514. return err;
  3515. }
  3516. }
  3517. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3518. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3519. /* 5701 {A0,B0} CRC bug workaround */
  3520. tg3_writephy(tp, 0x15, 0x0a75);
  3521. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3522. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3523. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3524. }
  3525. /* Clear pending interrupts... */
  3526. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3527. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3528. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3529. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3530. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3531. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3534. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3535. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3536. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3537. else
  3538. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3539. }
  3540. current_link_up = 0;
  3541. current_speed = SPEED_UNKNOWN;
  3542. current_duplex = DUPLEX_UNKNOWN;
  3543. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3544. tp->link_config.rmt_adv = 0;
  3545. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3546. err = tg3_phy_auxctl_read(tp,
  3547. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3548. &val);
  3549. if (!err && !(val & (1 << 10))) {
  3550. tg3_phy_auxctl_write(tp,
  3551. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3552. val | (1 << 10));
  3553. goto relink;
  3554. }
  3555. }
  3556. bmsr = 0;
  3557. for (i = 0; i < 100; i++) {
  3558. tg3_readphy(tp, MII_BMSR, &bmsr);
  3559. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3560. (bmsr & BMSR_LSTATUS))
  3561. break;
  3562. udelay(40);
  3563. }
  3564. if (bmsr & BMSR_LSTATUS) {
  3565. u32 aux_stat, bmcr;
  3566. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3567. for (i = 0; i < 2000; i++) {
  3568. udelay(10);
  3569. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3570. aux_stat)
  3571. break;
  3572. }
  3573. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3574. &current_speed,
  3575. &current_duplex);
  3576. bmcr = 0;
  3577. for (i = 0; i < 200; i++) {
  3578. tg3_readphy(tp, MII_BMCR, &bmcr);
  3579. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3580. continue;
  3581. if (bmcr && bmcr != 0x7fff)
  3582. break;
  3583. udelay(10);
  3584. }
  3585. lcl_adv = 0;
  3586. rmt_adv = 0;
  3587. tp->link_config.active_speed = current_speed;
  3588. tp->link_config.active_duplex = current_duplex;
  3589. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3590. if ((bmcr & BMCR_ANENABLE) &&
  3591. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3592. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3593. current_link_up = 1;
  3594. } else {
  3595. if (!(bmcr & BMCR_ANENABLE) &&
  3596. tp->link_config.speed == current_speed &&
  3597. tp->link_config.duplex == current_duplex &&
  3598. tp->link_config.flowctrl ==
  3599. tp->link_config.active_flowctrl) {
  3600. current_link_up = 1;
  3601. }
  3602. }
  3603. if (current_link_up == 1 &&
  3604. tp->link_config.active_duplex == DUPLEX_FULL) {
  3605. u32 reg, bit;
  3606. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3607. reg = MII_TG3_FET_GEN_STAT;
  3608. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3609. } else {
  3610. reg = MII_TG3_EXT_STAT;
  3611. bit = MII_TG3_EXT_STAT_MDIX;
  3612. }
  3613. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3614. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3615. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3616. }
  3617. }
  3618. relink:
  3619. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3620. tg3_phy_copper_begin(tp);
  3621. tg3_readphy(tp, MII_BMSR, &bmsr);
  3622. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3623. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3624. current_link_up = 1;
  3625. }
  3626. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3627. if (current_link_up == 1) {
  3628. if (tp->link_config.active_speed == SPEED_100 ||
  3629. tp->link_config.active_speed == SPEED_10)
  3630. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3631. else
  3632. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3633. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3634. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3635. else
  3636. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3637. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3638. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3639. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3641. if (current_link_up == 1 &&
  3642. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3643. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3644. else
  3645. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3646. }
  3647. /* ??? Without this setting Netgear GA302T PHY does not
  3648. * ??? send/receive packets...
  3649. */
  3650. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3651. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3652. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3653. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3654. udelay(80);
  3655. }
  3656. tw32_f(MAC_MODE, tp->mac_mode);
  3657. udelay(40);
  3658. tg3_phy_eee_adjust(tp, current_link_up);
  3659. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3660. /* Polled via timer. */
  3661. tw32_f(MAC_EVENT, 0);
  3662. } else {
  3663. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3664. }
  3665. udelay(40);
  3666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3667. current_link_up == 1 &&
  3668. tp->link_config.active_speed == SPEED_1000 &&
  3669. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3670. udelay(120);
  3671. tw32_f(MAC_STATUS,
  3672. (MAC_STATUS_SYNC_CHANGED |
  3673. MAC_STATUS_CFG_CHANGED));
  3674. udelay(40);
  3675. tg3_write_mem(tp,
  3676. NIC_SRAM_FIRMWARE_MBOX,
  3677. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3678. }
  3679. /* Prevent send BD corruption. */
  3680. if (tg3_flag(tp, CLKREQ_BUG)) {
  3681. if (tp->link_config.active_speed == SPEED_100 ||
  3682. tp->link_config.active_speed == SPEED_10)
  3683. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3684. PCI_EXP_LNKCTL_CLKREQ_EN);
  3685. else
  3686. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3687. PCI_EXP_LNKCTL_CLKREQ_EN);
  3688. }
  3689. tg3_test_and_report_link_chg(tp, current_link_up);
  3690. return 0;
  3691. }
  3692. struct tg3_fiber_aneginfo {
  3693. int state;
  3694. #define ANEG_STATE_UNKNOWN 0
  3695. #define ANEG_STATE_AN_ENABLE 1
  3696. #define ANEG_STATE_RESTART_INIT 2
  3697. #define ANEG_STATE_RESTART 3
  3698. #define ANEG_STATE_DISABLE_LINK_OK 4
  3699. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3700. #define ANEG_STATE_ABILITY_DETECT 6
  3701. #define ANEG_STATE_ACK_DETECT_INIT 7
  3702. #define ANEG_STATE_ACK_DETECT 8
  3703. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3704. #define ANEG_STATE_COMPLETE_ACK 10
  3705. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3706. #define ANEG_STATE_IDLE_DETECT 12
  3707. #define ANEG_STATE_LINK_OK 13
  3708. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3709. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3710. u32 flags;
  3711. #define MR_AN_ENABLE 0x00000001
  3712. #define MR_RESTART_AN 0x00000002
  3713. #define MR_AN_COMPLETE 0x00000004
  3714. #define MR_PAGE_RX 0x00000008
  3715. #define MR_NP_LOADED 0x00000010
  3716. #define MR_TOGGLE_TX 0x00000020
  3717. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3718. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3719. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3720. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3721. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3722. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3723. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3724. #define MR_TOGGLE_RX 0x00002000
  3725. #define MR_NP_RX 0x00004000
  3726. #define MR_LINK_OK 0x80000000
  3727. unsigned long link_time, cur_time;
  3728. u32 ability_match_cfg;
  3729. int ability_match_count;
  3730. char ability_match, idle_match, ack_match;
  3731. u32 txconfig, rxconfig;
  3732. #define ANEG_CFG_NP 0x00000080
  3733. #define ANEG_CFG_ACK 0x00000040
  3734. #define ANEG_CFG_RF2 0x00000020
  3735. #define ANEG_CFG_RF1 0x00000010
  3736. #define ANEG_CFG_PS2 0x00000001
  3737. #define ANEG_CFG_PS1 0x00008000
  3738. #define ANEG_CFG_HD 0x00004000
  3739. #define ANEG_CFG_FD 0x00002000
  3740. #define ANEG_CFG_INVAL 0x00001f06
  3741. };
  3742. #define ANEG_OK 0
  3743. #define ANEG_DONE 1
  3744. #define ANEG_TIMER_ENAB 2
  3745. #define ANEG_FAILED -1
  3746. #define ANEG_STATE_SETTLE_TIME 10000
  3747. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3748. struct tg3_fiber_aneginfo *ap)
  3749. {
  3750. u16 flowctrl;
  3751. unsigned long delta;
  3752. u32 rx_cfg_reg;
  3753. int ret;
  3754. if (ap->state == ANEG_STATE_UNKNOWN) {
  3755. ap->rxconfig = 0;
  3756. ap->link_time = 0;
  3757. ap->cur_time = 0;
  3758. ap->ability_match_cfg = 0;
  3759. ap->ability_match_count = 0;
  3760. ap->ability_match = 0;
  3761. ap->idle_match = 0;
  3762. ap->ack_match = 0;
  3763. }
  3764. ap->cur_time++;
  3765. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3766. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3767. if (rx_cfg_reg != ap->ability_match_cfg) {
  3768. ap->ability_match_cfg = rx_cfg_reg;
  3769. ap->ability_match = 0;
  3770. ap->ability_match_count = 0;
  3771. } else {
  3772. if (++ap->ability_match_count > 1) {
  3773. ap->ability_match = 1;
  3774. ap->ability_match_cfg = rx_cfg_reg;
  3775. }
  3776. }
  3777. if (rx_cfg_reg & ANEG_CFG_ACK)
  3778. ap->ack_match = 1;
  3779. else
  3780. ap->ack_match = 0;
  3781. ap->idle_match = 0;
  3782. } else {
  3783. ap->idle_match = 1;
  3784. ap->ability_match_cfg = 0;
  3785. ap->ability_match_count = 0;
  3786. ap->ability_match = 0;
  3787. ap->ack_match = 0;
  3788. rx_cfg_reg = 0;
  3789. }
  3790. ap->rxconfig = rx_cfg_reg;
  3791. ret = ANEG_OK;
  3792. switch (ap->state) {
  3793. case ANEG_STATE_UNKNOWN:
  3794. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3795. ap->state = ANEG_STATE_AN_ENABLE;
  3796. /* fallthru */
  3797. case ANEG_STATE_AN_ENABLE:
  3798. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3799. if (ap->flags & MR_AN_ENABLE) {
  3800. ap->link_time = 0;
  3801. ap->cur_time = 0;
  3802. ap->ability_match_cfg = 0;
  3803. ap->ability_match_count = 0;
  3804. ap->ability_match = 0;
  3805. ap->idle_match = 0;
  3806. ap->ack_match = 0;
  3807. ap->state = ANEG_STATE_RESTART_INIT;
  3808. } else {
  3809. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3810. }
  3811. break;
  3812. case ANEG_STATE_RESTART_INIT:
  3813. ap->link_time = ap->cur_time;
  3814. ap->flags &= ~(MR_NP_LOADED);
  3815. ap->txconfig = 0;
  3816. tw32(MAC_TX_AUTO_NEG, 0);
  3817. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3818. tw32_f(MAC_MODE, tp->mac_mode);
  3819. udelay(40);
  3820. ret = ANEG_TIMER_ENAB;
  3821. ap->state = ANEG_STATE_RESTART;
  3822. /* fallthru */
  3823. case ANEG_STATE_RESTART:
  3824. delta = ap->cur_time - ap->link_time;
  3825. if (delta > ANEG_STATE_SETTLE_TIME)
  3826. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3827. else
  3828. ret = ANEG_TIMER_ENAB;
  3829. break;
  3830. case ANEG_STATE_DISABLE_LINK_OK:
  3831. ret = ANEG_DONE;
  3832. break;
  3833. case ANEG_STATE_ABILITY_DETECT_INIT:
  3834. ap->flags &= ~(MR_TOGGLE_TX);
  3835. ap->txconfig = ANEG_CFG_FD;
  3836. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3837. if (flowctrl & ADVERTISE_1000XPAUSE)
  3838. ap->txconfig |= ANEG_CFG_PS1;
  3839. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3840. ap->txconfig |= ANEG_CFG_PS2;
  3841. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3842. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3843. tw32_f(MAC_MODE, tp->mac_mode);
  3844. udelay(40);
  3845. ap->state = ANEG_STATE_ABILITY_DETECT;
  3846. break;
  3847. case ANEG_STATE_ABILITY_DETECT:
  3848. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3849. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3850. break;
  3851. case ANEG_STATE_ACK_DETECT_INIT:
  3852. ap->txconfig |= ANEG_CFG_ACK;
  3853. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3854. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3855. tw32_f(MAC_MODE, tp->mac_mode);
  3856. udelay(40);
  3857. ap->state = ANEG_STATE_ACK_DETECT;
  3858. /* fallthru */
  3859. case ANEG_STATE_ACK_DETECT:
  3860. if (ap->ack_match != 0) {
  3861. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3862. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3863. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3864. } else {
  3865. ap->state = ANEG_STATE_AN_ENABLE;
  3866. }
  3867. } else if (ap->ability_match != 0 &&
  3868. ap->rxconfig == 0) {
  3869. ap->state = ANEG_STATE_AN_ENABLE;
  3870. }
  3871. break;
  3872. case ANEG_STATE_COMPLETE_ACK_INIT:
  3873. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3874. ret = ANEG_FAILED;
  3875. break;
  3876. }
  3877. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3878. MR_LP_ADV_HALF_DUPLEX |
  3879. MR_LP_ADV_SYM_PAUSE |
  3880. MR_LP_ADV_ASYM_PAUSE |
  3881. MR_LP_ADV_REMOTE_FAULT1 |
  3882. MR_LP_ADV_REMOTE_FAULT2 |
  3883. MR_LP_ADV_NEXT_PAGE |
  3884. MR_TOGGLE_RX |
  3885. MR_NP_RX);
  3886. if (ap->rxconfig & ANEG_CFG_FD)
  3887. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3888. if (ap->rxconfig & ANEG_CFG_HD)
  3889. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3890. if (ap->rxconfig & ANEG_CFG_PS1)
  3891. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3892. if (ap->rxconfig & ANEG_CFG_PS2)
  3893. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3894. if (ap->rxconfig & ANEG_CFG_RF1)
  3895. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3896. if (ap->rxconfig & ANEG_CFG_RF2)
  3897. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3898. if (ap->rxconfig & ANEG_CFG_NP)
  3899. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3900. ap->link_time = ap->cur_time;
  3901. ap->flags ^= (MR_TOGGLE_TX);
  3902. if (ap->rxconfig & 0x0008)
  3903. ap->flags |= MR_TOGGLE_RX;
  3904. if (ap->rxconfig & ANEG_CFG_NP)
  3905. ap->flags |= MR_NP_RX;
  3906. ap->flags |= MR_PAGE_RX;
  3907. ap->state = ANEG_STATE_COMPLETE_ACK;
  3908. ret = ANEG_TIMER_ENAB;
  3909. break;
  3910. case ANEG_STATE_COMPLETE_ACK:
  3911. if (ap->ability_match != 0 &&
  3912. ap->rxconfig == 0) {
  3913. ap->state = ANEG_STATE_AN_ENABLE;
  3914. break;
  3915. }
  3916. delta = ap->cur_time - ap->link_time;
  3917. if (delta > ANEG_STATE_SETTLE_TIME) {
  3918. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3919. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3920. } else {
  3921. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3922. !(ap->flags & MR_NP_RX)) {
  3923. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3924. } else {
  3925. ret = ANEG_FAILED;
  3926. }
  3927. }
  3928. }
  3929. break;
  3930. case ANEG_STATE_IDLE_DETECT_INIT:
  3931. ap->link_time = ap->cur_time;
  3932. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3933. tw32_f(MAC_MODE, tp->mac_mode);
  3934. udelay(40);
  3935. ap->state = ANEG_STATE_IDLE_DETECT;
  3936. ret = ANEG_TIMER_ENAB;
  3937. break;
  3938. case ANEG_STATE_IDLE_DETECT:
  3939. if (ap->ability_match != 0 &&
  3940. ap->rxconfig == 0) {
  3941. ap->state = ANEG_STATE_AN_ENABLE;
  3942. break;
  3943. }
  3944. delta = ap->cur_time - ap->link_time;
  3945. if (delta > ANEG_STATE_SETTLE_TIME) {
  3946. /* XXX another gem from the Broadcom driver :( */
  3947. ap->state = ANEG_STATE_LINK_OK;
  3948. }
  3949. break;
  3950. case ANEG_STATE_LINK_OK:
  3951. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3952. ret = ANEG_DONE;
  3953. break;
  3954. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3955. /* ??? unimplemented */
  3956. break;
  3957. case ANEG_STATE_NEXT_PAGE_WAIT:
  3958. /* ??? unimplemented */
  3959. break;
  3960. default:
  3961. ret = ANEG_FAILED;
  3962. break;
  3963. }
  3964. return ret;
  3965. }
  3966. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3967. {
  3968. int res = 0;
  3969. struct tg3_fiber_aneginfo aninfo;
  3970. int status = ANEG_FAILED;
  3971. unsigned int tick;
  3972. u32 tmp;
  3973. tw32_f(MAC_TX_AUTO_NEG, 0);
  3974. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3975. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3976. udelay(40);
  3977. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3978. udelay(40);
  3979. memset(&aninfo, 0, sizeof(aninfo));
  3980. aninfo.flags |= MR_AN_ENABLE;
  3981. aninfo.state = ANEG_STATE_UNKNOWN;
  3982. aninfo.cur_time = 0;
  3983. tick = 0;
  3984. while (++tick < 195000) {
  3985. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3986. if (status == ANEG_DONE || status == ANEG_FAILED)
  3987. break;
  3988. udelay(1);
  3989. }
  3990. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3991. tw32_f(MAC_MODE, tp->mac_mode);
  3992. udelay(40);
  3993. *txflags = aninfo.txconfig;
  3994. *rxflags = aninfo.flags;
  3995. if (status == ANEG_DONE &&
  3996. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3997. MR_LP_ADV_FULL_DUPLEX)))
  3998. res = 1;
  3999. return res;
  4000. }
  4001. static void tg3_init_bcm8002(struct tg3 *tp)
  4002. {
  4003. u32 mac_status = tr32(MAC_STATUS);
  4004. int i;
  4005. /* Reset when initting first time or we have a link. */
  4006. if (tg3_flag(tp, INIT_COMPLETE) &&
  4007. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4008. return;
  4009. /* Set PLL lock range. */
  4010. tg3_writephy(tp, 0x16, 0x8007);
  4011. /* SW reset */
  4012. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4013. /* Wait for reset to complete. */
  4014. /* XXX schedule_timeout() ... */
  4015. for (i = 0; i < 500; i++)
  4016. udelay(10);
  4017. /* Config mode; select PMA/Ch 1 regs. */
  4018. tg3_writephy(tp, 0x10, 0x8411);
  4019. /* Enable auto-lock and comdet, select txclk for tx. */
  4020. tg3_writephy(tp, 0x11, 0x0a10);
  4021. tg3_writephy(tp, 0x18, 0x00a0);
  4022. tg3_writephy(tp, 0x16, 0x41ff);
  4023. /* Assert and deassert POR. */
  4024. tg3_writephy(tp, 0x13, 0x0400);
  4025. udelay(40);
  4026. tg3_writephy(tp, 0x13, 0x0000);
  4027. tg3_writephy(tp, 0x11, 0x0a50);
  4028. udelay(40);
  4029. tg3_writephy(tp, 0x11, 0x0a10);
  4030. /* Wait for signal to stabilize */
  4031. /* XXX schedule_timeout() ... */
  4032. for (i = 0; i < 15000; i++)
  4033. udelay(10);
  4034. /* Deselect the channel register so we can read the PHYID
  4035. * later.
  4036. */
  4037. tg3_writephy(tp, 0x10, 0x8011);
  4038. }
  4039. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4040. {
  4041. u16 flowctrl;
  4042. u32 sg_dig_ctrl, sg_dig_status;
  4043. u32 serdes_cfg, expected_sg_dig_ctrl;
  4044. int workaround, port_a;
  4045. int current_link_up;
  4046. serdes_cfg = 0;
  4047. expected_sg_dig_ctrl = 0;
  4048. workaround = 0;
  4049. port_a = 1;
  4050. current_link_up = 0;
  4051. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4052. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4053. workaround = 1;
  4054. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4055. port_a = 0;
  4056. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4057. /* preserve bits 20-23 for voltage regulator */
  4058. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4059. }
  4060. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4061. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4062. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4063. if (workaround) {
  4064. u32 val = serdes_cfg;
  4065. if (port_a)
  4066. val |= 0xc010000;
  4067. else
  4068. val |= 0x4010000;
  4069. tw32_f(MAC_SERDES_CFG, val);
  4070. }
  4071. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4072. }
  4073. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4074. tg3_setup_flow_control(tp, 0, 0);
  4075. current_link_up = 1;
  4076. }
  4077. goto out;
  4078. }
  4079. /* Want auto-negotiation. */
  4080. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4081. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4082. if (flowctrl & ADVERTISE_1000XPAUSE)
  4083. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4084. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4085. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4086. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4087. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4088. tp->serdes_counter &&
  4089. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4090. MAC_STATUS_RCVD_CFG)) ==
  4091. MAC_STATUS_PCS_SYNCED)) {
  4092. tp->serdes_counter--;
  4093. current_link_up = 1;
  4094. goto out;
  4095. }
  4096. restart_autoneg:
  4097. if (workaround)
  4098. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4099. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4100. udelay(5);
  4101. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4102. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4103. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4104. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4105. MAC_STATUS_SIGNAL_DET)) {
  4106. sg_dig_status = tr32(SG_DIG_STATUS);
  4107. mac_status = tr32(MAC_STATUS);
  4108. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4109. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4110. u32 local_adv = 0, remote_adv = 0;
  4111. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4112. local_adv |= ADVERTISE_1000XPAUSE;
  4113. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4114. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4115. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4116. remote_adv |= LPA_1000XPAUSE;
  4117. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4118. remote_adv |= LPA_1000XPAUSE_ASYM;
  4119. tp->link_config.rmt_adv =
  4120. mii_adv_to_ethtool_adv_x(remote_adv);
  4121. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4122. current_link_up = 1;
  4123. tp->serdes_counter = 0;
  4124. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4125. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4126. if (tp->serdes_counter)
  4127. tp->serdes_counter--;
  4128. else {
  4129. if (workaround) {
  4130. u32 val = serdes_cfg;
  4131. if (port_a)
  4132. val |= 0xc010000;
  4133. else
  4134. val |= 0x4010000;
  4135. tw32_f(MAC_SERDES_CFG, val);
  4136. }
  4137. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4138. udelay(40);
  4139. /* Link parallel detection - link is up */
  4140. /* only if we have PCS_SYNC and not */
  4141. /* receiving config code words */
  4142. mac_status = tr32(MAC_STATUS);
  4143. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4144. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4145. tg3_setup_flow_control(tp, 0, 0);
  4146. current_link_up = 1;
  4147. tp->phy_flags |=
  4148. TG3_PHYFLG_PARALLEL_DETECT;
  4149. tp->serdes_counter =
  4150. SERDES_PARALLEL_DET_TIMEOUT;
  4151. } else
  4152. goto restart_autoneg;
  4153. }
  4154. }
  4155. } else {
  4156. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4157. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4158. }
  4159. out:
  4160. return current_link_up;
  4161. }
  4162. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4163. {
  4164. int current_link_up = 0;
  4165. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4166. goto out;
  4167. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4168. u32 txflags, rxflags;
  4169. int i;
  4170. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4171. u32 local_adv = 0, remote_adv = 0;
  4172. if (txflags & ANEG_CFG_PS1)
  4173. local_adv |= ADVERTISE_1000XPAUSE;
  4174. if (txflags & ANEG_CFG_PS2)
  4175. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4176. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4177. remote_adv |= LPA_1000XPAUSE;
  4178. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4179. remote_adv |= LPA_1000XPAUSE_ASYM;
  4180. tp->link_config.rmt_adv =
  4181. mii_adv_to_ethtool_adv_x(remote_adv);
  4182. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4183. current_link_up = 1;
  4184. }
  4185. for (i = 0; i < 30; i++) {
  4186. udelay(20);
  4187. tw32_f(MAC_STATUS,
  4188. (MAC_STATUS_SYNC_CHANGED |
  4189. MAC_STATUS_CFG_CHANGED));
  4190. udelay(40);
  4191. if ((tr32(MAC_STATUS) &
  4192. (MAC_STATUS_SYNC_CHANGED |
  4193. MAC_STATUS_CFG_CHANGED)) == 0)
  4194. break;
  4195. }
  4196. mac_status = tr32(MAC_STATUS);
  4197. if (current_link_up == 0 &&
  4198. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4199. !(mac_status & MAC_STATUS_RCVD_CFG))
  4200. current_link_up = 1;
  4201. } else {
  4202. tg3_setup_flow_control(tp, 0, 0);
  4203. /* Forcing 1000FD link up. */
  4204. current_link_up = 1;
  4205. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4206. udelay(40);
  4207. tw32_f(MAC_MODE, tp->mac_mode);
  4208. udelay(40);
  4209. }
  4210. out:
  4211. return current_link_up;
  4212. }
  4213. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4214. {
  4215. u32 orig_pause_cfg;
  4216. u16 orig_active_speed;
  4217. u8 orig_active_duplex;
  4218. u32 mac_status;
  4219. int current_link_up;
  4220. int i;
  4221. orig_pause_cfg = tp->link_config.active_flowctrl;
  4222. orig_active_speed = tp->link_config.active_speed;
  4223. orig_active_duplex = tp->link_config.active_duplex;
  4224. if (!tg3_flag(tp, HW_AUTONEG) &&
  4225. tp->link_up &&
  4226. tg3_flag(tp, INIT_COMPLETE)) {
  4227. mac_status = tr32(MAC_STATUS);
  4228. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4229. MAC_STATUS_SIGNAL_DET |
  4230. MAC_STATUS_CFG_CHANGED |
  4231. MAC_STATUS_RCVD_CFG);
  4232. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4233. MAC_STATUS_SIGNAL_DET)) {
  4234. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4235. MAC_STATUS_CFG_CHANGED));
  4236. return 0;
  4237. }
  4238. }
  4239. tw32_f(MAC_TX_AUTO_NEG, 0);
  4240. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4241. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4242. tw32_f(MAC_MODE, tp->mac_mode);
  4243. udelay(40);
  4244. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4245. tg3_init_bcm8002(tp);
  4246. /* Enable link change event even when serdes polling. */
  4247. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4248. udelay(40);
  4249. current_link_up = 0;
  4250. tp->link_config.rmt_adv = 0;
  4251. mac_status = tr32(MAC_STATUS);
  4252. if (tg3_flag(tp, HW_AUTONEG))
  4253. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4254. else
  4255. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4256. tp->napi[0].hw_status->status =
  4257. (SD_STATUS_UPDATED |
  4258. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4259. for (i = 0; i < 100; i++) {
  4260. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4261. MAC_STATUS_CFG_CHANGED));
  4262. udelay(5);
  4263. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4264. MAC_STATUS_CFG_CHANGED |
  4265. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4266. break;
  4267. }
  4268. mac_status = tr32(MAC_STATUS);
  4269. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4270. current_link_up = 0;
  4271. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4272. tp->serdes_counter == 0) {
  4273. tw32_f(MAC_MODE, (tp->mac_mode |
  4274. MAC_MODE_SEND_CONFIGS));
  4275. udelay(1);
  4276. tw32_f(MAC_MODE, tp->mac_mode);
  4277. }
  4278. }
  4279. if (current_link_up == 1) {
  4280. tp->link_config.active_speed = SPEED_1000;
  4281. tp->link_config.active_duplex = DUPLEX_FULL;
  4282. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4283. LED_CTRL_LNKLED_OVERRIDE |
  4284. LED_CTRL_1000MBPS_ON));
  4285. } else {
  4286. tp->link_config.active_speed = SPEED_UNKNOWN;
  4287. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4288. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4289. LED_CTRL_LNKLED_OVERRIDE |
  4290. LED_CTRL_TRAFFIC_OVERRIDE));
  4291. }
  4292. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4293. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4294. if (orig_pause_cfg != now_pause_cfg ||
  4295. orig_active_speed != tp->link_config.active_speed ||
  4296. orig_active_duplex != tp->link_config.active_duplex)
  4297. tg3_link_report(tp);
  4298. }
  4299. return 0;
  4300. }
  4301. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4302. {
  4303. int current_link_up, err = 0;
  4304. u32 bmsr, bmcr;
  4305. u16 current_speed;
  4306. u8 current_duplex;
  4307. u32 local_adv, remote_adv;
  4308. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4309. tw32_f(MAC_MODE, tp->mac_mode);
  4310. udelay(40);
  4311. tw32(MAC_EVENT, 0);
  4312. tw32_f(MAC_STATUS,
  4313. (MAC_STATUS_SYNC_CHANGED |
  4314. MAC_STATUS_CFG_CHANGED |
  4315. MAC_STATUS_MI_COMPLETION |
  4316. MAC_STATUS_LNKSTATE_CHANGED));
  4317. udelay(40);
  4318. if (force_reset)
  4319. tg3_phy_reset(tp);
  4320. current_link_up = 0;
  4321. current_speed = SPEED_UNKNOWN;
  4322. current_duplex = DUPLEX_UNKNOWN;
  4323. tp->link_config.rmt_adv = 0;
  4324. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4325. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4327. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4328. bmsr |= BMSR_LSTATUS;
  4329. else
  4330. bmsr &= ~BMSR_LSTATUS;
  4331. }
  4332. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4333. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4334. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4335. /* do nothing, just check for link up at the end */
  4336. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4337. u32 adv, newadv;
  4338. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4339. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4340. ADVERTISE_1000XPAUSE |
  4341. ADVERTISE_1000XPSE_ASYM |
  4342. ADVERTISE_SLCT);
  4343. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4344. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4345. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4346. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4347. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4348. tg3_writephy(tp, MII_BMCR, bmcr);
  4349. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4350. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4351. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4352. return err;
  4353. }
  4354. } else {
  4355. u32 new_bmcr;
  4356. bmcr &= ~BMCR_SPEED1000;
  4357. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4358. if (tp->link_config.duplex == DUPLEX_FULL)
  4359. new_bmcr |= BMCR_FULLDPLX;
  4360. if (new_bmcr != bmcr) {
  4361. /* BMCR_SPEED1000 is a reserved bit that needs
  4362. * to be set on write.
  4363. */
  4364. new_bmcr |= BMCR_SPEED1000;
  4365. /* Force a linkdown */
  4366. if (tp->link_up) {
  4367. u32 adv;
  4368. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4369. adv &= ~(ADVERTISE_1000XFULL |
  4370. ADVERTISE_1000XHALF |
  4371. ADVERTISE_SLCT);
  4372. tg3_writephy(tp, MII_ADVERTISE, adv);
  4373. tg3_writephy(tp, MII_BMCR, bmcr |
  4374. BMCR_ANRESTART |
  4375. BMCR_ANENABLE);
  4376. udelay(10);
  4377. tg3_carrier_off(tp);
  4378. }
  4379. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4380. bmcr = new_bmcr;
  4381. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4382. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4383. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4384. ASIC_REV_5714) {
  4385. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4386. bmsr |= BMSR_LSTATUS;
  4387. else
  4388. bmsr &= ~BMSR_LSTATUS;
  4389. }
  4390. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4391. }
  4392. }
  4393. if (bmsr & BMSR_LSTATUS) {
  4394. current_speed = SPEED_1000;
  4395. current_link_up = 1;
  4396. if (bmcr & BMCR_FULLDPLX)
  4397. current_duplex = DUPLEX_FULL;
  4398. else
  4399. current_duplex = DUPLEX_HALF;
  4400. local_adv = 0;
  4401. remote_adv = 0;
  4402. if (bmcr & BMCR_ANENABLE) {
  4403. u32 common;
  4404. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4405. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4406. common = local_adv & remote_adv;
  4407. if (common & (ADVERTISE_1000XHALF |
  4408. ADVERTISE_1000XFULL)) {
  4409. if (common & ADVERTISE_1000XFULL)
  4410. current_duplex = DUPLEX_FULL;
  4411. else
  4412. current_duplex = DUPLEX_HALF;
  4413. tp->link_config.rmt_adv =
  4414. mii_adv_to_ethtool_adv_x(remote_adv);
  4415. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4416. /* Link is up via parallel detect */
  4417. } else {
  4418. current_link_up = 0;
  4419. }
  4420. }
  4421. }
  4422. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4423. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4424. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4425. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4426. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4427. tw32_f(MAC_MODE, tp->mac_mode);
  4428. udelay(40);
  4429. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4430. tp->link_config.active_speed = current_speed;
  4431. tp->link_config.active_duplex = current_duplex;
  4432. tg3_test_and_report_link_chg(tp, current_link_up);
  4433. return err;
  4434. }
  4435. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4436. {
  4437. if (tp->serdes_counter) {
  4438. /* Give autoneg time to complete. */
  4439. tp->serdes_counter--;
  4440. return;
  4441. }
  4442. if (!tp->link_up &&
  4443. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4444. u32 bmcr;
  4445. tg3_readphy(tp, MII_BMCR, &bmcr);
  4446. if (bmcr & BMCR_ANENABLE) {
  4447. u32 phy1, phy2;
  4448. /* Select shadow register 0x1f */
  4449. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4450. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4451. /* Select expansion interrupt status register */
  4452. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4453. MII_TG3_DSP_EXP1_INT_STAT);
  4454. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4455. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4456. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4457. /* We have signal detect and not receiving
  4458. * config code words, link is up by parallel
  4459. * detection.
  4460. */
  4461. bmcr &= ~BMCR_ANENABLE;
  4462. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4463. tg3_writephy(tp, MII_BMCR, bmcr);
  4464. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4465. }
  4466. }
  4467. } else if (tp->link_up &&
  4468. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4469. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4470. u32 phy2;
  4471. /* Select expansion interrupt status register */
  4472. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4473. MII_TG3_DSP_EXP1_INT_STAT);
  4474. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4475. if (phy2 & 0x20) {
  4476. u32 bmcr;
  4477. /* Config code words received, turn on autoneg. */
  4478. tg3_readphy(tp, MII_BMCR, &bmcr);
  4479. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4480. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4481. }
  4482. }
  4483. }
  4484. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4485. {
  4486. u32 val;
  4487. int err;
  4488. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4489. err = tg3_setup_fiber_phy(tp, force_reset);
  4490. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4491. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4492. else
  4493. err = tg3_setup_copper_phy(tp, force_reset);
  4494. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4495. u32 scale;
  4496. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4497. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4498. scale = 65;
  4499. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4500. scale = 6;
  4501. else
  4502. scale = 12;
  4503. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4504. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4505. tw32(GRC_MISC_CFG, val);
  4506. }
  4507. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4508. (6 << TX_LENGTHS_IPG_SHIFT);
  4509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4510. val |= tr32(MAC_TX_LENGTHS) &
  4511. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4512. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4513. if (tp->link_config.active_speed == SPEED_1000 &&
  4514. tp->link_config.active_duplex == DUPLEX_HALF)
  4515. tw32(MAC_TX_LENGTHS, val |
  4516. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4517. else
  4518. tw32(MAC_TX_LENGTHS, val |
  4519. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4520. if (!tg3_flag(tp, 5705_PLUS)) {
  4521. if (tp->link_up) {
  4522. tw32(HOSTCC_STAT_COAL_TICKS,
  4523. tp->coal.stats_block_coalesce_usecs);
  4524. } else {
  4525. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4526. }
  4527. }
  4528. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4529. val = tr32(PCIE_PWR_MGMT_THRESH);
  4530. if (!tp->link_up)
  4531. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4532. tp->pwrmgmt_thresh;
  4533. else
  4534. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4535. tw32(PCIE_PWR_MGMT_THRESH, val);
  4536. }
  4537. return err;
  4538. }
  4539. static inline int tg3_irq_sync(struct tg3 *tp)
  4540. {
  4541. return tp->irq_sync;
  4542. }
  4543. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4544. {
  4545. int i;
  4546. dst = (u32 *)((u8 *)dst + off);
  4547. for (i = 0; i < len; i += sizeof(u32))
  4548. *dst++ = tr32(off + i);
  4549. }
  4550. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4551. {
  4552. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4553. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4554. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4555. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4556. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4557. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4558. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4559. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4560. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4561. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4562. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4563. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4564. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4565. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4566. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4567. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4568. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4569. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4570. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4571. if (tg3_flag(tp, SUPPORT_MSIX))
  4572. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4573. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4574. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4575. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4576. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4577. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4578. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4579. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4580. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4581. if (!tg3_flag(tp, 5705_PLUS)) {
  4582. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4583. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4584. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4585. }
  4586. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4587. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4588. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4589. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4590. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4591. if (tg3_flag(tp, NVRAM))
  4592. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4593. }
  4594. static void tg3_dump_state(struct tg3 *tp)
  4595. {
  4596. int i;
  4597. u32 *regs;
  4598. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4599. if (!regs) {
  4600. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4601. return;
  4602. }
  4603. if (tg3_flag(tp, PCI_EXPRESS)) {
  4604. /* Read up to but not including private PCI registers */
  4605. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4606. regs[i / sizeof(u32)] = tr32(i);
  4607. } else
  4608. tg3_dump_legacy_regs(tp, regs);
  4609. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4610. if (!regs[i + 0] && !regs[i + 1] &&
  4611. !regs[i + 2] && !regs[i + 3])
  4612. continue;
  4613. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4614. i * 4,
  4615. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4616. }
  4617. kfree(regs);
  4618. for (i = 0; i < tp->irq_cnt; i++) {
  4619. struct tg3_napi *tnapi = &tp->napi[i];
  4620. /* SW status block */
  4621. netdev_err(tp->dev,
  4622. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4623. i,
  4624. tnapi->hw_status->status,
  4625. tnapi->hw_status->status_tag,
  4626. tnapi->hw_status->rx_jumbo_consumer,
  4627. tnapi->hw_status->rx_consumer,
  4628. tnapi->hw_status->rx_mini_consumer,
  4629. tnapi->hw_status->idx[0].rx_producer,
  4630. tnapi->hw_status->idx[0].tx_consumer);
  4631. netdev_err(tp->dev,
  4632. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4633. i,
  4634. tnapi->last_tag, tnapi->last_irq_tag,
  4635. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4636. tnapi->rx_rcb_ptr,
  4637. tnapi->prodring.rx_std_prod_idx,
  4638. tnapi->prodring.rx_std_cons_idx,
  4639. tnapi->prodring.rx_jmb_prod_idx,
  4640. tnapi->prodring.rx_jmb_cons_idx);
  4641. }
  4642. }
  4643. /* This is called whenever we suspect that the system chipset is re-
  4644. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4645. * is bogus tx completions. We try to recover by setting the
  4646. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4647. * in the workqueue.
  4648. */
  4649. static void tg3_tx_recover(struct tg3 *tp)
  4650. {
  4651. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4652. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4653. netdev_warn(tp->dev,
  4654. "The system may be re-ordering memory-mapped I/O "
  4655. "cycles to the network device, attempting to recover. "
  4656. "Please report the problem to the driver maintainer "
  4657. "and include system chipset information.\n");
  4658. spin_lock(&tp->lock);
  4659. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4660. spin_unlock(&tp->lock);
  4661. }
  4662. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4663. {
  4664. /* Tell compiler to fetch tx indices from memory. */
  4665. barrier();
  4666. return tnapi->tx_pending -
  4667. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4668. }
  4669. /* Tigon3 never reports partial packet sends. So we do not
  4670. * need special logic to handle SKBs that have not had all
  4671. * of their frags sent yet, like SunGEM does.
  4672. */
  4673. static void tg3_tx(struct tg3_napi *tnapi)
  4674. {
  4675. struct tg3 *tp = tnapi->tp;
  4676. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4677. u32 sw_idx = tnapi->tx_cons;
  4678. struct netdev_queue *txq;
  4679. int index = tnapi - tp->napi;
  4680. unsigned int pkts_compl = 0, bytes_compl = 0;
  4681. if (tg3_flag(tp, ENABLE_TSS))
  4682. index--;
  4683. txq = netdev_get_tx_queue(tp->dev, index);
  4684. while (sw_idx != hw_idx) {
  4685. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4686. struct sk_buff *skb = ri->skb;
  4687. int i, tx_bug = 0;
  4688. if (unlikely(skb == NULL)) {
  4689. tg3_tx_recover(tp);
  4690. return;
  4691. }
  4692. pci_unmap_single(tp->pdev,
  4693. dma_unmap_addr(ri, mapping),
  4694. skb_headlen(skb),
  4695. PCI_DMA_TODEVICE);
  4696. ri->skb = NULL;
  4697. while (ri->fragmented) {
  4698. ri->fragmented = false;
  4699. sw_idx = NEXT_TX(sw_idx);
  4700. ri = &tnapi->tx_buffers[sw_idx];
  4701. }
  4702. sw_idx = NEXT_TX(sw_idx);
  4703. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4704. ri = &tnapi->tx_buffers[sw_idx];
  4705. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4706. tx_bug = 1;
  4707. pci_unmap_page(tp->pdev,
  4708. dma_unmap_addr(ri, mapping),
  4709. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4710. PCI_DMA_TODEVICE);
  4711. while (ri->fragmented) {
  4712. ri->fragmented = false;
  4713. sw_idx = NEXT_TX(sw_idx);
  4714. ri = &tnapi->tx_buffers[sw_idx];
  4715. }
  4716. sw_idx = NEXT_TX(sw_idx);
  4717. }
  4718. pkts_compl++;
  4719. bytes_compl += skb->len;
  4720. dev_kfree_skb(skb);
  4721. if (unlikely(tx_bug)) {
  4722. tg3_tx_recover(tp);
  4723. return;
  4724. }
  4725. }
  4726. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4727. tnapi->tx_cons = sw_idx;
  4728. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4729. * before checking for netif_queue_stopped(). Without the
  4730. * memory barrier, there is a small possibility that tg3_start_xmit()
  4731. * will miss it and cause the queue to be stopped forever.
  4732. */
  4733. smp_mb();
  4734. if (unlikely(netif_tx_queue_stopped(txq) &&
  4735. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4736. __netif_tx_lock(txq, smp_processor_id());
  4737. if (netif_tx_queue_stopped(txq) &&
  4738. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4739. netif_tx_wake_queue(txq);
  4740. __netif_tx_unlock(txq);
  4741. }
  4742. }
  4743. static void tg3_frag_free(bool is_frag, void *data)
  4744. {
  4745. if (is_frag)
  4746. put_page(virt_to_head_page(data));
  4747. else
  4748. kfree(data);
  4749. }
  4750. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4751. {
  4752. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4753. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4754. if (!ri->data)
  4755. return;
  4756. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4757. map_sz, PCI_DMA_FROMDEVICE);
  4758. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4759. ri->data = NULL;
  4760. }
  4761. /* Returns size of skb allocated or < 0 on error.
  4762. *
  4763. * We only need to fill in the address because the other members
  4764. * of the RX descriptor are invariant, see tg3_init_rings.
  4765. *
  4766. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4767. * posting buffers we only dirty the first cache line of the RX
  4768. * descriptor (containing the address). Whereas for the RX status
  4769. * buffers the cpu only reads the last cacheline of the RX descriptor
  4770. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4771. */
  4772. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4773. u32 opaque_key, u32 dest_idx_unmasked,
  4774. unsigned int *frag_size)
  4775. {
  4776. struct tg3_rx_buffer_desc *desc;
  4777. struct ring_info *map;
  4778. u8 *data;
  4779. dma_addr_t mapping;
  4780. int skb_size, data_size, dest_idx;
  4781. switch (opaque_key) {
  4782. case RXD_OPAQUE_RING_STD:
  4783. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4784. desc = &tpr->rx_std[dest_idx];
  4785. map = &tpr->rx_std_buffers[dest_idx];
  4786. data_size = tp->rx_pkt_map_sz;
  4787. break;
  4788. case RXD_OPAQUE_RING_JUMBO:
  4789. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4790. desc = &tpr->rx_jmb[dest_idx].std;
  4791. map = &tpr->rx_jmb_buffers[dest_idx];
  4792. data_size = TG3_RX_JMB_MAP_SZ;
  4793. break;
  4794. default:
  4795. return -EINVAL;
  4796. }
  4797. /* Do not overwrite any of the map or rp information
  4798. * until we are sure we can commit to a new buffer.
  4799. *
  4800. * Callers depend upon this behavior and assume that
  4801. * we leave everything unchanged if we fail.
  4802. */
  4803. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4804. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4805. if (skb_size <= PAGE_SIZE) {
  4806. data = netdev_alloc_frag(skb_size);
  4807. *frag_size = skb_size;
  4808. } else {
  4809. data = kmalloc(skb_size, GFP_ATOMIC);
  4810. *frag_size = 0;
  4811. }
  4812. if (!data)
  4813. return -ENOMEM;
  4814. mapping = pci_map_single(tp->pdev,
  4815. data + TG3_RX_OFFSET(tp),
  4816. data_size,
  4817. PCI_DMA_FROMDEVICE);
  4818. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4819. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4820. return -EIO;
  4821. }
  4822. map->data = data;
  4823. dma_unmap_addr_set(map, mapping, mapping);
  4824. desc->addr_hi = ((u64)mapping >> 32);
  4825. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4826. return data_size;
  4827. }
  4828. /* We only need to move over in the address because the other
  4829. * members of the RX descriptor are invariant. See notes above
  4830. * tg3_alloc_rx_data for full details.
  4831. */
  4832. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4833. struct tg3_rx_prodring_set *dpr,
  4834. u32 opaque_key, int src_idx,
  4835. u32 dest_idx_unmasked)
  4836. {
  4837. struct tg3 *tp = tnapi->tp;
  4838. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4839. struct ring_info *src_map, *dest_map;
  4840. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4841. int dest_idx;
  4842. switch (opaque_key) {
  4843. case RXD_OPAQUE_RING_STD:
  4844. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4845. dest_desc = &dpr->rx_std[dest_idx];
  4846. dest_map = &dpr->rx_std_buffers[dest_idx];
  4847. src_desc = &spr->rx_std[src_idx];
  4848. src_map = &spr->rx_std_buffers[src_idx];
  4849. break;
  4850. case RXD_OPAQUE_RING_JUMBO:
  4851. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4852. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4853. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4854. src_desc = &spr->rx_jmb[src_idx].std;
  4855. src_map = &spr->rx_jmb_buffers[src_idx];
  4856. break;
  4857. default:
  4858. return;
  4859. }
  4860. dest_map->data = src_map->data;
  4861. dma_unmap_addr_set(dest_map, mapping,
  4862. dma_unmap_addr(src_map, mapping));
  4863. dest_desc->addr_hi = src_desc->addr_hi;
  4864. dest_desc->addr_lo = src_desc->addr_lo;
  4865. /* Ensure that the update to the skb happens after the physical
  4866. * addresses have been transferred to the new BD location.
  4867. */
  4868. smp_wmb();
  4869. src_map->data = NULL;
  4870. }
  4871. /* The RX ring scheme is composed of multiple rings which post fresh
  4872. * buffers to the chip, and one special ring the chip uses to report
  4873. * status back to the host.
  4874. *
  4875. * The special ring reports the status of received packets to the
  4876. * host. The chip does not write into the original descriptor the
  4877. * RX buffer was obtained from. The chip simply takes the original
  4878. * descriptor as provided by the host, updates the status and length
  4879. * field, then writes this into the next status ring entry.
  4880. *
  4881. * Each ring the host uses to post buffers to the chip is described
  4882. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4883. * it is first placed into the on-chip ram. When the packet's length
  4884. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4885. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4886. * which is within the range of the new packet's length is chosen.
  4887. *
  4888. * The "separate ring for rx status" scheme may sound queer, but it makes
  4889. * sense from a cache coherency perspective. If only the host writes
  4890. * to the buffer post rings, and only the chip writes to the rx status
  4891. * rings, then cache lines never move beyond shared-modified state.
  4892. * If both the host and chip were to write into the same ring, cache line
  4893. * eviction could occur since both entities want it in an exclusive state.
  4894. */
  4895. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4896. {
  4897. struct tg3 *tp = tnapi->tp;
  4898. u32 work_mask, rx_std_posted = 0;
  4899. u32 std_prod_idx, jmb_prod_idx;
  4900. u32 sw_idx = tnapi->rx_rcb_ptr;
  4901. u16 hw_idx;
  4902. int received;
  4903. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4904. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4905. /*
  4906. * We need to order the read of hw_idx and the read of
  4907. * the opaque cookie.
  4908. */
  4909. rmb();
  4910. work_mask = 0;
  4911. received = 0;
  4912. std_prod_idx = tpr->rx_std_prod_idx;
  4913. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4914. while (sw_idx != hw_idx && budget > 0) {
  4915. struct ring_info *ri;
  4916. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4917. unsigned int len;
  4918. struct sk_buff *skb;
  4919. dma_addr_t dma_addr;
  4920. u32 opaque_key, desc_idx, *post_ptr;
  4921. u8 *data;
  4922. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4923. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4924. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4925. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4926. dma_addr = dma_unmap_addr(ri, mapping);
  4927. data = ri->data;
  4928. post_ptr = &std_prod_idx;
  4929. rx_std_posted++;
  4930. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4931. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4932. dma_addr = dma_unmap_addr(ri, mapping);
  4933. data = ri->data;
  4934. post_ptr = &jmb_prod_idx;
  4935. } else
  4936. goto next_pkt_nopost;
  4937. work_mask |= opaque_key;
  4938. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4939. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4940. drop_it:
  4941. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4942. desc_idx, *post_ptr);
  4943. drop_it_no_recycle:
  4944. /* Other statistics kept track of by card. */
  4945. tp->rx_dropped++;
  4946. goto next_pkt;
  4947. }
  4948. prefetch(data + TG3_RX_OFFSET(tp));
  4949. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4950. ETH_FCS_LEN;
  4951. if (len > TG3_RX_COPY_THRESH(tp)) {
  4952. int skb_size;
  4953. unsigned int frag_size;
  4954. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4955. *post_ptr, &frag_size);
  4956. if (skb_size < 0)
  4957. goto drop_it;
  4958. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4959. PCI_DMA_FROMDEVICE);
  4960. skb = build_skb(data, frag_size);
  4961. if (!skb) {
  4962. tg3_frag_free(frag_size != 0, data);
  4963. goto drop_it_no_recycle;
  4964. }
  4965. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4966. /* Ensure that the update to the data happens
  4967. * after the usage of the old DMA mapping.
  4968. */
  4969. smp_wmb();
  4970. ri->data = NULL;
  4971. } else {
  4972. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4973. desc_idx, *post_ptr);
  4974. skb = netdev_alloc_skb(tp->dev,
  4975. len + TG3_RAW_IP_ALIGN);
  4976. if (skb == NULL)
  4977. goto drop_it_no_recycle;
  4978. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4979. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4980. memcpy(skb->data,
  4981. data + TG3_RX_OFFSET(tp),
  4982. len);
  4983. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4984. }
  4985. skb_put(skb, len);
  4986. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4987. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4988. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4989. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4990. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4991. else
  4992. skb_checksum_none_assert(skb);
  4993. skb->protocol = eth_type_trans(skb, tp->dev);
  4994. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4995. skb->protocol != htons(ETH_P_8021Q)) {
  4996. dev_kfree_skb(skb);
  4997. goto drop_it_no_recycle;
  4998. }
  4999. if (desc->type_flags & RXD_FLAG_VLAN &&
  5000. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5001. __vlan_hwaccel_put_tag(skb,
  5002. desc->err_vlan & RXD_VLAN_MASK);
  5003. napi_gro_receive(&tnapi->napi, skb);
  5004. received++;
  5005. budget--;
  5006. next_pkt:
  5007. (*post_ptr)++;
  5008. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5009. tpr->rx_std_prod_idx = std_prod_idx &
  5010. tp->rx_std_ring_mask;
  5011. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5012. tpr->rx_std_prod_idx);
  5013. work_mask &= ~RXD_OPAQUE_RING_STD;
  5014. rx_std_posted = 0;
  5015. }
  5016. next_pkt_nopost:
  5017. sw_idx++;
  5018. sw_idx &= tp->rx_ret_ring_mask;
  5019. /* Refresh hw_idx to see if there is new work */
  5020. if (sw_idx == hw_idx) {
  5021. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5022. rmb();
  5023. }
  5024. }
  5025. /* ACK the status ring. */
  5026. tnapi->rx_rcb_ptr = sw_idx;
  5027. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5028. /* Refill RX ring(s). */
  5029. if (!tg3_flag(tp, ENABLE_RSS)) {
  5030. /* Sync BD data before updating mailbox */
  5031. wmb();
  5032. if (work_mask & RXD_OPAQUE_RING_STD) {
  5033. tpr->rx_std_prod_idx = std_prod_idx &
  5034. tp->rx_std_ring_mask;
  5035. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5036. tpr->rx_std_prod_idx);
  5037. }
  5038. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5039. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5040. tp->rx_jmb_ring_mask;
  5041. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5042. tpr->rx_jmb_prod_idx);
  5043. }
  5044. mmiowb();
  5045. } else if (work_mask) {
  5046. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5047. * updated before the producer indices can be updated.
  5048. */
  5049. smp_wmb();
  5050. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5051. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5052. if (tnapi != &tp->napi[1]) {
  5053. tp->rx_refill = true;
  5054. napi_schedule(&tp->napi[1].napi);
  5055. }
  5056. }
  5057. return received;
  5058. }
  5059. static void tg3_poll_link(struct tg3 *tp)
  5060. {
  5061. /* handle link change and other phy events */
  5062. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5063. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5064. if (sblk->status & SD_STATUS_LINK_CHG) {
  5065. sblk->status = SD_STATUS_UPDATED |
  5066. (sblk->status & ~SD_STATUS_LINK_CHG);
  5067. spin_lock(&tp->lock);
  5068. if (tg3_flag(tp, USE_PHYLIB)) {
  5069. tw32_f(MAC_STATUS,
  5070. (MAC_STATUS_SYNC_CHANGED |
  5071. MAC_STATUS_CFG_CHANGED |
  5072. MAC_STATUS_MI_COMPLETION |
  5073. MAC_STATUS_LNKSTATE_CHANGED));
  5074. udelay(40);
  5075. } else
  5076. tg3_setup_phy(tp, 0);
  5077. spin_unlock(&tp->lock);
  5078. }
  5079. }
  5080. }
  5081. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5082. struct tg3_rx_prodring_set *dpr,
  5083. struct tg3_rx_prodring_set *spr)
  5084. {
  5085. u32 si, di, cpycnt, src_prod_idx;
  5086. int i, err = 0;
  5087. while (1) {
  5088. src_prod_idx = spr->rx_std_prod_idx;
  5089. /* Make sure updates to the rx_std_buffers[] entries and the
  5090. * standard producer index are seen in the correct order.
  5091. */
  5092. smp_rmb();
  5093. if (spr->rx_std_cons_idx == src_prod_idx)
  5094. break;
  5095. if (spr->rx_std_cons_idx < src_prod_idx)
  5096. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5097. else
  5098. cpycnt = tp->rx_std_ring_mask + 1 -
  5099. spr->rx_std_cons_idx;
  5100. cpycnt = min(cpycnt,
  5101. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5102. si = spr->rx_std_cons_idx;
  5103. di = dpr->rx_std_prod_idx;
  5104. for (i = di; i < di + cpycnt; i++) {
  5105. if (dpr->rx_std_buffers[i].data) {
  5106. cpycnt = i - di;
  5107. err = -ENOSPC;
  5108. break;
  5109. }
  5110. }
  5111. if (!cpycnt)
  5112. break;
  5113. /* Ensure that updates to the rx_std_buffers ring and the
  5114. * shadowed hardware producer ring from tg3_recycle_skb() are
  5115. * ordered correctly WRT the skb check above.
  5116. */
  5117. smp_rmb();
  5118. memcpy(&dpr->rx_std_buffers[di],
  5119. &spr->rx_std_buffers[si],
  5120. cpycnt * sizeof(struct ring_info));
  5121. for (i = 0; i < cpycnt; i++, di++, si++) {
  5122. struct tg3_rx_buffer_desc *sbd, *dbd;
  5123. sbd = &spr->rx_std[si];
  5124. dbd = &dpr->rx_std[di];
  5125. dbd->addr_hi = sbd->addr_hi;
  5126. dbd->addr_lo = sbd->addr_lo;
  5127. }
  5128. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5129. tp->rx_std_ring_mask;
  5130. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5131. tp->rx_std_ring_mask;
  5132. }
  5133. while (1) {
  5134. src_prod_idx = spr->rx_jmb_prod_idx;
  5135. /* Make sure updates to the rx_jmb_buffers[] entries and
  5136. * the jumbo producer index are seen in the correct order.
  5137. */
  5138. smp_rmb();
  5139. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5140. break;
  5141. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5142. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5143. else
  5144. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5145. spr->rx_jmb_cons_idx;
  5146. cpycnt = min(cpycnt,
  5147. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5148. si = spr->rx_jmb_cons_idx;
  5149. di = dpr->rx_jmb_prod_idx;
  5150. for (i = di; i < di + cpycnt; i++) {
  5151. if (dpr->rx_jmb_buffers[i].data) {
  5152. cpycnt = i - di;
  5153. err = -ENOSPC;
  5154. break;
  5155. }
  5156. }
  5157. if (!cpycnt)
  5158. break;
  5159. /* Ensure that updates to the rx_jmb_buffers ring and the
  5160. * shadowed hardware producer ring from tg3_recycle_skb() are
  5161. * ordered correctly WRT the skb check above.
  5162. */
  5163. smp_rmb();
  5164. memcpy(&dpr->rx_jmb_buffers[di],
  5165. &spr->rx_jmb_buffers[si],
  5166. cpycnt * sizeof(struct ring_info));
  5167. for (i = 0; i < cpycnt; i++, di++, si++) {
  5168. struct tg3_rx_buffer_desc *sbd, *dbd;
  5169. sbd = &spr->rx_jmb[si].std;
  5170. dbd = &dpr->rx_jmb[di].std;
  5171. dbd->addr_hi = sbd->addr_hi;
  5172. dbd->addr_lo = sbd->addr_lo;
  5173. }
  5174. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5175. tp->rx_jmb_ring_mask;
  5176. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5177. tp->rx_jmb_ring_mask;
  5178. }
  5179. return err;
  5180. }
  5181. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5182. {
  5183. struct tg3 *tp = tnapi->tp;
  5184. /* run TX completion thread */
  5185. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5186. tg3_tx(tnapi);
  5187. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5188. return work_done;
  5189. }
  5190. if (!tnapi->rx_rcb_prod_idx)
  5191. return work_done;
  5192. /* run RX thread, within the bounds set by NAPI.
  5193. * All RX "locking" is done by ensuring outside
  5194. * code synchronizes with tg3->napi.poll()
  5195. */
  5196. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5197. work_done += tg3_rx(tnapi, budget - work_done);
  5198. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5199. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5200. int i, err = 0;
  5201. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5202. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5203. tp->rx_refill = false;
  5204. for (i = 1; i <= tp->rxq_cnt; i++)
  5205. err |= tg3_rx_prodring_xfer(tp, dpr,
  5206. &tp->napi[i].prodring);
  5207. wmb();
  5208. if (std_prod_idx != dpr->rx_std_prod_idx)
  5209. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5210. dpr->rx_std_prod_idx);
  5211. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5212. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5213. dpr->rx_jmb_prod_idx);
  5214. mmiowb();
  5215. if (err)
  5216. tw32_f(HOSTCC_MODE, tp->coal_now);
  5217. }
  5218. return work_done;
  5219. }
  5220. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5221. {
  5222. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5223. schedule_work(&tp->reset_task);
  5224. }
  5225. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5226. {
  5227. cancel_work_sync(&tp->reset_task);
  5228. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5229. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5230. }
  5231. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5232. {
  5233. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5234. struct tg3 *tp = tnapi->tp;
  5235. int work_done = 0;
  5236. struct tg3_hw_status *sblk = tnapi->hw_status;
  5237. while (1) {
  5238. work_done = tg3_poll_work(tnapi, work_done, budget);
  5239. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5240. goto tx_recovery;
  5241. if (unlikely(work_done >= budget))
  5242. break;
  5243. /* tp->last_tag is used in tg3_int_reenable() below
  5244. * to tell the hw how much work has been processed,
  5245. * so we must read it before checking for more work.
  5246. */
  5247. tnapi->last_tag = sblk->status_tag;
  5248. tnapi->last_irq_tag = tnapi->last_tag;
  5249. rmb();
  5250. /* check for RX/TX work to do */
  5251. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5252. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5253. /* This test here is not race free, but will reduce
  5254. * the number of interrupts by looping again.
  5255. */
  5256. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5257. continue;
  5258. napi_complete(napi);
  5259. /* Reenable interrupts. */
  5260. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5261. /* This test here is synchronized by napi_schedule()
  5262. * and napi_complete() to close the race condition.
  5263. */
  5264. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5265. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5266. HOSTCC_MODE_ENABLE |
  5267. tnapi->coal_now);
  5268. }
  5269. mmiowb();
  5270. break;
  5271. }
  5272. }
  5273. return work_done;
  5274. tx_recovery:
  5275. /* work_done is guaranteed to be less than budget. */
  5276. napi_complete(napi);
  5277. tg3_reset_task_schedule(tp);
  5278. return work_done;
  5279. }
  5280. static void tg3_process_error(struct tg3 *tp)
  5281. {
  5282. u32 val;
  5283. bool real_error = false;
  5284. if (tg3_flag(tp, ERROR_PROCESSED))
  5285. return;
  5286. /* Check Flow Attention register */
  5287. val = tr32(HOSTCC_FLOW_ATTN);
  5288. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5289. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5290. real_error = true;
  5291. }
  5292. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5293. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5294. real_error = true;
  5295. }
  5296. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5297. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5298. real_error = true;
  5299. }
  5300. if (!real_error)
  5301. return;
  5302. tg3_dump_state(tp);
  5303. tg3_flag_set(tp, ERROR_PROCESSED);
  5304. tg3_reset_task_schedule(tp);
  5305. }
  5306. static int tg3_poll(struct napi_struct *napi, int budget)
  5307. {
  5308. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5309. struct tg3 *tp = tnapi->tp;
  5310. int work_done = 0;
  5311. struct tg3_hw_status *sblk = tnapi->hw_status;
  5312. while (1) {
  5313. if (sblk->status & SD_STATUS_ERROR)
  5314. tg3_process_error(tp);
  5315. tg3_poll_link(tp);
  5316. work_done = tg3_poll_work(tnapi, work_done, budget);
  5317. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5318. goto tx_recovery;
  5319. if (unlikely(work_done >= budget))
  5320. break;
  5321. if (tg3_flag(tp, TAGGED_STATUS)) {
  5322. /* tp->last_tag is used in tg3_int_reenable() below
  5323. * to tell the hw how much work has been processed,
  5324. * so we must read it before checking for more work.
  5325. */
  5326. tnapi->last_tag = sblk->status_tag;
  5327. tnapi->last_irq_tag = tnapi->last_tag;
  5328. rmb();
  5329. } else
  5330. sblk->status &= ~SD_STATUS_UPDATED;
  5331. if (likely(!tg3_has_work(tnapi))) {
  5332. napi_complete(napi);
  5333. tg3_int_reenable(tnapi);
  5334. break;
  5335. }
  5336. }
  5337. return work_done;
  5338. tx_recovery:
  5339. /* work_done is guaranteed to be less than budget. */
  5340. napi_complete(napi);
  5341. tg3_reset_task_schedule(tp);
  5342. return work_done;
  5343. }
  5344. static void tg3_napi_disable(struct tg3 *tp)
  5345. {
  5346. int i;
  5347. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5348. napi_disable(&tp->napi[i].napi);
  5349. }
  5350. static void tg3_napi_enable(struct tg3 *tp)
  5351. {
  5352. int i;
  5353. for (i = 0; i < tp->irq_cnt; i++)
  5354. napi_enable(&tp->napi[i].napi);
  5355. }
  5356. static void tg3_napi_init(struct tg3 *tp)
  5357. {
  5358. int i;
  5359. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5360. for (i = 1; i < tp->irq_cnt; i++)
  5361. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5362. }
  5363. static void tg3_napi_fini(struct tg3 *tp)
  5364. {
  5365. int i;
  5366. for (i = 0; i < tp->irq_cnt; i++)
  5367. netif_napi_del(&tp->napi[i].napi);
  5368. }
  5369. static inline void tg3_netif_stop(struct tg3 *tp)
  5370. {
  5371. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5372. tg3_napi_disable(tp);
  5373. netif_carrier_off(tp->dev);
  5374. netif_tx_disable(tp->dev);
  5375. }
  5376. static inline void tg3_netif_start(struct tg3 *tp)
  5377. {
  5378. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5379. * appropriate so long as all callers are assured to
  5380. * have free tx slots (such as after tg3_init_hw)
  5381. */
  5382. netif_tx_wake_all_queues(tp->dev);
  5383. if (tp->link_up)
  5384. netif_carrier_on(tp->dev);
  5385. tg3_napi_enable(tp);
  5386. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5387. tg3_enable_ints(tp);
  5388. }
  5389. static void tg3_irq_quiesce(struct tg3 *tp)
  5390. {
  5391. int i;
  5392. BUG_ON(tp->irq_sync);
  5393. tp->irq_sync = 1;
  5394. smp_mb();
  5395. for (i = 0; i < tp->irq_cnt; i++)
  5396. synchronize_irq(tp->napi[i].irq_vec);
  5397. }
  5398. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5399. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5400. * with as well. Most of the time, this is not necessary except when
  5401. * shutting down the device.
  5402. */
  5403. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5404. {
  5405. spin_lock_bh(&tp->lock);
  5406. if (irq_sync)
  5407. tg3_irq_quiesce(tp);
  5408. }
  5409. static inline void tg3_full_unlock(struct tg3 *tp)
  5410. {
  5411. spin_unlock_bh(&tp->lock);
  5412. }
  5413. /* One-shot MSI handler - Chip automatically disables interrupt
  5414. * after sending MSI so driver doesn't have to do it.
  5415. */
  5416. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5417. {
  5418. struct tg3_napi *tnapi = dev_id;
  5419. struct tg3 *tp = tnapi->tp;
  5420. prefetch(tnapi->hw_status);
  5421. if (tnapi->rx_rcb)
  5422. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5423. if (likely(!tg3_irq_sync(tp)))
  5424. napi_schedule(&tnapi->napi);
  5425. return IRQ_HANDLED;
  5426. }
  5427. /* MSI ISR - No need to check for interrupt sharing and no need to
  5428. * flush status block and interrupt mailbox. PCI ordering rules
  5429. * guarantee that MSI will arrive after the status block.
  5430. */
  5431. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5432. {
  5433. struct tg3_napi *tnapi = dev_id;
  5434. struct tg3 *tp = tnapi->tp;
  5435. prefetch(tnapi->hw_status);
  5436. if (tnapi->rx_rcb)
  5437. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5438. /*
  5439. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5440. * chip-internal interrupt pending events.
  5441. * Writing non-zero to intr-mbox-0 additional tells the
  5442. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5443. * event coalescing.
  5444. */
  5445. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5446. if (likely(!tg3_irq_sync(tp)))
  5447. napi_schedule(&tnapi->napi);
  5448. return IRQ_RETVAL(1);
  5449. }
  5450. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5451. {
  5452. struct tg3_napi *tnapi = dev_id;
  5453. struct tg3 *tp = tnapi->tp;
  5454. struct tg3_hw_status *sblk = tnapi->hw_status;
  5455. unsigned int handled = 1;
  5456. /* In INTx mode, it is possible for the interrupt to arrive at
  5457. * the CPU before the status block posted prior to the interrupt.
  5458. * Reading the PCI State register will confirm whether the
  5459. * interrupt is ours and will flush the status block.
  5460. */
  5461. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5462. if (tg3_flag(tp, CHIP_RESETTING) ||
  5463. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5464. handled = 0;
  5465. goto out;
  5466. }
  5467. }
  5468. /*
  5469. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5470. * chip-internal interrupt pending events.
  5471. * Writing non-zero to intr-mbox-0 additional tells the
  5472. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5473. * event coalescing.
  5474. *
  5475. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5476. * spurious interrupts. The flush impacts performance but
  5477. * excessive spurious interrupts can be worse in some cases.
  5478. */
  5479. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5480. if (tg3_irq_sync(tp))
  5481. goto out;
  5482. sblk->status &= ~SD_STATUS_UPDATED;
  5483. if (likely(tg3_has_work(tnapi))) {
  5484. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5485. napi_schedule(&tnapi->napi);
  5486. } else {
  5487. /* No work, shared interrupt perhaps? re-enable
  5488. * interrupts, and flush that PCI write
  5489. */
  5490. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5491. 0x00000000);
  5492. }
  5493. out:
  5494. return IRQ_RETVAL(handled);
  5495. }
  5496. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5497. {
  5498. struct tg3_napi *tnapi = dev_id;
  5499. struct tg3 *tp = tnapi->tp;
  5500. struct tg3_hw_status *sblk = tnapi->hw_status;
  5501. unsigned int handled = 1;
  5502. /* In INTx mode, it is possible for the interrupt to arrive at
  5503. * the CPU before the status block posted prior to the interrupt.
  5504. * Reading the PCI State register will confirm whether the
  5505. * interrupt is ours and will flush the status block.
  5506. */
  5507. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5508. if (tg3_flag(tp, CHIP_RESETTING) ||
  5509. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5510. handled = 0;
  5511. goto out;
  5512. }
  5513. }
  5514. /*
  5515. * writing any value to intr-mbox-0 clears PCI INTA# and
  5516. * chip-internal interrupt pending events.
  5517. * writing non-zero to intr-mbox-0 additional tells the
  5518. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5519. * event coalescing.
  5520. *
  5521. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5522. * spurious interrupts. The flush impacts performance but
  5523. * excessive spurious interrupts can be worse in some cases.
  5524. */
  5525. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5526. /*
  5527. * In a shared interrupt configuration, sometimes other devices'
  5528. * interrupts will scream. We record the current status tag here
  5529. * so that the above check can report that the screaming interrupts
  5530. * are unhandled. Eventually they will be silenced.
  5531. */
  5532. tnapi->last_irq_tag = sblk->status_tag;
  5533. if (tg3_irq_sync(tp))
  5534. goto out;
  5535. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5536. napi_schedule(&tnapi->napi);
  5537. out:
  5538. return IRQ_RETVAL(handled);
  5539. }
  5540. /* ISR for interrupt test */
  5541. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5542. {
  5543. struct tg3_napi *tnapi = dev_id;
  5544. struct tg3 *tp = tnapi->tp;
  5545. struct tg3_hw_status *sblk = tnapi->hw_status;
  5546. if ((sblk->status & SD_STATUS_UPDATED) ||
  5547. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5548. tg3_disable_ints(tp);
  5549. return IRQ_RETVAL(1);
  5550. }
  5551. return IRQ_RETVAL(0);
  5552. }
  5553. #ifdef CONFIG_NET_POLL_CONTROLLER
  5554. static void tg3_poll_controller(struct net_device *dev)
  5555. {
  5556. int i;
  5557. struct tg3 *tp = netdev_priv(dev);
  5558. for (i = 0; i < tp->irq_cnt; i++)
  5559. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5560. }
  5561. #endif
  5562. static void tg3_tx_timeout(struct net_device *dev)
  5563. {
  5564. struct tg3 *tp = netdev_priv(dev);
  5565. if (netif_msg_tx_err(tp)) {
  5566. netdev_err(dev, "transmit timed out, resetting\n");
  5567. tg3_dump_state(tp);
  5568. }
  5569. tg3_reset_task_schedule(tp);
  5570. }
  5571. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5572. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5573. {
  5574. u32 base = (u32) mapping & 0xffffffff;
  5575. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5576. }
  5577. /* Test for DMA addresses > 40-bit */
  5578. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5579. int len)
  5580. {
  5581. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5582. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5583. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5584. return 0;
  5585. #else
  5586. return 0;
  5587. #endif
  5588. }
  5589. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5590. dma_addr_t mapping, u32 len, u32 flags,
  5591. u32 mss, u32 vlan)
  5592. {
  5593. txbd->addr_hi = ((u64) mapping >> 32);
  5594. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5595. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5596. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5597. }
  5598. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5599. dma_addr_t map, u32 len, u32 flags,
  5600. u32 mss, u32 vlan)
  5601. {
  5602. struct tg3 *tp = tnapi->tp;
  5603. bool hwbug = false;
  5604. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5605. hwbug = true;
  5606. if (tg3_4g_overflow_test(map, len))
  5607. hwbug = true;
  5608. if (tg3_40bit_overflow_test(tp, map, len))
  5609. hwbug = true;
  5610. if (tp->dma_limit) {
  5611. u32 prvidx = *entry;
  5612. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5613. while (len > tp->dma_limit && *budget) {
  5614. u32 frag_len = tp->dma_limit;
  5615. len -= tp->dma_limit;
  5616. /* Avoid the 8byte DMA problem */
  5617. if (len <= 8) {
  5618. len += tp->dma_limit / 2;
  5619. frag_len = tp->dma_limit / 2;
  5620. }
  5621. tnapi->tx_buffers[*entry].fragmented = true;
  5622. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5623. frag_len, tmp_flag, mss, vlan);
  5624. *budget -= 1;
  5625. prvidx = *entry;
  5626. *entry = NEXT_TX(*entry);
  5627. map += frag_len;
  5628. }
  5629. if (len) {
  5630. if (*budget) {
  5631. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5632. len, flags, mss, vlan);
  5633. *budget -= 1;
  5634. *entry = NEXT_TX(*entry);
  5635. } else {
  5636. hwbug = true;
  5637. tnapi->tx_buffers[prvidx].fragmented = false;
  5638. }
  5639. }
  5640. } else {
  5641. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5642. len, flags, mss, vlan);
  5643. *entry = NEXT_TX(*entry);
  5644. }
  5645. return hwbug;
  5646. }
  5647. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5648. {
  5649. int i;
  5650. struct sk_buff *skb;
  5651. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5652. skb = txb->skb;
  5653. txb->skb = NULL;
  5654. pci_unmap_single(tnapi->tp->pdev,
  5655. dma_unmap_addr(txb, mapping),
  5656. skb_headlen(skb),
  5657. PCI_DMA_TODEVICE);
  5658. while (txb->fragmented) {
  5659. txb->fragmented = false;
  5660. entry = NEXT_TX(entry);
  5661. txb = &tnapi->tx_buffers[entry];
  5662. }
  5663. for (i = 0; i <= last; i++) {
  5664. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5665. entry = NEXT_TX(entry);
  5666. txb = &tnapi->tx_buffers[entry];
  5667. pci_unmap_page(tnapi->tp->pdev,
  5668. dma_unmap_addr(txb, mapping),
  5669. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5670. while (txb->fragmented) {
  5671. txb->fragmented = false;
  5672. entry = NEXT_TX(entry);
  5673. txb = &tnapi->tx_buffers[entry];
  5674. }
  5675. }
  5676. }
  5677. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5678. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5679. struct sk_buff **pskb,
  5680. u32 *entry, u32 *budget,
  5681. u32 base_flags, u32 mss, u32 vlan)
  5682. {
  5683. struct tg3 *tp = tnapi->tp;
  5684. struct sk_buff *new_skb, *skb = *pskb;
  5685. dma_addr_t new_addr = 0;
  5686. int ret = 0;
  5687. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5688. new_skb = skb_copy(skb, GFP_ATOMIC);
  5689. else {
  5690. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5691. new_skb = skb_copy_expand(skb,
  5692. skb_headroom(skb) + more_headroom,
  5693. skb_tailroom(skb), GFP_ATOMIC);
  5694. }
  5695. if (!new_skb) {
  5696. ret = -1;
  5697. } else {
  5698. /* New SKB is guaranteed to be linear. */
  5699. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5700. PCI_DMA_TODEVICE);
  5701. /* Make sure the mapping succeeded */
  5702. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5703. dev_kfree_skb(new_skb);
  5704. ret = -1;
  5705. } else {
  5706. u32 save_entry = *entry;
  5707. base_flags |= TXD_FLAG_END;
  5708. tnapi->tx_buffers[*entry].skb = new_skb;
  5709. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5710. mapping, new_addr);
  5711. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5712. new_skb->len, base_flags,
  5713. mss, vlan)) {
  5714. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5715. dev_kfree_skb(new_skb);
  5716. ret = -1;
  5717. }
  5718. }
  5719. }
  5720. dev_kfree_skb(skb);
  5721. *pskb = new_skb;
  5722. return ret;
  5723. }
  5724. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5725. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5726. * TSO header is greater than 80 bytes.
  5727. */
  5728. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5729. {
  5730. struct sk_buff *segs, *nskb;
  5731. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5732. /* Estimate the number of fragments in the worst case */
  5733. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5734. netif_stop_queue(tp->dev);
  5735. /* netif_tx_stop_queue() must be done before checking
  5736. * checking tx index in tg3_tx_avail() below, because in
  5737. * tg3_tx(), we update tx index before checking for
  5738. * netif_tx_queue_stopped().
  5739. */
  5740. smp_mb();
  5741. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5742. return NETDEV_TX_BUSY;
  5743. netif_wake_queue(tp->dev);
  5744. }
  5745. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5746. if (IS_ERR(segs))
  5747. goto tg3_tso_bug_end;
  5748. do {
  5749. nskb = segs;
  5750. segs = segs->next;
  5751. nskb->next = NULL;
  5752. tg3_start_xmit(nskb, tp->dev);
  5753. } while (segs);
  5754. tg3_tso_bug_end:
  5755. dev_kfree_skb(skb);
  5756. return NETDEV_TX_OK;
  5757. }
  5758. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5759. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5760. */
  5761. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5762. {
  5763. struct tg3 *tp = netdev_priv(dev);
  5764. u32 len, entry, base_flags, mss, vlan = 0;
  5765. u32 budget;
  5766. int i = -1, would_hit_hwbug;
  5767. dma_addr_t mapping;
  5768. struct tg3_napi *tnapi;
  5769. struct netdev_queue *txq;
  5770. unsigned int last;
  5771. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5772. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5773. if (tg3_flag(tp, ENABLE_TSS))
  5774. tnapi++;
  5775. budget = tg3_tx_avail(tnapi);
  5776. /* We are running in BH disabled context with netif_tx_lock
  5777. * and TX reclaim runs via tp->napi.poll inside of a software
  5778. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5779. * no IRQ context deadlocks to worry about either. Rejoice!
  5780. */
  5781. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5782. if (!netif_tx_queue_stopped(txq)) {
  5783. netif_tx_stop_queue(txq);
  5784. /* This is a hard error, log it. */
  5785. netdev_err(dev,
  5786. "BUG! Tx Ring full when queue awake!\n");
  5787. }
  5788. return NETDEV_TX_BUSY;
  5789. }
  5790. entry = tnapi->tx_prod;
  5791. base_flags = 0;
  5792. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5793. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5794. mss = skb_shinfo(skb)->gso_size;
  5795. if (mss) {
  5796. struct iphdr *iph;
  5797. u32 tcp_opt_len, hdr_len;
  5798. if (skb_header_cloned(skb) &&
  5799. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5800. goto drop;
  5801. iph = ip_hdr(skb);
  5802. tcp_opt_len = tcp_optlen(skb);
  5803. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5804. if (!skb_is_gso_v6(skb)) {
  5805. iph->check = 0;
  5806. iph->tot_len = htons(mss + hdr_len);
  5807. }
  5808. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5809. tg3_flag(tp, TSO_BUG))
  5810. return tg3_tso_bug(tp, skb);
  5811. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5812. TXD_FLAG_CPU_POST_DMA);
  5813. if (tg3_flag(tp, HW_TSO_1) ||
  5814. tg3_flag(tp, HW_TSO_2) ||
  5815. tg3_flag(tp, HW_TSO_3)) {
  5816. tcp_hdr(skb)->check = 0;
  5817. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5818. } else
  5819. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5820. iph->daddr, 0,
  5821. IPPROTO_TCP,
  5822. 0);
  5823. if (tg3_flag(tp, HW_TSO_3)) {
  5824. mss |= (hdr_len & 0xc) << 12;
  5825. if (hdr_len & 0x10)
  5826. base_flags |= 0x00000010;
  5827. base_flags |= (hdr_len & 0x3e0) << 5;
  5828. } else if (tg3_flag(tp, HW_TSO_2))
  5829. mss |= hdr_len << 9;
  5830. else if (tg3_flag(tp, HW_TSO_1) ||
  5831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5832. if (tcp_opt_len || iph->ihl > 5) {
  5833. int tsflags;
  5834. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5835. mss |= (tsflags << 11);
  5836. }
  5837. } else {
  5838. if (tcp_opt_len || iph->ihl > 5) {
  5839. int tsflags;
  5840. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5841. base_flags |= tsflags << 12;
  5842. }
  5843. }
  5844. }
  5845. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5846. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5847. base_flags |= TXD_FLAG_JMB_PKT;
  5848. if (vlan_tx_tag_present(skb)) {
  5849. base_flags |= TXD_FLAG_VLAN;
  5850. vlan = vlan_tx_tag_get(skb);
  5851. }
  5852. len = skb_headlen(skb);
  5853. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5854. if (pci_dma_mapping_error(tp->pdev, mapping))
  5855. goto drop;
  5856. tnapi->tx_buffers[entry].skb = skb;
  5857. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5858. would_hit_hwbug = 0;
  5859. if (tg3_flag(tp, 5701_DMA_BUG))
  5860. would_hit_hwbug = 1;
  5861. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5862. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5863. mss, vlan)) {
  5864. would_hit_hwbug = 1;
  5865. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5866. u32 tmp_mss = mss;
  5867. if (!tg3_flag(tp, HW_TSO_1) &&
  5868. !tg3_flag(tp, HW_TSO_2) &&
  5869. !tg3_flag(tp, HW_TSO_3))
  5870. tmp_mss = 0;
  5871. /* Now loop through additional data
  5872. * fragments, and queue them.
  5873. */
  5874. last = skb_shinfo(skb)->nr_frags - 1;
  5875. for (i = 0; i <= last; i++) {
  5876. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5877. len = skb_frag_size(frag);
  5878. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5879. len, DMA_TO_DEVICE);
  5880. tnapi->tx_buffers[entry].skb = NULL;
  5881. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5882. mapping);
  5883. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5884. goto dma_error;
  5885. if (!budget ||
  5886. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5887. len, base_flags |
  5888. ((i == last) ? TXD_FLAG_END : 0),
  5889. tmp_mss, vlan)) {
  5890. would_hit_hwbug = 1;
  5891. break;
  5892. }
  5893. }
  5894. }
  5895. if (would_hit_hwbug) {
  5896. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5897. /* If the workaround fails due to memory/mapping
  5898. * failure, silently drop this packet.
  5899. */
  5900. entry = tnapi->tx_prod;
  5901. budget = tg3_tx_avail(tnapi);
  5902. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5903. base_flags, mss, vlan))
  5904. goto drop_nofree;
  5905. }
  5906. skb_tx_timestamp(skb);
  5907. netdev_tx_sent_queue(txq, skb->len);
  5908. /* Sync BD data before updating mailbox */
  5909. wmb();
  5910. /* Packets are ready, update Tx producer idx local and on card. */
  5911. tw32_tx_mbox(tnapi->prodmbox, entry);
  5912. tnapi->tx_prod = entry;
  5913. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5914. netif_tx_stop_queue(txq);
  5915. /* netif_tx_stop_queue() must be done before checking
  5916. * checking tx index in tg3_tx_avail() below, because in
  5917. * tg3_tx(), we update tx index before checking for
  5918. * netif_tx_queue_stopped().
  5919. */
  5920. smp_mb();
  5921. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5922. netif_tx_wake_queue(txq);
  5923. }
  5924. mmiowb();
  5925. return NETDEV_TX_OK;
  5926. dma_error:
  5927. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5928. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5929. drop:
  5930. dev_kfree_skb(skb);
  5931. drop_nofree:
  5932. tp->tx_dropped++;
  5933. return NETDEV_TX_OK;
  5934. }
  5935. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5936. {
  5937. if (enable) {
  5938. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5939. MAC_MODE_PORT_MODE_MASK);
  5940. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5941. if (!tg3_flag(tp, 5705_PLUS))
  5942. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5943. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5944. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5945. else
  5946. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5947. } else {
  5948. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5949. if (tg3_flag(tp, 5705_PLUS) ||
  5950. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5952. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5953. }
  5954. tw32(MAC_MODE, tp->mac_mode);
  5955. udelay(40);
  5956. }
  5957. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5958. {
  5959. u32 val, bmcr, mac_mode, ptest = 0;
  5960. tg3_phy_toggle_apd(tp, false);
  5961. tg3_phy_toggle_automdix(tp, 0);
  5962. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5963. return -EIO;
  5964. bmcr = BMCR_FULLDPLX;
  5965. switch (speed) {
  5966. case SPEED_10:
  5967. break;
  5968. case SPEED_100:
  5969. bmcr |= BMCR_SPEED100;
  5970. break;
  5971. case SPEED_1000:
  5972. default:
  5973. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5974. speed = SPEED_100;
  5975. bmcr |= BMCR_SPEED100;
  5976. } else {
  5977. speed = SPEED_1000;
  5978. bmcr |= BMCR_SPEED1000;
  5979. }
  5980. }
  5981. if (extlpbk) {
  5982. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5983. tg3_readphy(tp, MII_CTRL1000, &val);
  5984. val |= CTL1000_AS_MASTER |
  5985. CTL1000_ENABLE_MASTER;
  5986. tg3_writephy(tp, MII_CTRL1000, val);
  5987. } else {
  5988. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5989. MII_TG3_FET_PTEST_TRIM_2;
  5990. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5991. }
  5992. } else
  5993. bmcr |= BMCR_LOOPBACK;
  5994. tg3_writephy(tp, MII_BMCR, bmcr);
  5995. /* The write needs to be flushed for the FETs */
  5996. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5997. tg3_readphy(tp, MII_BMCR, &bmcr);
  5998. udelay(40);
  5999. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6001. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6002. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6003. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6004. /* The write needs to be flushed for the AC131 */
  6005. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6006. }
  6007. /* Reset to prevent losing 1st rx packet intermittently */
  6008. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6009. tg3_flag(tp, 5780_CLASS)) {
  6010. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6011. udelay(10);
  6012. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6013. }
  6014. mac_mode = tp->mac_mode &
  6015. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6016. if (speed == SPEED_1000)
  6017. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6018. else
  6019. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6021. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6022. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6023. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6024. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6025. mac_mode |= MAC_MODE_LINK_POLARITY;
  6026. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6027. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6028. }
  6029. tw32(MAC_MODE, mac_mode);
  6030. udelay(40);
  6031. return 0;
  6032. }
  6033. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6034. {
  6035. struct tg3 *tp = netdev_priv(dev);
  6036. if (features & NETIF_F_LOOPBACK) {
  6037. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6038. return;
  6039. spin_lock_bh(&tp->lock);
  6040. tg3_mac_loopback(tp, true);
  6041. netif_carrier_on(tp->dev);
  6042. spin_unlock_bh(&tp->lock);
  6043. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6044. } else {
  6045. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6046. return;
  6047. spin_lock_bh(&tp->lock);
  6048. tg3_mac_loopback(tp, false);
  6049. /* Force link status check */
  6050. tg3_setup_phy(tp, 1);
  6051. spin_unlock_bh(&tp->lock);
  6052. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6053. }
  6054. }
  6055. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6056. netdev_features_t features)
  6057. {
  6058. struct tg3 *tp = netdev_priv(dev);
  6059. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6060. features &= ~NETIF_F_ALL_TSO;
  6061. return features;
  6062. }
  6063. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6064. {
  6065. netdev_features_t changed = dev->features ^ features;
  6066. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6067. tg3_set_loopback(dev, features);
  6068. return 0;
  6069. }
  6070. static void tg3_rx_prodring_free(struct tg3 *tp,
  6071. struct tg3_rx_prodring_set *tpr)
  6072. {
  6073. int i;
  6074. if (tpr != &tp->napi[0].prodring) {
  6075. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6076. i = (i + 1) & tp->rx_std_ring_mask)
  6077. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6078. tp->rx_pkt_map_sz);
  6079. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6080. for (i = tpr->rx_jmb_cons_idx;
  6081. i != tpr->rx_jmb_prod_idx;
  6082. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6083. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6084. TG3_RX_JMB_MAP_SZ);
  6085. }
  6086. }
  6087. return;
  6088. }
  6089. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6090. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6091. tp->rx_pkt_map_sz);
  6092. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6093. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6094. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6095. TG3_RX_JMB_MAP_SZ);
  6096. }
  6097. }
  6098. /* Initialize rx rings for packet processing.
  6099. *
  6100. * The chip has been shut down and the driver detached from
  6101. * the networking, so no interrupts or new tx packets will
  6102. * end up in the driver. tp->{tx,}lock are held and thus
  6103. * we may not sleep.
  6104. */
  6105. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6106. struct tg3_rx_prodring_set *tpr)
  6107. {
  6108. u32 i, rx_pkt_dma_sz;
  6109. tpr->rx_std_cons_idx = 0;
  6110. tpr->rx_std_prod_idx = 0;
  6111. tpr->rx_jmb_cons_idx = 0;
  6112. tpr->rx_jmb_prod_idx = 0;
  6113. if (tpr != &tp->napi[0].prodring) {
  6114. memset(&tpr->rx_std_buffers[0], 0,
  6115. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6116. if (tpr->rx_jmb_buffers)
  6117. memset(&tpr->rx_jmb_buffers[0], 0,
  6118. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6119. goto done;
  6120. }
  6121. /* Zero out all descriptors. */
  6122. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6123. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6124. if (tg3_flag(tp, 5780_CLASS) &&
  6125. tp->dev->mtu > ETH_DATA_LEN)
  6126. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6127. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6128. /* Initialize invariants of the rings, we only set this
  6129. * stuff once. This works because the card does not
  6130. * write into the rx buffer posting rings.
  6131. */
  6132. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6133. struct tg3_rx_buffer_desc *rxd;
  6134. rxd = &tpr->rx_std[i];
  6135. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6136. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6137. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6138. (i << RXD_OPAQUE_INDEX_SHIFT));
  6139. }
  6140. /* Now allocate fresh SKBs for each rx ring. */
  6141. for (i = 0; i < tp->rx_pending; i++) {
  6142. unsigned int frag_size;
  6143. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6144. &frag_size) < 0) {
  6145. netdev_warn(tp->dev,
  6146. "Using a smaller RX standard ring. Only "
  6147. "%d out of %d buffers were allocated "
  6148. "successfully\n", i, tp->rx_pending);
  6149. if (i == 0)
  6150. goto initfail;
  6151. tp->rx_pending = i;
  6152. break;
  6153. }
  6154. }
  6155. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6156. goto done;
  6157. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6158. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6159. goto done;
  6160. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6161. struct tg3_rx_buffer_desc *rxd;
  6162. rxd = &tpr->rx_jmb[i].std;
  6163. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6164. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6165. RXD_FLAG_JUMBO;
  6166. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6167. (i << RXD_OPAQUE_INDEX_SHIFT));
  6168. }
  6169. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6170. unsigned int frag_size;
  6171. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6172. &frag_size) < 0) {
  6173. netdev_warn(tp->dev,
  6174. "Using a smaller RX jumbo ring. Only %d "
  6175. "out of %d buffers were allocated "
  6176. "successfully\n", i, tp->rx_jumbo_pending);
  6177. if (i == 0)
  6178. goto initfail;
  6179. tp->rx_jumbo_pending = i;
  6180. break;
  6181. }
  6182. }
  6183. done:
  6184. return 0;
  6185. initfail:
  6186. tg3_rx_prodring_free(tp, tpr);
  6187. return -ENOMEM;
  6188. }
  6189. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6190. struct tg3_rx_prodring_set *tpr)
  6191. {
  6192. kfree(tpr->rx_std_buffers);
  6193. tpr->rx_std_buffers = NULL;
  6194. kfree(tpr->rx_jmb_buffers);
  6195. tpr->rx_jmb_buffers = NULL;
  6196. if (tpr->rx_std) {
  6197. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6198. tpr->rx_std, tpr->rx_std_mapping);
  6199. tpr->rx_std = NULL;
  6200. }
  6201. if (tpr->rx_jmb) {
  6202. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6203. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6204. tpr->rx_jmb = NULL;
  6205. }
  6206. }
  6207. static int tg3_rx_prodring_init(struct tg3 *tp,
  6208. struct tg3_rx_prodring_set *tpr)
  6209. {
  6210. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6211. GFP_KERNEL);
  6212. if (!tpr->rx_std_buffers)
  6213. return -ENOMEM;
  6214. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6215. TG3_RX_STD_RING_BYTES(tp),
  6216. &tpr->rx_std_mapping,
  6217. GFP_KERNEL);
  6218. if (!tpr->rx_std)
  6219. goto err_out;
  6220. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6221. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6222. GFP_KERNEL);
  6223. if (!tpr->rx_jmb_buffers)
  6224. goto err_out;
  6225. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6226. TG3_RX_JMB_RING_BYTES(tp),
  6227. &tpr->rx_jmb_mapping,
  6228. GFP_KERNEL);
  6229. if (!tpr->rx_jmb)
  6230. goto err_out;
  6231. }
  6232. return 0;
  6233. err_out:
  6234. tg3_rx_prodring_fini(tp, tpr);
  6235. return -ENOMEM;
  6236. }
  6237. /* Free up pending packets in all rx/tx rings.
  6238. *
  6239. * The chip has been shut down and the driver detached from
  6240. * the networking, so no interrupts or new tx packets will
  6241. * end up in the driver. tp->{tx,}lock is not held and we are not
  6242. * in an interrupt context and thus may sleep.
  6243. */
  6244. static void tg3_free_rings(struct tg3 *tp)
  6245. {
  6246. int i, j;
  6247. for (j = 0; j < tp->irq_cnt; j++) {
  6248. struct tg3_napi *tnapi = &tp->napi[j];
  6249. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6250. if (!tnapi->tx_buffers)
  6251. continue;
  6252. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6253. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6254. if (!skb)
  6255. continue;
  6256. tg3_tx_skb_unmap(tnapi, i,
  6257. skb_shinfo(skb)->nr_frags - 1);
  6258. dev_kfree_skb_any(skb);
  6259. }
  6260. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6261. }
  6262. }
  6263. /* Initialize tx/rx rings for packet processing.
  6264. *
  6265. * The chip has been shut down and the driver detached from
  6266. * the networking, so no interrupts or new tx packets will
  6267. * end up in the driver. tp->{tx,}lock are held and thus
  6268. * we may not sleep.
  6269. */
  6270. static int tg3_init_rings(struct tg3 *tp)
  6271. {
  6272. int i;
  6273. /* Free up all the SKBs. */
  6274. tg3_free_rings(tp);
  6275. for (i = 0; i < tp->irq_cnt; i++) {
  6276. struct tg3_napi *tnapi = &tp->napi[i];
  6277. tnapi->last_tag = 0;
  6278. tnapi->last_irq_tag = 0;
  6279. tnapi->hw_status->status = 0;
  6280. tnapi->hw_status->status_tag = 0;
  6281. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6282. tnapi->tx_prod = 0;
  6283. tnapi->tx_cons = 0;
  6284. if (tnapi->tx_ring)
  6285. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6286. tnapi->rx_rcb_ptr = 0;
  6287. if (tnapi->rx_rcb)
  6288. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6289. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6290. tg3_free_rings(tp);
  6291. return -ENOMEM;
  6292. }
  6293. }
  6294. return 0;
  6295. }
  6296. static void tg3_mem_tx_release(struct tg3 *tp)
  6297. {
  6298. int i;
  6299. for (i = 0; i < tp->irq_max; i++) {
  6300. struct tg3_napi *tnapi = &tp->napi[i];
  6301. if (tnapi->tx_ring) {
  6302. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6303. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6304. tnapi->tx_ring = NULL;
  6305. }
  6306. kfree(tnapi->tx_buffers);
  6307. tnapi->tx_buffers = NULL;
  6308. }
  6309. }
  6310. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6311. {
  6312. int i;
  6313. struct tg3_napi *tnapi = &tp->napi[0];
  6314. /* If multivector TSS is enabled, vector 0 does not handle
  6315. * tx interrupts. Don't allocate any resources for it.
  6316. */
  6317. if (tg3_flag(tp, ENABLE_TSS))
  6318. tnapi++;
  6319. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6320. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6321. TG3_TX_RING_SIZE, GFP_KERNEL);
  6322. if (!tnapi->tx_buffers)
  6323. goto err_out;
  6324. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6325. TG3_TX_RING_BYTES,
  6326. &tnapi->tx_desc_mapping,
  6327. GFP_KERNEL);
  6328. if (!tnapi->tx_ring)
  6329. goto err_out;
  6330. }
  6331. return 0;
  6332. err_out:
  6333. tg3_mem_tx_release(tp);
  6334. return -ENOMEM;
  6335. }
  6336. static void tg3_mem_rx_release(struct tg3 *tp)
  6337. {
  6338. int i;
  6339. for (i = 0; i < tp->irq_max; i++) {
  6340. struct tg3_napi *tnapi = &tp->napi[i];
  6341. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6342. if (!tnapi->rx_rcb)
  6343. continue;
  6344. dma_free_coherent(&tp->pdev->dev,
  6345. TG3_RX_RCB_RING_BYTES(tp),
  6346. tnapi->rx_rcb,
  6347. tnapi->rx_rcb_mapping);
  6348. tnapi->rx_rcb = NULL;
  6349. }
  6350. }
  6351. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6352. {
  6353. unsigned int i, limit;
  6354. limit = tp->rxq_cnt;
  6355. /* If RSS is enabled, we need a (dummy) producer ring
  6356. * set on vector zero. This is the true hw prodring.
  6357. */
  6358. if (tg3_flag(tp, ENABLE_RSS))
  6359. limit++;
  6360. for (i = 0; i < limit; i++) {
  6361. struct tg3_napi *tnapi = &tp->napi[i];
  6362. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6363. goto err_out;
  6364. /* If multivector RSS is enabled, vector 0
  6365. * does not handle rx or tx interrupts.
  6366. * Don't allocate any resources for it.
  6367. */
  6368. if (!i && tg3_flag(tp, ENABLE_RSS))
  6369. continue;
  6370. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6371. TG3_RX_RCB_RING_BYTES(tp),
  6372. &tnapi->rx_rcb_mapping,
  6373. GFP_KERNEL);
  6374. if (!tnapi->rx_rcb)
  6375. goto err_out;
  6376. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6377. }
  6378. return 0;
  6379. err_out:
  6380. tg3_mem_rx_release(tp);
  6381. return -ENOMEM;
  6382. }
  6383. /*
  6384. * Must not be invoked with interrupt sources disabled and
  6385. * the hardware shutdown down.
  6386. */
  6387. static void tg3_free_consistent(struct tg3 *tp)
  6388. {
  6389. int i;
  6390. for (i = 0; i < tp->irq_cnt; i++) {
  6391. struct tg3_napi *tnapi = &tp->napi[i];
  6392. if (tnapi->hw_status) {
  6393. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6394. tnapi->hw_status,
  6395. tnapi->status_mapping);
  6396. tnapi->hw_status = NULL;
  6397. }
  6398. }
  6399. tg3_mem_rx_release(tp);
  6400. tg3_mem_tx_release(tp);
  6401. if (tp->hw_stats) {
  6402. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6403. tp->hw_stats, tp->stats_mapping);
  6404. tp->hw_stats = NULL;
  6405. }
  6406. }
  6407. /*
  6408. * Must not be invoked with interrupt sources disabled and
  6409. * the hardware shutdown down. Can sleep.
  6410. */
  6411. static int tg3_alloc_consistent(struct tg3 *tp)
  6412. {
  6413. int i;
  6414. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6415. sizeof(struct tg3_hw_stats),
  6416. &tp->stats_mapping,
  6417. GFP_KERNEL);
  6418. if (!tp->hw_stats)
  6419. goto err_out;
  6420. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6421. for (i = 0; i < tp->irq_cnt; i++) {
  6422. struct tg3_napi *tnapi = &tp->napi[i];
  6423. struct tg3_hw_status *sblk;
  6424. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6425. TG3_HW_STATUS_SIZE,
  6426. &tnapi->status_mapping,
  6427. GFP_KERNEL);
  6428. if (!tnapi->hw_status)
  6429. goto err_out;
  6430. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6431. sblk = tnapi->hw_status;
  6432. if (tg3_flag(tp, ENABLE_RSS)) {
  6433. u16 *prodptr = NULL;
  6434. /*
  6435. * When RSS is enabled, the status block format changes
  6436. * slightly. The "rx_jumbo_consumer", "reserved",
  6437. * and "rx_mini_consumer" members get mapped to the
  6438. * other three rx return ring producer indexes.
  6439. */
  6440. switch (i) {
  6441. case 1:
  6442. prodptr = &sblk->idx[0].rx_producer;
  6443. break;
  6444. case 2:
  6445. prodptr = &sblk->rx_jumbo_consumer;
  6446. break;
  6447. case 3:
  6448. prodptr = &sblk->reserved;
  6449. break;
  6450. case 4:
  6451. prodptr = &sblk->rx_mini_consumer;
  6452. break;
  6453. }
  6454. tnapi->rx_rcb_prod_idx = prodptr;
  6455. } else {
  6456. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6457. }
  6458. }
  6459. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6460. goto err_out;
  6461. return 0;
  6462. err_out:
  6463. tg3_free_consistent(tp);
  6464. return -ENOMEM;
  6465. }
  6466. #define MAX_WAIT_CNT 1000
  6467. /* To stop a block, clear the enable bit and poll till it
  6468. * clears. tp->lock is held.
  6469. */
  6470. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6471. {
  6472. unsigned int i;
  6473. u32 val;
  6474. if (tg3_flag(tp, 5705_PLUS)) {
  6475. switch (ofs) {
  6476. case RCVLSC_MODE:
  6477. case DMAC_MODE:
  6478. case MBFREE_MODE:
  6479. case BUFMGR_MODE:
  6480. case MEMARB_MODE:
  6481. /* We can't enable/disable these bits of the
  6482. * 5705/5750, just say success.
  6483. */
  6484. return 0;
  6485. default:
  6486. break;
  6487. }
  6488. }
  6489. val = tr32(ofs);
  6490. val &= ~enable_bit;
  6491. tw32_f(ofs, val);
  6492. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6493. udelay(100);
  6494. val = tr32(ofs);
  6495. if ((val & enable_bit) == 0)
  6496. break;
  6497. }
  6498. if (i == MAX_WAIT_CNT && !silent) {
  6499. dev_err(&tp->pdev->dev,
  6500. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6501. ofs, enable_bit);
  6502. return -ENODEV;
  6503. }
  6504. return 0;
  6505. }
  6506. /* tp->lock is held. */
  6507. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6508. {
  6509. int i, err;
  6510. tg3_disable_ints(tp);
  6511. tp->rx_mode &= ~RX_MODE_ENABLE;
  6512. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6513. udelay(10);
  6514. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6515. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6516. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6517. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6518. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6519. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6520. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6521. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6522. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6523. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6524. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6525. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6526. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6527. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6528. tw32_f(MAC_MODE, tp->mac_mode);
  6529. udelay(40);
  6530. tp->tx_mode &= ~TX_MODE_ENABLE;
  6531. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6532. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6533. udelay(100);
  6534. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6535. break;
  6536. }
  6537. if (i >= MAX_WAIT_CNT) {
  6538. dev_err(&tp->pdev->dev,
  6539. "%s timed out, TX_MODE_ENABLE will not clear "
  6540. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6541. err |= -ENODEV;
  6542. }
  6543. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6544. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6545. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6546. tw32(FTQ_RESET, 0xffffffff);
  6547. tw32(FTQ_RESET, 0x00000000);
  6548. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6549. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6550. for (i = 0; i < tp->irq_cnt; i++) {
  6551. struct tg3_napi *tnapi = &tp->napi[i];
  6552. if (tnapi->hw_status)
  6553. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6554. }
  6555. return err;
  6556. }
  6557. /* Save PCI command register before chip reset */
  6558. static void tg3_save_pci_state(struct tg3 *tp)
  6559. {
  6560. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6561. }
  6562. /* Restore PCI state after chip reset */
  6563. static void tg3_restore_pci_state(struct tg3 *tp)
  6564. {
  6565. u32 val;
  6566. /* Re-enable indirect register accesses. */
  6567. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6568. tp->misc_host_ctrl);
  6569. /* Set MAX PCI retry to zero. */
  6570. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6571. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6572. tg3_flag(tp, PCIX_MODE))
  6573. val |= PCISTATE_RETRY_SAME_DMA;
  6574. /* Allow reads and writes to the APE register and memory space. */
  6575. if (tg3_flag(tp, ENABLE_APE))
  6576. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6577. PCISTATE_ALLOW_APE_SHMEM_WR |
  6578. PCISTATE_ALLOW_APE_PSPACE_WR;
  6579. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6580. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6581. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6582. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6583. tp->pci_cacheline_sz);
  6584. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6585. tp->pci_lat_timer);
  6586. }
  6587. /* Make sure PCI-X relaxed ordering bit is clear. */
  6588. if (tg3_flag(tp, PCIX_MODE)) {
  6589. u16 pcix_cmd;
  6590. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6591. &pcix_cmd);
  6592. pcix_cmd &= ~PCI_X_CMD_ERO;
  6593. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6594. pcix_cmd);
  6595. }
  6596. if (tg3_flag(tp, 5780_CLASS)) {
  6597. /* Chip reset on 5780 will reset MSI enable bit,
  6598. * so need to restore it.
  6599. */
  6600. if (tg3_flag(tp, USING_MSI)) {
  6601. u16 ctrl;
  6602. pci_read_config_word(tp->pdev,
  6603. tp->msi_cap + PCI_MSI_FLAGS,
  6604. &ctrl);
  6605. pci_write_config_word(tp->pdev,
  6606. tp->msi_cap + PCI_MSI_FLAGS,
  6607. ctrl | PCI_MSI_FLAGS_ENABLE);
  6608. val = tr32(MSGINT_MODE);
  6609. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6610. }
  6611. }
  6612. }
  6613. /* tp->lock is held. */
  6614. static int tg3_chip_reset(struct tg3 *tp)
  6615. {
  6616. u32 val;
  6617. void (*write_op)(struct tg3 *, u32, u32);
  6618. int i, err;
  6619. tg3_nvram_lock(tp);
  6620. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6621. /* No matching tg3_nvram_unlock() after this because
  6622. * chip reset below will undo the nvram lock.
  6623. */
  6624. tp->nvram_lock_cnt = 0;
  6625. /* GRC_MISC_CFG core clock reset will clear the memory
  6626. * enable bit in PCI register 4 and the MSI enable bit
  6627. * on some chips, so we save relevant registers here.
  6628. */
  6629. tg3_save_pci_state(tp);
  6630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6631. tg3_flag(tp, 5755_PLUS))
  6632. tw32(GRC_FASTBOOT_PC, 0);
  6633. /*
  6634. * We must avoid the readl() that normally takes place.
  6635. * It locks machines, causes machine checks, and other
  6636. * fun things. So, temporarily disable the 5701
  6637. * hardware workaround, while we do the reset.
  6638. */
  6639. write_op = tp->write32;
  6640. if (write_op == tg3_write_flush_reg32)
  6641. tp->write32 = tg3_write32;
  6642. /* Prevent the irq handler from reading or writing PCI registers
  6643. * during chip reset when the memory enable bit in the PCI command
  6644. * register may be cleared. The chip does not generate interrupt
  6645. * at this time, but the irq handler may still be called due to irq
  6646. * sharing or irqpoll.
  6647. */
  6648. tg3_flag_set(tp, CHIP_RESETTING);
  6649. for (i = 0; i < tp->irq_cnt; i++) {
  6650. struct tg3_napi *tnapi = &tp->napi[i];
  6651. if (tnapi->hw_status) {
  6652. tnapi->hw_status->status = 0;
  6653. tnapi->hw_status->status_tag = 0;
  6654. }
  6655. tnapi->last_tag = 0;
  6656. tnapi->last_irq_tag = 0;
  6657. }
  6658. smp_mb();
  6659. for (i = 0; i < tp->irq_cnt; i++)
  6660. synchronize_irq(tp->napi[i].irq_vec);
  6661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6662. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6663. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6664. }
  6665. /* do the reset */
  6666. val = GRC_MISC_CFG_CORECLK_RESET;
  6667. if (tg3_flag(tp, PCI_EXPRESS)) {
  6668. /* Force PCIe 1.0a mode */
  6669. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6670. !tg3_flag(tp, 57765_PLUS) &&
  6671. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6672. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6673. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6674. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6675. tw32(GRC_MISC_CFG, (1 << 29));
  6676. val |= (1 << 29);
  6677. }
  6678. }
  6679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6680. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6681. tw32(GRC_VCPU_EXT_CTRL,
  6682. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6683. }
  6684. /* Manage gphy power for all CPMU absent PCIe devices. */
  6685. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6686. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6687. tw32(GRC_MISC_CFG, val);
  6688. /* restore 5701 hardware bug workaround write method */
  6689. tp->write32 = write_op;
  6690. /* Unfortunately, we have to delay before the PCI read back.
  6691. * Some 575X chips even will not respond to a PCI cfg access
  6692. * when the reset command is given to the chip.
  6693. *
  6694. * How do these hardware designers expect things to work
  6695. * properly if the PCI write is posted for a long period
  6696. * of time? It is always necessary to have some method by
  6697. * which a register read back can occur to push the write
  6698. * out which does the reset.
  6699. *
  6700. * For most tg3 variants the trick below was working.
  6701. * Ho hum...
  6702. */
  6703. udelay(120);
  6704. /* Flush PCI posted writes. The normal MMIO registers
  6705. * are inaccessible at this time so this is the only
  6706. * way to make this reliably (actually, this is no longer
  6707. * the case, see above). I tried to use indirect
  6708. * register read/write but this upset some 5701 variants.
  6709. */
  6710. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6711. udelay(120);
  6712. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6713. u16 val16;
  6714. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6715. int j;
  6716. u32 cfg_val;
  6717. /* Wait for link training to complete. */
  6718. for (j = 0; j < 5000; j++)
  6719. udelay(100);
  6720. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6721. pci_write_config_dword(tp->pdev, 0xc4,
  6722. cfg_val | (1 << 15));
  6723. }
  6724. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6725. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6726. /*
  6727. * Older PCIe devices only support the 128 byte
  6728. * MPS setting. Enforce the restriction.
  6729. */
  6730. if (!tg3_flag(tp, CPMU_PRESENT))
  6731. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6732. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6733. /* Clear error status */
  6734. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6735. PCI_EXP_DEVSTA_CED |
  6736. PCI_EXP_DEVSTA_NFED |
  6737. PCI_EXP_DEVSTA_FED |
  6738. PCI_EXP_DEVSTA_URD);
  6739. }
  6740. tg3_restore_pci_state(tp);
  6741. tg3_flag_clear(tp, CHIP_RESETTING);
  6742. tg3_flag_clear(tp, ERROR_PROCESSED);
  6743. val = 0;
  6744. if (tg3_flag(tp, 5780_CLASS))
  6745. val = tr32(MEMARB_MODE);
  6746. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6747. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6748. tg3_stop_fw(tp);
  6749. tw32(0x5000, 0x400);
  6750. }
  6751. tw32(GRC_MODE, tp->grc_mode);
  6752. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6753. val = tr32(0xc4);
  6754. tw32(0xc4, val | (1 << 15));
  6755. }
  6756. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6758. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6759. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6760. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6761. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6762. }
  6763. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6764. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6765. val = tp->mac_mode;
  6766. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6767. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6768. val = tp->mac_mode;
  6769. } else
  6770. val = 0;
  6771. tw32_f(MAC_MODE, val);
  6772. udelay(40);
  6773. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6774. err = tg3_poll_fw(tp);
  6775. if (err)
  6776. return err;
  6777. tg3_mdio_start(tp);
  6778. if (tg3_flag(tp, PCI_EXPRESS) &&
  6779. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6780. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6781. !tg3_flag(tp, 57765_PLUS)) {
  6782. val = tr32(0x7c00);
  6783. tw32(0x7c00, val | (1 << 25));
  6784. }
  6785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6786. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6787. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6788. }
  6789. /* Reprobe ASF enable state. */
  6790. tg3_flag_clear(tp, ENABLE_ASF);
  6791. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6792. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6793. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6794. u32 nic_cfg;
  6795. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6796. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6797. tg3_flag_set(tp, ENABLE_ASF);
  6798. tp->last_event_jiffies = jiffies;
  6799. if (tg3_flag(tp, 5750_PLUS))
  6800. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6801. }
  6802. }
  6803. return 0;
  6804. }
  6805. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6806. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6807. /* tp->lock is held. */
  6808. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6809. {
  6810. int err;
  6811. tg3_stop_fw(tp);
  6812. tg3_write_sig_pre_reset(tp, kind);
  6813. tg3_abort_hw(tp, silent);
  6814. err = tg3_chip_reset(tp);
  6815. __tg3_set_mac_addr(tp, 0);
  6816. tg3_write_sig_legacy(tp, kind);
  6817. tg3_write_sig_post_reset(tp, kind);
  6818. if (tp->hw_stats) {
  6819. /* Save the stats across chip resets... */
  6820. tg3_get_nstats(tp, &tp->net_stats_prev);
  6821. tg3_get_estats(tp, &tp->estats_prev);
  6822. /* And make sure the next sample is new data */
  6823. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6824. }
  6825. if (err)
  6826. return err;
  6827. return 0;
  6828. }
  6829. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6830. {
  6831. struct tg3 *tp = netdev_priv(dev);
  6832. struct sockaddr *addr = p;
  6833. int err = 0, skip_mac_1 = 0;
  6834. if (!is_valid_ether_addr(addr->sa_data))
  6835. return -EADDRNOTAVAIL;
  6836. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6837. if (!netif_running(dev))
  6838. return 0;
  6839. if (tg3_flag(tp, ENABLE_ASF)) {
  6840. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6841. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6842. addr0_low = tr32(MAC_ADDR_0_LOW);
  6843. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6844. addr1_low = tr32(MAC_ADDR_1_LOW);
  6845. /* Skip MAC addr 1 if ASF is using it. */
  6846. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6847. !(addr1_high == 0 && addr1_low == 0))
  6848. skip_mac_1 = 1;
  6849. }
  6850. spin_lock_bh(&tp->lock);
  6851. __tg3_set_mac_addr(tp, skip_mac_1);
  6852. spin_unlock_bh(&tp->lock);
  6853. return err;
  6854. }
  6855. /* tp->lock is held. */
  6856. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6857. dma_addr_t mapping, u32 maxlen_flags,
  6858. u32 nic_addr)
  6859. {
  6860. tg3_write_mem(tp,
  6861. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6862. ((u64) mapping >> 32));
  6863. tg3_write_mem(tp,
  6864. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6865. ((u64) mapping & 0xffffffff));
  6866. tg3_write_mem(tp,
  6867. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6868. maxlen_flags);
  6869. if (!tg3_flag(tp, 5705_PLUS))
  6870. tg3_write_mem(tp,
  6871. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6872. nic_addr);
  6873. }
  6874. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6875. {
  6876. int i = 0;
  6877. if (!tg3_flag(tp, ENABLE_TSS)) {
  6878. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6879. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6880. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6881. } else {
  6882. tw32(HOSTCC_TXCOL_TICKS, 0);
  6883. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6884. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6885. for (; i < tp->txq_cnt; i++) {
  6886. u32 reg;
  6887. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6888. tw32(reg, ec->tx_coalesce_usecs);
  6889. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6890. tw32(reg, ec->tx_max_coalesced_frames);
  6891. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6892. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6893. }
  6894. }
  6895. for (; i < tp->irq_max - 1; i++) {
  6896. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6897. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6898. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6899. }
  6900. }
  6901. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6902. {
  6903. int i = 0;
  6904. u32 limit = tp->rxq_cnt;
  6905. if (!tg3_flag(tp, ENABLE_RSS)) {
  6906. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6907. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6908. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6909. limit--;
  6910. } else {
  6911. tw32(HOSTCC_RXCOL_TICKS, 0);
  6912. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6913. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6914. }
  6915. for (; i < limit; i++) {
  6916. u32 reg;
  6917. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6918. tw32(reg, ec->rx_coalesce_usecs);
  6919. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6920. tw32(reg, ec->rx_max_coalesced_frames);
  6921. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6922. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6923. }
  6924. for (; i < tp->irq_max - 1; i++) {
  6925. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6926. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6927. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6928. }
  6929. }
  6930. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6931. {
  6932. tg3_coal_tx_init(tp, ec);
  6933. tg3_coal_rx_init(tp, ec);
  6934. if (!tg3_flag(tp, 5705_PLUS)) {
  6935. u32 val = ec->stats_block_coalesce_usecs;
  6936. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6937. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6938. if (!tp->link_up)
  6939. val = 0;
  6940. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6941. }
  6942. }
  6943. /* tp->lock is held. */
  6944. static void tg3_rings_reset(struct tg3 *tp)
  6945. {
  6946. int i;
  6947. u32 stblk, txrcb, rxrcb, limit;
  6948. struct tg3_napi *tnapi = &tp->napi[0];
  6949. /* Disable all transmit rings but the first. */
  6950. if (!tg3_flag(tp, 5705_PLUS))
  6951. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6952. else if (tg3_flag(tp, 5717_PLUS))
  6953. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6954. else if (tg3_flag(tp, 57765_CLASS))
  6955. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6956. else
  6957. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6958. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6959. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6960. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6961. BDINFO_FLAGS_DISABLED);
  6962. /* Disable all receive return rings but the first. */
  6963. if (tg3_flag(tp, 5717_PLUS))
  6964. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6965. else if (!tg3_flag(tp, 5705_PLUS))
  6966. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6967. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6968. tg3_flag(tp, 57765_CLASS))
  6969. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6970. else
  6971. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6972. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6973. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6974. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6975. BDINFO_FLAGS_DISABLED);
  6976. /* Disable interrupts */
  6977. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6978. tp->napi[0].chk_msi_cnt = 0;
  6979. tp->napi[0].last_rx_cons = 0;
  6980. tp->napi[0].last_tx_cons = 0;
  6981. /* Zero mailbox registers. */
  6982. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6983. for (i = 1; i < tp->irq_max; i++) {
  6984. tp->napi[i].tx_prod = 0;
  6985. tp->napi[i].tx_cons = 0;
  6986. if (tg3_flag(tp, ENABLE_TSS))
  6987. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6988. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6989. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6990. tp->napi[i].chk_msi_cnt = 0;
  6991. tp->napi[i].last_rx_cons = 0;
  6992. tp->napi[i].last_tx_cons = 0;
  6993. }
  6994. if (!tg3_flag(tp, ENABLE_TSS))
  6995. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6996. } else {
  6997. tp->napi[0].tx_prod = 0;
  6998. tp->napi[0].tx_cons = 0;
  6999. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7000. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7001. }
  7002. /* Make sure the NIC-based send BD rings are disabled. */
  7003. if (!tg3_flag(tp, 5705_PLUS)) {
  7004. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7005. for (i = 0; i < 16; i++)
  7006. tw32_tx_mbox(mbox + i * 8, 0);
  7007. }
  7008. txrcb = NIC_SRAM_SEND_RCB;
  7009. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7010. /* Clear status block in ram. */
  7011. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7012. /* Set status block DMA address */
  7013. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7014. ((u64) tnapi->status_mapping >> 32));
  7015. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7016. ((u64) tnapi->status_mapping & 0xffffffff));
  7017. if (tnapi->tx_ring) {
  7018. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7019. (TG3_TX_RING_SIZE <<
  7020. BDINFO_FLAGS_MAXLEN_SHIFT),
  7021. NIC_SRAM_TX_BUFFER_DESC);
  7022. txrcb += TG3_BDINFO_SIZE;
  7023. }
  7024. if (tnapi->rx_rcb) {
  7025. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7026. (tp->rx_ret_ring_mask + 1) <<
  7027. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7028. rxrcb += TG3_BDINFO_SIZE;
  7029. }
  7030. stblk = HOSTCC_STATBLCK_RING1;
  7031. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7032. u64 mapping = (u64)tnapi->status_mapping;
  7033. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7034. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7035. /* Clear status block in ram. */
  7036. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7037. if (tnapi->tx_ring) {
  7038. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7039. (TG3_TX_RING_SIZE <<
  7040. BDINFO_FLAGS_MAXLEN_SHIFT),
  7041. NIC_SRAM_TX_BUFFER_DESC);
  7042. txrcb += TG3_BDINFO_SIZE;
  7043. }
  7044. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7045. ((tp->rx_ret_ring_mask + 1) <<
  7046. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7047. stblk += 8;
  7048. rxrcb += TG3_BDINFO_SIZE;
  7049. }
  7050. }
  7051. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7052. {
  7053. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7054. if (!tg3_flag(tp, 5750_PLUS) ||
  7055. tg3_flag(tp, 5780_CLASS) ||
  7056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7058. tg3_flag(tp, 57765_PLUS))
  7059. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7060. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7062. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7063. else
  7064. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7065. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7066. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7067. val = min(nic_rep_thresh, host_rep_thresh);
  7068. tw32(RCVBDI_STD_THRESH, val);
  7069. if (tg3_flag(tp, 57765_PLUS))
  7070. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7071. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7072. return;
  7073. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7074. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7075. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7076. tw32(RCVBDI_JUMBO_THRESH, val);
  7077. if (tg3_flag(tp, 57765_PLUS))
  7078. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7079. }
  7080. static inline u32 calc_crc(unsigned char *buf, int len)
  7081. {
  7082. u32 reg;
  7083. u32 tmp;
  7084. int j, k;
  7085. reg = 0xffffffff;
  7086. for (j = 0; j < len; j++) {
  7087. reg ^= buf[j];
  7088. for (k = 0; k < 8; k++) {
  7089. tmp = reg & 0x01;
  7090. reg >>= 1;
  7091. if (tmp)
  7092. reg ^= 0xedb88320;
  7093. }
  7094. }
  7095. return ~reg;
  7096. }
  7097. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7098. {
  7099. /* accept or reject all multicast frames */
  7100. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7101. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7102. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7103. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7104. }
  7105. static void __tg3_set_rx_mode(struct net_device *dev)
  7106. {
  7107. struct tg3 *tp = netdev_priv(dev);
  7108. u32 rx_mode;
  7109. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7110. RX_MODE_KEEP_VLAN_TAG);
  7111. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7112. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7113. * flag clear.
  7114. */
  7115. if (!tg3_flag(tp, ENABLE_ASF))
  7116. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7117. #endif
  7118. if (dev->flags & IFF_PROMISC) {
  7119. /* Promiscuous mode. */
  7120. rx_mode |= RX_MODE_PROMISC;
  7121. } else if (dev->flags & IFF_ALLMULTI) {
  7122. /* Accept all multicast. */
  7123. tg3_set_multi(tp, 1);
  7124. } else if (netdev_mc_empty(dev)) {
  7125. /* Reject all multicast. */
  7126. tg3_set_multi(tp, 0);
  7127. } else {
  7128. /* Accept one or more multicast(s). */
  7129. struct netdev_hw_addr *ha;
  7130. u32 mc_filter[4] = { 0, };
  7131. u32 regidx;
  7132. u32 bit;
  7133. u32 crc;
  7134. netdev_for_each_mc_addr(ha, dev) {
  7135. crc = calc_crc(ha->addr, ETH_ALEN);
  7136. bit = ~crc & 0x7f;
  7137. regidx = (bit & 0x60) >> 5;
  7138. bit &= 0x1f;
  7139. mc_filter[regidx] |= (1 << bit);
  7140. }
  7141. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7142. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7143. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7144. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7145. }
  7146. if (rx_mode != tp->rx_mode) {
  7147. tp->rx_mode = rx_mode;
  7148. tw32_f(MAC_RX_MODE, rx_mode);
  7149. udelay(10);
  7150. }
  7151. }
  7152. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7153. {
  7154. int i;
  7155. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7156. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7157. }
  7158. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7159. {
  7160. int i;
  7161. if (!tg3_flag(tp, SUPPORT_MSIX))
  7162. return;
  7163. if (tp->rxq_cnt == 1) {
  7164. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7165. return;
  7166. }
  7167. /* Validate table against current IRQ count */
  7168. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7169. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7170. break;
  7171. }
  7172. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7173. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7174. }
  7175. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7176. {
  7177. int i = 0;
  7178. u32 reg = MAC_RSS_INDIR_TBL_0;
  7179. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7180. u32 val = tp->rss_ind_tbl[i];
  7181. i++;
  7182. for (; i % 8; i++) {
  7183. val <<= 4;
  7184. val |= tp->rss_ind_tbl[i];
  7185. }
  7186. tw32(reg, val);
  7187. reg += 4;
  7188. }
  7189. }
  7190. /* tp->lock is held. */
  7191. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7192. {
  7193. u32 val, rdmac_mode;
  7194. int i, err, limit;
  7195. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7196. tg3_disable_ints(tp);
  7197. tg3_stop_fw(tp);
  7198. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7199. if (tg3_flag(tp, INIT_COMPLETE))
  7200. tg3_abort_hw(tp, 1);
  7201. /* Enable MAC control of LPI */
  7202. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7203. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7204. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7205. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7206. tw32_f(TG3_CPMU_EEE_CTRL,
  7207. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7208. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7209. TG3_CPMU_EEEMD_LPI_IN_TX |
  7210. TG3_CPMU_EEEMD_LPI_IN_RX |
  7211. TG3_CPMU_EEEMD_EEE_ENABLE;
  7212. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7213. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7214. if (tg3_flag(tp, ENABLE_APE))
  7215. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7216. tw32_f(TG3_CPMU_EEE_MODE, val);
  7217. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7218. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7219. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7220. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7221. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7222. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7223. }
  7224. if (reset_phy)
  7225. tg3_phy_reset(tp);
  7226. err = tg3_chip_reset(tp);
  7227. if (err)
  7228. return err;
  7229. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7230. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7231. val = tr32(TG3_CPMU_CTRL);
  7232. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7233. tw32(TG3_CPMU_CTRL, val);
  7234. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7235. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7236. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7237. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7238. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7239. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7240. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7241. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7242. val = tr32(TG3_CPMU_HST_ACC);
  7243. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7244. val |= CPMU_HST_ACC_MACCLK_6_25;
  7245. tw32(TG3_CPMU_HST_ACC, val);
  7246. }
  7247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7248. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7249. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7250. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7251. tw32(PCIE_PWR_MGMT_THRESH, val);
  7252. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7253. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7254. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7255. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7256. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7257. }
  7258. if (tg3_flag(tp, L1PLLPD_EN)) {
  7259. u32 grc_mode = tr32(GRC_MODE);
  7260. /* Access the lower 1K of PL PCIE block registers. */
  7261. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7262. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7263. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7264. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7265. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7266. tw32(GRC_MODE, grc_mode);
  7267. }
  7268. if (tg3_flag(tp, 57765_CLASS)) {
  7269. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7270. u32 grc_mode = tr32(GRC_MODE);
  7271. /* Access the lower 1K of PL PCIE block registers. */
  7272. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7273. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7274. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7275. TG3_PCIE_PL_LO_PHYCTL5);
  7276. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7277. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7278. tw32(GRC_MODE, grc_mode);
  7279. }
  7280. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7281. u32 grc_mode = tr32(GRC_MODE);
  7282. /* Access the lower 1K of DL PCIE block registers. */
  7283. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7284. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7285. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7286. TG3_PCIE_DL_LO_FTSMAX);
  7287. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7288. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7289. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7290. tw32(GRC_MODE, grc_mode);
  7291. }
  7292. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7293. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7294. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7295. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7296. }
  7297. /* This works around an issue with Athlon chipsets on
  7298. * B3 tigon3 silicon. This bit has no effect on any
  7299. * other revision. But do not set this on PCI Express
  7300. * chips and don't even touch the clocks if the CPMU is present.
  7301. */
  7302. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7303. if (!tg3_flag(tp, PCI_EXPRESS))
  7304. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7305. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7306. }
  7307. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7308. tg3_flag(tp, PCIX_MODE)) {
  7309. val = tr32(TG3PCI_PCISTATE);
  7310. val |= PCISTATE_RETRY_SAME_DMA;
  7311. tw32(TG3PCI_PCISTATE, val);
  7312. }
  7313. if (tg3_flag(tp, ENABLE_APE)) {
  7314. /* Allow reads and writes to the
  7315. * APE register and memory space.
  7316. */
  7317. val = tr32(TG3PCI_PCISTATE);
  7318. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7319. PCISTATE_ALLOW_APE_SHMEM_WR |
  7320. PCISTATE_ALLOW_APE_PSPACE_WR;
  7321. tw32(TG3PCI_PCISTATE, val);
  7322. }
  7323. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7324. /* Enable some hw fixes. */
  7325. val = tr32(TG3PCI_MSI_DATA);
  7326. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7327. tw32(TG3PCI_MSI_DATA, val);
  7328. }
  7329. /* Descriptor ring init may make accesses to the
  7330. * NIC SRAM area to setup the TX descriptors, so we
  7331. * can only do this after the hardware has been
  7332. * successfully reset.
  7333. */
  7334. err = tg3_init_rings(tp);
  7335. if (err)
  7336. return err;
  7337. if (tg3_flag(tp, 57765_PLUS)) {
  7338. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7339. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7340. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7341. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7342. if (!tg3_flag(tp, 57765_CLASS) &&
  7343. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7344. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7345. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7346. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7347. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7348. /* This value is determined during the probe time DMA
  7349. * engine test, tg3_test_dma.
  7350. */
  7351. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7352. }
  7353. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7354. GRC_MODE_4X_NIC_SEND_RINGS |
  7355. GRC_MODE_NO_TX_PHDR_CSUM |
  7356. GRC_MODE_NO_RX_PHDR_CSUM);
  7357. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7358. /* Pseudo-header checksum is done by hardware logic and not
  7359. * the offload processers, so make the chip do the pseudo-
  7360. * header checksums on receive. For transmit it is more
  7361. * convenient to do the pseudo-header checksum in software
  7362. * as Linux does that on transmit for us in all cases.
  7363. */
  7364. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7365. tw32(GRC_MODE,
  7366. tp->grc_mode |
  7367. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7368. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7369. val = tr32(GRC_MISC_CFG);
  7370. val &= ~0xff;
  7371. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7372. tw32(GRC_MISC_CFG, val);
  7373. /* Initialize MBUF/DESC pool. */
  7374. if (tg3_flag(tp, 5750_PLUS)) {
  7375. /* Do nothing. */
  7376. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7377. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7379. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7380. else
  7381. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7382. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7383. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7384. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7385. int fw_len;
  7386. fw_len = tp->fw_len;
  7387. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7388. tw32(BUFMGR_MB_POOL_ADDR,
  7389. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7390. tw32(BUFMGR_MB_POOL_SIZE,
  7391. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7392. }
  7393. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7394. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7395. tp->bufmgr_config.mbuf_read_dma_low_water);
  7396. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7397. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7398. tw32(BUFMGR_MB_HIGH_WATER,
  7399. tp->bufmgr_config.mbuf_high_water);
  7400. } else {
  7401. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7402. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7403. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7404. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7405. tw32(BUFMGR_MB_HIGH_WATER,
  7406. tp->bufmgr_config.mbuf_high_water_jumbo);
  7407. }
  7408. tw32(BUFMGR_DMA_LOW_WATER,
  7409. tp->bufmgr_config.dma_low_water);
  7410. tw32(BUFMGR_DMA_HIGH_WATER,
  7411. tp->bufmgr_config.dma_high_water);
  7412. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7413. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7414. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7416. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7417. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7418. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7419. tw32(BUFMGR_MODE, val);
  7420. for (i = 0; i < 2000; i++) {
  7421. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7422. break;
  7423. udelay(10);
  7424. }
  7425. if (i >= 2000) {
  7426. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7427. return -ENODEV;
  7428. }
  7429. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7430. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7431. tg3_setup_rxbd_thresholds(tp);
  7432. /* Initialize TG3_BDINFO's at:
  7433. * RCVDBDI_STD_BD: standard eth size rx ring
  7434. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7435. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7436. *
  7437. * like so:
  7438. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7439. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7440. * ring attribute flags
  7441. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7442. *
  7443. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7444. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7445. *
  7446. * The size of each ring is fixed in the firmware, but the location is
  7447. * configurable.
  7448. */
  7449. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7450. ((u64) tpr->rx_std_mapping >> 32));
  7451. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7452. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7453. if (!tg3_flag(tp, 5717_PLUS))
  7454. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7455. NIC_SRAM_RX_BUFFER_DESC);
  7456. /* Disable the mini ring */
  7457. if (!tg3_flag(tp, 5705_PLUS))
  7458. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7459. BDINFO_FLAGS_DISABLED);
  7460. /* Program the jumbo buffer descriptor ring control
  7461. * blocks on those devices that have them.
  7462. */
  7463. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7464. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7465. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7466. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7467. ((u64) tpr->rx_jmb_mapping >> 32));
  7468. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7469. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7470. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7471. BDINFO_FLAGS_MAXLEN_SHIFT;
  7472. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7473. val | BDINFO_FLAGS_USE_EXT_RECV);
  7474. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7475. tg3_flag(tp, 57765_CLASS))
  7476. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7477. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7478. } else {
  7479. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7480. BDINFO_FLAGS_DISABLED);
  7481. }
  7482. if (tg3_flag(tp, 57765_PLUS)) {
  7483. val = TG3_RX_STD_RING_SIZE(tp);
  7484. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7485. val |= (TG3_RX_STD_DMA_SZ << 2);
  7486. } else
  7487. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7488. } else
  7489. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7490. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7491. tpr->rx_std_prod_idx = tp->rx_pending;
  7492. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7493. tpr->rx_jmb_prod_idx =
  7494. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7495. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7496. tg3_rings_reset(tp);
  7497. /* Initialize MAC address and backoff seed. */
  7498. __tg3_set_mac_addr(tp, 0);
  7499. /* MTU + ethernet header + FCS + optional VLAN tag */
  7500. tw32(MAC_RX_MTU_SIZE,
  7501. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7502. /* The slot time is changed by tg3_setup_phy if we
  7503. * run at gigabit with half duplex.
  7504. */
  7505. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7506. (6 << TX_LENGTHS_IPG_SHIFT) |
  7507. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7509. val |= tr32(MAC_TX_LENGTHS) &
  7510. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7511. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7512. tw32(MAC_TX_LENGTHS, val);
  7513. /* Receive rules. */
  7514. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7515. tw32(RCVLPC_CONFIG, 0x0181);
  7516. /* Calculate RDMAC_MODE setting early, we need it to determine
  7517. * the RCVLPC_STATE_ENABLE mask.
  7518. */
  7519. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7520. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7521. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7522. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7523. RDMAC_MODE_LNGREAD_ENAB);
  7524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7525. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7529. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7530. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7531. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7533. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7534. if (tg3_flag(tp, TSO_CAPABLE) &&
  7535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7536. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7537. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7538. !tg3_flag(tp, IS_5788)) {
  7539. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7540. }
  7541. }
  7542. if (tg3_flag(tp, PCI_EXPRESS))
  7543. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7544. if (tg3_flag(tp, HW_TSO_1) ||
  7545. tg3_flag(tp, HW_TSO_2) ||
  7546. tg3_flag(tp, HW_TSO_3))
  7547. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7548. if (tg3_flag(tp, 57765_PLUS) ||
  7549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7551. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7553. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7558. tg3_flag(tp, 57765_PLUS)) {
  7559. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7560. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7561. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7562. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7563. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7564. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7565. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7566. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7567. }
  7568. tw32(TG3_RDMA_RSRVCTRL_REG,
  7569. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7570. }
  7571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7573. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7574. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7575. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7576. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7577. }
  7578. /* Receive/send statistics. */
  7579. if (tg3_flag(tp, 5750_PLUS)) {
  7580. val = tr32(RCVLPC_STATS_ENABLE);
  7581. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7582. tw32(RCVLPC_STATS_ENABLE, val);
  7583. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7584. tg3_flag(tp, TSO_CAPABLE)) {
  7585. val = tr32(RCVLPC_STATS_ENABLE);
  7586. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7587. tw32(RCVLPC_STATS_ENABLE, val);
  7588. } else {
  7589. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7590. }
  7591. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7592. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7593. tw32(SNDDATAI_STATSCTRL,
  7594. (SNDDATAI_SCTRL_ENABLE |
  7595. SNDDATAI_SCTRL_FASTUPD));
  7596. /* Setup host coalescing engine. */
  7597. tw32(HOSTCC_MODE, 0);
  7598. for (i = 0; i < 2000; i++) {
  7599. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7600. break;
  7601. udelay(10);
  7602. }
  7603. __tg3_set_coalesce(tp, &tp->coal);
  7604. if (!tg3_flag(tp, 5705_PLUS)) {
  7605. /* Status/statistics block address. See tg3_timer,
  7606. * the tg3_periodic_fetch_stats call there, and
  7607. * tg3_get_stats to see how this works for 5705/5750 chips.
  7608. */
  7609. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7610. ((u64) tp->stats_mapping >> 32));
  7611. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7612. ((u64) tp->stats_mapping & 0xffffffff));
  7613. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7614. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7615. /* Clear statistics and status block memory areas */
  7616. for (i = NIC_SRAM_STATS_BLK;
  7617. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7618. i += sizeof(u32)) {
  7619. tg3_write_mem(tp, i, 0);
  7620. udelay(40);
  7621. }
  7622. }
  7623. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7624. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7625. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7626. if (!tg3_flag(tp, 5705_PLUS))
  7627. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7628. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7629. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7630. /* reset to prevent losing 1st rx packet intermittently */
  7631. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7632. udelay(10);
  7633. }
  7634. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7635. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7636. MAC_MODE_FHDE_ENABLE;
  7637. if (tg3_flag(tp, ENABLE_APE))
  7638. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7639. if (!tg3_flag(tp, 5705_PLUS) &&
  7640. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7641. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7642. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7643. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7644. udelay(40);
  7645. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7646. * If TG3_FLAG_IS_NIC is zero, we should read the
  7647. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7648. * whether used as inputs or outputs, are set by boot code after
  7649. * reset.
  7650. */
  7651. if (!tg3_flag(tp, IS_NIC)) {
  7652. u32 gpio_mask;
  7653. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7654. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7655. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7657. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7658. GRC_LCLCTRL_GPIO_OUTPUT3;
  7659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7660. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7661. tp->grc_local_ctrl &= ~gpio_mask;
  7662. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7663. /* GPIO1 must be driven high for eeprom write protect */
  7664. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7665. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7666. GRC_LCLCTRL_GPIO_OUTPUT1);
  7667. }
  7668. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7669. udelay(100);
  7670. if (tg3_flag(tp, USING_MSIX)) {
  7671. val = tr32(MSGINT_MODE);
  7672. val |= MSGINT_MODE_ENABLE;
  7673. if (tp->irq_cnt > 1)
  7674. val |= MSGINT_MODE_MULTIVEC_EN;
  7675. if (!tg3_flag(tp, 1SHOT_MSI))
  7676. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7677. tw32(MSGINT_MODE, val);
  7678. }
  7679. if (!tg3_flag(tp, 5705_PLUS)) {
  7680. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7681. udelay(40);
  7682. }
  7683. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7684. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7685. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7686. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7687. WDMAC_MODE_LNGREAD_ENAB);
  7688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7689. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7690. if (tg3_flag(tp, TSO_CAPABLE) &&
  7691. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7692. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7693. /* nothing */
  7694. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7695. !tg3_flag(tp, IS_5788)) {
  7696. val |= WDMAC_MODE_RX_ACCEL;
  7697. }
  7698. }
  7699. /* Enable host coalescing bug fix */
  7700. if (tg3_flag(tp, 5755_PLUS))
  7701. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7703. val |= WDMAC_MODE_BURST_ALL_DATA;
  7704. tw32_f(WDMAC_MODE, val);
  7705. udelay(40);
  7706. if (tg3_flag(tp, PCIX_MODE)) {
  7707. u16 pcix_cmd;
  7708. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7709. &pcix_cmd);
  7710. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7711. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7712. pcix_cmd |= PCI_X_CMD_READ_2K;
  7713. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7714. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7715. pcix_cmd |= PCI_X_CMD_READ_2K;
  7716. }
  7717. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7718. pcix_cmd);
  7719. }
  7720. tw32_f(RDMAC_MODE, rdmac_mode);
  7721. udelay(40);
  7722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7723. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7724. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7725. break;
  7726. }
  7727. if (i < TG3_NUM_RDMA_CHANNELS) {
  7728. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7729. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7730. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7731. tg3_flag_set(tp, 5719_RDMA_BUG);
  7732. }
  7733. }
  7734. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7735. if (!tg3_flag(tp, 5705_PLUS))
  7736. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7738. tw32(SNDDATAC_MODE,
  7739. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7740. else
  7741. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7742. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7743. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7744. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7745. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7746. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7747. tw32(RCVDBDI_MODE, val);
  7748. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7749. if (tg3_flag(tp, HW_TSO_1) ||
  7750. tg3_flag(tp, HW_TSO_2) ||
  7751. tg3_flag(tp, HW_TSO_3))
  7752. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7753. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7754. if (tg3_flag(tp, ENABLE_TSS))
  7755. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7756. tw32(SNDBDI_MODE, val);
  7757. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7758. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7759. err = tg3_load_5701_a0_firmware_fix(tp);
  7760. if (err)
  7761. return err;
  7762. }
  7763. if (tg3_flag(tp, TSO_CAPABLE)) {
  7764. err = tg3_load_tso_firmware(tp);
  7765. if (err)
  7766. return err;
  7767. }
  7768. tp->tx_mode = TX_MODE_ENABLE;
  7769. if (tg3_flag(tp, 5755_PLUS) ||
  7770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7771. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7773. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7774. tp->tx_mode &= ~val;
  7775. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7776. }
  7777. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7778. udelay(100);
  7779. if (tg3_flag(tp, ENABLE_RSS)) {
  7780. tg3_rss_write_indir_tbl(tp);
  7781. /* Setup the "secret" hash key. */
  7782. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7783. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7784. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7785. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7786. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7787. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7788. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7789. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7790. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7791. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7792. }
  7793. tp->rx_mode = RX_MODE_ENABLE;
  7794. if (tg3_flag(tp, 5755_PLUS))
  7795. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7796. if (tg3_flag(tp, ENABLE_RSS))
  7797. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7798. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7799. RX_MODE_RSS_IPV6_HASH_EN |
  7800. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7801. RX_MODE_RSS_IPV4_HASH_EN |
  7802. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7803. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7804. udelay(10);
  7805. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7806. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7807. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7808. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7809. udelay(10);
  7810. }
  7811. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7812. udelay(10);
  7813. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7814. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7815. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7816. /* Set drive transmission level to 1.2V */
  7817. /* only if the signal pre-emphasis bit is not set */
  7818. val = tr32(MAC_SERDES_CFG);
  7819. val &= 0xfffff000;
  7820. val |= 0x880;
  7821. tw32(MAC_SERDES_CFG, val);
  7822. }
  7823. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7824. tw32(MAC_SERDES_CFG, 0x616000);
  7825. }
  7826. /* Prevent chip from dropping frames when flow control
  7827. * is enabled.
  7828. */
  7829. if (tg3_flag(tp, 57765_CLASS))
  7830. val = 1;
  7831. else
  7832. val = 2;
  7833. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7835. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7836. /* Use hardware link auto-negotiation */
  7837. tg3_flag_set(tp, HW_AUTONEG);
  7838. }
  7839. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7841. u32 tmp;
  7842. tmp = tr32(SERDES_RX_CTRL);
  7843. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7844. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7845. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7846. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7847. }
  7848. if (!tg3_flag(tp, USE_PHYLIB)) {
  7849. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7850. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7851. err = tg3_setup_phy(tp, 0);
  7852. if (err)
  7853. return err;
  7854. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7855. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7856. u32 tmp;
  7857. /* Clear CRC stats. */
  7858. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7859. tg3_writephy(tp, MII_TG3_TEST1,
  7860. tmp | MII_TG3_TEST1_CRC_EN);
  7861. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7862. }
  7863. }
  7864. }
  7865. __tg3_set_rx_mode(tp->dev);
  7866. /* Initialize receive rules. */
  7867. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7868. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7869. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7870. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7871. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7872. limit = 8;
  7873. else
  7874. limit = 16;
  7875. if (tg3_flag(tp, ENABLE_ASF))
  7876. limit -= 4;
  7877. switch (limit) {
  7878. case 16:
  7879. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7880. case 15:
  7881. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7882. case 14:
  7883. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7884. case 13:
  7885. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7886. case 12:
  7887. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7888. case 11:
  7889. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7890. case 10:
  7891. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7892. case 9:
  7893. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7894. case 8:
  7895. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7896. case 7:
  7897. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7898. case 6:
  7899. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7900. case 5:
  7901. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7902. case 4:
  7903. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7904. case 3:
  7905. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7906. case 2:
  7907. case 1:
  7908. default:
  7909. break;
  7910. }
  7911. if (tg3_flag(tp, ENABLE_APE))
  7912. /* Write our heartbeat update interval to APE. */
  7913. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7914. APE_HOST_HEARTBEAT_INT_DISABLE);
  7915. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7916. return 0;
  7917. }
  7918. /* Called at device open time to get the chip ready for
  7919. * packet processing. Invoked with tp->lock held.
  7920. */
  7921. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7922. {
  7923. tg3_switch_clocks(tp);
  7924. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7925. return tg3_reset_hw(tp, reset_phy);
  7926. }
  7927. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  7928. {
  7929. int i;
  7930. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  7931. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  7932. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  7933. off += len;
  7934. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  7935. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  7936. memset(ocir, 0, TG3_OCIR_LEN);
  7937. }
  7938. }
  7939. /* sysfs attributes for hwmon */
  7940. static ssize_t tg3_show_temp(struct device *dev,
  7941. struct device_attribute *devattr, char *buf)
  7942. {
  7943. struct pci_dev *pdev = to_pci_dev(dev);
  7944. struct net_device *netdev = pci_get_drvdata(pdev);
  7945. struct tg3 *tp = netdev_priv(netdev);
  7946. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  7947. u32 temperature;
  7948. spin_lock_bh(&tp->lock);
  7949. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  7950. sizeof(temperature));
  7951. spin_unlock_bh(&tp->lock);
  7952. return sprintf(buf, "%u\n", temperature);
  7953. }
  7954. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  7955. TG3_TEMP_SENSOR_OFFSET);
  7956. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  7957. TG3_TEMP_CAUTION_OFFSET);
  7958. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  7959. TG3_TEMP_MAX_OFFSET);
  7960. static struct attribute *tg3_attributes[] = {
  7961. &sensor_dev_attr_temp1_input.dev_attr.attr,
  7962. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  7963. &sensor_dev_attr_temp1_max.dev_attr.attr,
  7964. NULL
  7965. };
  7966. static const struct attribute_group tg3_group = {
  7967. .attrs = tg3_attributes,
  7968. };
  7969. static void tg3_hwmon_close(struct tg3 *tp)
  7970. {
  7971. if (tp->hwmon_dev) {
  7972. hwmon_device_unregister(tp->hwmon_dev);
  7973. tp->hwmon_dev = NULL;
  7974. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  7975. }
  7976. }
  7977. static void tg3_hwmon_open(struct tg3 *tp)
  7978. {
  7979. int i, err;
  7980. u32 size = 0;
  7981. struct pci_dev *pdev = tp->pdev;
  7982. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  7983. tg3_sd_scan_scratchpad(tp, ocirs);
  7984. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  7985. if (!ocirs[i].src_data_length)
  7986. continue;
  7987. size += ocirs[i].src_hdr_length;
  7988. size += ocirs[i].src_data_length;
  7989. }
  7990. if (!size)
  7991. return;
  7992. /* Register hwmon sysfs hooks */
  7993. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  7994. if (err) {
  7995. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  7996. return;
  7997. }
  7998. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  7999. if (IS_ERR(tp->hwmon_dev)) {
  8000. tp->hwmon_dev = NULL;
  8001. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8002. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8003. }
  8004. }
  8005. #define TG3_STAT_ADD32(PSTAT, REG) \
  8006. do { u32 __val = tr32(REG); \
  8007. (PSTAT)->low += __val; \
  8008. if ((PSTAT)->low < __val) \
  8009. (PSTAT)->high += 1; \
  8010. } while (0)
  8011. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8012. {
  8013. struct tg3_hw_stats *sp = tp->hw_stats;
  8014. if (!tp->link_up)
  8015. return;
  8016. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8017. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8018. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8019. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8020. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8021. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8022. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8023. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8024. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8025. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8026. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8027. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8028. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8029. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8030. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8031. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8032. u32 val;
  8033. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8034. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8035. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8036. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8037. }
  8038. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8039. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8040. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8041. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8042. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8043. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8044. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8045. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8046. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8047. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8048. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8049. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8050. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8051. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8052. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8053. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8054. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8055. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8056. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8057. } else {
  8058. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8059. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8060. if (val) {
  8061. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8062. sp->rx_discards.low += val;
  8063. if (sp->rx_discards.low < val)
  8064. sp->rx_discards.high += 1;
  8065. }
  8066. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8067. }
  8068. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8069. }
  8070. static void tg3_chk_missed_msi(struct tg3 *tp)
  8071. {
  8072. u32 i;
  8073. for (i = 0; i < tp->irq_cnt; i++) {
  8074. struct tg3_napi *tnapi = &tp->napi[i];
  8075. if (tg3_has_work(tnapi)) {
  8076. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8077. tnapi->last_tx_cons == tnapi->tx_cons) {
  8078. if (tnapi->chk_msi_cnt < 1) {
  8079. tnapi->chk_msi_cnt++;
  8080. return;
  8081. }
  8082. tg3_msi(0, tnapi);
  8083. }
  8084. }
  8085. tnapi->chk_msi_cnt = 0;
  8086. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8087. tnapi->last_tx_cons = tnapi->tx_cons;
  8088. }
  8089. }
  8090. static void tg3_timer(unsigned long __opaque)
  8091. {
  8092. struct tg3 *tp = (struct tg3 *) __opaque;
  8093. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8094. goto restart_timer;
  8095. spin_lock(&tp->lock);
  8096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8097. tg3_flag(tp, 57765_CLASS))
  8098. tg3_chk_missed_msi(tp);
  8099. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8100. /* All of this garbage is because when using non-tagged
  8101. * IRQ status the mailbox/status_block protocol the chip
  8102. * uses with the cpu is race prone.
  8103. */
  8104. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8105. tw32(GRC_LOCAL_CTRL,
  8106. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8107. } else {
  8108. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8109. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8110. }
  8111. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8112. spin_unlock(&tp->lock);
  8113. tg3_reset_task_schedule(tp);
  8114. goto restart_timer;
  8115. }
  8116. }
  8117. /* This part only runs once per second. */
  8118. if (!--tp->timer_counter) {
  8119. if (tg3_flag(tp, 5705_PLUS))
  8120. tg3_periodic_fetch_stats(tp);
  8121. if (tp->setlpicnt && !--tp->setlpicnt)
  8122. tg3_phy_eee_enable(tp);
  8123. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8124. u32 mac_stat;
  8125. int phy_event;
  8126. mac_stat = tr32(MAC_STATUS);
  8127. phy_event = 0;
  8128. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8129. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8130. phy_event = 1;
  8131. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8132. phy_event = 1;
  8133. if (phy_event)
  8134. tg3_setup_phy(tp, 0);
  8135. } else if (tg3_flag(tp, POLL_SERDES)) {
  8136. u32 mac_stat = tr32(MAC_STATUS);
  8137. int need_setup = 0;
  8138. if (tp->link_up &&
  8139. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8140. need_setup = 1;
  8141. }
  8142. if (!tp->link_up &&
  8143. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8144. MAC_STATUS_SIGNAL_DET))) {
  8145. need_setup = 1;
  8146. }
  8147. if (need_setup) {
  8148. if (!tp->serdes_counter) {
  8149. tw32_f(MAC_MODE,
  8150. (tp->mac_mode &
  8151. ~MAC_MODE_PORT_MODE_MASK));
  8152. udelay(40);
  8153. tw32_f(MAC_MODE, tp->mac_mode);
  8154. udelay(40);
  8155. }
  8156. tg3_setup_phy(tp, 0);
  8157. }
  8158. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8159. tg3_flag(tp, 5780_CLASS)) {
  8160. tg3_serdes_parallel_detect(tp);
  8161. }
  8162. tp->timer_counter = tp->timer_multiplier;
  8163. }
  8164. /* Heartbeat is only sent once every 2 seconds.
  8165. *
  8166. * The heartbeat is to tell the ASF firmware that the host
  8167. * driver is still alive. In the event that the OS crashes,
  8168. * ASF needs to reset the hardware to free up the FIFO space
  8169. * that may be filled with rx packets destined for the host.
  8170. * If the FIFO is full, ASF will no longer function properly.
  8171. *
  8172. * Unintended resets have been reported on real time kernels
  8173. * where the timer doesn't run on time. Netpoll will also have
  8174. * same problem.
  8175. *
  8176. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8177. * to check the ring condition when the heartbeat is expiring
  8178. * before doing the reset. This will prevent most unintended
  8179. * resets.
  8180. */
  8181. if (!--tp->asf_counter) {
  8182. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8183. tg3_wait_for_event_ack(tp);
  8184. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8185. FWCMD_NICDRV_ALIVE3);
  8186. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8187. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8188. TG3_FW_UPDATE_TIMEOUT_SEC);
  8189. tg3_generate_fw_event(tp);
  8190. }
  8191. tp->asf_counter = tp->asf_multiplier;
  8192. }
  8193. spin_unlock(&tp->lock);
  8194. restart_timer:
  8195. tp->timer.expires = jiffies + tp->timer_offset;
  8196. add_timer(&tp->timer);
  8197. }
  8198. static void __devinit tg3_timer_init(struct tg3 *tp)
  8199. {
  8200. if (tg3_flag(tp, TAGGED_STATUS) &&
  8201. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8202. !tg3_flag(tp, 57765_CLASS))
  8203. tp->timer_offset = HZ;
  8204. else
  8205. tp->timer_offset = HZ / 10;
  8206. BUG_ON(tp->timer_offset > HZ);
  8207. tp->timer_multiplier = (HZ / tp->timer_offset);
  8208. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8209. TG3_FW_UPDATE_FREQ_SEC;
  8210. init_timer(&tp->timer);
  8211. tp->timer.data = (unsigned long) tp;
  8212. tp->timer.function = tg3_timer;
  8213. }
  8214. static void tg3_timer_start(struct tg3 *tp)
  8215. {
  8216. tp->asf_counter = tp->asf_multiplier;
  8217. tp->timer_counter = tp->timer_multiplier;
  8218. tp->timer.expires = jiffies + tp->timer_offset;
  8219. add_timer(&tp->timer);
  8220. }
  8221. static void tg3_timer_stop(struct tg3 *tp)
  8222. {
  8223. del_timer_sync(&tp->timer);
  8224. }
  8225. /* Restart hardware after configuration changes, self-test, etc.
  8226. * Invoked with tp->lock held.
  8227. */
  8228. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8229. __releases(tp->lock)
  8230. __acquires(tp->lock)
  8231. {
  8232. int err;
  8233. err = tg3_init_hw(tp, reset_phy);
  8234. if (err) {
  8235. netdev_err(tp->dev,
  8236. "Failed to re-initialize device, aborting\n");
  8237. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8238. tg3_full_unlock(tp);
  8239. tg3_timer_stop(tp);
  8240. tp->irq_sync = 0;
  8241. tg3_napi_enable(tp);
  8242. dev_close(tp->dev);
  8243. tg3_full_lock(tp, 0);
  8244. }
  8245. return err;
  8246. }
  8247. static void tg3_reset_task(struct work_struct *work)
  8248. {
  8249. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8250. int err;
  8251. tg3_full_lock(tp, 0);
  8252. if (!netif_running(tp->dev)) {
  8253. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8254. tg3_full_unlock(tp);
  8255. return;
  8256. }
  8257. tg3_full_unlock(tp);
  8258. tg3_phy_stop(tp);
  8259. tg3_netif_stop(tp);
  8260. tg3_full_lock(tp, 1);
  8261. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8262. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8263. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8264. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8265. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8266. }
  8267. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8268. err = tg3_init_hw(tp, 1);
  8269. if (err)
  8270. goto out;
  8271. tg3_netif_start(tp);
  8272. out:
  8273. tg3_full_unlock(tp);
  8274. if (!err)
  8275. tg3_phy_start(tp);
  8276. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8277. }
  8278. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8279. {
  8280. irq_handler_t fn;
  8281. unsigned long flags;
  8282. char *name;
  8283. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8284. if (tp->irq_cnt == 1)
  8285. name = tp->dev->name;
  8286. else {
  8287. name = &tnapi->irq_lbl[0];
  8288. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8289. name[IFNAMSIZ-1] = 0;
  8290. }
  8291. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8292. fn = tg3_msi;
  8293. if (tg3_flag(tp, 1SHOT_MSI))
  8294. fn = tg3_msi_1shot;
  8295. flags = 0;
  8296. } else {
  8297. fn = tg3_interrupt;
  8298. if (tg3_flag(tp, TAGGED_STATUS))
  8299. fn = tg3_interrupt_tagged;
  8300. flags = IRQF_SHARED;
  8301. }
  8302. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8303. }
  8304. static int tg3_test_interrupt(struct tg3 *tp)
  8305. {
  8306. struct tg3_napi *tnapi = &tp->napi[0];
  8307. struct net_device *dev = tp->dev;
  8308. int err, i, intr_ok = 0;
  8309. u32 val;
  8310. if (!netif_running(dev))
  8311. return -ENODEV;
  8312. tg3_disable_ints(tp);
  8313. free_irq(tnapi->irq_vec, tnapi);
  8314. /*
  8315. * Turn off MSI one shot mode. Otherwise this test has no
  8316. * observable way to know whether the interrupt was delivered.
  8317. */
  8318. if (tg3_flag(tp, 57765_PLUS)) {
  8319. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8320. tw32(MSGINT_MODE, val);
  8321. }
  8322. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8323. IRQF_SHARED, dev->name, tnapi);
  8324. if (err)
  8325. return err;
  8326. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8327. tg3_enable_ints(tp);
  8328. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8329. tnapi->coal_now);
  8330. for (i = 0; i < 5; i++) {
  8331. u32 int_mbox, misc_host_ctrl;
  8332. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8333. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8334. if ((int_mbox != 0) ||
  8335. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8336. intr_ok = 1;
  8337. break;
  8338. }
  8339. if (tg3_flag(tp, 57765_PLUS) &&
  8340. tnapi->hw_status->status_tag != tnapi->last_tag)
  8341. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8342. msleep(10);
  8343. }
  8344. tg3_disable_ints(tp);
  8345. free_irq(tnapi->irq_vec, tnapi);
  8346. err = tg3_request_irq(tp, 0);
  8347. if (err)
  8348. return err;
  8349. if (intr_ok) {
  8350. /* Reenable MSI one shot mode. */
  8351. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8352. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8353. tw32(MSGINT_MODE, val);
  8354. }
  8355. return 0;
  8356. }
  8357. return -EIO;
  8358. }
  8359. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8360. * successfully restored
  8361. */
  8362. static int tg3_test_msi(struct tg3 *tp)
  8363. {
  8364. int err;
  8365. u16 pci_cmd;
  8366. if (!tg3_flag(tp, USING_MSI))
  8367. return 0;
  8368. /* Turn off SERR reporting in case MSI terminates with Master
  8369. * Abort.
  8370. */
  8371. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8372. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8373. pci_cmd & ~PCI_COMMAND_SERR);
  8374. err = tg3_test_interrupt(tp);
  8375. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8376. if (!err)
  8377. return 0;
  8378. /* other failures */
  8379. if (err != -EIO)
  8380. return err;
  8381. /* MSI test failed, go back to INTx mode */
  8382. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8383. "to INTx mode. Please report this failure to the PCI "
  8384. "maintainer and include system chipset information\n");
  8385. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8386. pci_disable_msi(tp->pdev);
  8387. tg3_flag_clear(tp, USING_MSI);
  8388. tp->napi[0].irq_vec = tp->pdev->irq;
  8389. err = tg3_request_irq(tp, 0);
  8390. if (err)
  8391. return err;
  8392. /* Need to reset the chip because the MSI cycle may have terminated
  8393. * with Master Abort.
  8394. */
  8395. tg3_full_lock(tp, 1);
  8396. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8397. err = tg3_init_hw(tp, 1);
  8398. tg3_full_unlock(tp);
  8399. if (err)
  8400. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8401. return err;
  8402. }
  8403. static int tg3_request_firmware(struct tg3 *tp)
  8404. {
  8405. const __be32 *fw_data;
  8406. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8407. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8408. tp->fw_needed);
  8409. return -ENOENT;
  8410. }
  8411. fw_data = (void *)tp->fw->data;
  8412. /* Firmware blob starts with version numbers, followed by
  8413. * start address and _full_ length including BSS sections
  8414. * (which must be longer than the actual data, of course
  8415. */
  8416. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8417. if (tp->fw_len < (tp->fw->size - 12)) {
  8418. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8419. tp->fw_len, tp->fw_needed);
  8420. release_firmware(tp->fw);
  8421. tp->fw = NULL;
  8422. return -EINVAL;
  8423. }
  8424. /* We no longer need firmware; we have it. */
  8425. tp->fw_needed = NULL;
  8426. return 0;
  8427. }
  8428. static u32 tg3_irq_count(struct tg3 *tp)
  8429. {
  8430. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8431. if (irq_cnt > 1) {
  8432. /* We want as many rx rings enabled as there are cpus.
  8433. * In multiqueue MSI-X mode, the first MSI-X vector
  8434. * only deals with link interrupts, etc, so we add
  8435. * one to the number of vectors we are requesting.
  8436. */
  8437. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8438. }
  8439. return irq_cnt;
  8440. }
  8441. static bool tg3_enable_msix(struct tg3 *tp)
  8442. {
  8443. int i, rc;
  8444. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8445. tp->txq_cnt = tp->txq_req;
  8446. tp->rxq_cnt = tp->rxq_req;
  8447. if (!tp->rxq_cnt)
  8448. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8449. if (tp->rxq_cnt > tp->rxq_max)
  8450. tp->rxq_cnt = tp->rxq_max;
  8451. /* Disable multiple TX rings by default. Simple round-robin hardware
  8452. * scheduling of the TX rings can cause starvation of rings with
  8453. * small packets when other rings have TSO or jumbo packets.
  8454. */
  8455. if (!tp->txq_req)
  8456. tp->txq_cnt = 1;
  8457. tp->irq_cnt = tg3_irq_count(tp);
  8458. for (i = 0; i < tp->irq_max; i++) {
  8459. msix_ent[i].entry = i;
  8460. msix_ent[i].vector = 0;
  8461. }
  8462. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8463. if (rc < 0) {
  8464. return false;
  8465. } else if (rc != 0) {
  8466. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8467. return false;
  8468. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8469. tp->irq_cnt, rc);
  8470. tp->irq_cnt = rc;
  8471. tp->rxq_cnt = max(rc - 1, 1);
  8472. if (tp->txq_cnt)
  8473. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8474. }
  8475. for (i = 0; i < tp->irq_max; i++)
  8476. tp->napi[i].irq_vec = msix_ent[i].vector;
  8477. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8478. pci_disable_msix(tp->pdev);
  8479. return false;
  8480. }
  8481. if (tp->irq_cnt == 1)
  8482. return true;
  8483. tg3_flag_set(tp, ENABLE_RSS);
  8484. if (tp->txq_cnt > 1)
  8485. tg3_flag_set(tp, ENABLE_TSS);
  8486. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8487. return true;
  8488. }
  8489. static void tg3_ints_init(struct tg3 *tp)
  8490. {
  8491. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8492. !tg3_flag(tp, TAGGED_STATUS)) {
  8493. /* All MSI supporting chips should support tagged
  8494. * status. Assert that this is the case.
  8495. */
  8496. netdev_warn(tp->dev,
  8497. "MSI without TAGGED_STATUS? Not using MSI\n");
  8498. goto defcfg;
  8499. }
  8500. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8501. tg3_flag_set(tp, USING_MSIX);
  8502. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8503. tg3_flag_set(tp, USING_MSI);
  8504. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8505. u32 msi_mode = tr32(MSGINT_MODE);
  8506. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8507. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8508. if (!tg3_flag(tp, 1SHOT_MSI))
  8509. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8510. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8511. }
  8512. defcfg:
  8513. if (!tg3_flag(tp, USING_MSIX)) {
  8514. tp->irq_cnt = 1;
  8515. tp->napi[0].irq_vec = tp->pdev->irq;
  8516. }
  8517. if (tp->irq_cnt == 1) {
  8518. tp->txq_cnt = 1;
  8519. tp->rxq_cnt = 1;
  8520. netif_set_real_num_tx_queues(tp->dev, 1);
  8521. netif_set_real_num_rx_queues(tp->dev, 1);
  8522. }
  8523. }
  8524. static void tg3_ints_fini(struct tg3 *tp)
  8525. {
  8526. if (tg3_flag(tp, USING_MSIX))
  8527. pci_disable_msix(tp->pdev);
  8528. else if (tg3_flag(tp, USING_MSI))
  8529. pci_disable_msi(tp->pdev);
  8530. tg3_flag_clear(tp, USING_MSI);
  8531. tg3_flag_clear(tp, USING_MSIX);
  8532. tg3_flag_clear(tp, ENABLE_RSS);
  8533. tg3_flag_clear(tp, ENABLE_TSS);
  8534. }
  8535. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq)
  8536. {
  8537. struct net_device *dev = tp->dev;
  8538. int i, err;
  8539. /*
  8540. * Setup interrupts first so we know how
  8541. * many NAPI resources to allocate
  8542. */
  8543. tg3_ints_init(tp);
  8544. tg3_rss_check_indir_tbl(tp);
  8545. /* The placement of this call is tied
  8546. * to the setup and use of Host TX descriptors.
  8547. */
  8548. err = tg3_alloc_consistent(tp);
  8549. if (err)
  8550. goto err_out1;
  8551. tg3_napi_init(tp);
  8552. tg3_napi_enable(tp);
  8553. for (i = 0; i < tp->irq_cnt; i++) {
  8554. struct tg3_napi *tnapi = &tp->napi[i];
  8555. err = tg3_request_irq(tp, i);
  8556. if (err) {
  8557. for (i--; i >= 0; i--) {
  8558. tnapi = &tp->napi[i];
  8559. free_irq(tnapi->irq_vec, tnapi);
  8560. }
  8561. goto err_out2;
  8562. }
  8563. }
  8564. tg3_full_lock(tp, 0);
  8565. err = tg3_init_hw(tp, reset_phy);
  8566. if (err) {
  8567. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8568. tg3_free_rings(tp);
  8569. }
  8570. tg3_full_unlock(tp);
  8571. if (err)
  8572. goto err_out3;
  8573. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8574. err = tg3_test_msi(tp);
  8575. if (err) {
  8576. tg3_full_lock(tp, 0);
  8577. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8578. tg3_free_rings(tp);
  8579. tg3_full_unlock(tp);
  8580. goto err_out2;
  8581. }
  8582. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8583. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8584. tw32(PCIE_TRANSACTION_CFG,
  8585. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8586. }
  8587. }
  8588. tg3_phy_start(tp);
  8589. tg3_hwmon_open(tp);
  8590. tg3_full_lock(tp, 0);
  8591. tg3_timer_start(tp);
  8592. tg3_flag_set(tp, INIT_COMPLETE);
  8593. tg3_enable_ints(tp);
  8594. tg3_full_unlock(tp);
  8595. netif_tx_start_all_queues(dev);
  8596. /*
  8597. * Reset loopback feature if it was turned on while the device was down
  8598. * make sure that it's installed properly now.
  8599. */
  8600. if (dev->features & NETIF_F_LOOPBACK)
  8601. tg3_set_loopback(dev, dev->features);
  8602. return 0;
  8603. err_out3:
  8604. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8605. struct tg3_napi *tnapi = &tp->napi[i];
  8606. free_irq(tnapi->irq_vec, tnapi);
  8607. }
  8608. err_out2:
  8609. tg3_napi_disable(tp);
  8610. tg3_napi_fini(tp);
  8611. tg3_free_consistent(tp);
  8612. err_out1:
  8613. tg3_ints_fini(tp);
  8614. return err;
  8615. }
  8616. static void tg3_stop(struct tg3 *tp)
  8617. {
  8618. int i;
  8619. tg3_reset_task_cancel(tp);
  8620. tg3_netif_stop(tp);
  8621. tg3_timer_stop(tp);
  8622. tg3_hwmon_close(tp);
  8623. tg3_phy_stop(tp);
  8624. tg3_full_lock(tp, 1);
  8625. tg3_disable_ints(tp);
  8626. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8627. tg3_free_rings(tp);
  8628. tg3_flag_clear(tp, INIT_COMPLETE);
  8629. tg3_full_unlock(tp);
  8630. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8631. struct tg3_napi *tnapi = &tp->napi[i];
  8632. free_irq(tnapi->irq_vec, tnapi);
  8633. }
  8634. tg3_ints_fini(tp);
  8635. tg3_napi_fini(tp);
  8636. tg3_free_consistent(tp);
  8637. }
  8638. static int tg3_open(struct net_device *dev)
  8639. {
  8640. struct tg3 *tp = netdev_priv(dev);
  8641. int err;
  8642. if (tp->fw_needed) {
  8643. err = tg3_request_firmware(tp);
  8644. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8645. if (err)
  8646. return err;
  8647. } else if (err) {
  8648. netdev_warn(tp->dev, "TSO capability disabled\n");
  8649. tg3_flag_clear(tp, TSO_CAPABLE);
  8650. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8651. netdev_notice(tp->dev, "TSO capability restored\n");
  8652. tg3_flag_set(tp, TSO_CAPABLE);
  8653. }
  8654. }
  8655. tg3_carrier_off(tp);
  8656. err = tg3_power_up(tp);
  8657. if (err)
  8658. return err;
  8659. tg3_full_lock(tp, 0);
  8660. tg3_disable_ints(tp);
  8661. tg3_flag_clear(tp, INIT_COMPLETE);
  8662. tg3_full_unlock(tp);
  8663. err = tg3_start(tp, true, true);
  8664. if (err) {
  8665. tg3_frob_aux_power(tp, false);
  8666. pci_set_power_state(tp->pdev, PCI_D3hot);
  8667. }
  8668. return err;
  8669. }
  8670. static int tg3_close(struct net_device *dev)
  8671. {
  8672. struct tg3 *tp = netdev_priv(dev);
  8673. tg3_stop(tp);
  8674. /* Clear stats across close / open calls */
  8675. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8676. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8677. tg3_power_down(tp);
  8678. tg3_carrier_off(tp);
  8679. return 0;
  8680. }
  8681. static inline u64 get_stat64(tg3_stat64_t *val)
  8682. {
  8683. return ((u64)val->high << 32) | ((u64)val->low);
  8684. }
  8685. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8686. {
  8687. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8688. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8689. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8691. u32 val;
  8692. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8693. tg3_writephy(tp, MII_TG3_TEST1,
  8694. val | MII_TG3_TEST1_CRC_EN);
  8695. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8696. } else
  8697. val = 0;
  8698. tp->phy_crc_errors += val;
  8699. return tp->phy_crc_errors;
  8700. }
  8701. return get_stat64(&hw_stats->rx_fcs_errors);
  8702. }
  8703. #define ESTAT_ADD(member) \
  8704. estats->member = old_estats->member + \
  8705. get_stat64(&hw_stats->member)
  8706. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8707. {
  8708. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8709. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8710. ESTAT_ADD(rx_octets);
  8711. ESTAT_ADD(rx_fragments);
  8712. ESTAT_ADD(rx_ucast_packets);
  8713. ESTAT_ADD(rx_mcast_packets);
  8714. ESTAT_ADD(rx_bcast_packets);
  8715. ESTAT_ADD(rx_fcs_errors);
  8716. ESTAT_ADD(rx_align_errors);
  8717. ESTAT_ADD(rx_xon_pause_rcvd);
  8718. ESTAT_ADD(rx_xoff_pause_rcvd);
  8719. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8720. ESTAT_ADD(rx_xoff_entered);
  8721. ESTAT_ADD(rx_frame_too_long_errors);
  8722. ESTAT_ADD(rx_jabbers);
  8723. ESTAT_ADD(rx_undersize_packets);
  8724. ESTAT_ADD(rx_in_length_errors);
  8725. ESTAT_ADD(rx_out_length_errors);
  8726. ESTAT_ADD(rx_64_or_less_octet_packets);
  8727. ESTAT_ADD(rx_65_to_127_octet_packets);
  8728. ESTAT_ADD(rx_128_to_255_octet_packets);
  8729. ESTAT_ADD(rx_256_to_511_octet_packets);
  8730. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8731. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8732. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8733. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8734. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8735. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8736. ESTAT_ADD(tx_octets);
  8737. ESTAT_ADD(tx_collisions);
  8738. ESTAT_ADD(tx_xon_sent);
  8739. ESTAT_ADD(tx_xoff_sent);
  8740. ESTAT_ADD(tx_flow_control);
  8741. ESTAT_ADD(tx_mac_errors);
  8742. ESTAT_ADD(tx_single_collisions);
  8743. ESTAT_ADD(tx_mult_collisions);
  8744. ESTAT_ADD(tx_deferred);
  8745. ESTAT_ADD(tx_excessive_collisions);
  8746. ESTAT_ADD(tx_late_collisions);
  8747. ESTAT_ADD(tx_collide_2times);
  8748. ESTAT_ADD(tx_collide_3times);
  8749. ESTAT_ADD(tx_collide_4times);
  8750. ESTAT_ADD(tx_collide_5times);
  8751. ESTAT_ADD(tx_collide_6times);
  8752. ESTAT_ADD(tx_collide_7times);
  8753. ESTAT_ADD(tx_collide_8times);
  8754. ESTAT_ADD(tx_collide_9times);
  8755. ESTAT_ADD(tx_collide_10times);
  8756. ESTAT_ADD(tx_collide_11times);
  8757. ESTAT_ADD(tx_collide_12times);
  8758. ESTAT_ADD(tx_collide_13times);
  8759. ESTAT_ADD(tx_collide_14times);
  8760. ESTAT_ADD(tx_collide_15times);
  8761. ESTAT_ADD(tx_ucast_packets);
  8762. ESTAT_ADD(tx_mcast_packets);
  8763. ESTAT_ADD(tx_bcast_packets);
  8764. ESTAT_ADD(tx_carrier_sense_errors);
  8765. ESTAT_ADD(tx_discards);
  8766. ESTAT_ADD(tx_errors);
  8767. ESTAT_ADD(dma_writeq_full);
  8768. ESTAT_ADD(dma_write_prioq_full);
  8769. ESTAT_ADD(rxbds_empty);
  8770. ESTAT_ADD(rx_discards);
  8771. ESTAT_ADD(rx_errors);
  8772. ESTAT_ADD(rx_threshold_hit);
  8773. ESTAT_ADD(dma_readq_full);
  8774. ESTAT_ADD(dma_read_prioq_full);
  8775. ESTAT_ADD(tx_comp_queue_full);
  8776. ESTAT_ADD(ring_set_send_prod_index);
  8777. ESTAT_ADD(ring_status_update);
  8778. ESTAT_ADD(nic_irqs);
  8779. ESTAT_ADD(nic_avoided_irqs);
  8780. ESTAT_ADD(nic_tx_threshold_hit);
  8781. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8782. }
  8783. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8784. {
  8785. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8786. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8787. stats->rx_packets = old_stats->rx_packets +
  8788. get_stat64(&hw_stats->rx_ucast_packets) +
  8789. get_stat64(&hw_stats->rx_mcast_packets) +
  8790. get_stat64(&hw_stats->rx_bcast_packets);
  8791. stats->tx_packets = old_stats->tx_packets +
  8792. get_stat64(&hw_stats->tx_ucast_packets) +
  8793. get_stat64(&hw_stats->tx_mcast_packets) +
  8794. get_stat64(&hw_stats->tx_bcast_packets);
  8795. stats->rx_bytes = old_stats->rx_bytes +
  8796. get_stat64(&hw_stats->rx_octets);
  8797. stats->tx_bytes = old_stats->tx_bytes +
  8798. get_stat64(&hw_stats->tx_octets);
  8799. stats->rx_errors = old_stats->rx_errors +
  8800. get_stat64(&hw_stats->rx_errors);
  8801. stats->tx_errors = old_stats->tx_errors +
  8802. get_stat64(&hw_stats->tx_errors) +
  8803. get_stat64(&hw_stats->tx_mac_errors) +
  8804. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8805. get_stat64(&hw_stats->tx_discards);
  8806. stats->multicast = old_stats->multicast +
  8807. get_stat64(&hw_stats->rx_mcast_packets);
  8808. stats->collisions = old_stats->collisions +
  8809. get_stat64(&hw_stats->tx_collisions);
  8810. stats->rx_length_errors = old_stats->rx_length_errors +
  8811. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8812. get_stat64(&hw_stats->rx_undersize_packets);
  8813. stats->rx_over_errors = old_stats->rx_over_errors +
  8814. get_stat64(&hw_stats->rxbds_empty);
  8815. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8816. get_stat64(&hw_stats->rx_align_errors);
  8817. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8818. get_stat64(&hw_stats->tx_discards);
  8819. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8820. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8821. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8822. tg3_calc_crc_errors(tp);
  8823. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8824. get_stat64(&hw_stats->rx_discards);
  8825. stats->rx_dropped = tp->rx_dropped;
  8826. stats->tx_dropped = tp->tx_dropped;
  8827. }
  8828. static int tg3_get_regs_len(struct net_device *dev)
  8829. {
  8830. return TG3_REG_BLK_SIZE;
  8831. }
  8832. static void tg3_get_regs(struct net_device *dev,
  8833. struct ethtool_regs *regs, void *_p)
  8834. {
  8835. struct tg3 *tp = netdev_priv(dev);
  8836. regs->version = 0;
  8837. memset(_p, 0, TG3_REG_BLK_SIZE);
  8838. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8839. return;
  8840. tg3_full_lock(tp, 0);
  8841. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8842. tg3_full_unlock(tp);
  8843. }
  8844. static int tg3_get_eeprom_len(struct net_device *dev)
  8845. {
  8846. struct tg3 *tp = netdev_priv(dev);
  8847. return tp->nvram_size;
  8848. }
  8849. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8850. {
  8851. struct tg3 *tp = netdev_priv(dev);
  8852. int ret;
  8853. u8 *pd;
  8854. u32 i, offset, len, b_offset, b_count;
  8855. __be32 val;
  8856. if (tg3_flag(tp, NO_NVRAM))
  8857. return -EINVAL;
  8858. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8859. return -EAGAIN;
  8860. offset = eeprom->offset;
  8861. len = eeprom->len;
  8862. eeprom->len = 0;
  8863. eeprom->magic = TG3_EEPROM_MAGIC;
  8864. if (offset & 3) {
  8865. /* adjustments to start on required 4 byte boundary */
  8866. b_offset = offset & 3;
  8867. b_count = 4 - b_offset;
  8868. if (b_count > len) {
  8869. /* i.e. offset=1 len=2 */
  8870. b_count = len;
  8871. }
  8872. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8873. if (ret)
  8874. return ret;
  8875. memcpy(data, ((char *)&val) + b_offset, b_count);
  8876. len -= b_count;
  8877. offset += b_count;
  8878. eeprom->len += b_count;
  8879. }
  8880. /* read bytes up to the last 4 byte boundary */
  8881. pd = &data[eeprom->len];
  8882. for (i = 0; i < (len - (len & 3)); i += 4) {
  8883. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8884. if (ret) {
  8885. eeprom->len += i;
  8886. return ret;
  8887. }
  8888. memcpy(pd + i, &val, 4);
  8889. }
  8890. eeprom->len += i;
  8891. if (len & 3) {
  8892. /* read last bytes not ending on 4 byte boundary */
  8893. pd = &data[eeprom->len];
  8894. b_count = len & 3;
  8895. b_offset = offset + len - b_count;
  8896. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8897. if (ret)
  8898. return ret;
  8899. memcpy(pd, &val, b_count);
  8900. eeprom->len += b_count;
  8901. }
  8902. return 0;
  8903. }
  8904. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8905. {
  8906. struct tg3 *tp = netdev_priv(dev);
  8907. int ret;
  8908. u32 offset, len, b_offset, odd_len;
  8909. u8 *buf;
  8910. __be32 start, end;
  8911. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8912. return -EAGAIN;
  8913. if (tg3_flag(tp, NO_NVRAM) ||
  8914. eeprom->magic != TG3_EEPROM_MAGIC)
  8915. return -EINVAL;
  8916. offset = eeprom->offset;
  8917. len = eeprom->len;
  8918. if ((b_offset = (offset & 3))) {
  8919. /* adjustments to start on required 4 byte boundary */
  8920. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8921. if (ret)
  8922. return ret;
  8923. len += b_offset;
  8924. offset &= ~3;
  8925. if (len < 4)
  8926. len = 4;
  8927. }
  8928. odd_len = 0;
  8929. if (len & 3) {
  8930. /* adjustments to end on required 4 byte boundary */
  8931. odd_len = 1;
  8932. len = (len + 3) & ~3;
  8933. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8934. if (ret)
  8935. return ret;
  8936. }
  8937. buf = data;
  8938. if (b_offset || odd_len) {
  8939. buf = kmalloc(len, GFP_KERNEL);
  8940. if (!buf)
  8941. return -ENOMEM;
  8942. if (b_offset)
  8943. memcpy(buf, &start, 4);
  8944. if (odd_len)
  8945. memcpy(buf+len-4, &end, 4);
  8946. memcpy(buf + b_offset, data, eeprom->len);
  8947. }
  8948. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8949. if (buf != data)
  8950. kfree(buf);
  8951. return ret;
  8952. }
  8953. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8954. {
  8955. struct tg3 *tp = netdev_priv(dev);
  8956. if (tg3_flag(tp, USE_PHYLIB)) {
  8957. struct phy_device *phydev;
  8958. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8959. return -EAGAIN;
  8960. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8961. return phy_ethtool_gset(phydev, cmd);
  8962. }
  8963. cmd->supported = (SUPPORTED_Autoneg);
  8964. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8965. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8966. SUPPORTED_1000baseT_Full);
  8967. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8968. cmd->supported |= (SUPPORTED_100baseT_Half |
  8969. SUPPORTED_100baseT_Full |
  8970. SUPPORTED_10baseT_Half |
  8971. SUPPORTED_10baseT_Full |
  8972. SUPPORTED_TP);
  8973. cmd->port = PORT_TP;
  8974. } else {
  8975. cmd->supported |= SUPPORTED_FIBRE;
  8976. cmd->port = PORT_FIBRE;
  8977. }
  8978. cmd->advertising = tp->link_config.advertising;
  8979. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8980. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8981. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8982. cmd->advertising |= ADVERTISED_Pause;
  8983. } else {
  8984. cmd->advertising |= ADVERTISED_Pause |
  8985. ADVERTISED_Asym_Pause;
  8986. }
  8987. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8988. cmd->advertising |= ADVERTISED_Asym_Pause;
  8989. }
  8990. }
  8991. if (netif_running(dev) && tp->link_up) {
  8992. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8993. cmd->duplex = tp->link_config.active_duplex;
  8994. cmd->lp_advertising = tp->link_config.rmt_adv;
  8995. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8996. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8997. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8998. else
  8999. cmd->eth_tp_mdix = ETH_TP_MDI;
  9000. }
  9001. } else {
  9002. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9003. cmd->duplex = DUPLEX_UNKNOWN;
  9004. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9005. }
  9006. cmd->phy_address = tp->phy_addr;
  9007. cmd->transceiver = XCVR_INTERNAL;
  9008. cmd->autoneg = tp->link_config.autoneg;
  9009. cmd->maxtxpkt = 0;
  9010. cmd->maxrxpkt = 0;
  9011. return 0;
  9012. }
  9013. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9014. {
  9015. struct tg3 *tp = netdev_priv(dev);
  9016. u32 speed = ethtool_cmd_speed(cmd);
  9017. if (tg3_flag(tp, USE_PHYLIB)) {
  9018. struct phy_device *phydev;
  9019. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9020. return -EAGAIN;
  9021. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9022. return phy_ethtool_sset(phydev, cmd);
  9023. }
  9024. if (cmd->autoneg != AUTONEG_ENABLE &&
  9025. cmd->autoneg != AUTONEG_DISABLE)
  9026. return -EINVAL;
  9027. if (cmd->autoneg == AUTONEG_DISABLE &&
  9028. cmd->duplex != DUPLEX_FULL &&
  9029. cmd->duplex != DUPLEX_HALF)
  9030. return -EINVAL;
  9031. if (cmd->autoneg == AUTONEG_ENABLE) {
  9032. u32 mask = ADVERTISED_Autoneg |
  9033. ADVERTISED_Pause |
  9034. ADVERTISED_Asym_Pause;
  9035. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9036. mask |= ADVERTISED_1000baseT_Half |
  9037. ADVERTISED_1000baseT_Full;
  9038. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9039. mask |= ADVERTISED_100baseT_Half |
  9040. ADVERTISED_100baseT_Full |
  9041. ADVERTISED_10baseT_Half |
  9042. ADVERTISED_10baseT_Full |
  9043. ADVERTISED_TP;
  9044. else
  9045. mask |= ADVERTISED_FIBRE;
  9046. if (cmd->advertising & ~mask)
  9047. return -EINVAL;
  9048. mask &= (ADVERTISED_1000baseT_Half |
  9049. ADVERTISED_1000baseT_Full |
  9050. ADVERTISED_100baseT_Half |
  9051. ADVERTISED_100baseT_Full |
  9052. ADVERTISED_10baseT_Half |
  9053. ADVERTISED_10baseT_Full);
  9054. cmd->advertising &= mask;
  9055. } else {
  9056. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9057. if (speed != SPEED_1000)
  9058. return -EINVAL;
  9059. if (cmd->duplex != DUPLEX_FULL)
  9060. return -EINVAL;
  9061. } else {
  9062. if (speed != SPEED_100 &&
  9063. speed != SPEED_10)
  9064. return -EINVAL;
  9065. }
  9066. }
  9067. tg3_full_lock(tp, 0);
  9068. tp->link_config.autoneg = cmd->autoneg;
  9069. if (cmd->autoneg == AUTONEG_ENABLE) {
  9070. tp->link_config.advertising = (cmd->advertising |
  9071. ADVERTISED_Autoneg);
  9072. tp->link_config.speed = SPEED_UNKNOWN;
  9073. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9074. } else {
  9075. tp->link_config.advertising = 0;
  9076. tp->link_config.speed = speed;
  9077. tp->link_config.duplex = cmd->duplex;
  9078. }
  9079. if (netif_running(dev))
  9080. tg3_setup_phy(tp, 1);
  9081. tg3_full_unlock(tp);
  9082. return 0;
  9083. }
  9084. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9085. {
  9086. struct tg3 *tp = netdev_priv(dev);
  9087. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9088. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9089. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9090. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9091. }
  9092. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9093. {
  9094. struct tg3 *tp = netdev_priv(dev);
  9095. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9096. wol->supported = WAKE_MAGIC;
  9097. else
  9098. wol->supported = 0;
  9099. wol->wolopts = 0;
  9100. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9101. wol->wolopts = WAKE_MAGIC;
  9102. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9103. }
  9104. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9105. {
  9106. struct tg3 *tp = netdev_priv(dev);
  9107. struct device *dp = &tp->pdev->dev;
  9108. if (wol->wolopts & ~WAKE_MAGIC)
  9109. return -EINVAL;
  9110. if ((wol->wolopts & WAKE_MAGIC) &&
  9111. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9112. return -EINVAL;
  9113. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9114. spin_lock_bh(&tp->lock);
  9115. if (device_may_wakeup(dp))
  9116. tg3_flag_set(tp, WOL_ENABLE);
  9117. else
  9118. tg3_flag_clear(tp, WOL_ENABLE);
  9119. spin_unlock_bh(&tp->lock);
  9120. return 0;
  9121. }
  9122. static u32 tg3_get_msglevel(struct net_device *dev)
  9123. {
  9124. struct tg3 *tp = netdev_priv(dev);
  9125. return tp->msg_enable;
  9126. }
  9127. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9128. {
  9129. struct tg3 *tp = netdev_priv(dev);
  9130. tp->msg_enable = value;
  9131. }
  9132. static int tg3_nway_reset(struct net_device *dev)
  9133. {
  9134. struct tg3 *tp = netdev_priv(dev);
  9135. int r;
  9136. if (!netif_running(dev))
  9137. return -EAGAIN;
  9138. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9139. return -EINVAL;
  9140. if (tg3_flag(tp, USE_PHYLIB)) {
  9141. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9142. return -EAGAIN;
  9143. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9144. } else {
  9145. u32 bmcr;
  9146. spin_lock_bh(&tp->lock);
  9147. r = -EINVAL;
  9148. tg3_readphy(tp, MII_BMCR, &bmcr);
  9149. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9150. ((bmcr & BMCR_ANENABLE) ||
  9151. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9152. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9153. BMCR_ANENABLE);
  9154. r = 0;
  9155. }
  9156. spin_unlock_bh(&tp->lock);
  9157. }
  9158. return r;
  9159. }
  9160. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9161. {
  9162. struct tg3 *tp = netdev_priv(dev);
  9163. ering->rx_max_pending = tp->rx_std_ring_mask;
  9164. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9165. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9166. else
  9167. ering->rx_jumbo_max_pending = 0;
  9168. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9169. ering->rx_pending = tp->rx_pending;
  9170. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9171. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9172. else
  9173. ering->rx_jumbo_pending = 0;
  9174. ering->tx_pending = tp->napi[0].tx_pending;
  9175. }
  9176. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9177. {
  9178. struct tg3 *tp = netdev_priv(dev);
  9179. int i, irq_sync = 0, err = 0;
  9180. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9181. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9182. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9183. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9184. (tg3_flag(tp, TSO_BUG) &&
  9185. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9186. return -EINVAL;
  9187. if (netif_running(dev)) {
  9188. tg3_phy_stop(tp);
  9189. tg3_netif_stop(tp);
  9190. irq_sync = 1;
  9191. }
  9192. tg3_full_lock(tp, irq_sync);
  9193. tp->rx_pending = ering->rx_pending;
  9194. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9195. tp->rx_pending > 63)
  9196. tp->rx_pending = 63;
  9197. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9198. for (i = 0; i < tp->irq_max; i++)
  9199. tp->napi[i].tx_pending = ering->tx_pending;
  9200. if (netif_running(dev)) {
  9201. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9202. err = tg3_restart_hw(tp, 1);
  9203. if (!err)
  9204. tg3_netif_start(tp);
  9205. }
  9206. tg3_full_unlock(tp);
  9207. if (irq_sync && !err)
  9208. tg3_phy_start(tp);
  9209. return err;
  9210. }
  9211. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9212. {
  9213. struct tg3 *tp = netdev_priv(dev);
  9214. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9215. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9216. epause->rx_pause = 1;
  9217. else
  9218. epause->rx_pause = 0;
  9219. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9220. epause->tx_pause = 1;
  9221. else
  9222. epause->tx_pause = 0;
  9223. }
  9224. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9225. {
  9226. struct tg3 *tp = netdev_priv(dev);
  9227. int err = 0;
  9228. if (tg3_flag(tp, USE_PHYLIB)) {
  9229. u32 newadv;
  9230. struct phy_device *phydev;
  9231. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9232. if (!(phydev->supported & SUPPORTED_Pause) ||
  9233. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9234. (epause->rx_pause != epause->tx_pause)))
  9235. return -EINVAL;
  9236. tp->link_config.flowctrl = 0;
  9237. if (epause->rx_pause) {
  9238. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9239. if (epause->tx_pause) {
  9240. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9241. newadv = ADVERTISED_Pause;
  9242. } else
  9243. newadv = ADVERTISED_Pause |
  9244. ADVERTISED_Asym_Pause;
  9245. } else if (epause->tx_pause) {
  9246. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9247. newadv = ADVERTISED_Asym_Pause;
  9248. } else
  9249. newadv = 0;
  9250. if (epause->autoneg)
  9251. tg3_flag_set(tp, PAUSE_AUTONEG);
  9252. else
  9253. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9254. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9255. u32 oldadv = phydev->advertising &
  9256. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9257. if (oldadv != newadv) {
  9258. phydev->advertising &=
  9259. ~(ADVERTISED_Pause |
  9260. ADVERTISED_Asym_Pause);
  9261. phydev->advertising |= newadv;
  9262. if (phydev->autoneg) {
  9263. /*
  9264. * Always renegotiate the link to
  9265. * inform our link partner of our
  9266. * flow control settings, even if the
  9267. * flow control is forced. Let
  9268. * tg3_adjust_link() do the final
  9269. * flow control setup.
  9270. */
  9271. return phy_start_aneg(phydev);
  9272. }
  9273. }
  9274. if (!epause->autoneg)
  9275. tg3_setup_flow_control(tp, 0, 0);
  9276. } else {
  9277. tp->link_config.advertising &=
  9278. ~(ADVERTISED_Pause |
  9279. ADVERTISED_Asym_Pause);
  9280. tp->link_config.advertising |= newadv;
  9281. }
  9282. } else {
  9283. int irq_sync = 0;
  9284. if (netif_running(dev)) {
  9285. tg3_netif_stop(tp);
  9286. irq_sync = 1;
  9287. }
  9288. tg3_full_lock(tp, irq_sync);
  9289. if (epause->autoneg)
  9290. tg3_flag_set(tp, PAUSE_AUTONEG);
  9291. else
  9292. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9293. if (epause->rx_pause)
  9294. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9295. else
  9296. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9297. if (epause->tx_pause)
  9298. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9299. else
  9300. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9301. if (netif_running(dev)) {
  9302. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9303. err = tg3_restart_hw(tp, 1);
  9304. if (!err)
  9305. tg3_netif_start(tp);
  9306. }
  9307. tg3_full_unlock(tp);
  9308. }
  9309. return err;
  9310. }
  9311. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9312. {
  9313. switch (sset) {
  9314. case ETH_SS_TEST:
  9315. return TG3_NUM_TEST;
  9316. case ETH_SS_STATS:
  9317. return TG3_NUM_STATS;
  9318. default:
  9319. return -EOPNOTSUPP;
  9320. }
  9321. }
  9322. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9323. u32 *rules __always_unused)
  9324. {
  9325. struct tg3 *tp = netdev_priv(dev);
  9326. if (!tg3_flag(tp, SUPPORT_MSIX))
  9327. return -EOPNOTSUPP;
  9328. switch (info->cmd) {
  9329. case ETHTOOL_GRXRINGS:
  9330. if (netif_running(tp->dev))
  9331. info->data = tp->rxq_cnt;
  9332. else {
  9333. info->data = num_online_cpus();
  9334. if (info->data > TG3_RSS_MAX_NUM_QS)
  9335. info->data = TG3_RSS_MAX_NUM_QS;
  9336. }
  9337. /* The first interrupt vector only
  9338. * handles link interrupts.
  9339. */
  9340. info->data -= 1;
  9341. return 0;
  9342. default:
  9343. return -EOPNOTSUPP;
  9344. }
  9345. }
  9346. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9347. {
  9348. u32 size = 0;
  9349. struct tg3 *tp = netdev_priv(dev);
  9350. if (tg3_flag(tp, SUPPORT_MSIX))
  9351. size = TG3_RSS_INDIR_TBL_SIZE;
  9352. return size;
  9353. }
  9354. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9355. {
  9356. struct tg3 *tp = netdev_priv(dev);
  9357. int i;
  9358. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9359. indir[i] = tp->rss_ind_tbl[i];
  9360. return 0;
  9361. }
  9362. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9363. {
  9364. struct tg3 *tp = netdev_priv(dev);
  9365. size_t i;
  9366. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9367. tp->rss_ind_tbl[i] = indir[i];
  9368. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9369. return 0;
  9370. /* It is legal to write the indirection
  9371. * table while the device is running.
  9372. */
  9373. tg3_full_lock(tp, 0);
  9374. tg3_rss_write_indir_tbl(tp);
  9375. tg3_full_unlock(tp);
  9376. return 0;
  9377. }
  9378. static void tg3_get_channels(struct net_device *dev,
  9379. struct ethtool_channels *channel)
  9380. {
  9381. struct tg3 *tp = netdev_priv(dev);
  9382. u32 deflt_qs = netif_get_num_default_rss_queues();
  9383. channel->max_rx = tp->rxq_max;
  9384. channel->max_tx = tp->txq_max;
  9385. if (netif_running(dev)) {
  9386. channel->rx_count = tp->rxq_cnt;
  9387. channel->tx_count = tp->txq_cnt;
  9388. } else {
  9389. if (tp->rxq_req)
  9390. channel->rx_count = tp->rxq_req;
  9391. else
  9392. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9393. if (tp->txq_req)
  9394. channel->tx_count = tp->txq_req;
  9395. else
  9396. channel->tx_count = min(deflt_qs, tp->txq_max);
  9397. }
  9398. }
  9399. static int tg3_set_channels(struct net_device *dev,
  9400. struct ethtool_channels *channel)
  9401. {
  9402. struct tg3 *tp = netdev_priv(dev);
  9403. if (!tg3_flag(tp, SUPPORT_MSIX))
  9404. return -EOPNOTSUPP;
  9405. if (channel->rx_count > tp->rxq_max ||
  9406. channel->tx_count > tp->txq_max)
  9407. return -EINVAL;
  9408. tp->rxq_req = channel->rx_count;
  9409. tp->txq_req = channel->tx_count;
  9410. if (!netif_running(dev))
  9411. return 0;
  9412. tg3_stop(tp);
  9413. tg3_carrier_off(tp);
  9414. tg3_start(tp, true, false);
  9415. return 0;
  9416. }
  9417. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9418. {
  9419. switch (stringset) {
  9420. case ETH_SS_STATS:
  9421. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9422. break;
  9423. case ETH_SS_TEST:
  9424. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9425. break;
  9426. default:
  9427. WARN_ON(1); /* we need a WARN() */
  9428. break;
  9429. }
  9430. }
  9431. static int tg3_set_phys_id(struct net_device *dev,
  9432. enum ethtool_phys_id_state state)
  9433. {
  9434. struct tg3 *tp = netdev_priv(dev);
  9435. if (!netif_running(tp->dev))
  9436. return -EAGAIN;
  9437. switch (state) {
  9438. case ETHTOOL_ID_ACTIVE:
  9439. return 1; /* cycle on/off once per second */
  9440. case ETHTOOL_ID_ON:
  9441. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9442. LED_CTRL_1000MBPS_ON |
  9443. LED_CTRL_100MBPS_ON |
  9444. LED_CTRL_10MBPS_ON |
  9445. LED_CTRL_TRAFFIC_OVERRIDE |
  9446. LED_CTRL_TRAFFIC_BLINK |
  9447. LED_CTRL_TRAFFIC_LED);
  9448. break;
  9449. case ETHTOOL_ID_OFF:
  9450. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9451. LED_CTRL_TRAFFIC_OVERRIDE);
  9452. break;
  9453. case ETHTOOL_ID_INACTIVE:
  9454. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9455. break;
  9456. }
  9457. return 0;
  9458. }
  9459. static void tg3_get_ethtool_stats(struct net_device *dev,
  9460. struct ethtool_stats *estats, u64 *tmp_stats)
  9461. {
  9462. struct tg3 *tp = netdev_priv(dev);
  9463. if (tp->hw_stats)
  9464. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9465. else
  9466. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9467. }
  9468. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9469. {
  9470. int i;
  9471. __be32 *buf;
  9472. u32 offset = 0, len = 0;
  9473. u32 magic, val;
  9474. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9475. return NULL;
  9476. if (magic == TG3_EEPROM_MAGIC) {
  9477. for (offset = TG3_NVM_DIR_START;
  9478. offset < TG3_NVM_DIR_END;
  9479. offset += TG3_NVM_DIRENT_SIZE) {
  9480. if (tg3_nvram_read(tp, offset, &val))
  9481. return NULL;
  9482. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9483. TG3_NVM_DIRTYPE_EXTVPD)
  9484. break;
  9485. }
  9486. if (offset != TG3_NVM_DIR_END) {
  9487. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9488. if (tg3_nvram_read(tp, offset + 4, &offset))
  9489. return NULL;
  9490. offset = tg3_nvram_logical_addr(tp, offset);
  9491. }
  9492. }
  9493. if (!offset || !len) {
  9494. offset = TG3_NVM_VPD_OFF;
  9495. len = TG3_NVM_VPD_LEN;
  9496. }
  9497. buf = kmalloc(len, GFP_KERNEL);
  9498. if (buf == NULL)
  9499. return NULL;
  9500. if (magic == TG3_EEPROM_MAGIC) {
  9501. for (i = 0; i < len; i += 4) {
  9502. /* The data is in little-endian format in NVRAM.
  9503. * Use the big-endian read routines to preserve
  9504. * the byte order as it exists in NVRAM.
  9505. */
  9506. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9507. goto error;
  9508. }
  9509. } else {
  9510. u8 *ptr;
  9511. ssize_t cnt;
  9512. unsigned int pos = 0;
  9513. ptr = (u8 *)&buf[0];
  9514. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9515. cnt = pci_read_vpd(tp->pdev, pos,
  9516. len - pos, ptr);
  9517. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9518. cnt = 0;
  9519. else if (cnt < 0)
  9520. goto error;
  9521. }
  9522. if (pos != len)
  9523. goto error;
  9524. }
  9525. *vpdlen = len;
  9526. return buf;
  9527. error:
  9528. kfree(buf);
  9529. return NULL;
  9530. }
  9531. #define NVRAM_TEST_SIZE 0x100
  9532. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9533. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9534. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9535. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9536. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9537. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9538. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9539. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9540. static int tg3_test_nvram(struct tg3 *tp)
  9541. {
  9542. u32 csum, magic, len;
  9543. __be32 *buf;
  9544. int i, j, k, err = 0, size;
  9545. if (tg3_flag(tp, NO_NVRAM))
  9546. return 0;
  9547. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9548. return -EIO;
  9549. if (magic == TG3_EEPROM_MAGIC)
  9550. size = NVRAM_TEST_SIZE;
  9551. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9552. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9553. TG3_EEPROM_SB_FORMAT_1) {
  9554. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9555. case TG3_EEPROM_SB_REVISION_0:
  9556. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9557. break;
  9558. case TG3_EEPROM_SB_REVISION_2:
  9559. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9560. break;
  9561. case TG3_EEPROM_SB_REVISION_3:
  9562. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9563. break;
  9564. case TG3_EEPROM_SB_REVISION_4:
  9565. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9566. break;
  9567. case TG3_EEPROM_SB_REVISION_5:
  9568. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9569. break;
  9570. case TG3_EEPROM_SB_REVISION_6:
  9571. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9572. break;
  9573. default:
  9574. return -EIO;
  9575. }
  9576. } else
  9577. return 0;
  9578. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9579. size = NVRAM_SELFBOOT_HW_SIZE;
  9580. else
  9581. return -EIO;
  9582. buf = kmalloc(size, GFP_KERNEL);
  9583. if (buf == NULL)
  9584. return -ENOMEM;
  9585. err = -EIO;
  9586. for (i = 0, j = 0; i < size; i += 4, j++) {
  9587. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9588. if (err)
  9589. break;
  9590. }
  9591. if (i < size)
  9592. goto out;
  9593. /* Selfboot format */
  9594. magic = be32_to_cpu(buf[0]);
  9595. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9596. TG3_EEPROM_MAGIC_FW) {
  9597. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9598. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9599. TG3_EEPROM_SB_REVISION_2) {
  9600. /* For rev 2, the csum doesn't include the MBA. */
  9601. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9602. csum8 += buf8[i];
  9603. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9604. csum8 += buf8[i];
  9605. } else {
  9606. for (i = 0; i < size; i++)
  9607. csum8 += buf8[i];
  9608. }
  9609. if (csum8 == 0) {
  9610. err = 0;
  9611. goto out;
  9612. }
  9613. err = -EIO;
  9614. goto out;
  9615. }
  9616. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9617. TG3_EEPROM_MAGIC_HW) {
  9618. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9619. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9620. u8 *buf8 = (u8 *) buf;
  9621. /* Separate the parity bits and the data bytes. */
  9622. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9623. if ((i == 0) || (i == 8)) {
  9624. int l;
  9625. u8 msk;
  9626. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9627. parity[k++] = buf8[i] & msk;
  9628. i++;
  9629. } else if (i == 16) {
  9630. int l;
  9631. u8 msk;
  9632. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9633. parity[k++] = buf8[i] & msk;
  9634. i++;
  9635. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9636. parity[k++] = buf8[i] & msk;
  9637. i++;
  9638. }
  9639. data[j++] = buf8[i];
  9640. }
  9641. err = -EIO;
  9642. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9643. u8 hw8 = hweight8(data[i]);
  9644. if ((hw8 & 0x1) && parity[i])
  9645. goto out;
  9646. else if (!(hw8 & 0x1) && !parity[i])
  9647. goto out;
  9648. }
  9649. err = 0;
  9650. goto out;
  9651. }
  9652. err = -EIO;
  9653. /* Bootstrap checksum at offset 0x10 */
  9654. csum = calc_crc((unsigned char *) buf, 0x10);
  9655. if (csum != le32_to_cpu(buf[0x10/4]))
  9656. goto out;
  9657. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9658. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9659. if (csum != le32_to_cpu(buf[0xfc/4]))
  9660. goto out;
  9661. kfree(buf);
  9662. buf = tg3_vpd_readblock(tp, &len);
  9663. if (!buf)
  9664. return -ENOMEM;
  9665. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9666. if (i > 0) {
  9667. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9668. if (j < 0)
  9669. goto out;
  9670. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9671. goto out;
  9672. i += PCI_VPD_LRDT_TAG_SIZE;
  9673. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9674. PCI_VPD_RO_KEYWORD_CHKSUM);
  9675. if (j > 0) {
  9676. u8 csum8 = 0;
  9677. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9678. for (i = 0; i <= j; i++)
  9679. csum8 += ((u8 *)buf)[i];
  9680. if (csum8)
  9681. goto out;
  9682. }
  9683. }
  9684. err = 0;
  9685. out:
  9686. kfree(buf);
  9687. return err;
  9688. }
  9689. #define TG3_SERDES_TIMEOUT_SEC 2
  9690. #define TG3_COPPER_TIMEOUT_SEC 6
  9691. static int tg3_test_link(struct tg3 *tp)
  9692. {
  9693. int i, max;
  9694. if (!netif_running(tp->dev))
  9695. return -ENODEV;
  9696. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9697. max = TG3_SERDES_TIMEOUT_SEC;
  9698. else
  9699. max = TG3_COPPER_TIMEOUT_SEC;
  9700. for (i = 0; i < max; i++) {
  9701. if (tp->link_up)
  9702. return 0;
  9703. if (msleep_interruptible(1000))
  9704. break;
  9705. }
  9706. return -EIO;
  9707. }
  9708. /* Only test the commonly used registers */
  9709. static int tg3_test_registers(struct tg3 *tp)
  9710. {
  9711. int i, is_5705, is_5750;
  9712. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9713. static struct {
  9714. u16 offset;
  9715. u16 flags;
  9716. #define TG3_FL_5705 0x1
  9717. #define TG3_FL_NOT_5705 0x2
  9718. #define TG3_FL_NOT_5788 0x4
  9719. #define TG3_FL_NOT_5750 0x8
  9720. u32 read_mask;
  9721. u32 write_mask;
  9722. } reg_tbl[] = {
  9723. /* MAC Control Registers */
  9724. { MAC_MODE, TG3_FL_NOT_5705,
  9725. 0x00000000, 0x00ef6f8c },
  9726. { MAC_MODE, TG3_FL_5705,
  9727. 0x00000000, 0x01ef6b8c },
  9728. { MAC_STATUS, TG3_FL_NOT_5705,
  9729. 0x03800107, 0x00000000 },
  9730. { MAC_STATUS, TG3_FL_5705,
  9731. 0x03800100, 0x00000000 },
  9732. { MAC_ADDR_0_HIGH, 0x0000,
  9733. 0x00000000, 0x0000ffff },
  9734. { MAC_ADDR_0_LOW, 0x0000,
  9735. 0x00000000, 0xffffffff },
  9736. { MAC_RX_MTU_SIZE, 0x0000,
  9737. 0x00000000, 0x0000ffff },
  9738. { MAC_TX_MODE, 0x0000,
  9739. 0x00000000, 0x00000070 },
  9740. { MAC_TX_LENGTHS, 0x0000,
  9741. 0x00000000, 0x00003fff },
  9742. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9743. 0x00000000, 0x000007fc },
  9744. { MAC_RX_MODE, TG3_FL_5705,
  9745. 0x00000000, 0x000007dc },
  9746. { MAC_HASH_REG_0, 0x0000,
  9747. 0x00000000, 0xffffffff },
  9748. { MAC_HASH_REG_1, 0x0000,
  9749. 0x00000000, 0xffffffff },
  9750. { MAC_HASH_REG_2, 0x0000,
  9751. 0x00000000, 0xffffffff },
  9752. { MAC_HASH_REG_3, 0x0000,
  9753. 0x00000000, 0xffffffff },
  9754. /* Receive Data and Receive BD Initiator Control Registers. */
  9755. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9756. 0x00000000, 0xffffffff },
  9757. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9758. 0x00000000, 0xffffffff },
  9759. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9760. 0x00000000, 0x00000003 },
  9761. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9762. 0x00000000, 0xffffffff },
  9763. { RCVDBDI_STD_BD+0, 0x0000,
  9764. 0x00000000, 0xffffffff },
  9765. { RCVDBDI_STD_BD+4, 0x0000,
  9766. 0x00000000, 0xffffffff },
  9767. { RCVDBDI_STD_BD+8, 0x0000,
  9768. 0x00000000, 0xffff0002 },
  9769. { RCVDBDI_STD_BD+0xc, 0x0000,
  9770. 0x00000000, 0xffffffff },
  9771. /* Receive BD Initiator Control Registers. */
  9772. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9773. 0x00000000, 0xffffffff },
  9774. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9775. 0x00000000, 0x000003ff },
  9776. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9777. 0x00000000, 0xffffffff },
  9778. /* Host Coalescing Control Registers. */
  9779. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9780. 0x00000000, 0x00000004 },
  9781. { HOSTCC_MODE, TG3_FL_5705,
  9782. 0x00000000, 0x000000f6 },
  9783. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9784. 0x00000000, 0xffffffff },
  9785. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9786. 0x00000000, 0x000003ff },
  9787. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9788. 0x00000000, 0xffffffff },
  9789. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9790. 0x00000000, 0x000003ff },
  9791. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9792. 0x00000000, 0xffffffff },
  9793. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9794. 0x00000000, 0x000000ff },
  9795. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9796. 0x00000000, 0xffffffff },
  9797. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9798. 0x00000000, 0x000000ff },
  9799. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9800. 0x00000000, 0xffffffff },
  9801. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9802. 0x00000000, 0xffffffff },
  9803. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9804. 0x00000000, 0xffffffff },
  9805. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9806. 0x00000000, 0x000000ff },
  9807. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9808. 0x00000000, 0xffffffff },
  9809. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9810. 0x00000000, 0x000000ff },
  9811. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9812. 0x00000000, 0xffffffff },
  9813. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9814. 0x00000000, 0xffffffff },
  9815. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9816. 0x00000000, 0xffffffff },
  9817. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9818. 0x00000000, 0xffffffff },
  9819. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9820. 0x00000000, 0xffffffff },
  9821. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9822. 0xffffffff, 0x00000000 },
  9823. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9824. 0xffffffff, 0x00000000 },
  9825. /* Buffer Manager Control Registers. */
  9826. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9827. 0x00000000, 0x007fff80 },
  9828. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9829. 0x00000000, 0x007fffff },
  9830. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9831. 0x00000000, 0x0000003f },
  9832. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9833. 0x00000000, 0x000001ff },
  9834. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9835. 0x00000000, 0x000001ff },
  9836. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9837. 0xffffffff, 0x00000000 },
  9838. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9839. 0xffffffff, 0x00000000 },
  9840. /* Mailbox Registers */
  9841. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9842. 0x00000000, 0x000001ff },
  9843. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9844. 0x00000000, 0x000001ff },
  9845. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9846. 0x00000000, 0x000007ff },
  9847. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9848. 0x00000000, 0x000001ff },
  9849. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9850. };
  9851. is_5705 = is_5750 = 0;
  9852. if (tg3_flag(tp, 5705_PLUS)) {
  9853. is_5705 = 1;
  9854. if (tg3_flag(tp, 5750_PLUS))
  9855. is_5750 = 1;
  9856. }
  9857. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9858. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9859. continue;
  9860. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9861. continue;
  9862. if (tg3_flag(tp, IS_5788) &&
  9863. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9864. continue;
  9865. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9866. continue;
  9867. offset = (u32) reg_tbl[i].offset;
  9868. read_mask = reg_tbl[i].read_mask;
  9869. write_mask = reg_tbl[i].write_mask;
  9870. /* Save the original register content */
  9871. save_val = tr32(offset);
  9872. /* Determine the read-only value. */
  9873. read_val = save_val & read_mask;
  9874. /* Write zero to the register, then make sure the read-only bits
  9875. * are not changed and the read/write bits are all zeros.
  9876. */
  9877. tw32(offset, 0);
  9878. val = tr32(offset);
  9879. /* Test the read-only and read/write bits. */
  9880. if (((val & read_mask) != read_val) || (val & write_mask))
  9881. goto out;
  9882. /* Write ones to all the bits defined by RdMask and WrMask, then
  9883. * make sure the read-only bits are not changed and the
  9884. * read/write bits are all ones.
  9885. */
  9886. tw32(offset, read_mask | write_mask);
  9887. val = tr32(offset);
  9888. /* Test the read-only bits. */
  9889. if ((val & read_mask) != read_val)
  9890. goto out;
  9891. /* Test the read/write bits. */
  9892. if ((val & write_mask) != write_mask)
  9893. goto out;
  9894. tw32(offset, save_val);
  9895. }
  9896. return 0;
  9897. out:
  9898. if (netif_msg_hw(tp))
  9899. netdev_err(tp->dev,
  9900. "Register test failed at offset %x\n", offset);
  9901. tw32(offset, save_val);
  9902. return -EIO;
  9903. }
  9904. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9905. {
  9906. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9907. int i;
  9908. u32 j;
  9909. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9910. for (j = 0; j < len; j += 4) {
  9911. u32 val;
  9912. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9913. tg3_read_mem(tp, offset + j, &val);
  9914. if (val != test_pattern[i])
  9915. return -EIO;
  9916. }
  9917. }
  9918. return 0;
  9919. }
  9920. static int tg3_test_memory(struct tg3 *tp)
  9921. {
  9922. static struct mem_entry {
  9923. u32 offset;
  9924. u32 len;
  9925. } mem_tbl_570x[] = {
  9926. { 0x00000000, 0x00b50},
  9927. { 0x00002000, 0x1c000},
  9928. { 0xffffffff, 0x00000}
  9929. }, mem_tbl_5705[] = {
  9930. { 0x00000100, 0x0000c},
  9931. { 0x00000200, 0x00008},
  9932. { 0x00004000, 0x00800},
  9933. { 0x00006000, 0x01000},
  9934. { 0x00008000, 0x02000},
  9935. { 0x00010000, 0x0e000},
  9936. { 0xffffffff, 0x00000}
  9937. }, mem_tbl_5755[] = {
  9938. { 0x00000200, 0x00008},
  9939. { 0x00004000, 0x00800},
  9940. { 0x00006000, 0x00800},
  9941. { 0x00008000, 0x02000},
  9942. { 0x00010000, 0x0c000},
  9943. { 0xffffffff, 0x00000}
  9944. }, mem_tbl_5906[] = {
  9945. { 0x00000200, 0x00008},
  9946. { 0x00004000, 0x00400},
  9947. { 0x00006000, 0x00400},
  9948. { 0x00008000, 0x01000},
  9949. { 0x00010000, 0x01000},
  9950. { 0xffffffff, 0x00000}
  9951. }, mem_tbl_5717[] = {
  9952. { 0x00000200, 0x00008},
  9953. { 0x00010000, 0x0a000},
  9954. { 0x00020000, 0x13c00},
  9955. { 0xffffffff, 0x00000}
  9956. }, mem_tbl_57765[] = {
  9957. { 0x00000200, 0x00008},
  9958. { 0x00004000, 0x00800},
  9959. { 0x00006000, 0x09800},
  9960. { 0x00010000, 0x0a000},
  9961. { 0xffffffff, 0x00000}
  9962. };
  9963. struct mem_entry *mem_tbl;
  9964. int err = 0;
  9965. int i;
  9966. if (tg3_flag(tp, 5717_PLUS))
  9967. mem_tbl = mem_tbl_5717;
  9968. else if (tg3_flag(tp, 57765_CLASS))
  9969. mem_tbl = mem_tbl_57765;
  9970. else if (tg3_flag(tp, 5755_PLUS))
  9971. mem_tbl = mem_tbl_5755;
  9972. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9973. mem_tbl = mem_tbl_5906;
  9974. else if (tg3_flag(tp, 5705_PLUS))
  9975. mem_tbl = mem_tbl_5705;
  9976. else
  9977. mem_tbl = mem_tbl_570x;
  9978. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9979. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9980. if (err)
  9981. break;
  9982. }
  9983. return err;
  9984. }
  9985. #define TG3_TSO_MSS 500
  9986. #define TG3_TSO_IP_HDR_LEN 20
  9987. #define TG3_TSO_TCP_HDR_LEN 20
  9988. #define TG3_TSO_TCP_OPT_LEN 12
  9989. static const u8 tg3_tso_header[] = {
  9990. 0x08, 0x00,
  9991. 0x45, 0x00, 0x00, 0x00,
  9992. 0x00, 0x00, 0x40, 0x00,
  9993. 0x40, 0x06, 0x00, 0x00,
  9994. 0x0a, 0x00, 0x00, 0x01,
  9995. 0x0a, 0x00, 0x00, 0x02,
  9996. 0x0d, 0x00, 0xe0, 0x00,
  9997. 0x00, 0x00, 0x01, 0x00,
  9998. 0x00, 0x00, 0x02, 0x00,
  9999. 0x80, 0x10, 0x10, 0x00,
  10000. 0x14, 0x09, 0x00, 0x00,
  10001. 0x01, 0x01, 0x08, 0x0a,
  10002. 0x11, 0x11, 0x11, 0x11,
  10003. 0x11, 0x11, 0x11, 0x11,
  10004. };
  10005. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10006. {
  10007. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10008. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10009. u32 budget;
  10010. struct sk_buff *skb;
  10011. u8 *tx_data, *rx_data;
  10012. dma_addr_t map;
  10013. int num_pkts, tx_len, rx_len, i, err;
  10014. struct tg3_rx_buffer_desc *desc;
  10015. struct tg3_napi *tnapi, *rnapi;
  10016. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10017. tnapi = &tp->napi[0];
  10018. rnapi = &tp->napi[0];
  10019. if (tp->irq_cnt > 1) {
  10020. if (tg3_flag(tp, ENABLE_RSS))
  10021. rnapi = &tp->napi[1];
  10022. if (tg3_flag(tp, ENABLE_TSS))
  10023. tnapi = &tp->napi[1];
  10024. }
  10025. coal_now = tnapi->coal_now | rnapi->coal_now;
  10026. err = -EIO;
  10027. tx_len = pktsz;
  10028. skb = netdev_alloc_skb(tp->dev, tx_len);
  10029. if (!skb)
  10030. return -ENOMEM;
  10031. tx_data = skb_put(skb, tx_len);
  10032. memcpy(tx_data, tp->dev->dev_addr, 6);
  10033. memset(tx_data + 6, 0x0, 8);
  10034. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10035. if (tso_loopback) {
  10036. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10037. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10038. TG3_TSO_TCP_OPT_LEN;
  10039. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10040. sizeof(tg3_tso_header));
  10041. mss = TG3_TSO_MSS;
  10042. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10043. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10044. /* Set the total length field in the IP header */
  10045. iph->tot_len = htons((u16)(mss + hdr_len));
  10046. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10047. TXD_FLAG_CPU_POST_DMA);
  10048. if (tg3_flag(tp, HW_TSO_1) ||
  10049. tg3_flag(tp, HW_TSO_2) ||
  10050. tg3_flag(tp, HW_TSO_3)) {
  10051. struct tcphdr *th;
  10052. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10053. th = (struct tcphdr *)&tx_data[val];
  10054. th->check = 0;
  10055. } else
  10056. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10057. if (tg3_flag(tp, HW_TSO_3)) {
  10058. mss |= (hdr_len & 0xc) << 12;
  10059. if (hdr_len & 0x10)
  10060. base_flags |= 0x00000010;
  10061. base_flags |= (hdr_len & 0x3e0) << 5;
  10062. } else if (tg3_flag(tp, HW_TSO_2))
  10063. mss |= hdr_len << 9;
  10064. else if (tg3_flag(tp, HW_TSO_1) ||
  10065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10066. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10067. } else {
  10068. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10069. }
  10070. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10071. } else {
  10072. num_pkts = 1;
  10073. data_off = ETH_HLEN;
  10074. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10075. tx_len > VLAN_ETH_FRAME_LEN)
  10076. base_flags |= TXD_FLAG_JMB_PKT;
  10077. }
  10078. for (i = data_off; i < tx_len; i++)
  10079. tx_data[i] = (u8) (i & 0xff);
  10080. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10081. if (pci_dma_mapping_error(tp->pdev, map)) {
  10082. dev_kfree_skb(skb);
  10083. return -EIO;
  10084. }
  10085. val = tnapi->tx_prod;
  10086. tnapi->tx_buffers[val].skb = skb;
  10087. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10088. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10089. rnapi->coal_now);
  10090. udelay(10);
  10091. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10092. budget = tg3_tx_avail(tnapi);
  10093. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10094. base_flags | TXD_FLAG_END, mss, 0)) {
  10095. tnapi->tx_buffers[val].skb = NULL;
  10096. dev_kfree_skb(skb);
  10097. return -EIO;
  10098. }
  10099. tnapi->tx_prod++;
  10100. /* Sync BD data before updating mailbox */
  10101. wmb();
  10102. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10103. tr32_mailbox(tnapi->prodmbox);
  10104. udelay(10);
  10105. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10106. for (i = 0; i < 35; i++) {
  10107. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10108. coal_now);
  10109. udelay(10);
  10110. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10111. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10112. if ((tx_idx == tnapi->tx_prod) &&
  10113. (rx_idx == (rx_start_idx + num_pkts)))
  10114. break;
  10115. }
  10116. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10117. dev_kfree_skb(skb);
  10118. if (tx_idx != tnapi->tx_prod)
  10119. goto out;
  10120. if (rx_idx != rx_start_idx + num_pkts)
  10121. goto out;
  10122. val = data_off;
  10123. while (rx_idx != rx_start_idx) {
  10124. desc = &rnapi->rx_rcb[rx_start_idx++];
  10125. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10126. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10127. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10128. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10129. goto out;
  10130. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10131. - ETH_FCS_LEN;
  10132. if (!tso_loopback) {
  10133. if (rx_len != tx_len)
  10134. goto out;
  10135. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10136. if (opaque_key != RXD_OPAQUE_RING_STD)
  10137. goto out;
  10138. } else {
  10139. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10140. goto out;
  10141. }
  10142. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10143. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10144. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10145. goto out;
  10146. }
  10147. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10148. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10149. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10150. mapping);
  10151. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10152. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10153. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10154. mapping);
  10155. } else
  10156. goto out;
  10157. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10158. PCI_DMA_FROMDEVICE);
  10159. rx_data += TG3_RX_OFFSET(tp);
  10160. for (i = data_off; i < rx_len; i++, val++) {
  10161. if (*(rx_data + i) != (u8) (val & 0xff))
  10162. goto out;
  10163. }
  10164. }
  10165. err = 0;
  10166. /* tg3_free_rings will unmap and free the rx_data */
  10167. out:
  10168. return err;
  10169. }
  10170. #define TG3_STD_LOOPBACK_FAILED 1
  10171. #define TG3_JMB_LOOPBACK_FAILED 2
  10172. #define TG3_TSO_LOOPBACK_FAILED 4
  10173. #define TG3_LOOPBACK_FAILED \
  10174. (TG3_STD_LOOPBACK_FAILED | \
  10175. TG3_JMB_LOOPBACK_FAILED | \
  10176. TG3_TSO_LOOPBACK_FAILED)
  10177. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10178. {
  10179. int err = -EIO;
  10180. u32 eee_cap;
  10181. u32 jmb_pkt_sz = 9000;
  10182. if (tp->dma_limit)
  10183. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10184. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10185. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10186. if (!netif_running(tp->dev)) {
  10187. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10188. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10189. if (do_extlpbk)
  10190. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10191. goto done;
  10192. }
  10193. err = tg3_reset_hw(tp, 1);
  10194. if (err) {
  10195. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10196. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10197. if (do_extlpbk)
  10198. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10199. goto done;
  10200. }
  10201. if (tg3_flag(tp, ENABLE_RSS)) {
  10202. int i;
  10203. /* Reroute all rx packets to the 1st queue */
  10204. for (i = MAC_RSS_INDIR_TBL_0;
  10205. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10206. tw32(i, 0x0);
  10207. }
  10208. /* HW errata - mac loopback fails in some cases on 5780.
  10209. * Normal traffic and PHY loopback are not affected by
  10210. * errata. Also, the MAC loopback test is deprecated for
  10211. * all newer ASIC revisions.
  10212. */
  10213. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10214. !tg3_flag(tp, CPMU_PRESENT)) {
  10215. tg3_mac_loopback(tp, true);
  10216. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10217. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10218. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10219. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10220. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10221. tg3_mac_loopback(tp, false);
  10222. }
  10223. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10224. !tg3_flag(tp, USE_PHYLIB)) {
  10225. int i;
  10226. tg3_phy_lpbk_set(tp, 0, false);
  10227. /* Wait for link */
  10228. for (i = 0; i < 100; i++) {
  10229. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10230. break;
  10231. mdelay(1);
  10232. }
  10233. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10234. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10235. if (tg3_flag(tp, TSO_CAPABLE) &&
  10236. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10237. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10238. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10239. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10240. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10241. if (do_extlpbk) {
  10242. tg3_phy_lpbk_set(tp, 0, true);
  10243. /* All link indications report up, but the hardware
  10244. * isn't really ready for about 20 msec. Double it
  10245. * to be sure.
  10246. */
  10247. mdelay(40);
  10248. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10249. data[TG3_EXT_LOOPB_TEST] |=
  10250. TG3_STD_LOOPBACK_FAILED;
  10251. if (tg3_flag(tp, TSO_CAPABLE) &&
  10252. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10253. data[TG3_EXT_LOOPB_TEST] |=
  10254. TG3_TSO_LOOPBACK_FAILED;
  10255. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10256. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10257. data[TG3_EXT_LOOPB_TEST] |=
  10258. TG3_JMB_LOOPBACK_FAILED;
  10259. }
  10260. /* Re-enable gphy autopowerdown. */
  10261. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10262. tg3_phy_toggle_apd(tp, true);
  10263. }
  10264. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10265. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10266. done:
  10267. tp->phy_flags |= eee_cap;
  10268. return err;
  10269. }
  10270. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10271. u64 *data)
  10272. {
  10273. struct tg3 *tp = netdev_priv(dev);
  10274. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10275. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10276. tg3_power_up(tp)) {
  10277. etest->flags |= ETH_TEST_FL_FAILED;
  10278. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10279. return;
  10280. }
  10281. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10282. if (tg3_test_nvram(tp) != 0) {
  10283. etest->flags |= ETH_TEST_FL_FAILED;
  10284. data[TG3_NVRAM_TEST] = 1;
  10285. }
  10286. if (!doextlpbk && tg3_test_link(tp)) {
  10287. etest->flags |= ETH_TEST_FL_FAILED;
  10288. data[TG3_LINK_TEST] = 1;
  10289. }
  10290. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10291. int err, err2 = 0, irq_sync = 0;
  10292. if (netif_running(dev)) {
  10293. tg3_phy_stop(tp);
  10294. tg3_netif_stop(tp);
  10295. irq_sync = 1;
  10296. }
  10297. tg3_full_lock(tp, irq_sync);
  10298. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10299. err = tg3_nvram_lock(tp);
  10300. tg3_halt_cpu(tp, RX_CPU_BASE);
  10301. if (!tg3_flag(tp, 5705_PLUS))
  10302. tg3_halt_cpu(tp, TX_CPU_BASE);
  10303. if (!err)
  10304. tg3_nvram_unlock(tp);
  10305. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10306. tg3_phy_reset(tp);
  10307. if (tg3_test_registers(tp) != 0) {
  10308. etest->flags |= ETH_TEST_FL_FAILED;
  10309. data[TG3_REGISTER_TEST] = 1;
  10310. }
  10311. if (tg3_test_memory(tp) != 0) {
  10312. etest->flags |= ETH_TEST_FL_FAILED;
  10313. data[TG3_MEMORY_TEST] = 1;
  10314. }
  10315. if (doextlpbk)
  10316. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10317. if (tg3_test_loopback(tp, data, doextlpbk))
  10318. etest->flags |= ETH_TEST_FL_FAILED;
  10319. tg3_full_unlock(tp);
  10320. if (tg3_test_interrupt(tp) != 0) {
  10321. etest->flags |= ETH_TEST_FL_FAILED;
  10322. data[TG3_INTERRUPT_TEST] = 1;
  10323. }
  10324. tg3_full_lock(tp, 0);
  10325. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10326. if (netif_running(dev)) {
  10327. tg3_flag_set(tp, INIT_COMPLETE);
  10328. err2 = tg3_restart_hw(tp, 1);
  10329. if (!err2)
  10330. tg3_netif_start(tp);
  10331. }
  10332. tg3_full_unlock(tp);
  10333. if (irq_sync && !err2)
  10334. tg3_phy_start(tp);
  10335. }
  10336. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10337. tg3_power_down(tp);
  10338. }
  10339. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10340. {
  10341. struct mii_ioctl_data *data = if_mii(ifr);
  10342. struct tg3 *tp = netdev_priv(dev);
  10343. int err;
  10344. if (tg3_flag(tp, USE_PHYLIB)) {
  10345. struct phy_device *phydev;
  10346. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10347. return -EAGAIN;
  10348. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10349. return phy_mii_ioctl(phydev, ifr, cmd);
  10350. }
  10351. switch (cmd) {
  10352. case SIOCGMIIPHY:
  10353. data->phy_id = tp->phy_addr;
  10354. /* fallthru */
  10355. case SIOCGMIIREG: {
  10356. u32 mii_regval;
  10357. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10358. break; /* We have no PHY */
  10359. if (!netif_running(dev))
  10360. return -EAGAIN;
  10361. spin_lock_bh(&tp->lock);
  10362. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10363. spin_unlock_bh(&tp->lock);
  10364. data->val_out = mii_regval;
  10365. return err;
  10366. }
  10367. case SIOCSMIIREG:
  10368. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10369. break; /* We have no PHY */
  10370. if (!netif_running(dev))
  10371. return -EAGAIN;
  10372. spin_lock_bh(&tp->lock);
  10373. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10374. spin_unlock_bh(&tp->lock);
  10375. return err;
  10376. default:
  10377. /* do nothing */
  10378. break;
  10379. }
  10380. return -EOPNOTSUPP;
  10381. }
  10382. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10383. {
  10384. struct tg3 *tp = netdev_priv(dev);
  10385. memcpy(ec, &tp->coal, sizeof(*ec));
  10386. return 0;
  10387. }
  10388. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10389. {
  10390. struct tg3 *tp = netdev_priv(dev);
  10391. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10392. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10393. if (!tg3_flag(tp, 5705_PLUS)) {
  10394. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10395. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10396. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10397. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10398. }
  10399. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10400. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10401. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10402. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10403. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10404. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10405. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10406. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10407. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10408. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10409. return -EINVAL;
  10410. /* No rx interrupts will be generated if both are zero */
  10411. if ((ec->rx_coalesce_usecs == 0) &&
  10412. (ec->rx_max_coalesced_frames == 0))
  10413. return -EINVAL;
  10414. /* No tx interrupts will be generated if both are zero */
  10415. if ((ec->tx_coalesce_usecs == 0) &&
  10416. (ec->tx_max_coalesced_frames == 0))
  10417. return -EINVAL;
  10418. /* Only copy relevant parameters, ignore all others. */
  10419. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10420. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10421. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10422. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10423. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10424. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10425. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10426. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10427. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10428. if (netif_running(dev)) {
  10429. tg3_full_lock(tp, 0);
  10430. __tg3_set_coalesce(tp, &tp->coal);
  10431. tg3_full_unlock(tp);
  10432. }
  10433. return 0;
  10434. }
  10435. static const struct ethtool_ops tg3_ethtool_ops = {
  10436. .get_settings = tg3_get_settings,
  10437. .set_settings = tg3_set_settings,
  10438. .get_drvinfo = tg3_get_drvinfo,
  10439. .get_regs_len = tg3_get_regs_len,
  10440. .get_regs = tg3_get_regs,
  10441. .get_wol = tg3_get_wol,
  10442. .set_wol = tg3_set_wol,
  10443. .get_msglevel = tg3_get_msglevel,
  10444. .set_msglevel = tg3_set_msglevel,
  10445. .nway_reset = tg3_nway_reset,
  10446. .get_link = ethtool_op_get_link,
  10447. .get_eeprom_len = tg3_get_eeprom_len,
  10448. .get_eeprom = tg3_get_eeprom,
  10449. .set_eeprom = tg3_set_eeprom,
  10450. .get_ringparam = tg3_get_ringparam,
  10451. .set_ringparam = tg3_set_ringparam,
  10452. .get_pauseparam = tg3_get_pauseparam,
  10453. .set_pauseparam = tg3_set_pauseparam,
  10454. .self_test = tg3_self_test,
  10455. .get_strings = tg3_get_strings,
  10456. .set_phys_id = tg3_set_phys_id,
  10457. .get_ethtool_stats = tg3_get_ethtool_stats,
  10458. .get_coalesce = tg3_get_coalesce,
  10459. .set_coalesce = tg3_set_coalesce,
  10460. .get_sset_count = tg3_get_sset_count,
  10461. .get_rxnfc = tg3_get_rxnfc,
  10462. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10463. .get_rxfh_indir = tg3_get_rxfh_indir,
  10464. .set_rxfh_indir = tg3_set_rxfh_indir,
  10465. .get_channels = tg3_get_channels,
  10466. .set_channels = tg3_set_channels,
  10467. .get_ts_info = ethtool_op_get_ts_info,
  10468. };
  10469. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10470. struct rtnl_link_stats64 *stats)
  10471. {
  10472. struct tg3 *tp = netdev_priv(dev);
  10473. spin_lock_bh(&tp->lock);
  10474. if (!tp->hw_stats) {
  10475. spin_unlock_bh(&tp->lock);
  10476. return &tp->net_stats_prev;
  10477. }
  10478. tg3_get_nstats(tp, stats);
  10479. spin_unlock_bh(&tp->lock);
  10480. return stats;
  10481. }
  10482. static void tg3_set_rx_mode(struct net_device *dev)
  10483. {
  10484. struct tg3 *tp = netdev_priv(dev);
  10485. if (!netif_running(dev))
  10486. return;
  10487. tg3_full_lock(tp, 0);
  10488. __tg3_set_rx_mode(dev);
  10489. tg3_full_unlock(tp);
  10490. }
  10491. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10492. int new_mtu)
  10493. {
  10494. dev->mtu = new_mtu;
  10495. if (new_mtu > ETH_DATA_LEN) {
  10496. if (tg3_flag(tp, 5780_CLASS)) {
  10497. netdev_update_features(dev);
  10498. tg3_flag_clear(tp, TSO_CAPABLE);
  10499. } else {
  10500. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10501. }
  10502. } else {
  10503. if (tg3_flag(tp, 5780_CLASS)) {
  10504. tg3_flag_set(tp, TSO_CAPABLE);
  10505. netdev_update_features(dev);
  10506. }
  10507. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10508. }
  10509. }
  10510. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10511. {
  10512. struct tg3 *tp = netdev_priv(dev);
  10513. int err, reset_phy = 0;
  10514. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10515. return -EINVAL;
  10516. if (!netif_running(dev)) {
  10517. /* We'll just catch it later when the
  10518. * device is up'd.
  10519. */
  10520. tg3_set_mtu(dev, tp, new_mtu);
  10521. return 0;
  10522. }
  10523. tg3_phy_stop(tp);
  10524. tg3_netif_stop(tp);
  10525. tg3_full_lock(tp, 1);
  10526. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10527. tg3_set_mtu(dev, tp, new_mtu);
  10528. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10529. * breaks all requests to 256 bytes.
  10530. */
  10531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10532. reset_phy = 1;
  10533. err = tg3_restart_hw(tp, reset_phy);
  10534. if (!err)
  10535. tg3_netif_start(tp);
  10536. tg3_full_unlock(tp);
  10537. if (!err)
  10538. tg3_phy_start(tp);
  10539. return err;
  10540. }
  10541. static const struct net_device_ops tg3_netdev_ops = {
  10542. .ndo_open = tg3_open,
  10543. .ndo_stop = tg3_close,
  10544. .ndo_start_xmit = tg3_start_xmit,
  10545. .ndo_get_stats64 = tg3_get_stats64,
  10546. .ndo_validate_addr = eth_validate_addr,
  10547. .ndo_set_rx_mode = tg3_set_rx_mode,
  10548. .ndo_set_mac_address = tg3_set_mac_addr,
  10549. .ndo_do_ioctl = tg3_ioctl,
  10550. .ndo_tx_timeout = tg3_tx_timeout,
  10551. .ndo_change_mtu = tg3_change_mtu,
  10552. .ndo_fix_features = tg3_fix_features,
  10553. .ndo_set_features = tg3_set_features,
  10554. #ifdef CONFIG_NET_POLL_CONTROLLER
  10555. .ndo_poll_controller = tg3_poll_controller,
  10556. #endif
  10557. };
  10558. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10559. {
  10560. u32 cursize, val, magic;
  10561. tp->nvram_size = EEPROM_CHIP_SIZE;
  10562. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10563. return;
  10564. if ((magic != TG3_EEPROM_MAGIC) &&
  10565. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10566. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10567. return;
  10568. /*
  10569. * Size the chip by reading offsets at increasing powers of two.
  10570. * When we encounter our validation signature, we know the addressing
  10571. * has wrapped around, and thus have our chip size.
  10572. */
  10573. cursize = 0x10;
  10574. while (cursize < tp->nvram_size) {
  10575. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10576. return;
  10577. if (val == magic)
  10578. break;
  10579. cursize <<= 1;
  10580. }
  10581. tp->nvram_size = cursize;
  10582. }
  10583. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10584. {
  10585. u32 val;
  10586. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10587. return;
  10588. /* Selfboot format */
  10589. if (val != TG3_EEPROM_MAGIC) {
  10590. tg3_get_eeprom_size(tp);
  10591. return;
  10592. }
  10593. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10594. if (val != 0) {
  10595. /* This is confusing. We want to operate on the
  10596. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10597. * call will read from NVRAM and byteswap the data
  10598. * according to the byteswapping settings for all
  10599. * other register accesses. This ensures the data we
  10600. * want will always reside in the lower 16-bits.
  10601. * However, the data in NVRAM is in LE format, which
  10602. * means the data from the NVRAM read will always be
  10603. * opposite the endianness of the CPU. The 16-bit
  10604. * byteswap then brings the data to CPU endianness.
  10605. */
  10606. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10607. return;
  10608. }
  10609. }
  10610. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10611. }
  10612. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10613. {
  10614. u32 nvcfg1;
  10615. nvcfg1 = tr32(NVRAM_CFG1);
  10616. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10617. tg3_flag_set(tp, FLASH);
  10618. } else {
  10619. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10620. tw32(NVRAM_CFG1, nvcfg1);
  10621. }
  10622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10623. tg3_flag(tp, 5780_CLASS)) {
  10624. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10625. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10626. tp->nvram_jedecnum = JEDEC_ATMEL;
  10627. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10628. tg3_flag_set(tp, NVRAM_BUFFERED);
  10629. break;
  10630. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10631. tp->nvram_jedecnum = JEDEC_ATMEL;
  10632. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10633. break;
  10634. case FLASH_VENDOR_ATMEL_EEPROM:
  10635. tp->nvram_jedecnum = JEDEC_ATMEL;
  10636. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10637. tg3_flag_set(tp, NVRAM_BUFFERED);
  10638. break;
  10639. case FLASH_VENDOR_ST:
  10640. tp->nvram_jedecnum = JEDEC_ST;
  10641. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10642. tg3_flag_set(tp, NVRAM_BUFFERED);
  10643. break;
  10644. case FLASH_VENDOR_SAIFUN:
  10645. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10646. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10647. break;
  10648. case FLASH_VENDOR_SST_SMALL:
  10649. case FLASH_VENDOR_SST_LARGE:
  10650. tp->nvram_jedecnum = JEDEC_SST;
  10651. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10652. break;
  10653. }
  10654. } else {
  10655. tp->nvram_jedecnum = JEDEC_ATMEL;
  10656. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10657. tg3_flag_set(tp, NVRAM_BUFFERED);
  10658. }
  10659. }
  10660. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10661. {
  10662. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10663. case FLASH_5752PAGE_SIZE_256:
  10664. tp->nvram_pagesize = 256;
  10665. break;
  10666. case FLASH_5752PAGE_SIZE_512:
  10667. tp->nvram_pagesize = 512;
  10668. break;
  10669. case FLASH_5752PAGE_SIZE_1K:
  10670. tp->nvram_pagesize = 1024;
  10671. break;
  10672. case FLASH_5752PAGE_SIZE_2K:
  10673. tp->nvram_pagesize = 2048;
  10674. break;
  10675. case FLASH_5752PAGE_SIZE_4K:
  10676. tp->nvram_pagesize = 4096;
  10677. break;
  10678. case FLASH_5752PAGE_SIZE_264:
  10679. tp->nvram_pagesize = 264;
  10680. break;
  10681. case FLASH_5752PAGE_SIZE_528:
  10682. tp->nvram_pagesize = 528;
  10683. break;
  10684. }
  10685. }
  10686. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10687. {
  10688. u32 nvcfg1;
  10689. nvcfg1 = tr32(NVRAM_CFG1);
  10690. /* NVRAM protection for TPM */
  10691. if (nvcfg1 & (1 << 27))
  10692. tg3_flag_set(tp, PROTECTED_NVRAM);
  10693. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10694. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10695. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10696. tp->nvram_jedecnum = JEDEC_ATMEL;
  10697. tg3_flag_set(tp, NVRAM_BUFFERED);
  10698. break;
  10699. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10700. tp->nvram_jedecnum = JEDEC_ATMEL;
  10701. tg3_flag_set(tp, NVRAM_BUFFERED);
  10702. tg3_flag_set(tp, FLASH);
  10703. break;
  10704. case FLASH_5752VENDOR_ST_M45PE10:
  10705. case FLASH_5752VENDOR_ST_M45PE20:
  10706. case FLASH_5752VENDOR_ST_M45PE40:
  10707. tp->nvram_jedecnum = JEDEC_ST;
  10708. tg3_flag_set(tp, NVRAM_BUFFERED);
  10709. tg3_flag_set(tp, FLASH);
  10710. break;
  10711. }
  10712. if (tg3_flag(tp, FLASH)) {
  10713. tg3_nvram_get_pagesize(tp, nvcfg1);
  10714. } else {
  10715. /* For eeprom, set pagesize to maximum eeprom size */
  10716. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10717. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10718. tw32(NVRAM_CFG1, nvcfg1);
  10719. }
  10720. }
  10721. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10722. {
  10723. u32 nvcfg1, protect = 0;
  10724. nvcfg1 = tr32(NVRAM_CFG1);
  10725. /* NVRAM protection for TPM */
  10726. if (nvcfg1 & (1 << 27)) {
  10727. tg3_flag_set(tp, PROTECTED_NVRAM);
  10728. protect = 1;
  10729. }
  10730. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10731. switch (nvcfg1) {
  10732. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10733. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10734. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10735. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10736. tp->nvram_jedecnum = JEDEC_ATMEL;
  10737. tg3_flag_set(tp, NVRAM_BUFFERED);
  10738. tg3_flag_set(tp, FLASH);
  10739. tp->nvram_pagesize = 264;
  10740. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10741. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10742. tp->nvram_size = (protect ? 0x3e200 :
  10743. TG3_NVRAM_SIZE_512KB);
  10744. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10745. tp->nvram_size = (protect ? 0x1f200 :
  10746. TG3_NVRAM_SIZE_256KB);
  10747. else
  10748. tp->nvram_size = (protect ? 0x1f200 :
  10749. TG3_NVRAM_SIZE_128KB);
  10750. break;
  10751. case FLASH_5752VENDOR_ST_M45PE10:
  10752. case FLASH_5752VENDOR_ST_M45PE20:
  10753. case FLASH_5752VENDOR_ST_M45PE40:
  10754. tp->nvram_jedecnum = JEDEC_ST;
  10755. tg3_flag_set(tp, NVRAM_BUFFERED);
  10756. tg3_flag_set(tp, FLASH);
  10757. tp->nvram_pagesize = 256;
  10758. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10759. tp->nvram_size = (protect ?
  10760. TG3_NVRAM_SIZE_64KB :
  10761. TG3_NVRAM_SIZE_128KB);
  10762. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10763. tp->nvram_size = (protect ?
  10764. TG3_NVRAM_SIZE_64KB :
  10765. TG3_NVRAM_SIZE_256KB);
  10766. else
  10767. tp->nvram_size = (protect ?
  10768. TG3_NVRAM_SIZE_128KB :
  10769. TG3_NVRAM_SIZE_512KB);
  10770. break;
  10771. }
  10772. }
  10773. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10774. {
  10775. u32 nvcfg1;
  10776. nvcfg1 = tr32(NVRAM_CFG1);
  10777. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10778. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10779. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10780. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10781. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10782. tp->nvram_jedecnum = JEDEC_ATMEL;
  10783. tg3_flag_set(tp, NVRAM_BUFFERED);
  10784. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10785. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10786. tw32(NVRAM_CFG1, nvcfg1);
  10787. break;
  10788. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10789. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10790. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10791. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10792. tp->nvram_jedecnum = JEDEC_ATMEL;
  10793. tg3_flag_set(tp, NVRAM_BUFFERED);
  10794. tg3_flag_set(tp, FLASH);
  10795. tp->nvram_pagesize = 264;
  10796. break;
  10797. case FLASH_5752VENDOR_ST_M45PE10:
  10798. case FLASH_5752VENDOR_ST_M45PE20:
  10799. case FLASH_5752VENDOR_ST_M45PE40:
  10800. tp->nvram_jedecnum = JEDEC_ST;
  10801. tg3_flag_set(tp, NVRAM_BUFFERED);
  10802. tg3_flag_set(tp, FLASH);
  10803. tp->nvram_pagesize = 256;
  10804. break;
  10805. }
  10806. }
  10807. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10808. {
  10809. u32 nvcfg1, protect = 0;
  10810. nvcfg1 = tr32(NVRAM_CFG1);
  10811. /* NVRAM protection for TPM */
  10812. if (nvcfg1 & (1 << 27)) {
  10813. tg3_flag_set(tp, PROTECTED_NVRAM);
  10814. protect = 1;
  10815. }
  10816. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10817. switch (nvcfg1) {
  10818. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10819. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10820. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10821. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10822. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10823. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10824. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10825. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10826. tp->nvram_jedecnum = JEDEC_ATMEL;
  10827. tg3_flag_set(tp, NVRAM_BUFFERED);
  10828. tg3_flag_set(tp, FLASH);
  10829. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10830. tp->nvram_pagesize = 256;
  10831. break;
  10832. case FLASH_5761VENDOR_ST_A_M45PE20:
  10833. case FLASH_5761VENDOR_ST_A_M45PE40:
  10834. case FLASH_5761VENDOR_ST_A_M45PE80:
  10835. case FLASH_5761VENDOR_ST_A_M45PE16:
  10836. case FLASH_5761VENDOR_ST_M_M45PE20:
  10837. case FLASH_5761VENDOR_ST_M_M45PE40:
  10838. case FLASH_5761VENDOR_ST_M_M45PE80:
  10839. case FLASH_5761VENDOR_ST_M_M45PE16:
  10840. tp->nvram_jedecnum = JEDEC_ST;
  10841. tg3_flag_set(tp, NVRAM_BUFFERED);
  10842. tg3_flag_set(tp, FLASH);
  10843. tp->nvram_pagesize = 256;
  10844. break;
  10845. }
  10846. if (protect) {
  10847. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10848. } else {
  10849. switch (nvcfg1) {
  10850. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10851. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10852. case FLASH_5761VENDOR_ST_A_M45PE16:
  10853. case FLASH_5761VENDOR_ST_M_M45PE16:
  10854. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10855. break;
  10856. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10857. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10858. case FLASH_5761VENDOR_ST_A_M45PE80:
  10859. case FLASH_5761VENDOR_ST_M_M45PE80:
  10860. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10861. break;
  10862. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10863. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10864. case FLASH_5761VENDOR_ST_A_M45PE40:
  10865. case FLASH_5761VENDOR_ST_M_M45PE40:
  10866. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10867. break;
  10868. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10869. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10870. case FLASH_5761VENDOR_ST_A_M45PE20:
  10871. case FLASH_5761VENDOR_ST_M_M45PE20:
  10872. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10873. break;
  10874. }
  10875. }
  10876. }
  10877. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10878. {
  10879. tp->nvram_jedecnum = JEDEC_ATMEL;
  10880. tg3_flag_set(tp, NVRAM_BUFFERED);
  10881. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10882. }
  10883. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10884. {
  10885. u32 nvcfg1;
  10886. nvcfg1 = tr32(NVRAM_CFG1);
  10887. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10888. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10889. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10890. tp->nvram_jedecnum = JEDEC_ATMEL;
  10891. tg3_flag_set(tp, NVRAM_BUFFERED);
  10892. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10893. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10894. tw32(NVRAM_CFG1, nvcfg1);
  10895. return;
  10896. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10897. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10898. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10899. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10900. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10901. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10902. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10903. tp->nvram_jedecnum = JEDEC_ATMEL;
  10904. tg3_flag_set(tp, NVRAM_BUFFERED);
  10905. tg3_flag_set(tp, FLASH);
  10906. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10907. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10908. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10909. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10910. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10911. break;
  10912. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10913. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10914. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10915. break;
  10916. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10917. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10918. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10919. break;
  10920. }
  10921. break;
  10922. case FLASH_5752VENDOR_ST_M45PE10:
  10923. case FLASH_5752VENDOR_ST_M45PE20:
  10924. case FLASH_5752VENDOR_ST_M45PE40:
  10925. tp->nvram_jedecnum = JEDEC_ST;
  10926. tg3_flag_set(tp, NVRAM_BUFFERED);
  10927. tg3_flag_set(tp, FLASH);
  10928. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10929. case FLASH_5752VENDOR_ST_M45PE10:
  10930. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10931. break;
  10932. case FLASH_5752VENDOR_ST_M45PE20:
  10933. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10934. break;
  10935. case FLASH_5752VENDOR_ST_M45PE40:
  10936. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10937. break;
  10938. }
  10939. break;
  10940. default:
  10941. tg3_flag_set(tp, NO_NVRAM);
  10942. return;
  10943. }
  10944. tg3_nvram_get_pagesize(tp, nvcfg1);
  10945. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10946. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10947. }
  10948. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10949. {
  10950. u32 nvcfg1;
  10951. nvcfg1 = tr32(NVRAM_CFG1);
  10952. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10953. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10954. case FLASH_5717VENDOR_MICRO_EEPROM:
  10955. tp->nvram_jedecnum = JEDEC_ATMEL;
  10956. tg3_flag_set(tp, NVRAM_BUFFERED);
  10957. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10958. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10959. tw32(NVRAM_CFG1, nvcfg1);
  10960. return;
  10961. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10962. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10963. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10964. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10965. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10966. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10967. case FLASH_5717VENDOR_ATMEL_45USPT:
  10968. tp->nvram_jedecnum = JEDEC_ATMEL;
  10969. tg3_flag_set(tp, NVRAM_BUFFERED);
  10970. tg3_flag_set(tp, FLASH);
  10971. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10972. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10973. /* Detect size with tg3_nvram_get_size() */
  10974. break;
  10975. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10976. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10977. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10978. break;
  10979. default:
  10980. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10981. break;
  10982. }
  10983. break;
  10984. case FLASH_5717VENDOR_ST_M_M25PE10:
  10985. case FLASH_5717VENDOR_ST_A_M25PE10:
  10986. case FLASH_5717VENDOR_ST_M_M45PE10:
  10987. case FLASH_5717VENDOR_ST_A_M45PE10:
  10988. case FLASH_5717VENDOR_ST_M_M25PE20:
  10989. case FLASH_5717VENDOR_ST_A_M25PE20:
  10990. case FLASH_5717VENDOR_ST_M_M45PE20:
  10991. case FLASH_5717VENDOR_ST_A_M45PE20:
  10992. case FLASH_5717VENDOR_ST_25USPT:
  10993. case FLASH_5717VENDOR_ST_45USPT:
  10994. tp->nvram_jedecnum = JEDEC_ST;
  10995. tg3_flag_set(tp, NVRAM_BUFFERED);
  10996. tg3_flag_set(tp, FLASH);
  10997. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10998. case FLASH_5717VENDOR_ST_M_M25PE20:
  10999. case FLASH_5717VENDOR_ST_M_M45PE20:
  11000. /* Detect size with tg3_nvram_get_size() */
  11001. break;
  11002. case FLASH_5717VENDOR_ST_A_M25PE20:
  11003. case FLASH_5717VENDOR_ST_A_M45PE20:
  11004. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11005. break;
  11006. default:
  11007. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11008. break;
  11009. }
  11010. break;
  11011. default:
  11012. tg3_flag_set(tp, NO_NVRAM);
  11013. return;
  11014. }
  11015. tg3_nvram_get_pagesize(tp, nvcfg1);
  11016. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11017. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11018. }
  11019. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  11020. {
  11021. u32 nvcfg1, nvmpinstrp;
  11022. nvcfg1 = tr32(NVRAM_CFG1);
  11023. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11024. switch (nvmpinstrp) {
  11025. case FLASH_5720_EEPROM_HD:
  11026. case FLASH_5720_EEPROM_LD:
  11027. tp->nvram_jedecnum = JEDEC_ATMEL;
  11028. tg3_flag_set(tp, NVRAM_BUFFERED);
  11029. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11030. tw32(NVRAM_CFG1, nvcfg1);
  11031. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11032. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11033. else
  11034. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11035. return;
  11036. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11037. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11038. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11039. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11040. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11041. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11042. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11043. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11044. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11045. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11046. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11047. case FLASH_5720VENDOR_ATMEL_45USPT:
  11048. tp->nvram_jedecnum = JEDEC_ATMEL;
  11049. tg3_flag_set(tp, NVRAM_BUFFERED);
  11050. tg3_flag_set(tp, FLASH);
  11051. switch (nvmpinstrp) {
  11052. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11053. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11054. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11055. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11056. break;
  11057. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11058. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11059. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11060. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11061. break;
  11062. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11063. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11064. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11065. break;
  11066. default:
  11067. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11068. break;
  11069. }
  11070. break;
  11071. case FLASH_5720VENDOR_M_ST_M25PE10:
  11072. case FLASH_5720VENDOR_M_ST_M45PE10:
  11073. case FLASH_5720VENDOR_A_ST_M25PE10:
  11074. case FLASH_5720VENDOR_A_ST_M45PE10:
  11075. case FLASH_5720VENDOR_M_ST_M25PE20:
  11076. case FLASH_5720VENDOR_M_ST_M45PE20:
  11077. case FLASH_5720VENDOR_A_ST_M25PE20:
  11078. case FLASH_5720VENDOR_A_ST_M45PE20:
  11079. case FLASH_5720VENDOR_M_ST_M25PE40:
  11080. case FLASH_5720VENDOR_M_ST_M45PE40:
  11081. case FLASH_5720VENDOR_A_ST_M25PE40:
  11082. case FLASH_5720VENDOR_A_ST_M45PE40:
  11083. case FLASH_5720VENDOR_M_ST_M25PE80:
  11084. case FLASH_5720VENDOR_M_ST_M45PE80:
  11085. case FLASH_5720VENDOR_A_ST_M25PE80:
  11086. case FLASH_5720VENDOR_A_ST_M45PE80:
  11087. case FLASH_5720VENDOR_ST_25USPT:
  11088. case FLASH_5720VENDOR_ST_45USPT:
  11089. tp->nvram_jedecnum = JEDEC_ST;
  11090. tg3_flag_set(tp, NVRAM_BUFFERED);
  11091. tg3_flag_set(tp, FLASH);
  11092. switch (nvmpinstrp) {
  11093. case FLASH_5720VENDOR_M_ST_M25PE20:
  11094. case FLASH_5720VENDOR_M_ST_M45PE20:
  11095. case FLASH_5720VENDOR_A_ST_M25PE20:
  11096. case FLASH_5720VENDOR_A_ST_M45PE20:
  11097. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11098. break;
  11099. case FLASH_5720VENDOR_M_ST_M25PE40:
  11100. case FLASH_5720VENDOR_M_ST_M45PE40:
  11101. case FLASH_5720VENDOR_A_ST_M25PE40:
  11102. case FLASH_5720VENDOR_A_ST_M45PE40:
  11103. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11104. break;
  11105. case FLASH_5720VENDOR_M_ST_M25PE80:
  11106. case FLASH_5720VENDOR_M_ST_M45PE80:
  11107. case FLASH_5720VENDOR_A_ST_M25PE80:
  11108. case FLASH_5720VENDOR_A_ST_M45PE80:
  11109. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11110. break;
  11111. default:
  11112. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11113. break;
  11114. }
  11115. break;
  11116. default:
  11117. tg3_flag_set(tp, NO_NVRAM);
  11118. return;
  11119. }
  11120. tg3_nvram_get_pagesize(tp, nvcfg1);
  11121. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11122. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11123. }
  11124. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11125. static void __devinit tg3_nvram_init(struct tg3 *tp)
  11126. {
  11127. tw32_f(GRC_EEPROM_ADDR,
  11128. (EEPROM_ADDR_FSM_RESET |
  11129. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11130. EEPROM_ADDR_CLKPERD_SHIFT)));
  11131. msleep(1);
  11132. /* Enable seeprom accesses. */
  11133. tw32_f(GRC_LOCAL_CTRL,
  11134. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11135. udelay(100);
  11136. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11137. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11138. tg3_flag_set(tp, NVRAM);
  11139. if (tg3_nvram_lock(tp)) {
  11140. netdev_warn(tp->dev,
  11141. "Cannot get nvram lock, %s failed\n",
  11142. __func__);
  11143. return;
  11144. }
  11145. tg3_enable_nvram_access(tp);
  11146. tp->nvram_size = 0;
  11147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11148. tg3_get_5752_nvram_info(tp);
  11149. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11150. tg3_get_5755_nvram_info(tp);
  11151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11154. tg3_get_5787_nvram_info(tp);
  11155. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11156. tg3_get_5761_nvram_info(tp);
  11157. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11158. tg3_get_5906_nvram_info(tp);
  11159. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11160. tg3_flag(tp, 57765_CLASS))
  11161. tg3_get_57780_nvram_info(tp);
  11162. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11164. tg3_get_5717_nvram_info(tp);
  11165. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11166. tg3_get_5720_nvram_info(tp);
  11167. else
  11168. tg3_get_nvram_info(tp);
  11169. if (tp->nvram_size == 0)
  11170. tg3_get_nvram_size(tp);
  11171. tg3_disable_nvram_access(tp);
  11172. tg3_nvram_unlock(tp);
  11173. } else {
  11174. tg3_flag_clear(tp, NVRAM);
  11175. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11176. tg3_get_eeprom_size(tp);
  11177. }
  11178. }
  11179. struct subsys_tbl_ent {
  11180. u16 subsys_vendor, subsys_devid;
  11181. u32 phy_id;
  11182. };
  11183. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  11184. /* Broadcom boards. */
  11185. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11186. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11187. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11188. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11189. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11190. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11191. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11192. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11193. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11194. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11195. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11196. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11197. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11198. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11199. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11200. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11201. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11202. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11203. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11204. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11205. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11206. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11207. /* 3com boards. */
  11208. { TG3PCI_SUBVENDOR_ID_3COM,
  11209. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11210. { TG3PCI_SUBVENDOR_ID_3COM,
  11211. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11212. { TG3PCI_SUBVENDOR_ID_3COM,
  11213. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11214. { TG3PCI_SUBVENDOR_ID_3COM,
  11215. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11216. { TG3PCI_SUBVENDOR_ID_3COM,
  11217. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11218. /* DELL boards. */
  11219. { TG3PCI_SUBVENDOR_ID_DELL,
  11220. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11221. { TG3PCI_SUBVENDOR_ID_DELL,
  11222. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11223. { TG3PCI_SUBVENDOR_ID_DELL,
  11224. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11225. { TG3PCI_SUBVENDOR_ID_DELL,
  11226. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11227. /* Compaq boards. */
  11228. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11229. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11230. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11231. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11232. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11233. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11234. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11235. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11236. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11237. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11238. /* IBM boards. */
  11239. { TG3PCI_SUBVENDOR_ID_IBM,
  11240. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11241. };
  11242. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  11243. {
  11244. int i;
  11245. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11246. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11247. tp->pdev->subsystem_vendor) &&
  11248. (subsys_id_to_phy_id[i].subsys_devid ==
  11249. tp->pdev->subsystem_device))
  11250. return &subsys_id_to_phy_id[i];
  11251. }
  11252. return NULL;
  11253. }
  11254. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11255. {
  11256. u32 val;
  11257. tp->phy_id = TG3_PHY_ID_INVALID;
  11258. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11259. /* Assume an onboard device and WOL capable by default. */
  11260. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11261. tg3_flag_set(tp, WOL_CAP);
  11262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11263. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11264. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11265. tg3_flag_set(tp, IS_NIC);
  11266. }
  11267. val = tr32(VCPU_CFGSHDW);
  11268. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11269. tg3_flag_set(tp, ASPM_WORKAROUND);
  11270. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11271. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11272. tg3_flag_set(tp, WOL_ENABLE);
  11273. device_set_wakeup_enable(&tp->pdev->dev, true);
  11274. }
  11275. goto done;
  11276. }
  11277. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11278. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11279. u32 nic_cfg, led_cfg;
  11280. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11281. int eeprom_phy_serdes = 0;
  11282. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11283. tp->nic_sram_data_cfg = nic_cfg;
  11284. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11285. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11286. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11287. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11288. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11289. (ver > 0) && (ver < 0x100))
  11290. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11292. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11293. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11294. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11295. eeprom_phy_serdes = 1;
  11296. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11297. if (nic_phy_id != 0) {
  11298. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11299. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11300. eeprom_phy_id = (id1 >> 16) << 10;
  11301. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11302. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11303. } else
  11304. eeprom_phy_id = 0;
  11305. tp->phy_id = eeprom_phy_id;
  11306. if (eeprom_phy_serdes) {
  11307. if (!tg3_flag(tp, 5705_PLUS))
  11308. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11309. else
  11310. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11311. }
  11312. if (tg3_flag(tp, 5750_PLUS))
  11313. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11314. SHASTA_EXT_LED_MODE_MASK);
  11315. else
  11316. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11317. switch (led_cfg) {
  11318. default:
  11319. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11320. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11321. break;
  11322. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11323. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11324. break;
  11325. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11326. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11327. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11328. * read on some older 5700/5701 bootcode.
  11329. */
  11330. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11331. ASIC_REV_5700 ||
  11332. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11333. ASIC_REV_5701)
  11334. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11335. break;
  11336. case SHASTA_EXT_LED_SHARED:
  11337. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11338. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11339. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11340. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11341. LED_CTRL_MODE_PHY_2);
  11342. break;
  11343. case SHASTA_EXT_LED_MAC:
  11344. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11345. break;
  11346. case SHASTA_EXT_LED_COMBO:
  11347. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11348. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11349. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11350. LED_CTRL_MODE_PHY_2);
  11351. break;
  11352. }
  11353. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11355. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11356. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11357. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11358. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11359. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11360. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11361. if ((tp->pdev->subsystem_vendor ==
  11362. PCI_VENDOR_ID_ARIMA) &&
  11363. (tp->pdev->subsystem_device == 0x205a ||
  11364. tp->pdev->subsystem_device == 0x2063))
  11365. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11366. } else {
  11367. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11368. tg3_flag_set(tp, IS_NIC);
  11369. }
  11370. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11371. tg3_flag_set(tp, ENABLE_ASF);
  11372. if (tg3_flag(tp, 5750_PLUS))
  11373. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11374. }
  11375. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11376. tg3_flag(tp, 5750_PLUS))
  11377. tg3_flag_set(tp, ENABLE_APE);
  11378. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11379. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11380. tg3_flag_clear(tp, WOL_CAP);
  11381. if (tg3_flag(tp, WOL_CAP) &&
  11382. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11383. tg3_flag_set(tp, WOL_ENABLE);
  11384. device_set_wakeup_enable(&tp->pdev->dev, true);
  11385. }
  11386. if (cfg2 & (1 << 17))
  11387. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11388. /* serdes signal pre-emphasis in register 0x590 set by */
  11389. /* bootcode if bit 18 is set */
  11390. if (cfg2 & (1 << 18))
  11391. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11392. if ((tg3_flag(tp, 57765_PLUS) ||
  11393. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11394. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11395. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11396. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11397. if (tg3_flag(tp, PCI_EXPRESS) &&
  11398. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11399. !tg3_flag(tp, 57765_PLUS)) {
  11400. u32 cfg3;
  11401. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11402. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11403. tg3_flag_set(tp, ASPM_WORKAROUND);
  11404. }
  11405. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11406. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11407. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11408. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11409. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11410. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11411. }
  11412. done:
  11413. if (tg3_flag(tp, WOL_CAP))
  11414. device_set_wakeup_enable(&tp->pdev->dev,
  11415. tg3_flag(tp, WOL_ENABLE));
  11416. else
  11417. device_set_wakeup_capable(&tp->pdev->dev, false);
  11418. }
  11419. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11420. {
  11421. int i;
  11422. u32 val;
  11423. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11424. tw32(OTP_CTRL, cmd);
  11425. /* Wait for up to 1 ms for command to execute. */
  11426. for (i = 0; i < 100; i++) {
  11427. val = tr32(OTP_STATUS);
  11428. if (val & OTP_STATUS_CMD_DONE)
  11429. break;
  11430. udelay(10);
  11431. }
  11432. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11433. }
  11434. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11435. * configuration is a 32-bit value that straddles the alignment boundary.
  11436. * We do two 32-bit reads and then shift and merge the results.
  11437. */
  11438. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11439. {
  11440. u32 bhalf_otp, thalf_otp;
  11441. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11442. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11443. return 0;
  11444. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11445. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11446. return 0;
  11447. thalf_otp = tr32(OTP_READ_DATA);
  11448. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11449. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11450. return 0;
  11451. bhalf_otp = tr32(OTP_READ_DATA);
  11452. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11453. }
  11454. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11455. {
  11456. u32 adv = ADVERTISED_Autoneg;
  11457. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11458. adv |= ADVERTISED_1000baseT_Half |
  11459. ADVERTISED_1000baseT_Full;
  11460. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11461. adv |= ADVERTISED_100baseT_Half |
  11462. ADVERTISED_100baseT_Full |
  11463. ADVERTISED_10baseT_Half |
  11464. ADVERTISED_10baseT_Full |
  11465. ADVERTISED_TP;
  11466. else
  11467. adv |= ADVERTISED_FIBRE;
  11468. tp->link_config.advertising = adv;
  11469. tp->link_config.speed = SPEED_UNKNOWN;
  11470. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11471. tp->link_config.autoneg = AUTONEG_ENABLE;
  11472. tp->link_config.active_speed = SPEED_UNKNOWN;
  11473. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11474. tp->old_link = -1;
  11475. }
  11476. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11477. {
  11478. u32 hw_phy_id_1, hw_phy_id_2;
  11479. u32 hw_phy_id, hw_phy_id_masked;
  11480. int err;
  11481. /* flow control autonegotiation is default behavior */
  11482. tg3_flag_set(tp, PAUSE_AUTONEG);
  11483. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11484. if (tg3_flag(tp, ENABLE_APE)) {
  11485. switch (tp->pci_fn) {
  11486. case 0:
  11487. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11488. break;
  11489. case 1:
  11490. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11491. break;
  11492. case 2:
  11493. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11494. break;
  11495. case 3:
  11496. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11497. break;
  11498. }
  11499. }
  11500. if (tg3_flag(tp, USE_PHYLIB))
  11501. return tg3_phy_init(tp);
  11502. /* Reading the PHY ID register can conflict with ASF
  11503. * firmware access to the PHY hardware.
  11504. */
  11505. err = 0;
  11506. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11507. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11508. } else {
  11509. /* Now read the physical PHY_ID from the chip and verify
  11510. * that it is sane. If it doesn't look good, we fall back
  11511. * to either the hard-coded table based PHY_ID and failing
  11512. * that the value found in the eeprom area.
  11513. */
  11514. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11515. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11516. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11517. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11518. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11519. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11520. }
  11521. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11522. tp->phy_id = hw_phy_id;
  11523. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11524. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11525. else
  11526. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11527. } else {
  11528. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11529. /* Do nothing, phy ID already set up in
  11530. * tg3_get_eeprom_hw_cfg().
  11531. */
  11532. } else {
  11533. struct subsys_tbl_ent *p;
  11534. /* No eeprom signature? Try the hardcoded
  11535. * subsys device table.
  11536. */
  11537. p = tg3_lookup_by_subsys(tp);
  11538. if (!p)
  11539. return -ENODEV;
  11540. tp->phy_id = p->phy_id;
  11541. if (!tp->phy_id ||
  11542. tp->phy_id == TG3_PHY_ID_BCM8002)
  11543. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11544. }
  11545. }
  11546. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11547. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11549. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11550. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11551. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11552. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11553. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11554. tg3_phy_init_link_config(tp);
  11555. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11556. !tg3_flag(tp, ENABLE_APE) &&
  11557. !tg3_flag(tp, ENABLE_ASF)) {
  11558. u32 bmsr, dummy;
  11559. tg3_readphy(tp, MII_BMSR, &bmsr);
  11560. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11561. (bmsr & BMSR_LSTATUS))
  11562. goto skip_phy_reset;
  11563. err = tg3_phy_reset(tp);
  11564. if (err)
  11565. return err;
  11566. tg3_phy_set_wirespeed(tp);
  11567. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11568. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11569. tp->link_config.flowctrl);
  11570. tg3_writephy(tp, MII_BMCR,
  11571. BMCR_ANENABLE | BMCR_ANRESTART);
  11572. }
  11573. }
  11574. skip_phy_reset:
  11575. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11576. err = tg3_init_5401phy_dsp(tp);
  11577. if (err)
  11578. return err;
  11579. err = tg3_init_5401phy_dsp(tp);
  11580. }
  11581. return err;
  11582. }
  11583. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11584. {
  11585. u8 *vpd_data;
  11586. unsigned int block_end, rosize, len;
  11587. u32 vpdlen;
  11588. int j, i = 0;
  11589. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11590. if (!vpd_data)
  11591. goto out_no_vpd;
  11592. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11593. if (i < 0)
  11594. goto out_not_found;
  11595. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11596. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11597. i += PCI_VPD_LRDT_TAG_SIZE;
  11598. if (block_end > vpdlen)
  11599. goto out_not_found;
  11600. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11601. PCI_VPD_RO_KEYWORD_MFR_ID);
  11602. if (j > 0) {
  11603. len = pci_vpd_info_field_size(&vpd_data[j]);
  11604. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11605. if (j + len > block_end || len != 4 ||
  11606. memcmp(&vpd_data[j], "1028", 4))
  11607. goto partno;
  11608. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11609. PCI_VPD_RO_KEYWORD_VENDOR0);
  11610. if (j < 0)
  11611. goto partno;
  11612. len = pci_vpd_info_field_size(&vpd_data[j]);
  11613. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11614. if (j + len > block_end)
  11615. goto partno;
  11616. memcpy(tp->fw_ver, &vpd_data[j], len);
  11617. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11618. }
  11619. partno:
  11620. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11621. PCI_VPD_RO_KEYWORD_PARTNO);
  11622. if (i < 0)
  11623. goto out_not_found;
  11624. len = pci_vpd_info_field_size(&vpd_data[i]);
  11625. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11626. if (len > TG3_BPN_SIZE ||
  11627. (len + i) > vpdlen)
  11628. goto out_not_found;
  11629. memcpy(tp->board_part_number, &vpd_data[i], len);
  11630. out_not_found:
  11631. kfree(vpd_data);
  11632. if (tp->board_part_number[0])
  11633. return;
  11634. out_no_vpd:
  11635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11636. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11637. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  11638. strcpy(tp->board_part_number, "BCM5717");
  11639. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11640. strcpy(tp->board_part_number, "BCM5718");
  11641. else
  11642. goto nomatch;
  11643. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11644. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11645. strcpy(tp->board_part_number, "BCM57780");
  11646. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11647. strcpy(tp->board_part_number, "BCM57760");
  11648. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11649. strcpy(tp->board_part_number, "BCM57790");
  11650. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11651. strcpy(tp->board_part_number, "BCM57788");
  11652. else
  11653. goto nomatch;
  11654. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11655. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11656. strcpy(tp->board_part_number, "BCM57761");
  11657. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11658. strcpy(tp->board_part_number, "BCM57765");
  11659. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11660. strcpy(tp->board_part_number, "BCM57781");
  11661. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11662. strcpy(tp->board_part_number, "BCM57785");
  11663. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11664. strcpy(tp->board_part_number, "BCM57791");
  11665. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11666. strcpy(tp->board_part_number, "BCM57795");
  11667. else
  11668. goto nomatch;
  11669. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11670. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11671. strcpy(tp->board_part_number, "BCM57762");
  11672. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11673. strcpy(tp->board_part_number, "BCM57766");
  11674. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11675. strcpy(tp->board_part_number, "BCM57782");
  11676. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11677. strcpy(tp->board_part_number, "BCM57786");
  11678. else
  11679. goto nomatch;
  11680. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11681. strcpy(tp->board_part_number, "BCM95906");
  11682. } else {
  11683. nomatch:
  11684. strcpy(tp->board_part_number, "none");
  11685. }
  11686. }
  11687. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11688. {
  11689. u32 val;
  11690. if (tg3_nvram_read(tp, offset, &val) ||
  11691. (val & 0xfc000000) != 0x0c000000 ||
  11692. tg3_nvram_read(tp, offset + 4, &val) ||
  11693. val != 0)
  11694. return 0;
  11695. return 1;
  11696. }
  11697. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11698. {
  11699. u32 val, offset, start, ver_offset;
  11700. int i, dst_off;
  11701. bool newver = false;
  11702. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11703. tg3_nvram_read(tp, 0x4, &start))
  11704. return;
  11705. offset = tg3_nvram_logical_addr(tp, offset);
  11706. if (tg3_nvram_read(tp, offset, &val))
  11707. return;
  11708. if ((val & 0xfc000000) == 0x0c000000) {
  11709. if (tg3_nvram_read(tp, offset + 4, &val))
  11710. return;
  11711. if (val == 0)
  11712. newver = true;
  11713. }
  11714. dst_off = strlen(tp->fw_ver);
  11715. if (newver) {
  11716. if (TG3_VER_SIZE - dst_off < 16 ||
  11717. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11718. return;
  11719. offset = offset + ver_offset - start;
  11720. for (i = 0; i < 16; i += 4) {
  11721. __be32 v;
  11722. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11723. return;
  11724. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11725. }
  11726. } else {
  11727. u32 major, minor;
  11728. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11729. return;
  11730. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11731. TG3_NVM_BCVER_MAJSFT;
  11732. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11733. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11734. "v%d.%02d", major, minor);
  11735. }
  11736. }
  11737. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11738. {
  11739. u32 val, major, minor;
  11740. /* Use native endian representation */
  11741. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11742. return;
  11743. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11744. TG3_NVM_HWSB_CFG1_MAJSFT;
  11745. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11746. TG3_NVM_HWSB_CFG1_MINSFT;
  11747. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11748. }
  11749. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11750. {
  11751. u32 offset, major, minor, build;
  11752. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11753. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11754. return;
  11755. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11756. case TG3_EEPROM_SB_REVISION_0:
  11757. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11758. break;
  11759. case TG3_EEPROM_SB_REVISION_2:
  11760. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11761. break;
  11762. case TG3_EEPROM_SB_REVISION_3:
  11763. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11764. break;
  11765. case TG3_EEPROM_SB_REVISION_4:
  11766. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11767. break;
  11768. case TG3_EEPROM_SB_REVISION_5:
  11769. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11770. break;
  11771. case TG3_EEPROM_SB_REVISION_6:
  11772. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11773. break;
  11774. default:
  11775. return;
  11776. }
  11777. if (tg3_nvram_read(tp, offset, &val))
  11778. return;
  11779. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11780. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11781. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11782. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11783. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11784. if (minor > 99 || build > 26)
  11785. return;
  11786. offset = strlen(tp->fw_ver);
  11787. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11788. " v%d.%02d", major, minor);
  11789. if (build > 0) {
  11790. offset = strlen(tp->fw_ver);
  11791. if (offset < TG3_VER_SIZE - 1)
  11792. tp->fw_ver[offset] = 'a' + build - 1;
  11793. }
  11794. }
  11795. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11796. {
  11797. u32 val, offset, start;
  11798. int i, vlen;
  11799. for (offset = TG3_NVM_DIR_START;
  11800. offset < TG3_NVM_DIR_END;
  11801. offset += TG3_NVM_DIRENT_SIZE) {
  11802. if (tg3_nvram_read(tp, offset, &val))
  11803. return;
  11804. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11805. break;
  11806. }
  11807. if (offset == TG3_NVM_DIR_END)
  11808. return;
  11809. if (!tg3_flag(tp, 5705_PLUS))
  11810. start = 0x08000000;
  11811. else if (tg3_nvram_read(tp, offset - 4, &start))
  11812. return;
  11813. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11814. !tg3_fw_img_is_valid(tp, offset) ||
  11815. tg3_nvram_read(tp, offset + 8, &val))
  11816. return;
  11817. offset += val - start;
  11818. vlen = strlen(tp->fw_ver);
  11819. tp->fw_ver[vlen++] = ',';
  11820. tp->fw_ver[vlen++] = ' ';
  11821. for (i = 0; i < 4; i++) {
  11822. __be32 v;
  11823. if (tg3_nvram_read_be32(tp, offset, &v))
  11824. return;
  11825. offset += sizeof(v);
  11826. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11827. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11828. break;
  11829. }
  11830. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11831. vlen += sizeof(v);
  11832. }
  11833. }
  11834. static void __devinit tg3_probe_ncsi(struct tg3 *tp)
  11835. {
  11836. u32 apedata;
  11837. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11838. if (apedata != APE_SEG_SIG_MAGIC)
  11839. return;
  11840. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11841. if (!(apedata & APE_FW_STATUS_READY))
  11842. return;
  11843. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  11844. tg3_flag_set(tp, APE_HAS_NCSI);
  11845. }
  11846. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11847. {
  11848. int vlen;
  11849. u32 apedata;
  11850. char *fwtype;
  11851. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11852. if (tg3_flag(tp, APE_HAS_NCSI))
  11853. fwtype = "NCSI";
  11854. else
  11855. fwtype = "DASH";
  11856. vlen = strlen(tp->fw_ver);
  11857. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11858. fwtype,
  11859. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11860. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11861. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11862. (apedata & APE_FW_VERSION_BLDMSK));
  11863. }
  11864. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11865. {
  11866. u32 val;
  11867. bool vpd_vers = false;
  11868. if (tp->fw_ver[0] != 0)
  11869. vpd_vers = true;
  11870. if (tg3_flag(tp, NO_NVRAM)) {
  11871. strcat(tp->fw_ver, "sb");
  11872. return;
  11873. }
  11874. if (tg3_nvram_read(tp, 0, &val))
  11875. return;
  11876. if (val == TG3_EEPROM_MAGIC)
  11877. tg3_read_bc_ver(tp);
  11878. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11879. tg3_read_sb_ver(tp, val);
  11880. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11881. tg3_read_hwsb_ver(tp);
  11882. if (tg3_flag(tp, ENABLE_ASF)) {
  11883. if (tg3_flag(tp, ENABLE_APE)) {
  11884. tg3_probe_ncsi(tp);
  11885. if (!vpd_vers)
  11886. tg3_read_dash_ver(tp);
  11887. } else if (!vpd_vers) {
  11888. tg3_read_mgmtfw_ver(tp);
  11889. }
  11890. }
  11891. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11892. }
  11893. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11894. {
  11895. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11896. return TG3_RX_RET_MAX_SIZE_5717;
  11897. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11898. return TG3_RX_RET_MAX_SIZE_5700;
  11899. else
  11900. return TG3_RX_RET_MAX_SIZE_5705;
  11901. }
  11902. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11903. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11904. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11905. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11906. { },
  11907. };
  11908. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11909. {
  11910. struct pci_dev *peer;
  11911. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11912. for (func = 0; func < 8; func++) {
  11913. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11914. if (peer && peer != tp->pdev)
  11915. break;
  11916. pci_dev_put(peer);
  11917. }
  11918. /* 5704 can be configured in single-port mode, set peer to
  11919. * tp->pdev in that case.
  11920. */
  11921. if (!peer) {
  11922. peer = tp->pdev;
  11923. return peer;
  11924. }
  11925. /*
  11926. * We don't need to keep the refcount elevated; there's no way
  11927. * to remove one half of this device without removing the other
  11928. */
  11929. pci_dev_put(peer);
  11930. return peer;
  11931. }
  11932. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11933. {
  11934. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11936. u32 reg;
  11937. /* All devices that use the alternate
  11938. * ASIC REV location have a CPMU.
  11939. */
  11940. tg3_flag_set(tp, CPMU_PRESENT);
  11941. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11942. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  11943. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11944. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11945. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11946. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11947. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11948. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11949. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11950. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11951. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11952. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11953. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11954. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11955. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11956. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11957. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11958. else
  11959. reg = TG3PCI_PRODID_ASICREV;
  11960. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11961. }
  11962. /* Wrong chip ID in 5752 A0. This code can be removed later
  11963. * as A0 is not in production.
  11964. */
  11965. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11966. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11967. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  11968. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  11969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11972. tg3_flag_set(tp, 5717_PLUS);
  11973. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11975. tg3_flag_set(tp, 57765_CLASS);
  11976. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11977. tg3_flag_set(tp, 57765_PLUS);
  11978. /* Intentionally exclude ASIC_REV_5906 */
  11979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11985. tg3_flag(tp, 57765_PLUS))
  11986. tg3_flag_set(tp, 5755_PLUS);
  11987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11989. tg3_flag_set(tp, 5780_CLASS);
  11990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11991. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11993. tg3_flag(tp, 5755_PLUS) ||
  11994. tg3_flag(tp, 5780_CLASS))
  11995. tg3_flag_set(tp, 5750_PLUS);
  11996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11997. tg3_flag(tp, 5750_PLUS))
  11998. tg3_flag_set(tp, 5705_PLUS);
  11999. }
  12000. static bool tg3_10_100_only_device(struct tg3 *tp,
  12001. const struct pci_device_id *ent)
  12002. {
  12003. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12004. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12005. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12006. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12007. return true;
  12008. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12010. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12011. return true;
  12012. } else {
  12013. return true;
  12014. }
  12015. }
  12016. return false;
  12017. }
  12018. static int __devinit tg3_get_invariants(struct tg3 *tp,
  12019. const struct pci_device_id *ent)
  12020. {
  12021. u32 misc_ctrl_reg;
  12022. u32 pci_state_reg, grc_misc_cfg;
  12023. u32 val;
  12024. u16 pci_cmd;
  12025. int err;
  12026. /* Force memory write invalidate off. If we leave it on,
  12027. * then on 5700_BX chips we have to enable a workaround.
  12028. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12029. * to match the cacheline size. The Broadcom driver have this
  12030. * workaround but turns MWI off all the times so never uses
  12031. * it. This seems to suggest that the workaround is insufficient.
  12032. */
  12033. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12034. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12035. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12036. /* Important! -- Make sure register accesses are byteswapped
  12037. * correctly. Also, for those chips that require it, make
  12038. * sure that indirect register accesses are enabled before
  12039. * the first operation.
  12040. */
  12041. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12042. &misc_ctrl_reg);
  12043. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12044. MISC_HOST_CTRL_CHIPREV);
  12045. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12046. tp->misc_host_ctrl);
  12047. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12048. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12049. * we need to disable memory and use config. cycles
  12050. * only to access all registers. The 5702/03 chips
  12051. * can mistakenly decode the special cycles from the
  12052. * ICH chipsets as memory write cycles, causing corruption
  12053. * of register and memory space. Only certain ICH bridges
  12054. * will drive special cycles with non-zero data during the
  12055. * address phase which can fall within the 5703's address
  12056. * range. This is not an ICH bug as the PCI spec allows
  12057. * non-zero address during special cycles. However, only
  12058. * these ICH bridges are known to drive non-zero addresses
  12059. * during special cycles.
  12060. *
  12061. * Since special cycles do not cross PCI bridges, we only
  12062. * enable this workaround if the 5703 is on the secondary
  12063. * bus of these ICH bridges.
  12064. */
  12065. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12066. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12067. static struct tg3_dev_id {
  12068. u32 vendor;
  12069. u32 device;
  12070. u32 rev;
  12071. } ich_chipsets[] = {
  12072. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12073. PCI_ANY_ID },
  12074. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12075. PCI_ANY_ID },
  12076. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12077. 0xa },
  12078. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12079. PCI_ANY_ID },
  12080. { },
  12081. };
  12082. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12083. struct pci_dev *bridge = NULL;
  12084. while (pci_id->vendor != 0) {
  12085. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12086. bridge);
  12087. if (!bridge) {
  12088. pci_id++;
  12089. continue;
  12090. }
  12091. if (pci_id->rev != PCI_ANY_ID) {
  12092. if (bridge->revision > pci_id->rev)
  12093. continue;
  12094. }
  12095. if (bridge->subordinate &&
  12096. (bridge->subordinate->number ==
  12097. tp->pdev->bus->number)) {
  12098. tg3_flag_set(tp, ICH_WORKAROUND);
  12099. pci_dev_put(bridge);
  12100. break;
  12101. }
  12102. }
  12103. }
  12104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12105. static struct tg3_dev_id {
  12106. u32 vendor;
  12107. u32 device;
  12108. } bridge_chipsets[] = {
  12109. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12110. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12111. { },
  12112. };
  12113. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12114. struct pci_dev *bridge = NULL;
  12115. while (pci_id->vendor != 0) {
  12116. bridge = pci_get_device(pci_id->vendor,
  12117. pci_id->device,
  12118. bridge);
  12119. if (!bridge) {
  12120. pci_id++;
  12121. continue;
  12122. }
  12123. if (bridge->subordinate &&
  12124. (bridge->subordinate->number <=
  12125. tp->pdev->bus->number) &&
  12126. (bridge->subordinate->busn_res.end >=
  12127. tp->pdev->bus->number)) {
  12128. tg3_flag_set(tp, 5701_DMA_BUG);
  12129. pci_dev_put(bridge);
  12130. break;
  12131. }
  12132. }
  12133. }
  12134. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12135. * DMA addresses > 40-bit. This bridge may have other additional
  12136. * 57xx devices behind it in some 4-port NIC designs for example.
  12137. * Any tg3 device found behind the bridge will also need the 40-bit
  12138. * DMA workaround.
  12139. */
  12140. if (tg3_flag(tp, 5780_CLASS)) {
  12141. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12142. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12143. } else {
  12144. struct pci_dev *bridge = NULL;
  12145. do {
  12146. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12147. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12148. bridge);
  12149. if (bridge && bridge->subordinate &&
  12150. (bridge->subordinate->number <=
  12151. tp->pdev->bus->number) &&
  12152. (bridge->subordinate->busn_res.end >=
  12153. tp->pdev->bus->number)) {
  12154. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12155. pci_dev_put(bridge);
  12156. break;
  12157. }
  12158. } while (bridge);
  12159. }
  12160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12162. tp->pdev_peer = tg3_find_peer(tp);
  12163. /* Determine TSO capabilities */
  12164. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12165. ; /* Do nothing. HW bug. */
  12166. else if (tg3_flag(tp, 57765_PLUS))
  12167. tg3_flag_set(tp, HW_TSO_3);
  12168. else if (tg3_flag(tp, 5755_PLUS) ||
  12169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12170. tg3_flag_set(tp, HW_TSO_2);
  12171. else if (tg3_flag(tp, 5750_PLUS)) {
  12172. tg3_flag_set(tp, HW_TSO_1);
  12173. tg3_flag_set(tp, TSO_BUG);
  12174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12175. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12176. tg3_flag_clear(tp, TSO_BUG);
  12177. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12178. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12179. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12180. tg3_flag_set(tp, TSO_BUG);
  12181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12182. tp->fw_needed = FIRMWARE_TG3TSO5;
  12183. else
  12184. tp->fw_needed = FIRMWARE_TG3TSO;
  12185. }
  12186. /* Selectively allow TSO based on operating conditions */
  12187. if (tg3_flag(tp, HW_TSO_1) ||
  12188. tg3_flag(tp, HW_TSO_2) ||
  12189. tg3_flag(tp, HW_TSO_3) ||
  12190. tp->fw_needed) {
  12191. /* For firmware TSO, assume ASF is disabled.
  12192. * We'll disable TSO later if we discover ASF
  12193. * is enabled in tg3_get_eeprom_hw_cfg().
  12194. */
  12195. tg3_flag_set(tp, TSO_CAPABLE);
  12196. } else {
  12197. tg3_flag_clear(tp, TSO_CAPABLE);
  12198. tg3_flag_clear(tp, TSO_BUG);
  12199. tp->fw_needed = NULL;
  12200. }
  12201. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12202. tp->fw_needed = FIRMWARE_TG3;
  12203. tp->irq_max = 1;
  12204. if (tg3_flag(tp, 5750_PLUS)) {
  12205. tg3_flag_set(tp, SUPPORT_MSI);
  12206. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12207. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12208. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12209. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12210. tp->pdev_peer == tp->pdev))
  12211. tg3_flag_clear(tp, SUPPORT_MSI);
  12212. if (tg3_flag(tp, 5755_PLUS) ||
  12213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12214. tg3_flag_set(tp, 1SHOT_MSI);
  12215. }
  12216. if (tg3_flag(tp, 57765_PLUS)) {
  12217. tg3_flag_set(tp, SUPPORT_MSIX);
  12218. tp->irq_max = TG3_IRQ_MAX_VECS;
  12219. }
  12220. }
  12221. tp->txq_max = 1;
  12222. tp->rxq_max = 1;
  12223. if (tp->irq_max > 1) {
  12224. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12225. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12228. tp->txq_max = tp->irq_max - 1;
  12229. }
  12230. if (tg3_flag(tp, 5755_PLUS) ||
  12231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12232. tg3_flag_set(tp, SHORT_DMA_BUG);
  12233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12234. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12236. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12237. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12238. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12239. if (tg3_flag(tp, 57765_PLUS) &&
  12240. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12241. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12242. if (!tg3_flag(tp, 5705_PLUS) ||
  12243. tg3_flag(tp, 5780_CLASS) ||
  12244. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12245. tg3_flag_set(tp, JUMBO_CAPABLE);
  12246. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12247. &pci_state_reg);
  12248. if (pci_is_pcie(tp->pdev)) {
  12249. u16 lnkctl;
  12250. tg3_flag_set(tp, PCI_EXPRESS);
  12251. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12252. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12253. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12254. ASIC_REV_5906) {
  12255. tg3_flag_clear(tp, HW_TSO_2);
  12256. tg3_flag_clear(tp, TSO_CAPABLE);
  12257. }
  12258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12260. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12261. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12262. tg3_flag_set(tp, CLKREQ_BUG);
  12263. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12264. tg3_flag_set(tp, L1PLLPD_EN);
  12265. }
  12266. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12267. /* BCM5785 devices are effectively PCIe devices, and should
  12268. * follow PCIe codepaths, but do not have a PCIe capabilities
  12269. * section.
  12270. */
  12271. tg3_flag_set(tp, PCI_EXPRESS);
  12272. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12273. tg3_flag(tp, 5780_CLASS)) {
  12274. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12275. if (!tp->pcix_cap) {
  12276. dev_err(&tp->pdev->dev,
  12277. "Cannot find PCI-X capability, aborting\n");
  12278. return -EIO;
  12279. }
  12280. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12281. tg3_flag_set(tp, PCIX_MODE);
  12282. }
  12283. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12284. * reordering to the mailbox registers done by the host
  12285. * controller can cause major troubles. We read back from
  12286. * every mailbox register write to force the writes to be
  12287. * posted to the chip in order.
  12288. */
  12289. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12290. !tg3_flag(tp, PCI_EXPRESS))
  12291. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12292. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12293. &tp->pci_cacheline_sz);
  12294. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12295. &tp->pci_lat_timer);
  12296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12297. tp->pci_lat_timer < 64) {
  12298. tp->pci_lat_timer = 64;
  12299. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12300. tp->pci_lat_timer);
  12301. }
  12302. /* Important! -- It is critical that the PCI-X hw workaround
  12303. * situation is decided before the first MMIO register access.
  12304. */
  12305. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12306. /* 5700 BX chips need to have their TX producer index
  12307. * mailboxes written twice to workaround a bug.
  12308. */
  12309. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12310. /* If we are in PCI-X mode, enable register write workaround.
  12311. *
  12312. * The workaround is to use indirect register accesses
  12313. * for all chip writes not to mailbox registers.
  12314. */
  12315. if (tg3_flag(tp, PCIX_MODE)) {
  12316. u32 pm_reg;
  12317. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12318. /* The chip can have it's power management PCI config
  12319. * space registers clobbered due to this bug.
  12320. * So explicitly force the chip into D0 here.
  12321. */
  12322. pci_read_config_dword(tp->pdev,
  12323. tp->pm_cap + PCI_PM_CTRL,
  12324. &pm_reg);
  12325. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12326. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12327. pci_write_config_dword(tp->pdev,
  12328. tp->pm_cap + PCI_PM_CTRL,
  12329. pm_reg);
  12330. /* Also, force SERR#/PERR# in PCI command. */
  12331. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12332. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12333. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12334. }
  12335. }
  12336. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12337. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12338. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12339. tg3_flag_set(tp, PCI_32BIT);
  12340. /* Chip-specific fixup from Broadcom driver */
  12341. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12342. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12343. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12344. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12345. }
  12346. /* Default fast path register access methods */
  12347. tp->read32 = tg3_read32;
  12348. tp->write32 = tg3_write32;
  12349. tp->read32_mbox = tg3_read32;
  12350. tp->write32_mbox = tg3_write32;
  12351. tp->write32_tx_mbox = tg3_write32;
  12352. tp->write32_rx_mbox = tg3_write32;
  12353. /* Various workaround register access methods */
  12354. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12355. tp->write32 = tg3_write_indirect_reg32;
  12356. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12357. (tg3_flag(tp, PCI_EXPRESS) &&
  12358. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12359. /*
  12360. * Back to back register writes can cause problems on these
  12361. * chips, the workaround is to read back all reg writes
  12362. * except those to mailbox regs.
  12363. *
  12364. * See tg3_write_indirect_reg32().
  12365. */
  12366. tp->write32 = tg3_write_flush_reg32;
  12367. }
  12368. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12369. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12370. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12371. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12372. }
  12373. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12374. tp->read32 = tg3_read_indirect_reg32;
  12375. tp->write32 = tg3_write_indirect_reg32;
  12376. tp->read32_mbox = tg3_read_indirect_mbox;
  12377. tp->write32_mbox = tg3_write_indirect_mbox;
  12378. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12379. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12380. iounmap(tp->regs);
  12381. tp->regs = NULL;
  12382. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12383. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12384. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12385. }
  12386. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12387. tp->read32_mbox = tg3_read32_mbox_5906;
  12388. tp->write32_mbox = tg3_write32_mbox_5906;
  12389. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12390. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12391. }
  12392. if (tp->write32 == tg3_write_indirect_reg32 ||
  12393. (tg3_flag(tp, PCIX_MODE) &&
  12394. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12396. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12397. /* The memory arbiter has to be enabled in order for SRAM accesses
  12398. * to succeed. Normally on powerup the tg3 chip firmware will make
  12399. * sure it is enabled, but other entities such as system netboot
  12400. * code might disable it.
  12401. */
  12402. val = tr32(MEMARB_MODE);
  12403. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12404. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12406. tg3_flag(tp, 5780_CLASS)) {
  12407. if (tg3_flag(tp, PCIX_MODE)) {
  12408. pci_read_config_dword(tp->pdev,
  12409. tp->pcix_cap + PCI_X_STATUS,
  12410. &val);
  12411. tp->pci_fn = val & 0x7;
  12412. }
  12413. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12414. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12415. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12416. NIC_SRAM_CPMUSTAT_SIG) {
  12417. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12418. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12419. }
  12420. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12421. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12422. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12423. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12424. NIC_SRAM_CPMUSTAT_SIG) {
  12425. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12426. TG3_CPMU_STATUS_FSHFT_5719;
  12427. }
  12428. }
  12429. /* Get eeprom hw config before calling tg3_set_power_state().
  12430. * In particular, the TG3_FLAG_IS_NIC flag must be
  12431. * determined before calling tg3_set_power_state() so that
  12432. * we know whether or not to switch out of Vaux power.
  12433. * When the flag is set, it means that GPIO1 is used for eeprom
  12434. * write protect and also implies that it is a LOM where GPIOs
  12435. * are not used to switch power.
  12436. */
  12437. tg3_get_eeprom_hw_cfg(tp);
  12438. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12439. tg3_flag_clear(tp, TSO_CAPABLE);
  12440. tg3_flag_clear(tp, TSO_BUG);
  12441. tp->fw_needed = NULL;
  12442. }
  12443. if (tg3_flag(tp, ENABLE_APE)) {
  12444. /* Allow reads and writes to the
  12445. * APE register and memory space.
  12446. */
  12447. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12448. PCISTATE_ALLOW_APE_SHMEM_WR |
  12449. PCISTATE_ALLOW_APE_PSPACE_WR;
  12450. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12451. pci_state_reg);
  12452. tg3_ape_lock_init(tp);
  12453. }
  12454. /* Set up tp->grc_local_ctrl before calling
  12455. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12456. * will bring 5700's external PHY out of reset.
  12457. * It is also used as eeprom write protect on LOMs.
  12458. */
  12459. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12461. tg3_flag(tp, EEPROM_WRITE_PROT))
  12462. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12463. GRC_LCLCTRL_GPIO_OUTPUT1);
  12464. /* Unused GPIO3 must be driven as output on 5752 because there
  12465. * are no pull-up resistors on unused GPIO pins.
  12466. */
  12467. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12468. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12471. tg3_flag(tp, 57765_CLASS))
  12472. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12473. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12474. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12475. /* Turn off the debug UART. */
  12476. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12477. if (tg3_flag(tp, IS_NIC))
  12478. /* Keep VMain power. */
  12479. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12480. GRC_LCLCTRL_GPIO_OUTPUT0;
  12481. }
  12482. /* Switch out of Vaux if it is a NIC */
  12483. tg3_pwrsrc_switch_to_vmain(tp);
  12484. /* Derive initial jumbo mode from MTU assigned in
  12485. * ether_setup() via the alloc_etherdev() call
  12486. */
  12487. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12488. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12489. /* Determine WakeOnLan speed to use. */
  12490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12491. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12492. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12493. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12494. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12495. } else {
  12496. tg3_flag_set(tp, WOL_SPEED_100MB);
  12497. }
  12498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12499. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12500. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12502. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12503. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12504. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12505. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12506. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12507. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12508. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12509. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12510. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12511. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12512. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12513. if (tg3_flag(tp, 5705_PLUS) &&
  12514. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12515. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12516. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12517. !tg3_flag(tp, 57765_PLUS)) {
  12518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12522. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12523. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12524. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12525. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12526. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12527. } else
  12528. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12529. }
  12530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12531. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12532. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12533. if (tp->phy_otp == 0)
  12534. tp->phy_otp = TG3_OTP_DEFAULT;
  12535. }
  12536. if (tg3_flag(tp, CPMU_PRESENT))
  12537. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12538. else
  12539. tp->mi_mode = MAC_MI_MODE_BASE;
  12540. tp->coalesce_mode = 0;
  12541. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12542. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12543. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12544. /* Set these bits to enable statistics workaround. */
  12545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12546. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12547. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12548. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12549. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12550. }
  12551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12553. tg3_flag_set(tp, USE_PHYLIB);
  12554. err = tg3_mdio_init(tp);
  12555. if (err)
  12556. return err;
  12557. /* Initialize data/descriptor byte/word swapping. */
  12558. val = tr32(GRC_MODE);
  12559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12560. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12561. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12562. GRC_MODE_B2HRX_ENABLE |
  12563. GRC_MODE_HTX2B_ENABLE |
  12564. GRC_MODE_HOST_STACKUP);
  12565. else
  12566. val &= GRC_MODE_HOST_STACKUP;
  12567. tw32(GRC_MODE, val | tp->grc_mode);
  12568. tg3_switch_clocks(tp);
  12569. /* Clear this out for sanity. */
  12570. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12571. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12572. &pci_state_reg);
  12573. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12574. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12575. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12576. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12577. chiprevid == CHIPREV_ID_5701_B0 ||
  12578. chiprevid == CHIPREV_ID_5701_B2 ||
  12579. chiprevid == CHIPREV_ID_5701_B5) {
  12580. void __iomem *sram_base;
  12581. /* Write some dummy words into the SRAM status block
  12582. * area, see if it reads back correctly. If the return
  12583. * value is bad, force enable the PCIX workaround.
  12584. */
  12585. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12586. writel(0x00000000, sram_base);
  12587. writel(0x00000000, sram_base + 4);
  12588. writel(0xffffffff, sram_base + 4);
  12589. if (readl(sram_base) != 0x00000000)
  12590. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12591. }
  12592. }
  12593. udelay(50);
  12594. tg3_nvram_init(tp);
  12595. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12596. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12598. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12599. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12600. tg3_flag_set(tp, IS_5788);
  12601. if (!tg3_flag(tp, IS_5788) &&
  12602. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12603. tg3_flag_set(tp, TAGGED_STATUS);
  12604. if (tg3_flag(tp, TAGGED_STATUS)) {
  12605. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12606. HOSTCC_MODE_CLRTICK_TXBD);
  12607. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12608. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12609. tp->misc_host_ctrl);
  12610. }
  12611. /* Preserve the APE MAC_MODE bits */
  12612. if (tg3_flag(tp, ENABLE_APE))
  12613. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12614. else
  12615. tp->mac_mode = 0;
  12616. if (tg3_10_100_only_device(tp, ent))
  12617. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12618. err = tg3_phy_probe(tp);
  12619. if (err) {
  12620. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12621. /* ... but do not return immediately ... */
  12622. tg3_mdio_fini(tp);
  12623. }
  12624. tg3_read_vpd(tp);
  12625. tg3_read_fw_ver(tp);
  12626. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12627. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12628. } else {
  12629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12630. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12631. else
  12632. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12633. }
  12634. /* 5700 {AX,BX} chips have a broken status block link
  12635. * change bit implementation, so we must use the
  12636. * status register in those cases.
  12637. */
  12638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12639. tg3_flag_set(tp, USE_LINKCHG_REG);
  12640. else
  12641. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12642. /* The led_ctrl is set during tg3_phy_probe, here we might
  12643. * have to force the link status polling mechanism based
  12644. * upon subsystem IDs.
  12645. */
  12646. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12648. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12649. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12650. tg3_flag_set(tp, USE_LINKCHG_REG);
  12651. }
  12652. /* For all SERDES we poll the MAC status register. */
  12653. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12654. tg3_flag_set(tp, POLL_SERDES);
  12655. else
  12656. tg3_flag_clear(tp, POLL_SERDES);
  12657. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12658. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12660. tg3_flag(tp, PCIX_MODE)) {
  12661. tp->rx_offset = NET_SKB_PAD;
  12662. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12663. tp->rx_copy_thresh = ~(u16)0;
  12664. #endif
  12665. }
  12666. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12667. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12668. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12669. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12670. /* Increment the rx prod index on the rx std ring by at most
  12671. * 8 for these chips to workaround hw errata.
  12672. */
  12673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12676. tp->rx_std_max_post = 8;
  12677. if (tg3_flag(tp, ASPM_WORKAROUND))
  12678. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12679. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12680. return err;
  12681. }
  12682. #ifdef CONFIG_SPARC
  12683. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12684. {
  12685. struct net_device *dev = tp->dev;
  12686. struct pci_dev *pdev = tp->pdev;
  12687. struct device_node *dp = pci_device_to_OF_node(pdev);
  12688. const unsigned char *addr;
  12689. int len;
  12690. addr = of_get_property(dp, "local-mac-address", &len);
  12691. if (addr && len == 6) {
  12692. memcpy(dev->dev_addr, addr, 6);
  12693. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12694. return 0;
  12695. }
  12696. return -ENODEV;
  12697. }
  12698. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12699. {
  12700. struct net_device *dev = tp->dev;
  12701. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12702. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12703. return 0;
  12704. }
  12705. #endif
  12706. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12707. {
  12708. struct net_device *dev = tp->dev;
  12709. u32 hi, lo, mac_offset;
  12710. int addr_ok = 0;
  12711. #ifdef CONFIG_SPARC
  12712. if (!tg3_get_macaddr_sparc(tp))
  12713. return 0;
  12714. #endif
  12715. mac_offset = 0x7c;
  12716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12717. tg3_flag(tp, 5780_CLASS)) {
  12718. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12719. mac_offset = 0xcc;
  12720. if (tg3_nvram_lock(tp))
  12721. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12722. else
  12723. tg3_nvram_unlock(tp);
  12724. } else if (tg3_flag(tp, 5717_PLUS)) {
  12725. if (tp->pci_fn & 1)
  12726. mac_offset = 0xcc;
  12727. if (tp->pci_fn > 1)
  12728. mac_offset += 0x18c;
  12729. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12730. mac_offset = 0x10;
  12731. /* First try to get it from MAC address mailbox. */
  12732. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12733. if ((hi >> 16) == 0x484b) {
  12734. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12735. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12736. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12737. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12738. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12739. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12740. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12741. /* Some old bootcode may report a 0 MAC address in SRAM */
  12742. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12743. }
  12744. if (!addr_ok) {
  12745. /* Next, try NVRAM. */
  12746. if (!tg3_flag(tp, NO_NVRAM) &&
  12747. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12748. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12749. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12750. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12751. }
  12752. /* Finally just fetch it out of the MAC control regs. */
  12753. else {
  12754. hi = tr32(MAC_ADDR_0_HIGH);
  12755. lo = tr32(MAC_ADDR_0_LOW);
  12756. dev->dev_addr[5] = lo & 0xff;
  12757. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12758. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12759. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12760. dev->dev_addr[1] = hi & 0xff;
  12761. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12762. }
  12763. }
  12764. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12765. #ifdef CONFIG_SPARC
  12766. if (!tg3_get_default_macaddr_sparc(tp))
  12767. return 0;
  12768. #endif
  12769. return -EINVAL;
  12770. }
  12771. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12772. return 0;
  12773. }
  12774. #define BOUNDARY_SINGLE_CACHELINE 1
  12775. #define BOUNDARY_MULTI_CACHELINE 2
  12776. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12777. {
  12778. int cacheline_size;
  12779. u8 byte;
  12780. int goal;
  12781. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12782. if (byte == 0)
  12783. cacheline_size = 1024;
  12784. else
  12785. cacheline_size = (int) byte * 4;
  12786. /* On 5703 and later chips, the boundary bits have no
  12787. * effect.
  12788. */
  12789. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12790. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12791. !tg3_flag(tp, PCI_EXPRESS))
  12792. goto out;
  12793. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12794. goal = BOUNDARY_MULTI_CACHELINE;
  12795. #else
  12796. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12797. goal = BOUNDARY_SINGLE_CACHELINE;
  12798. #else
  12799. goal = 0;
  12800. #endif
  12801. #endif
  12802. if (tg3_flag(tp, 57765_PLUS)) {
  12803. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12804. goto out;
  12805. }
  12806. if (!goal)
  12807. goto out;
  12808. /* PCI controllers on most RISC systems tend to disconnect
  12809. * when a device tries to burst across a cache-line boundary.
  12810. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12811. *
  12812. * Unfortunately, for PCI-E there are only limited
  12813. * write-side controls for this, and thus for reads
  12814. * we will still get the disconnects. We'll also waste
  12815. * these PCI cycles for both read and write for chips
  12816. * other than 5700 and 5701 which do not implement the
  12817. * boundary bits.
  12818. */
  12819. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12820. switch (cacheline_size) {
  12821. case 16:
  12822. case 32:
  12823. case 64:
  12824. case 128:
  12825. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12826. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12827. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12828. } else {
  12829. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12830. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12831. }
  12832. break;
  12833. case 256:
  12834. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12835. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12836. break;
  12837. default:
  12838. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12839. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12840. break;
  12841. }
  12842. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12843. switch (cacheline_size) {
  12844. case 16:
  12845. case 32:
  12846. case 64:
  12847. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12848. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12849. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12850. break;
  12851. }
  12852. /* fallthrough */
  12853. case 128:
  12854. default:
  12855. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12856. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12857. break;
  12858. }
  12859. } else {
  12860. switch (cacheline_size) {
  12861. case 16:
  12862. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12863. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12864. DMA_RWCTRL_WRITE_BNDRY_16);
  12865. break;
  12866. }
  12867. /* fallthrough */
  12868. case 32:
  12869. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12870. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12871. DMA_RWCTRL_WRITE_BNDRY_32);
  12872. break;
  12873. }
  12874. /* fallthrough */
  12875. case 64:
  12876. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12877. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12878. DMA_RWCTRL_WRITE_BNDRY_64);
  12879. break;
  12880. }
  12881. /* fallthrough */
  12882. case 128:
  12883. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12884. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12885. DMA_RWCTRL_WRITE_BNDRY_128);
  12886. break;
  12887. }
  12888. /* fallthrough */
  12889. case 256:
  12890. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12891. DMA_RWCTRL_WRITE_BNDRY_256);
  12892. break;
  12893. case 512:
  12894. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12895. DMA_RWCTRL_WRITE_BNDRY_512);
  12896. break;
  12897. case 1024:
  12898. default:
  12899. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12900. DMA_RWCTRL_WRITE_BNDRY_1024);
  12901. break;
  12902. }
  12903. }
  12904. out:
  12905. return val;
  12906. }
  12907. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12908. {
  12909. struct tg3_internal_buffer_desc test_desc;
  12910. u32 sram_dma_descs;
  12911. int i, ret;
  12912. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12913. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12914. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12915. tw32(RDMAC_STATUS, 0);
  12916. tw32(WDMAC_STATUS, 0);
  12917. tw32(BUFMGR_MODE, 0);
  12918. tw32(FTQ_RESET, 0);
  12919. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12920. test_desc.addr_lo = buf_dma & 0xffffffff;
  12921. test_desc.nic_mbuf = 0x00002100;
  12922. test_desc.len = size;
  12923. /*
  12924. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12925. * the *second* time the tg3 driver was getting loaded after an
  12926. * initial scan.
  12927. *
  12928. * Broadcom tells me:
  12929. * ...the DMA engine is connected to the GRC block and a DMA
  12930. * reset may affect the GRC block in some unpredictable way...
  12931. * The behavior of resets to individual blocks has not been tested.
  12932. *
  12933. * Broadcom noted the GRC reset will also reset all sub-components.
  12934. */
  12935. if (to_device) {
  12936. test_desc.cqid_sqid = (13 << 8) | 2;
  12937. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12938. udelay(40);
  12939. } else {
  12940. test_desc.cqid_sqid = (16 << 8) | 7;
  12941. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12942. udelay(40);
  12943. }
  12944. test_desc.flags = 0x00000005;
  12945. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12946. u32 val;
  12947. val = *(((u32 *)&test_desc) + i);
  12948. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12949. sram_dma_descs + (i * sizeof(u32)));
  12950. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12951. }
  12952. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12953. if (to_device)
  12954. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12955. else
  12956. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12957. ret = -ENODEV;
  12958. for (i = 0; i < 40; i++) {
  12959. u32 val;
  12960. if (to_device)
  12961. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12962. else
  12963. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12964. if ((val & 0xffff) == sram_dma_descs) {
  12965. ret = 0;
  12966. break;
  12967. }
  12968. udelay(100);
  12969. }
  12970. return ret;
  12971. }
  12972. #define TEST_BUFFER_SIZE 0x2000
  12973. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12974. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12975. { },
  12976. };
  12977. static int __devinit tg3_test_dma(struct tg3 *tp)
  12978. {
  12979. dma_addr_t buf_dma;
  12980. u32 *buf, saved_dma_rwctrl;
  12981. int ret = 0;
  12982. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12983. &buf_dma, GFP_KERNEL);
  12984. if (!buf) {
  12985. ret = -ENOMEM;
  12986. goto out_nofree;
  12987. }
  12988. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12989. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12990. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12991. if (tg3_flag(tp, 57765_PLUS))
  12992. goto out;
  12993. if (tg3_flag(tp, PCI_EXPRESS)) {
  12994. /* DMA read watermark not used on PCIE */
  12995. tp->dma_rwctrl |= 0x00180000;
  12996. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12999. tp->dma_rwctrl |= 0x003f0000;
  13000. else
  13001. tp->dma_rwctrl |= 0x003f000f;
  13002. } else {
  13003. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13004. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13005. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13006. u32 read_water = 0x7;
  13007. /* If the 5704 is behind the EPB bridge, we can
  13008. * do the less restrictive ONE_DMA workaround for
  13009. * better performance.
  13010. */
  13011. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13013. tp->dma_rwctrl |= 0x8000;
  13014. else if (ccval == 0x6 || ccval == 0x7)
  13015. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13017. read_water = 4;
  13018. /* Set bit 23 to enable PCIX hw bug fix */
  13019. tp->dma_rwctrl |=
  13020. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13021. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13022. (1 << 23);
  13023. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13024. /* 5780 always in PCIX mode */
  13025. tp->dma_rwctrl |= 0x00144000;
  13026. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13027. /* 5714 always in PCIX mode */
  13028. tp->dma_rwctrl |= 0x00148000;
  13029. } else {
  13030. tp->dma_rwctrl |= 0x001b000f;
  13031. }
  13032. }
  13033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13035. tp->dma_rwctrl &= 0xfffffff0;
  13036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13038. /* Remove this if it causes problems for some boards. */
  13039. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13040. /* On 5700/5701 chips, we need to set this bit.
  13041. * Otherwise the chip will issue cacheline transactions
  13042. * to streamable DMA memory with not all the byte
  13043. * enables turned on. This is an error on several
  13044. * RISC PCI controllers, in particular sparc64.
  13045. *
  13046. * On 5703/5704 chips, this bit has been reassigned
  13047. * a different meaning. In particular, it is used
  13048. * on those chips to enable a PCI-X workaround.
  13049. */
  13050. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13051. }
  13052. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13053. #if 0
  13054. /* Unneeded, already done by tg3_get_invariants. */
  13055. tg3_switch_clocks(tp);
  13056. #endif
  13057. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13058. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13059. goto out;
  13060. /* It is best to perform DMA test with maximum write burst size
  13061. * to expose the 5700/5701 write DMA bug.
  13062. */
  13063. saved_dma_rwctrl = tp->dma_rwctrl;
  13064. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13065. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13066. while (1) {
  13067. u32 *p = buf, i;
  13068. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13069. p[i] = i;
  13070. /* Send the buffer to the chip. */
  13071. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13072. if (ret) {
  13073. dev_err(&tp->pdev->dev,
  13074. "%s: Buffer write failed. err = %d\n",
  13075. __func__, ret);
  13076. break;
  13077. }
  13078. #if 0
  13079. /* validate data reached card RAM correctly. */
  13080. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13081. u32 val;
  13082. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13083. if (le32_to_cpu(val) != p[i]) {
  13084. dev_err(&tp->pdev->dev,
  13085. "%s: Buffer corrupted on device! "
  13086. "(%d != %d)\n", __func__, val, i);
  13087. /* ret = -ENODEV here? */
  13088. }
  13089. p[i] = 0;
  13090. }
  13091. #endif
  13092. /* Now read it back. */
  13093. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13094. if (ret) {
  13095. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13096. "err = %d\n", __func__, ret);
  13097. break;
  13098. }
  13099. /* Verify it. */
  13100. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13101. if (p[i] == i)
  13102. continue;
  13103. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13104. DMA_RWCTRL_WRITE_BNDRY_16) {
  13105. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13106. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13107. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13108. break;
  13109. } else {
  13110. dev_err(&tp->pdev->dev,
  13111. "%s: Buffer corrupted on read back! "
  13112. "(%d != %d)\n", __func__, p[i], i);
  13113. ret = -ENODEV;
  13114. goto out;
  13115. }
  13116. }
  13117. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13118. /* Success. */
  13119. ret = 0;
  13120. break;
  13121. }
  13122. }
  13123. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13124. DMA_RWCTRL_WRITE_BNDRY_16) {
  13125. /* DMA test passed without adjusting DMA boundary,
  13126. * now look for chipsets that are known to expose the
  13127. * DMA bug without failing the test.
  13128. */
  13129. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13130. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13131. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13132. } else {
  13133. /* Safe to use the calculated DMA boundary. */
  13134. tp->dma_rwctrl = saved_dma_rwctrl;
  13135. }
  13136. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13137. }
  13138. out:
  13139. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13140. out_nofree:
  13141. return ret;
  13142. }
  13143. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  13144. {
  13145. if (tg3_flag(tp, 57765_PLUS)) {
  13146. tp->bufmgr_config.mbuf_read_dma_low_water =
  13147. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13148. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13149. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13150. tp->bufmgr_config.mbuf_high_water =
  13151. DEFAULT_MB_HIGH_WATER_57765;
  13152. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13153. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13154. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13155. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13156. tp->bufmgr_config.mbuf_high_water_jumbo =
  13157. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13158. } else if (tg3_flag(tp, 5705_PLUS)) {
  13159. tp->bufmgr_config.mbuf_read_dma_low_water =
  13160. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13161. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13162. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13163. tp->bufmgr_config.mbuf_high_water =
  13164. DEFAULT_MB_HIGH_WATER_5705;
  13165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13166. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13167. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13168. tp->bufmgr_config.mbuf_high_water =
  13169. DEFAULT_MB_HIGH_WATER_5906;
  13170. }
  13171. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13172. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13173. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13174. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13175. tp->bufmgr_config.mbuf_high_water_jumbo =
  13176. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13177. } else {
  13178. tp->bufmgr_config.mbuf_read_dma_low_water =
  13179. DEFAULT_MB_RDMA_LOW_WATER;
  13180. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13181. DEFAULT_MB_MACRX_LOW_WATER;
  13182. tp->bufmgr_config.mbuf_high_water =
  13183. DEFAULT_MB_HIGH_WATER;
  13184. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13185. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13186. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13187. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13188. tp->bufmgr_config.mbuf_high_water_jumbo =
  13189. DEFAULT_MB_HIGH_WATER_JUMBO;
  13190. }
  13191. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13192. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13193. }
  13194. static char * __devinit tg3_phy_string(struct tg3 *tp)
  13195. {
  13196. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13197. case TG3_PHY_ID_BCM5400: return "5400";
  13198. case TG3_PHY_ID_BCM5401: return "5401";
  13199. case TG3_PHY_ID_BCM5411: return "5411";
  13200. case TG3_PHY_ID_BCM5701: return "5701";
  13201. case TG3_PHY_ID_BCM5703: return "5703";
  13202. case TG3_PHY_ID_BCM5704: return "5704";
  13203. case TG3_PHY_ID_BCM5705: return "5705";
  13204. case TG3_PHY_ID_BCM5750: return "5750";
  13205. case TG3_PHY_ID_BCM5752: return "5752";
  13206. case TG3_PHY_ID_BCM5714: return "5714";
  13207. case TG3_PHY_ID_BCM5780: return "5780";
  13208. case TG3_PHY_ID_BCM5755: return "5755";
  13209. case TG3_PHY_ID_BCM5787: return "5787";
  13210. case TG3_PHY_ID_BCM5784: return "5784";
  13211. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13212. case TG3_PHY_ID_BCM5906: return "5906";
  13213. case TG3_PHY_ID_BCM5761: return "5761";
  13214. case TG3_PHY_ID_BCM5718C: return "5718C";
  13215. case TG3_PHY_ID_BCM5718S: return "5718S";
  13216. case TG3_PHY_ID_BCM57765: return "57765";
  13217. case TG3_PHY_ID_BCM5719C: return "5719C";
  13218. case TG3_PHY_ID_BCM5720C: return "5720C";
  13219. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13220. case 0: return "serdes";
  13221. default: return "unknown";
  13222. }
  13223. }
  13224. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  13225. {
  13226. if (tg3_flag(tp, PCI_EXPRESS)) {
  13227. strcpy(str, "PCI Express");
  13228. return str;
  13229. } else if (tg3_flag(tp, PCIX_MODE)) {
  13230. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13231. strcpy(str, "PCIX:");
  13232. if ((clock_ctrl == 7) ||
  13233. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13234. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13235. strcat(str, "133MHz");
  13236. else if (clock_ctrl == 0)
  13237. strcat(str, "33MHz");
  13238. else if (clock_ctrl == 2)
  13239. strcat(str, "50MHz");
  13240. else if (clock_ctrl == 4)
  13241. strcat(str, "66MHz");
  13242. else if (clock_ctrl == 6)
  13243. strcat(str, "100MHz");
  13244. } else {
  13245. strcpy(str, "PCI:");
  13246. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13247. strcat(str, "66MHz");
  13248. else
  13249. strcat(str, "33MHz");
  13250. }
  13251. if (tg3_flag(tp, PCI_32BIT))
  13252. strcat(str, ":32-bit");
  13253. else
  13254. strcat(str, ":64-bit");
  13255. return str;
  13256. }
  13257. static void __devinit tg3_init_coal(struct tg3 *tp)
  13258. {
  13259. struct ethtool_coalesce *ec = &tp->coal;
  13260. memset(ec, 0, sizeof(*ec));
  13261. ec->cmd = ETHTOOL_GCOALESCE;
  13262. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13263. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13264. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13265. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13266. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13267. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13268. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13269. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13270. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13271. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13272. HOSTCC_MODE_CLRTICK_TXBD)) {
  13273. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13274. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13275. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13276. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13277. }
  13278. if (tg3_flag(tp, 5705_PLUS)) {
  13279. ec->rx_coalesce_usecs_irq = 0;
  13280. ec->tx_coalesce_usecs_irq = 0;
  13281. ec->stats_block_coalesce_usecs = 0;
  13282. }
  13283. }
  13284. static int __devinit tg3_init_one(struct pci_dev *pdev,
  13285. const struct pci_device_id *ent)
  13286. {
  13287. struct net_device *dev;
  13288. struct tg3 *tp;
  13289. int i, err, pm_cap;
  13290. u32 sndmbx, rcvmbx, intmbx;
  13291. char str[40];
  13292. u64 dma_mask, persist_dma_mask;
  13293. netdev_features_t features = 0;
  13294. printk_once(KERN_INFO "%s\n", version);
  13295. err = pci_enable_device(pdev);
  13296. if (err) {
  13297. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13298. return err;
  13299. }
  13300. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13301. if (err) {
  13302. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13303. goto err_out_disable_pdev;
  13304. }
  13305. pci_set_master(pdev);
  13306. /* Find power-management capability. */
  13307. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13308. if (pm_cap == 0) {
  13309. dev_err(&pdev->dev,
  13310. "Cannot find Power Management capability, aborting\n");
  13311. err = -EIO;
  13312. goto err_out_free_res;
  13313. }
  13314. err = pci_set_power_state(pdev, PCI_D0);
  13315. if (err) {
  13316. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13317. goto err_out_free_res;
  13318. }
  13319. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13320. if (!dev) {
  13321. err = -ENOMEM;
  13322. goto err_out_power_down;
  13323. }
  13324. SET_NETDEV_DEV(dev, &pdev->dev);
  13325. tp = netdev_priv(dev);
  13326. tp->pdev = pdev;
  13327. tp->dev = dev;
  13328. tp->pm_cap = pm_cap;
  13329. tp->rx_mode = TG3_DEF_RX_MODE;
  13330. tp->tx_mode = TG3_DEF_TX_MODE;
  13331. if (tg3_debug > 0)
  13332. tp->msg_enable = tg3_debug;
  13333. else
  13334. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13335. /* The word/byte swap controls here control register access byte
  13336. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13337. * setting below.
  13338. */
  13339. tp->misc_host_ctrl =
  13340. MISC_HOST_CTRL_MASK_PCI_INT |
  13341. MISC_HOST_CTRL_WORD_SWAP |
  13342. MISC_HOST_CTRL_INDIR_ACCESS |
  13343. MISC_HOST_CTRL_PCISTATE_RW;
  13344. /* The NONFRM (non-frame) byte/word swap controls take effect
  13345. * on descriptor entries, anything which isn't packet data.
  13346. *
  13347. * The StrongARM chips on the board (one for tx, one for rx)
  13348. * are running in big-endian mode.
  13349. */
  13350. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13351. GRC_MODE_WSWAP_NONFRM_DATA);
  13352. #ifdef __BIG_ENDIAN
  13353. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13354. #endif
  13355. spin_lock_init(&tp->lock);
  13356. spin_lock_init(&tp->indirect_lock);
  13357. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13358. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13359. if (!tp->regs) {
  13360. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13361. err = -ENOMEM;
  13362. goto err_out_free_dev;
  13363. }
  13364. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13365. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13366. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13367. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13368. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13369. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13370. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13371. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13372. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13373. tg3_flag_set(tp, ENABLE_APE);
  13374. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13375. if (!tp->aperegs) {
  13376. dev_err(&pdev->dev,
  13377. "Cannot map APE registers, aborting\n");
  13378. err = -ENOMEM;
  13379. goto err_out_iounmap;
  13380. }
  13381. }
  13382. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13383. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13384. dev->ethtool_ops = &tg3_ethtool_ops;
  13385. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13386. dev->netdev_ops = &tg3_netdev_ops;
  13387. dev->irq = pdev->irq;
  13388. err = tg3_get_invariants(tp, ent);
  13389. if (err) {
  13390. dev_err(&pdev->dev,
  13391. "Problem fetching invariants of chip, aborting\n");
  13392. goto err_out_apeunmap;
  13393. }
  13394. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13395. * device behind the EPB cannot support DMA addresses > 40-bit.
  13396. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13397. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13398. * do DMA address check in tg3_start_xmit().
  13399. */
  13400. if (tg3_flag(tp, IS_5788))
  13401. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13402. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13403. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13404. #ifdef CONFIG_HIGHMEM
  13405. dma_mask = DMA_BIT_MASK(64);
  13406. #endif
  13407. } else
  13408. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13409. /* Configure DMA attributes. */
  13410. if (dma_mask > DMA_BIT_MASK(32)) {
  13411. err = pci_set_dma_mask(pdev, dma_mask);
  13412. if (!err) {
  13413. features |= NETIF_F_HIGHDMA;
  13414. err = pci_set_consistent_dma_mask(pdev,
  13415. persist_dma_mask);
  13416. if (err < 0) {
  13417. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13418. "DMA for consistent allocations\n");
  13419. goto err_out_apeunmap;
  13420. }
  13421. }
  13422. }
  13423. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13424. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13425. if (err) {
  13426. dev_err(&pdev->dev,
  13427. "No usable DMA configuration, aborting\n");
  13428. goto err_out_apeunmap;
  13429. }
  13430. }
  13431. tg3_init_bufmgr_config(tp);
  13432. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13433. /* 5700 B0 chips do not support checksumming correctly due
  13434. * to hardware bugs.
  13435. */
  13436. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13437. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13438. if (tg3_flag(tp, 5755_PLUS))
  13439. features |= NETIF_F_IPV6_CSUM;
  13440. }
  13441. /* TSO is on by default on chips that support hardware TSO.
  13442. * Firmware TSO on older chips gives lower performance, so it
  13443. * is off by default, but can be enabled using ethtool.
  13444. */
  13445. if ((tg3_flag(tp, HW_TSO_1) ||
  13446. tg3_flag(tp, HW_TSO_2) ||
  13447. tg3_flag(tp, HW_TSO_3)) &&
  13448. (features & NETIF_F_IP_CSUM))
  13449. features |= NETIF_F_TSO;
  13450. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13451. if (features & NETIF_F_IPV6_CSUM)
  13452. features |= NETIF_F_TSO6;
  13453. if (tg3_flag(tp, HW_TSO_3) ||
  13454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13455. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13456. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13459. features |= NETIF_F_TSO_ECN;
  13460. }
  13461. dev->features |= features;
  13462. dev->vlan_features |= features;
  13463. /*
  13464. * Add loopback capability only for a subset of devices that support
  13465. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13466. * loopback for the remaining devices.
  13467. */
  13468. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13469. !tg3_flag(tp, CPMU_PRESENT))
  13470. /* Add the loopback capability */
  13471. features |= NETIF_F_LOOPBACK;
  13472. dev->hw_features |= features;
  13473. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13474. !tg3_flag(tp, TSO_CAPABLE) &&
  13475. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13476. tg3_flag_set(tp, MAX_RXPEND_64);
  13477. tp->rx_pending = 63;
  13478. }
  13479. err = tg3_get_device_address(tp);
  13480. if (err) {
  13481. dev_err(&pdev->dev,
  13482. "Could not obtain valid ethernet address, aborting\n");
  13483. goto err_out_apeunmap;
  13484. }
  13485. /*
  13486. * Reset chip in case UNDI or EFI driver did not shutdown
  13487. * DMA self test will enable WDMAC and we'll see (spurious)
  13488. * pending DMA on the PCI bus at that point.
  13489. */
  13490. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13491. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13492. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13493. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13494. }
  13495. err = tg3_test_dma(tp);
  13496. if (err) {
  13497. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13498. goto err_out_apeunmap;
  13499. }
  13500. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13501. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13502. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13503. for (i = 0; i < tp->irq_max; i++) {
  13504. struct tg3_napi *tnapi = &tp->napi[i];
  13505. tnapi->tp = tp;
  13506. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13507. tnapi->int_mbox = intmbx;
  13508. if (i <= 4)
  13509. intmbx += 0x8;
  13510. else
  13511. intmbx += 0x4;
  13512. tnapi->consmbox = rcvmbx;
  13513. tnapi->prodmbox = sndmbx;
  13514. if (i)
  13515. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13516. else
  13517. tnapi->coal_now = HOSTCC_MODE_NOW;
  13518. if (!tg3_flag(tp, SUPPORT_MSIX))
  13519. break;
  13520. /*
  13521. * If we support MSIX, we'll be using RSS. If we're using
  13522. * RSS, the first vector only handles link interrupts and the
  13523. * remaining vectors handle rx and tx interrupts. Reuse the
  13524. * mailbox values for the next iteration. The values we setup
  13525. * above are still useful for the single vectored mode.
  13526. */
  13527. if (!i)
  13528. continue;
  13529. rcvmbx += 0x8;
  13530. if (sndmbx & 0x4)
  13531. sndmbx -= 0x4;
  13532. else
  13533. sndmbx += 0xc;
  13534. }
  13535. tg3_init_coal(tp);
  13536. pci_set_drvdata(pdev, dev);
  13537. if (tg3_flag(tp, 5717_PLUS)) {
  13538. /* Resume a low-power mode */
  13539. tg3_frob_aux_power(tp, false);
  13540. }
  13541. tg3_timer_init(tp);
  13542. err = register_netdev(dev);
  13543. if (err) {
  13544. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13545. goto err_out_apeunmap;
  13546. }
  13547. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13548. tp->board_part_number,
  13549. tp->pci_chip_rev_id,
  13550. tg3_bus_string(tp, str),
  13551. dev->dev_addr);
  13552. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13553. struct phy_device *phydev;
  13554. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13555. netdev_info(dev,
  13556. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13557. phydev->drv->name, dev_name(&phydev->dev));
  13558. } else {
  13559. char *ethtype;
  13560. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13561. ethtype = "10/100Base-TX";
  13562. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13563. ethtype = "1000Base-SX";
  13564. else
  13565. ethtype = "10/100/1000Base-T";
  13566. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13567. "(WireSpeed[%d], EEE[%d])\n",
  13568. tg3_phy_string(tp), ethtype,
  13569. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13570. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13571. }
  13572. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13573. (dev->features & NETIF_F_RXCSUM) != 0,
  13574. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13575. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13576. tg3_flag(tp, ENABLE_ASF) != 0,
  13577. tg3_flag(tp, TSO_CAPABLE) != 0);
  13578. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13579. tp->dma_rwctrl,
  13580. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13581. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13582. pci_save_state(pdev);
  13583. return 0;
  13584. err_out_apeunmap:
  13585. if (tp->aperegs) {
  13586. iounmap(tp->aperegs);
  13587. tp->aperegs = NULL;
  13588. }
  13589. err_out_iounmap:
  13590. if (tp->regs) {
  13591. iounmap(tp->regs);
  13592. tp->regs = NULL;
  13593. }
  13594. err_out_free_dev:
  13595. free_netdev(dev);
  13596. err_out_power_down:
  13597. pci_set_power_state(pdev, PCI_D3hot);
  13598. err_out_free_res:
  13599. pci_release_regions(pdev);
  13600. err_out_disable_pdev:
  13601. pci_disable_device(pdev);
  13602. pci_set_drvdata(pdev, NULL);
  13603. return err;
  13604. }
  13605. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13606. {
  13607. struct net_device *dev = pci_get_drvdata(pdev);
  13608. if (dev) {
  13609. struct tg3 *tp = netdev_priv(dev);
  13610. release_firmware(tp->fw);
  13611. tg3_reset_task_cancel(tp);
  13612. if (tg3_flag(tp, USE_PHYLIB)) {
  13613. tg3_phy_fini(tp);
  13614. tg3_mdio_fini(tp);
  13615. }
  13616. unregister_netdev(dev);
  13617. if (tp->aperegs) {
  13618. iounmap(tp->aperegs);
  13619. tp->aperegs = NULL;
  13620. }
  13621. if (tp->regs) {
  13622. iounmap(tp->regs);
  13623. tp->regs = NULL;
  13624. }
  13625. free_netdev(dev);
  13626. pci_release_regions(pdev);
  13627. pci_disable_device(pdev);
  13628. pci_set_drvdata(pdev, NULL);
  13629. }
  13630. }
  13631. #ifdef CONFIG_PM_SLEEP
  13632. static int tg3_suspend(struct device *device)
  13633. {
  13634. struct pci_dev *pdev = to_pci_dev(device);
  13635. struct net_device *dev = pci_get_drvdata(pdev);
  13636. struct tg3 *tp = netdev_priv(dev);
  13637. int err;
  13638. if (!netif_running(dev))
  13639. return 0;
  13640. tg3_reset_task_cancel(tp);
  13641. tg3_phy_stop(tp);
  13642. tg3_netif_stop(tp);
  13643. tg3_timer_stop(tp);
  13644. tg3_full_lock(tp, 1);
  13645. tg3_disable_ints(tp);
  13646. tg3_full_unlock(tp);
  13647. netif_device_detach(dev);
  13648. tg3_full_lock(tp, 0);
  13649. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13650. tg3_flag_clear(tp, INIT_COMPLETE);
  13651. tg3_full_unlock(tp);
  13652. err = tg3_power_down_prepare(tp);
  13653. if (err) {
  13654. int err2;
  13655. tg3_full_lock(tp, 0);
  13656. tg3_flag_set(tp, INIT_COMPLETE);
  13657. err2 = tg3_restart_hw(tp, 1);
  13658. if (err2)
  13659. goto out;
  13660. tg3_timer_start(tp);
  13661. netif_device_attach(dev);
  13662. tg3_netif_start(tp);
  13663. out:
  13664. tg3_full_unlock(tp);
  13665. if (!err2)
  13666. tg3_phy_start(tp);
  13667. }
  13668. return err;
  13669. }
  13670. static int tg3_resume(struct device *device)
  13671. {
  13672. struct pci_dev *pdev = to_pci_dev(device);
  13673. struct net_device *dev = pci_get_drvdata(pdev);
  13674. struct tg3 *tp = netdev_priv(dev);
  13675. int err;
  13676. if (!netif_running(dev))
  13677. return 0;
  13678. netif_device_attach(dev);
  13679. tg3_full_lock(tp, 0);
  13680. tg3_flag_set(tp, INIT_COMPLETE);
  13681. err = tg3_restart_hw(tp, 1);
  13682. if (err)
  13683. goto out;
  13684. tg3_timer_start(tp);
  13685. tg3_netif_start(tp);
  13686. out:
  13687. tg3_full_unlock(tp);
  13688. if (!err)
  13689. tg3_phy_start(tp);
  13690. return err;
  13691. }
  13692. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13693. #define TG3_PM_OPS (&tg3_pm_ops)
  13694. #else
  13695. #define TG3_PM_OPS NULL
  13696. #endif /* CONFIG_PM_SLEEP */
  13697. /**
  13698. * tg3_io_error_detected - called when PCI error is detected
  13699. * @pdev: Pointer to PCI device
  13700. * @state: The current pci connection state
  13701. *
  13702. * This function is called after a PCI bus error affecting
  13703. * this device has been detected.
  13704. */
  13705. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13706. pci_channel_state_t state)
  13707. {
  13708. struct net_device *netdev = pci_get_drvdata(pdev);
  13709. struct tg3 *tp = netdev_priv(netdev);
  13710. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13711. netdev_info(netdev, "PCI I/O error detected\n");
  13712. rtnl_lock();
  13713. if (!netif_running(netdev))
  13714. goto done;
  13715. tg3_phy_stop(tp);
  13716. tg3_netif_stop(tp);
  13717. tg3_timer_stop(tp);
  13718. /* Want to make sure that the reset task doesn't run */
  13719. tg3_reset_task_cancel(tp);
  13720. netif_device_detach(netdev);
  13721. /* Clean up software state, even if MMIO is blocked */
  13722. tg3_full_lock(tp, 0);
  13723. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13724. tg3_full_unlock(tp);
  13725. done:
  13726. if (state == pci_channel_io_perm_failure)
  13727. err = PCI_ERS_RESULT_DISCONNECT;
  13728. else
  13729. pci_disable_device(pdev);
  13730. rtnl_unlock();
  13731. return err;
  13732. }
  13733. /**
  13734. * tg3_io_slot_reset - called after the pci bus has been reset.
  13735. * @pdev: Pointer to PCI device
  13736. *
  13737. * Restart the card from scratch, as if from a cold-boot.
  13738. * At this point, the card has exprienced a hard reset,
  13739. * followed by fixups by BIOS, and has its config space
  13740. * set up identically to what it was at cold boot.
  13741. */
  13742. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13743. {
  13744. struct net_device *netdev = pci_get_drvdata(pdev);
  13745. struct tg3 *tp = netdev_priv(netdev);
  13746. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13747. int err;
  13748. rtnl_lock();
  13749. if (pci_enable_device(pdev)) {
  13750. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13751. goto done;
  13752. }
  13753. pci_set_master(pdev);
  13754. pci_restore_state(pdev);
  13755. pci_save_state(pdev);
  13756. if (!netif_running(netdev)) {
  13757. rc = PCI_ERS_RESULT_RECOVERED;
  13758. goto done;
  13759. }
  13760. err = tg3_power_up(tp);
  13761. if (err)
  13762. goto done;
  13763. rc = PCI_ERS_RESULT_RECOVERED;
  13764. done:
  13765. rtnl_unlock();
  13766. return rc;
  13767. }
  13768. /**
  13769. * tg3_io_resume - called when traffic can start flowing again.
  13770. * @pdev: Pointer to PCI device
  13771. *
  13772. * This callback is called when the error recovery driver tells
  13773. * us that its OK to resume normal operation.
  13774. */
  13775. static void tg3_io_resume(struct pci_dev *pdev)
  13776. {
  13777. struct net_device *netdev = pci_get_drvdata(pdev);
  13778. struct tg3 *tp = netdev_priv(netdev);
  13779. int err;
  13780. rtnl_lock();
  13781. if (!netif_running(netdev))
  13782. goto done;
  13783. tg3_full_lock(tp, 0);
  13784. tg3_flag_set(tp, INIT_COMPLETE);
  13785. err = tg3_restart_hw(tp, 1);
  13786. tg3_full_unlock(tp);
  13787. if (err) {
  13788. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13789. goto done;
  13790. }
  13791. netif_device_attach(netdev);
  13792. tg3_timer_start(tp);
  13793. tg3_netif_start(tp);
  13794. tg3_phy_start(tp);
  13795. done:
  13796. rtnl_unlock();
  13797. }
  13798. static const struct pci_error_handlers tg3_err_handler = {
  13799. .error_detected = tg3_io_error_detected,
  13800. .slot_reset = tg3_io_slot_reset,
  13801. .resume = tg3_io_resume
  13802. };
  13803. static struct pci_driver tg3_driver = {
  13804. .name = DRV_MODULE_NAME,
  13805. .id_table = tg3_pci_tbl,
  13806. .probe = tg3_init_one,
  13807. .remove = __devexit_p(tg3_remove_one),
  13808. .err_handler = &tg3_err_handler,
  13809. .driver.pm = TG3_PM_OPS,
  13810. };
  13811. static int __init tg3_init(void)
  13812. {
  13813. return pci_register_driver(&tg3_driver);
  13814. }
  13815. static void __exit tg3_cleanup(void)
  13816. {
  13817. pci_unregister_driver(&tg3_driver);
  13818. }
  13819. module_init(tg3_init);
  13820. module_exit(tg3_cleanup);