pci-common.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = mem_init_done;
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. void pcibios_free_controller(struct pci_controller *phb)
  80. {
  81. spin_lock(&hose_spinlock);
  82. list_del(&phb->list_node);
  83. spin_unlock(&hose_spinlock);
  84. if (phb->is_dynamic)
  85. kfree(phb);
  86. }
  87. /*
  88. * The function is used to return the minimal alignment
  89. * for memory or I/O windows of the associated P2P bridge.
  90. * By default, 4KiB alignment for I/O windows and 1MiB for
  91. * memory windows.
  92. */
  93. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  94. unsigned long type)
  95. {
  96. if (ppc_md.pcibios_window_alignment)
  97. return ppc_md.pcibios_window_alignment(bus, type);
  98. /*
  99. * PCI core will figure out the default
  100. * alignment: 4KiB for I/O and 1MiB for
  101. * memory window.
  102. */
  103. return 1;
  104. }
  105. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  106. {
  107. #ifdef CONFIG_PPC64
  108. return hose->pci_io_size;
  109. #else
  110. return resource_size(&hose->io_resource);
  111. #endif
  112. }
  113. int pcibios_vaddr_is_ioport(void __iomem *address)
  114. {
  115. int ret = 0;
  116. struct pci_controller *hose;
  117. resource_size_t size;
  118. spin_lock(&hose_spinlock);
  119. list_for_each_entry(hose, &hose_list, list_node) {
  120. size = pcibios_io_size(hose);
  121. if (address >= hose->io_base_virt &&
  122. address < (hose->io_base_virt + size)) {
  123. ret = 1;
  124. break;
  125. }
  126. }
  127. spin_unlock(&hose_spinlock);
  128. return ret;
  129. }
  130. unsigned long pci_address_to_pio(phys_addr_t address)
  131. {
  132. struct pci_controller *hose;
  133. resource_size_t size;
  134. unsigned long ret = ~0;
  135. spin_lock(&hose_spinlock);
  136. list_for_each_entry(hose, &hose_list, list_node) {
  137. size = pcibios_io_size(hose);
  138. if (address >= hose->io_base_phys &&
  139. address < (hose->io_base_phys + size)) {
  140. unsigned long base =
  141. (unsigned long)hose->io_base_virt - _IO_BASE;
  142. ret = base + (address - hose->io_base_phys);
  143. break;
  144. }
  145. }
  146. spin_unlock(&hose_spinlock);
  147. return ret;
  148. }
  149. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  150. /*
  151. * Return the domain number for this bus.
  152. */
  153. int pci_domain_nr(struct pci_bus *bus)
  154. {
  155. struct pci_controller *hose = pci_bus_to_host(bus);
  156. return hose->global_number;
  157. }
  158. EXPORT_SYMBOL(pci_domain_nr);
  159. /* This routine is meant to be used early during boot, when the
  160. * PCI bus numbers have not yet been assigned, and you need to
  161. * issue PCI config cycles to an OF device.
  162. * It could also be used to "fix" RTAS config cycles if you want
  163. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  164. * config cycles.
  165. */
  166. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  167. {
  168. while(node) {
  169. struct pci_controller *hose, *tmp;
  170. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  171. if (hose->dn == node)
  172. return hose;
  173. node = node->parent;
  174. }
  175. return NULL;
  176. }
  177. static ssize_t pci_show_devspec(struct device *dev,
  178. struct device_attribute *attr, char *buf)
  179. {
  180. struct pci_dev *pdev;
  181. struct device_node *np;
  182. pdev = to_pci_dev (dev);
  183. np = pci_device_to_OF_node(pdev);
  184. if (np == NULL || np->full_name == NULL)
  185. return 0;
  186. return sprintf(buf, "%s", np->full_name);
  187. }
  188. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  189. /* Add sysfs properties */
  190. int pcibios_add_platform_entries(struct pci_dev *pdev)
  191. {
  192. return device_create_file(&pdev->dev, &dev_attr_devspec);
  193. }
  194. /*
  195. * Reads the interrupt pin to determine if interrupt is use by card.
  196. * If the interrupt is used, then gets the interrupt line from the
  197. * openfirmware and sets it in the pci_dev and pci_config line.
  198. */
  199. static int pci_read_irq_line(struct pci_dev *pci_dev)
  200. {
  201. struct of_irq oirq;
  202. unsigned int virq;
  203. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  204. #ifdef DEBUG
  205. memset(&oirq, 0xff, sizeof(oirq));
  206. #endif
  207. /* Try to get a mapping from the device-tree */
  208. if (of_irq_map_pci(pci_dev, &oirq)) {
  209. u8 line, pin;
  210. /* If that fails, lets fallback to what is in the config
  211. * space and map that through the default controller. We
  212. * also set the type to level low since that's what PCI
  213. * interrupts are. If your platform does differently, then
  214. * either provide a proper interrupt tree or don't use this
  215. * function.
  216. */
  217. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  218. return -1;
  219. if (pin == 0)
  220. return -1;
  221. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  222. line == 0xff || line == 0) {
  223. return -1;
  224. }
  225. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  226. line, pin);
  227. virq = irq_create_mapping(NULL, line);
  228. if (virq != NO_IRQ)
  229. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  230. } else {
  231. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  232. oirq.size, oirq.specifier[0], oirq.specifier[1],
  233. of_node_full_name(oirq.controller));
  234. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  235. oirq.size);
  236. }
  237. if(virq == NO_IRQ) {
  238. pr_debug(" Failed to map !\n");
  239. return -1;
  240. }
  241. pr_debug(" Mapped to linux irq %d\n", virq);
  242. pci_dev->irq = virq;
  243. return 0;
  244. }
  245. /*
  246. * Platform support for /proc/bus/pci/X/Y mmap()s,
  247. * modelled on the sparc64 implementation by Dave Miller.
  248. * -- paulus.
  249. */
  250. /*
  251. * Adjust vm_pgoff of VMA such that it is the physical page offset
  252. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  253. *
  254. * Basically, the user finds the base address for his device which he wishes
  255. * to mmap. They read the 32-bit value from the config space base register,
  256. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  257. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  258. *
  259. * Returns negative error code on failure, zero on success.
  260. */
  261. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  262. resource_size_t *offset,
  263. enum pci_mmap_state mmap_state)
  264. {
  265. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  266. unsigned long io_offset = 0;
  267. int i, res_bit;
  268. if (hose == 0)
  269. return NULL; /* should never happen */
  270. /* If memory, add on the PCI bridge address offset */
  271. if (mmap_state == pci_mmap_mem) {
  272. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  273. *offset += hose->pci_mem_offset;
  274. #endif
  275. res_bit = IORESOURCE_MEM;
  276. } else {
  277. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  278. *offset += io_offset;
  279. res_bit = IORESOURCE_IO;
  280. }
  281. /*
  282. * Check that the offset requested corresponds to one of the
  283. * resources of the device.
  284. */
  285. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  286. struct resource *rp = &dev->resource[i];
  287. int flags = rp->flags;
  288. /* treat ROM as memory (should be already) */
  289. if (i == PCI_ROM_RESOURCE)
  290. flags |= IORESOURCE_MEM;
  291. /* Active and same type? */
  292. if ((flags & res_bit) == 0)
  293. continue;
  294. /* In the range of this resource? */
  295. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  296. continue;
  297. /* found it! construct the final physical address */
  298. if (mmap_state == pci_mmap_io)
  299. *offset += hose->io_base_phys - io_offset;
  300. return rp;
  301. }
  302. return NULL;
  303. }
  304. /*
  305. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  306. * device mapping.
  307. */
  308. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  309. pgprot_t protection,
  310. enum pci_mmap_state mmap_state,
  311. int write_combine)
  312. {
  313. /* Write combine is always 0 on non-memory space mappings. On
  314. * memory space, if the user didn't pass 1, we check for a
  315. * "prefetchable" resource. This is a bit hackish, but we use
  316. * this to workaround the inability of /sysfs to provide a write
  317. * combine bit
  318. */
  319. if (mmap_state != pci_mmap_mem)
  320. write_combine = 0;
  321. else if (write_combine == 0) {
  322. if (rp->flags & IORESOURCE_PREFETCH)
  323. write_combine = 1;
  324. }
  325. /* XXX would be nice to have a way to ask for write-through */
  326. if (write_combine)
  327. return pgprot_noncached_wc(protection);
  328. else
  329. return pgprot_noncached(protection);
  330. }
  331. /*
  332. * This one is used by /dev/mem and fbdev who have no clue about the
  333. * PCI device, it tries to find the PCI device first and calls the
  334. * above routine
  335. */
  336. pgprot_t pci_phys_mem_access_prot(struct file *file,
  337. unsigned long pfn,
  338. unsigned long size,
  339. pgprot_t prot)
  340. {
  341. struct pci_dev *pdev = NULL;
  342. struct resource *found = NULL;
  343. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  344. int i;
  345. if (page_is_ram(pfn))
  346. return prot;
  347. prot = pgprot_noncached(prot);
  348. for_each_pci_dev(pdev) {
  349. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  350. struct resource *rp = &pdev->resource[i];
  351. int flags = rp->flags;
  352. /* Active and same type? */
  353. if ((flags & IORESOURCE_MEM) == 0)
  354. continue;
  355. /* In the range of this resource? */
  356. if (offset < (rp->start & PAGE_MASK) ||
  357. offset > rp->end)
  358. continue;
  359. found = rp;
  360. break;
  361. }
  362. if (found)
  363. break;
  364. }
  365. if (found) {
  366. if (found->flags & IORESOURCE_PREFETCH)
  367. prot = pgprot_noncached_wc(prot);
  368. pci_dev_put(pdev);
  369. }
  370. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  371. (unsigned long long)offset, pgprot_val(prot));
  372. return prot;
  373. }
  374. /*
  375. * Perform the actual remap of the pages for a PCI device mapping, as
  376. * appropriate for this architecture. The region in the process to map
  377. * is described by vm_start and vm_end members of VMA, the base physical
  378. * address is found in vm_pgoff.
  379. * The pci device structure is provided so that architectures may make mapping
  380. * decisions on a per-device or per-bus basis.
  381. *
  382. * Returns a negative error code on failure, zero on success.
  383. */
  384. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  385. enum pci_mmap_state mmap_state, int write_combine)
  386. {
  387. resource_size_t offset =
  388. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  389. struct resource *rp;
  390. int ret;
  391. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  392. if (rp == NULL)
  393. return -EINVAL;
  394. vma->vm_pgoff = offset >> PAGE_SHIFT;
  395. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  396. vma->vm_page_prot,
  397. mmap_state, write_combine);
  398. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  399. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  400. return ret;
  401. }
  402. /* This provides legacy IO read access on a bus */
  403. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  404. {
  405. unsigned long offset;
  406. struct pci_controller *hose = pci_bus_to_host(bus);
  407. struct resource *rp = &hose->io_resource;
  408. void __iomem *addr;
  409. /* Check if port can be supported by that bus. We only check
  410. * the ranges of the PHB though, not the bus itself as the rules
  411. * for forwarding legacy cycles down bridges are not our problem
  412. * here. So if the host bridge supports it, we do it.
  413. */
  414. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  415. offset += port;
  416. if (!(rp->flags & IORESOURCE_IO))
  417. return -ENXIO;
  418. if (offset < rp->start || (offset + size) > rp->end)
  419. return -ENXIO;
  420. addr = hose->io_base_virt + port;
  421. switch(size) {
  422. case 1:
  423. *((u8 *)val) = in_8(addr);
  424. return 1;
  425. case 2:
  426. if (port & 1)
  427. return -EINVAL;
  428. *((u16 *)val) = in_le16(addr);
  429. return 2;
  430. case 4:
  431. if (port & 3)
  432. return -EINVAL;
  433. *((u32 *)val) = in_le32(addr);
  434. return 4;
  435. }
  436. return -EINVAL;
  437. }
  438. /* This provides legacy IO write access on a bus */
  439. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  440. {
  441. unsigned long offset;
  442. struct pci_controller *hose = pci_bus_to_host(bus);
  443. struct resource *rp = &hose->io_resource;
  444. void __iomem *addr;
  445. /* Check if port can be supported by that bus. We only check
  446. * the ranges of the PHB though, not the bus itself as the rules
  447. * for forwarding legacy cycles down bridges are not our problem
  448. * here. So if the host bridge supports it, we do it.
  449. */
  450. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  451. offset += port;
  452. if (!(rp->flags & IORESOURCE_IO))
  453. return -ENXIO;
  454. if (offset < rp->start || (offset + size) > rp->end)
  455. return -ENXIO;
  456. addr = hose->io_base_virt + port;
  457. /* WARNING: The generic code is idiotic. It gets passed a pointer
  458. * to what can be a 1, 2 or 4 byte quantity and always reads that
  459. * as a u32, which means that we have to correct the location of
  460. * the data read within those 32 bits for size 1 and 2
  461. */
  462. switch(size) {
  463. case 1:
  464. out_8(addr, val >> 24);
  465. return 1;
  466. case 2:
  467. if (port & 1)
  468. return -EINVAL;
  469. out_le16(addr, val >> 16);
  470. return 2;
  471. case 4:
  472. if (port & 3)
  473. return -EINVAL;
  474. out_le32(addr, val);
  475. return 4;
  476. }
  477. return -EINVAL;
  478. }
  479. /* This provides legacy IO or memory mmap access on a bus */
  480. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  481. struct vm_area_struct *vma,
  482. enum pci_mmap_state mmap_state)
  483. {
  484. struct pci_controller *hose = pci_bus_to_host(bus);
  485. resource_size_t offset =
  486. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  487. resource_size_t size = vma->vm_end - vma->vm_start;
  488. struct resource *rp;
  489. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  490. pci_domain_nr(bus), bus->number,
  491. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  492. (unsigned long long)offset,
  493. (unsigned long long)(offset + size - 1));
  494. if (mmap_state == pci_mmap_mem) {
  495. /* Hack alert !
  496. *
  497. * Because X is lame and can fail starting if it gets an error trying
  498. * to mmap legacy_mem (instead of just moving on without legacy memory
  499. * access) we fake it here by giving it anonymous memory, effectively
  500. * behaving just like /dev/zero
  501. */
  502. if ((offset + size) > hose->isa_mem_size) {
  503. printk(KERN_DEBUG
  504. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  505. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  506. if (vma->vm_flags & VM_SHARED)
  507. return shmem_zero_setup(vma);
  508. return 0;
  509. }
  510. offset += hose->isa_mem_phys;
  511. } else {
  512. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  513. unsigned long roffset = offset + io_offset;
  514. rp = &hose->io_resource;
  515. if (!(rp->flags & IORESOURCE_IO))
  516. return -ENXIO;
  517. if (roffset < rp->start || (roffset + size) > rp->end)
  518. return -ENXIO;
  519. offset += hose->io_base_phys;
  520. }
  521. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  522. vma->vm_pgoff = offset >> PAGE_SHIFT;
  523. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  524. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  525. vma->vm_end - vma->vm_start,
  526. vma->vm_page_prot);
  527. }
  528. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  529. const struct resource *rsrc,
  530. resource_size_t *start, resource_size_t *end)
  531. {
  532. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  533. resource_size_t offset = 0;
  534. if (hose == NULL)
  535. return;
  536. if (rsrc->flags & IORESOURCE_IO)
  537. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  538. /* We pass a fully fixed up address to userland for MMIO instead of
  539. * a BAR value because X is lame and expects to be able to use that
  540. * to pass to /dev/mem !
  541. *
  542. * That means that we'll have potentially 64 bits values where some
  543. * userland apps only expect 32 (like X itself since it thinks only
  544. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  545. * 32 bits CHRPs :-(
  546. *
  547. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  548. * has been fixed (and the fix spread enough), we can re-enable the
  549. * 2 lines below and pass down a BAR value to userland. In that case
  550. * we'll also have to re-enable the matching code in
  551. * __pci_mmap_make_offset().
  552. *
  553. * BenH.
  554. */
  555. #if 0
  556. else if (rsrc->flags & IORESOURCE_MEM)
  557. offset = hose->pci_mem_offset;
  558. #endif
  559. *start = rsrc->start - offset;
  560. *end = rsrc->end - offset;
  561. }
  562. /**
  563. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  564. * @hose: newly allocated pci_controller to be setup
  565. * @dev: device node of the host bridge
  566. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  567. *
  568. * This function will parse the "ranges" property of a PCI host bridge device
  569. * node and setup the resource mapping of a pci controller based on its
  570. * content.
  571. *
  572. * Life would be boring if it wasn't for a few issues that we have to deal
  573. * with here:
  574. *
  575. * - We can only cope with one IO space range and up to 3 Memory space
  576. * ranges. However, some machines (thanks Apple !) tend to split their
  577. * space into lots of small contiguous ranges. So we have to coalesce.
  578. *
  579. * - Some busses have IO space not starting at 0, which causes trouble with
  580. * the way we do our IO resource renumbering. The code somewhat deals with
  581. * it for 64 bits but I would expect problems on 32 bits.
  582. *
  583. * - Some 32 bits platforms such as 4xx can have physical space larger than
  584. * 32 bits so we need to use 64 bits values for the parsing
  585. */
  586. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  587. struct device_node *dev, int primary)
  588. {
  589. const u32 *ranges;
  590. int rlen;
  591. int pna = of_n_addr_cells(dev);
  592. int np = pna + 5;
  593. int memno = 0;
  594. u32 pci_space;
  595. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  596. struct resource *res;
  597. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  598. dev->full_name, primary ? "(primary)" : "");
  599. /* Get ranges property */
  600. ranges = of_get_property(dev, "ranges", &rlen);
  601. if (ranges == NULL)
  602. return;
  603. /* Parse it */
  604. while ((rlen -= np * 4) >= 0) {
  605. /* Read next ranges element */
  606. pci_space = ranges[0];
  607. pci_addr = of_read_number(ranges + 1, 2);
  608. cpu_addr = of_translate_address(dev, ranges + 3);
  609. size = of_read_number(ranges + pna + 3, 2);
  610. ranges += np;
  611. /* If we failed translation or got a zero-sized region
  612. * (some FW try to feed us with non sensical zero sized regions
  613. * such as power3 which look like some kind of attempt at exposing
  614. * the VGA memory hole)
  615. */
  616. if (cpu_addr == OF_BAD_ADDR || size == 0)
  617. continue;
  618. /* Now consume following elements while they are contiguous */
  619. for (; rlen >= np * sizeof(u32);
  620. ranges += np, rlen -= np * 4) {
  621. if (ranges[0] != pci_space)
  622. break;
  623. pci_next = of_read_number(ranges + 1, 2);
  624. cpu_next = of_translate_address(dev, ranges + 3);
  625. if (pci_next != pci_addr + size ||
  626. cpu_next != cpu_addr + size)
  627. break;
  628. size += of_read_number(ranges + pna + 3, 2);
  629. }
  630. /* Act based on address space type */
  631. res = NULL;
  632. switch ((pci_space >> 24) & 0x3) {
  633. case 1: /* PCI IO space */
  634. printk(KERN_INFO
  635. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  636. cpu_addr, cpu_addr + size - 1, pci_addr);
  637. /* We support only one IO range */
  638. if (hose->pci_io_size) {
  639. printk(KERN_INFO
  640. " \\--> Skipped (too many) !\n");
  641. continue;
  642. }
  643. #ifdef CONFIG_PPC32
  644. /* On 32 bits, limit I/O space to 16MB */
  645. if (size > 0x01000000)
  646. size = 0x01000000;
  647. /* 32 bits needs to map IOs here */
  648. hose->io_base_virt = ioremap(cpu_addr, size);
  649. /* Expect trouble if pci_addr is not 0 */
  650. if (primary)
  651. isa_io_base =
  652. (unsigned long)hose->io_base_virt;
  653. #endif /* CONFIG_PPC32 */
  654. /* pci_io_size and io_base_phys always represent IO
  655. * space starting at 0 so we factor in pci_addr
  656. */
  657. hose->pci_io_size = pci_addr + size;
  658. hose->io_base_phys = cpu_addr - pci_addr;
  659. /* Build resource */
  660. res = &hose->io_resource;
  661. res->flags = IORESOURCE_IO;
  662. res->start = pci_addr;
  663. break;
  664. case 2: /* PCI Memory space */
  665. case 3: /* PCI 64 bits Memory space */
  666. printk(KERN_INFO
  667. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  668. cpu_addr, cpu_addr + size - 1, pci_addr,
  669. (pci_space & 0x40000000) ? "Prefetch" : "");
  670. /* We support only 3 memory ranges */
  671. if (memno >= 3) {
  672. printk(KERN_INFO
  673. " \\--> Skipped (too many) !\n");
  674. continue;
  675. }
  676. /* Handles ISA memory hole space here */
  677. if (pci_addr == 0) {
  678. if (primary || isa_mem_base == 0)
  679. isa_mem_base = cpu_addr;
  680. hose->isa_mem_phys = cpu_addr;
  681. hose->isa_mem_size = size;
  682. }
  683. /* Build resource */
  684. hose->mem_offset[memno] = cpu_addr - pci_addr;
  685. res = &hose->mem_resources[memno++];
  686. res->flags = IORESOURCE_MEM;
  687. if (pci_space & 0x40000000)
  688. res->flags |= IORESOURCE_PREFETCH;
  689. res->start = cpu_addr;
  690. break;
  691. }
  692. if (res != NULL) {
  693. res->name = dev->full_name;
  694. res->end = res->start + size - 1;
  695. res->parent = NULL;
  696. res->sibling = NULL;
  697. res->child = NULL;
  698. }
  699. }
  700. }
  701. /* Decide whether to display the domain number in /proc */
  702. int pci_proc_domain(struct pci_bus *bus)
  703. {
  704. struct pci_controller *hose = pci_bus_to_host(bus);
  705. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  706. return 0;
  707. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  708. return hose->global_number != 0;
  709. return 1;
  710. }
  711. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  712. {
  713. if (ppc_md.pcibios_root_bridge_prepare)
  714. return ppc_md.pcibios_root_bridge_prepare(bridge);
  715. return 0;
  716. }
  717. /* This header fixup will do the resource fixup for all devices as they are
  718. * probed, but not for bridge ranges
  719. */
  720. static void pcibios_fixup_resources(struct pci_dev *dev)
  721. {
  722. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  723. int i;
  724. if (!hose) {
  725. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  726. pci_name(dev));
  727. return;
  728. }
  729. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  730. struct resource *res = dev->resource + i;
  731. if (!res->flags)
  732. continue;
  733. /* If we're going to re-assign everything, we mark all resources
  734. * as unset (and 0-base them). In addition, we mark BARs starting
  735. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  736. * since in that case, we don't want to re-assign anything
  737. */
  738. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  739. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  740. /* Only print message if not re-assigning */
  741. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  742. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  743. "is unassigned\n",
  744. pci_name(dev), i,
  745. (unsigned long long)res->start,
  746. (unsigned long long)res->end,
  747. (unsigned int)res->flags);
  748. res->end -= res->start;
  749. res->start = 0;
  750. res->flags |= IORESOURCE_UNSET;
  751. continue;
  752. }
  753. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  754. pci_name(dev), i,
  755. (unsigned long long)res->start,\
  756. (unsigned long long)res->end,
  757. (unsigned int)res->flags);
  758. }
  759. /* Call machine specific resource fixup */
  760. if (ppc_md.pcibios_fixup_resources)
  761. ppc_md.pcibios_fixup_resources(dev);
  762. }
  763. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  764. /* This function tries to figure out if a bridge resource has been initialized
  765. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  766. * things go more smoothly when it gets it right. It should covers cases such
  767. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  768. */
  769. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  770. struct resource *res)
  771. {
  772. struct pci_controller *hose = pci_bus_to_host(bus);
  773. struct pci_dev *dev = bus->self;
  774. resource_size_t offset;
  775. struct pci_bus_region region;
  776. u16 command;
  777. int i;
  778. /* We don't do anything if PCI_PROBE_ONLY is set */
  779. if (pci_has_flag(PCI_PROBE_ONLY))
  780. return 0;
  781. /* Job is a bit different between memory and IO */
  782. if (res->flags & IORESOURCE_MEM) {
  783. pcibios_resource_to_bus(dev, &region, res);
  784. /* If the BAR is non-0 then it's probably been initialized */
  785. if (region.start != 0)
  786. return 0;
  787. /* The BAR is 0, let's check if memory decoding is enabled on
  788. * the bridge. If not, we consider it unassigned
  789. */
  790. pci_read_config_word(dev, PCI_COMMAND, &command);
  791. if ((command & PCI_COMMAND_MEMORY) == 0)
  792. return 1;
  793. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  794. * resources covers that starting address (0 then it's good enough for
  795. * us for memory space)
  796. */
  797. for (i = 0; i < 3; i++) {
  798. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  799. hose->mem_resources[i].start == hose->mem_offset[i])
  800. return 0;
  801. }
  802. /* Well, it starts at 0 and we know it will collide so we may as
  803. * well consider it as unassigned. That covers the Apple case.
  804. */
  805. return 1;
  806. } else {
  807. /* If the BAR is non-0, then we consider it assigned */
  808. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  809. if (((res->start - offset) & 0xfffffffful) != 0)
  810. return 0;
  811. /* Here, we are a bit different than memory as typically IO space
  812. * starting at low addresses -is- valid. What we do instead if that
  813. * we consider as unassigned anything that doesn't have IO enabled
  814. * in the PCI command register, and that's it.
  815. */
  816. pci_read_config_word(dev, PCI_COMMAND, &command);
  817. if (command & PCI_COMMAND_IO)
  818. return 0;
  819. /* It's starting at 0 and IO is disabled in the bridge, consider
  820. * it unassigned
  821. */
  822. return 1;
  823. }
  824. }
  825. /* Fixup resources of a PCI<->PCI bridge */
  826. static void pcibios_fixup_bridge(struct pci_bus *bus)
  827. {
  828. struct resource *res;
  829. int i;
  830. struct pci_dev *dev = bus->self;
  831. pci_bus_for_each_resource(bus, res, i) {
  832. if (!res || !res->flags)
  833. continue;
  834. if (i >= 3 && bus->self->transparent)
  835. continue;
  836. /* If we're going to reassign everything, we can
  837. * shrink the P2P resource to have size as being
  838. * of 0 in order to save space.
  839. */
  840. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  841. res->flags |= IORESOURCE_UNSET;
  842. res->start = 0;
  843. res->end = -1;
  844. continue;
  845. }
  846. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  847. pci_name(dev), i,
  848. (unsigned long long)res->start,\
  849. (unsigned long long)res->end,
  850. (unsigned int)res->flags);
  851. /* Try to detect uninitialized P2P bridge resources,
  852. * and clear them out so they get re-assigned later
  853. */
  854. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  855. res->flags = 0;
  856. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  857. }
  858. }
  859. }
  860. void pcibios_setup_bus_self(struct pci_bus *bus)
  861. {
  862. /* Fix up the bus resources for P2P bridges */
  863. if (bus->self != NULL)
  864. pcibios_fixup_bridge(bus);
  865. /* Platform specific bus fixups. This is currently only used
  866. * by fsl_pci and I'm hoping to get rid of it at some point
  867. */
  868. if (ppc_md.pcibios_fixup_bus)
  869. ppc_md.pcibios_fixup_bus(bus);
  870. /* Setup bus DMA mappings */
  871. if (ppc_md.pci_dma_bus_setup)
  872. ppc_md.pci_dma_bus_setup(bus);
  873. }
  874. void pcibios_setup_device(struct pci_dev *dev)
  875. {
  876. /* Fixup NUMA node as it may not be setup yet by the generic
  877. * code and is needed by the DMA init
  878. */
  879. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  880. /* Hook up default DMA ops */
  881. set_dma_ops(&dev->dev, pci_dma_ops);
  882. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  883. /* Additional platform DMA/iommu setup */
  884. if (ppc_md.pci_dma_dev_setup)
  885. ppc_md.pci_dma_dev_setup(dev);
  886. /* Read default IRQs and fixup if necessary */
  887. pci_read_irq_line(dev);
  888. if (ppc_md.pci_irq_fixup)
  889. ppc_md.pci_irq_fixup(dev);
  890. }
  891. void pcibios_setup_bus_devices(struct pci_bus *bus)
  892. {
  893. struct pci_dev *dev;
  894. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  895. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  896. list_for_each_entry(dev, &bus->devices, bus_list) {
  897. /* Cardbus can call us to add new devices to a bus, so ignore
  898. * those who are already fully discovered
  899. */
  900. if (dev->is_added)
  901. continue;
  902. pcibios_setup_device(dev);
  903. }
  904. }
  905. void pcibios_set_master(struct pci_dev *dev)
  906. {
  907. /* No special bus mastering setup handling */
  908. }
  909. void pcibios_fixup_bus(struct pci_bus *bus)
  910. {
  911. /* When called from the generic PCI probe, read PCI<->PCI bridge
  912. * bases. This is -not- called when generating the PCI tree from
  913. * the OF device-tree.
  914. */
  915. if (bus->self != NULL)
  916. pci_read_bridge_bases(bus);
  917. /* Now fixup the bus bus */
  918. pcibios_setup_bus_self(bus);
  919. /* Now fixup devices on that bus */
  920. pcibios_setup_bus_devices(bus);
  921. }
  922. EXPORT_SYMBOL(pcibios_fixup_bus);
  923. void pci_fixup_cardbus(struct pci_bus *bus)
  924. {
  925. /* Now fixup devices on that bus */
  926. pcibios_setup_bus_devices(bus);
  927. }
  928. static int skip_isa_ioresource_align(struct pci_dev *dev)
  929. {
  930. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  931. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  932. return 1;
  933. return 0;
  934. }
  935. /*
  936. * We need to avoid collisions with `mirrored' VGA ports
  937. * and other strange ISA hardware, so we always want the
  938. * addresses to be allocated in the 0x000-0x0ff region
  939. * modulo 0x400.
  940. *
  941. * Why? Because some silly external IO cards only decode
  942. * the low 10 bits of the IO address. The 0x00-0xff region
  943. * is reserved for motherboard devices that decode all 16
  944. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  945. * but we want to try to avoid allocating at 0x2900-0x2bff
  946. * which might have be mirrored at 0x0100-0x03ff..
  947. */
  948. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  949. resource_size_t size, resource_size_t align)
  950. {
  951. struct pci_dev *dev = data;
  952. resource_size_t start = res->start;
  953. if (res->flags & IORESOURCE_IO) {
  954. if (skip_isa_ioresource_align(dev))
  955. return start;
  956. if (start & 0x300)
  957. start = (start + 0x3ff) & ~0x3ff;
  958. }
  959. return start;
  960. }
  961. EXPORT_SYMBOL(pcibios_align_resource);
  962. /*
  963. * Reparent resource children of pr that conflict with res
  964. * under res, and make res replace those children.
  965. */
  966. static int reparent_resources(struct resource *parent,
  967. struct resource *res)
  968. {
  969. struct resource *p, **pp;
  970. struct resource **firstpp = NULL;
  971. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  972. if (p->end < res->start)
  973. continue;
  974. if (res->end < p->start)
  975. break;
  976. if (p->start < res->start || p->end > res->end)
  977. return -1; /* not completely contained */
  978. if (firstpp == NULL)
  979. firstpp = pp;
  980. }
  981. if (firstpp == NULL)
  982. return -1; /* didn't find any conflicting entries? */
  983. res->parent = parent;
  984. res->child = *firstpp;
  985. res->sibling = *pp;
  986. *firstpp = res;
  987. *pp = NULL;
  988. for (p = res->child; p != NULL; p = p->sibling) {
  989. p->parent = res;
  990. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  991. p->name,
  992. (unsigned long long)p->start,
  993. (unsigned long long)p->end, res->name);
  994. }
  995. return 0;
  996. }
  997. /*
  998. * Handle resources of PCI devices. If the world were perfect, we could
  999. * just allocate all the resource regions and do nothing more. It isn't.
  1000. * On the other hand, we cannot just re-allocate all devices, as it would
  1001. * require us to know lots of host bridge internals. So we attempt to
  1002. * keep as much of the original configuration as possible, but tweak it
  1003. * when it's found to be wrong.
  1004. *
  1005. * Known BIOS problems we have to work around:
  1006. * - I/O or memory regions not configured
  1007. * - regions configured, but not enabled in the command register
  1008. * - bogus I/O addresses above 64K used
  1009. * - expansion ROMs left enabled (this may sound harmless, but given
  1010. * the fact the PCI specs explicitly allow address decoders to be
  1011. * shared between expansion ROMs and other resource regions, it's
  1012. * at least dangerous)
  1013. *
  1014. * Our solution:
  1015. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1016. * This gives us fixed barriers on where we can allocate.
  1017. * (2) Allocate resources for all enabled devices. If there is
  1018. * a collision, just mark the resource as unallocated. Also
  1019. * disable expansion ROMs during this step.
  1020. * (3) Try to allocate resources for disabled devices. If the
  1021. * resources were assigned correctly, everything goes well,
  1022. * if they weren't, they won't disturb allocation of other
  1023. * resources.
  1024. * (4) Assign new addresses to resources which were either
  1025. * not configured at all or misconfigured. If explicitly
  1026. * requested by the user, configure expansion ROM address
  1027. * as well.
  1028. */
  1029. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1030. {
  1031. struct pci_bus *b;
  1032. int i;
  1033. struct resource *res, *pr;
  1034. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1035. pci_domain_nr(bus), bus->number);
  1036. pci_bus_for_each_resource(bus, res, i) {
  1037. if (!res || !res->flags || res->start > res->end || res->parent)
  1038. continue;
  1039. /* If the resource was left unset at this point, we clear it */
  1040. if (res->flags & IORESOURCE_UNSET)
  1041. goto clear_resource;
  1042. if (bus->parent == NULL)
  1043. pr = (res->flags & IORESOURCE_IO) ?
  1044. &ioport_resource : &iomem_resource;
  1045. else {
  1046. pr = pci_find_parent_resource(bus->self, res);
  1047. if (pr == res) {
  1048. /* this happens when the generic PCI
  1049. * code (wrongly) decides that this
  1050. * bridge is transparent -- paulus
  1051. */
  1052. continue;
  1053. }
  1054. }
  1055. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1056. "[0x%x], parent %p (%s)\n",
  1057. bus->self ? pci_name(bus->self) : "PHB",
  1058. bus->number, i,
  1059. (unsigned long long)res->start,
  1060. (unsigned long long)res->end,
  1061. (unsigned int)res->flags,
  1062. pr, (pr && pr->name) ? pr->name : "nil");
  1063. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1064. if (request_resource(pr, res) == 0)
  1065. continue;
  1066. /*
  1067. * Must be a conflict with an existing entry.
  1068. * Move that entry (or entries) under the
  1069. * bridge resource and try again.
  1070. */
  1071. if (reparent_resources(pr, res) == 0)
  1072. continue;
  1073. }
  1074. pr_warning("PCI: Cannot allocate resource region "
  1075. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1076. clear_resource:
  1077. /* The resource might be figured out when doing
  1078. * reassignment based on the resources required
  1079. * by the downstream PCI devices. Here we set
  1080. * the size of the resource to be 0 in order to
  1081. * save more space.
  1082. */
  1083. res->start = 0;
  1084. res->end = -1;
  1085. res->flags = 0;
  1086. }
  1087. list_for_each_entry(b, &bus->children, node)
  1088. pcibios_allocate_bus_resources(b);
  1089. }
  1090. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1091. {
  1092. struct resource *pr, *r = &dev->resource[idx];
  1093. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1094. pci_name(dev), idx,
  1095. (unsigned long long)r->start,
  1096. (unsigned long long)r->end,
  1097. (unsigned int)r->flags);
  1098. pr = pci_find_parent_resource(dev, r);
  1099. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1100. request_resource(pr, r) < 0) {
  1101. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1102. " of device %s, will remap\n", idx, pci_name(dev));
  1103. if (pr)
  1104. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1105. pr,
  1106. (unsigned long long)pr->start,
  1107. (unsigned long long)pr->end,
  1108. (unsigned int)pr->flags);
  1109. /* We'll assign a new address later */
  1110. r->flags |= IORESOURCE_UNSET;
  1111. r->end -= r->start;
  1112. r->start = 0;
  1113. }
  1114. }
  1115. static void __init pcibios_allocate_resources(int pass)
  1116. {
  1117. struct pci_dev *dev = NULL;
  1118. int idx, disabled;
  1119. u16 command;
  1120. struct resource *r;
  1121. for_each_pci_dev(dev) {
  1122. pci_read_config_word(dev, PCI_COMMAND, &command);
  1123. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1124. r = &dev->resource[idx];
  1125. if (r->parent) /* Already allocated */
  1126. continue;
  1127. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1128. continue; /* Not assigned at all */
  1129. /* We only allocate ROMs on pass 1 just in case they
  1130. * have been screwed up by firmware
  1131. */
  1132. if (idx == PCI_ROM_RESOURCE )
  1133. disabled = 1;
  1134. if (r->flags & IORESOURCE_IO)
  1135. disabled = !(command & PCI_COMMAND_IO);
  1136. else
  1137. disabled = !(command & PCI_COMMAND_MEMORY);
  1138. if (pass == disabled)
  1139. alloc_resource(dev, idx);
  1140. }
  1141. if (pass)
  1142. continue;
  1143. r = &dev->resource[PCI_ROM_RESOURCE];
  1144. if (r->flags) {
  1145. /* Turn the ROM off, leave the resource region,
  1146. * but keep it unregistered.
  1147. */
  1148. u32 reg;
  1149. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1150. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1151. pr_debug("PCI: Switching off ROM of %s\n",
  1152. pci_name(dev));
  1153. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1154. pci_write_config_dword(dev, dev->rom_base_reg,
  1155. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1156. }
  1157. }
  1158. }
  1159. }
  1160. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1161. {
  1162. struct pci_controller *hose = pci_bus_to_host(bus);
  1163. resource_size_t offset;
  1164. struct resource *res, *pres;
  1165. int i;
  1166. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1167. /* Check for IO */
  1168. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1169. goto no_io;
  1170. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1171. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1172. BUG_ON(res == NULL);
  1173. res->name = "Legacy IO";
  1174. res->flags = IORESOURCE_IO;
  1175. res->start = offset;
  1176. res->end = (offset + 0xfff) & 0xfffffffful;
  1177. pr_debug("Candidate legacy IO: %pR\n", res);
  1178. if (request_resource(&hose->io_resource, res)) {
  1179. printk(KERN_DEBUG
  1180. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1181. pci_domain_nr(bus), bus->number, res);
  1182. kfree(res);
  1183. }
  1184. no_io:
  1185. /* Check for memory */
  1186. for (i = 0; i < 3; i++) {
  1187. pres = &hose->mem_resources[i];
  1188. offset = hose->mem_offset[i];
  1189. if (!(pres->flags & IORESOURCE_MEM))
  1190. continue;
  1191. pr_debug("hose mem res: %pR\n", pres);
  1192. if ((pres->start - offset) <= 0xa0000 &&
  1193. (pres->end - offset) >= 0xbffff)
  1194. break;
  1195. }
  1196. if (i >= 3)
  1197. return;
  1198. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1199. BUG_ON(res == NULL);
  1200. res->name = "Legacy VGA memory";
  1201. res->flags = IORESOURCE_MEM;
  1202. res->start = 0xa0000 + offset;
  1203. res->end = 0xbffff + offset;
  1204. pr_debug("Candidate VGA memory: %pR\n", res);
  1205. if (request_resource(pres, res)) {
  1206. printk(KERN_DEBUG
  1207. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1208. pci_domain_nr(bus), bus->number, res);
  1209. kfree(res);
  1210. }
  1211. }
  1212. void __init pcibios_resource_survey(void)
  1213. {
  1214. struct pci_bus *b;
  1215. /* Allocate and assign resources */
  1216. list_for_each_entry(b, &pci_root_buses, node)
  1217. pcibios_allocate_bus_resources(b);
  1218. pcibios_allocate_resources(0);
  1219. pcibios_allocate_resources(1);
  1220. /* Before we start assigning unassigned resource, we try to reserve
  1221. * the low IO area and the VGA memory area if they intersect the
  1222. * bus available resources to avoid allocating things on top of them
  1223. */
  1224. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1225. list_for_each_entry(b, &pci_root_buses, node)
  1226. pcibios_reserve_legacy_regions(b);
  1227. }
  1228. /* Now, if the platform didn't decide to blindly trust the firmware,
  1229. * we proceed to assigning things that were left unassigned
  1230. */
  1231. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1232. pr_debug("PCI: Assigning unassigned resources...\n");
  1233. pci_assign_unassigned_resources();
  1234. }
  1235. /* Call machine dependent fixup */
  1236. if (ppc_md.pcibios_fixup)
  1237. ppc_md.pcibios_fixup();
  1238. }
  1239. /* This is used by the PCI hotplug driver to allocate resource
  1240. * of newly plugged busses. We can try to consolidate with the
  1241. * rest of the code later, for now, keep it as-is as our main
  1242. * resource allocation function doesn't deal with sub-trees yet.
  1243. */
  1244. void pcibios_claim_one_bus(struct pci_bus *bus)
  1245. {
  1246. struct pci_dev *dev;
  1247. struct pci_bus *child_bus;
  1248. list_for_each_entry(dev, &bus->devices, bus_list) {
  1249. int i;
  1250. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1251. struct resource *r = &dev->resource[i];
  1252. if (r->parent || !r->start || !r->flags)
  1253. continue;
  1254. pr_debug("PCI: Claiming %s: "
  1255. "Resource %d: %016llx..%016llx [%x]\n",
  1256. pci_name(dev), i,
  1257. (unsigned long long)r->start,
  1258. (unsigned long long)r->end,
  1259. (unsigned int)r->flags);
  1260. pci_claim_resource(dev, i);
  1261. }
  1262. }
  1263. list_for_each_entry(child_bus, &bus->children, node)
  1264. pcibios_claim_one_bus(child_bus);
  1265. }
  1266. /* pcibios_finish_adding_to_bus
  1267. *
  1268. * This is to be called by the hotplug code after devices have been
  1269. * added to a bus, this include calling it for a PHB that is just
  1270. * being added
  1271. */
  1272. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1273. {
  1274. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1275. pci_domain_nr(bus), bus->number);
  1276. /* Allocate bus and devices resources */
  1277. pcibios_allocate_bus_resources(bus);
  1278. pcibios_claim_one_bus(bus);
  1279. /* Fixup EEH */
  1280. eeh_add_device_tree_late(bus);
  1281. /* Add new devices to global lists. Register in proc, sysfs. */
  1282. pci_bus_add_devices(bus);
  1283. /* sysfs files should only be added after devices are added */
  1284. eeh_add_sysfs_files(bus);
  1285. }
  1286. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1287. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1288. {
  1289. if (ppc_md.pcibios_enable_device_hook)
  1290. if (ppc_md.pcibios_enable_device_hook(dev))
  1291. return -EINVAL;
  1292. /* avoid pcie irq fix up impact on cardbus */
  1293. if (dev->hdr_type != PCI_HEADER_TYPE_CARDBUS)
  1294. pcibios_setup_device(dev);
  1295. return pci_enable_resources(dev, mask);
  1296. }
  1297. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1298. {
  1299. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1300. }
  1301. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1302. struct list_head *resources)
  1303. {
  1304. struct resource *res;
  1305. resource_size_t offset;
  1306. int i;
  1307. /* Hookup PHB IO resource */
  1308. res = &hose->io_resource;
  1309. if (!res->flags) {
  1310. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1311. " bridge %s (domain %d)\n",
  1312. hose->dn->full_name, hose->global_number);
  1313. } else {
  1314. offset = pcibios_io_space_offset(hose);
  1315. pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
  1316. (unsigned long long)res->start,
  1317. (unsigned long long)res->end,
  1318. (unsigned long)res->flags,
  1319. (unsigned long long)offset);
  1320. pci_add_resource_offset(resources, res, offset);
  1321. }
  1322. /* Hookup PHB Memory resources */
  1323. for (i = 0; i < 3; ++i) {
  1324. res = &hose->mem_resources[i];
  1325. if (!res->flags) {
  1326. if (i == 0)
  1327. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1328. "host bridge %s (domain %d)\n",
  1329. hose->dn->full_name, hose->global_number);
  1330. continue;
  1331. }
  1332. offset = hose->mem_offset[i];
  1333. pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
  1334. (unsigned long long)res->start,
  1335. (unsigned long long)res->end,
  1336. (unsigned long)res->flags,
  1337. (unsigned long long)offset);
  1338. pci_add_resource_offset(resources, res, offset);
  1339. }
  1340. }
  1341. /*
  1342. * Null PCI config access functions, for the case when we can't
  1343. * find a hose.
  1344. */
  1345. #define NULL_PCI_OP(rw, size, type) \
  1346. static int \
  1347. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1348. { \
  1349. return PCIBIOS_DEVICE_NOT_FOUND; \
  1350. }
  1351. static int
  1352. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1353. int len, u32 *val)
  1354. {
  1355. return PCIBIOS_DEVICE_NOT_FOUND;
  1356. }
  1357. static int
  1358. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1359. int len, u32 val)
  1360. {
  1361. return PCIBIOS_DEVICE_NOT_FOUND;
  1362. }
  1363. static struct pci_ops null_pci_ops =
  1364. {
  1365. .read = null_read_config,
  1366. .write = null_write_config,
  1367. };
  1368. /*
  1369. * These functions are used early on before PCI scanning is done
  1370. * and all of the pci_dev and pci_bus structures have been created.
  1371. */
  1372. static struct pci_bus *
  1373. fake_pci_bus(struct pci_controller *hose, int busnr)
  1374. {
  1375. static struct pci_bus bus;
  1376. if (hose == 0) {
  1377. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1378. }
  1379. bus.number = busnr;
  1380. bus.sysdata = hose;
  1381. bus.ops = hose? hose->ops: &null_pci_ops;
  1382. return &bus;
  1383. }
  1384. #define EARLY_PCI_OP(rw, size, type) \
  1385. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1386. int devfn, int offset, type value) \
  1387. { \
  1388. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1389. devfn, offset, value); \
  1390. }
  1391. EARLY_PCI_OP(read, byte, u8 *)
  1392. EARLY_PCI_OP(read, word, u16 *)
  1393. EARLY_PCI_OP(read, dword, u32 *)
  1394. EARLY_PCI_OP(write, byte, u8)
  1395. EARLY_PCI_OP(write, word, u16)
  1396. EARLY_PCI_OP(write, dword, u32)
  1397. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1398. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1399. int cap)
  1400. {
  1401. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1402. }
  1403. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1404. {
  1405. struct pci_controller *hose = bus->sysdata;
  1406. return of_node_get(hose->dn);
  1407. }
  1408. /**
  1409. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1410. * @hose: Pointer to the PCI host controller instance structure
  1411. */
  1412. void pcibios_scan_phb(struct pci_controller *hose)
  1413. {
  1414. LIST_HEAD(resources);
  1415. struct pci_bus *bus;
  1416. struct device_node *node = hose->dn;
  1417. int mode;
  1418. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1419. /* Get some IO space for the new PHB */
  1420. pcibios_setup_phb_io_space(hose);
  1421. /* Wire up PHB bus resources */
  1422. pcibios_setup_phb_resources(hose, &resources);
  1423. hose->busn.start = hose->first_busno;
  1424. hose->busn.end = hose->last_busno;
  1425. hose->busn.flags = IORESOURCE_BUS;
  1426. pci_add_resource(&resources, &hose->busn);
  1427. /* Create an empty bus for the toplevel */
  1428. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1429. hose->ops, hose, &resources);
  1430. if (bus == NULL) {
  1431. pr_err("Failed to create bus for PCI domain %04x\n",
  1432. hose->global_number);
  1433. pci_free_resource_list(&resources);
  1434. return;
  1435. }
  1436. hose->bus = bus;
  1437. /* Get probe mode and perform scan */
  1438. mode = PCI_PROBE_NORMAL;
  1439. if (node && ppc_md.pci_probe_mode)
  1440. mode = ppc_md.pci_probe_mode(bus);
  1441. pr_debug(" probe mode: %d\n", mode);
  1442. if (mode == PCI_PROBE_DEVTREE)
  1443. of_scan_bus(node, bus);
  1444. if (mode == PCI_PROBE_NORMAL) {
  1445. pci_bus_update_busn_res_end(bus, 255);
  1446. hose->last_busno = pci_scan_child_bus(bus);
  1447. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1448. }
  1449. /* Platform gets a chance to do some global fixups before
  1450. * we proceed to resource allocation
  1451. */
  1452. if (ppc_md.pcibios_fixup_phb)
  1453. ppc_md.pcibios_fixup_phb(hose);
  1454. /* Configure PCI Express settings */
  1455. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1456. struct pci_bus *child;
  1457. list_for_each_entry(child, &bus->children, node) {
  1458. struct pci_dev *self = child->self;
  1459. if (!self)
  1460. continue;
  1461. pcie_bus_configure_settings(child, self->pcie_mpss);
  1462. }
  1463. }
  1464. }
  1465. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1466. {
  1467. int i, class = dev->class >> 8;
  1468. /* When configured as agent, programing interface = 1 */
  1469. int prog_if = dev->class & 0xf;
  1470. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1471. class == PCI_CLASS_BRIDGE_OTHER) &&
  1472. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1473. (prog_if == 0) &&
  1474. (dev->bus->parent == NULL)) {
  1475. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1476. dev->resource[i].start = 0;
  1477. dev->resource[i].end = 0;
  1478. dev->resource[i].flags = 0;
  1479. }
  1480. }
  1481. }
  1482. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1483. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1484. static void fixup_vga(struct pci_dev *pdev)
  1485. {
  1486. u16 cmd;
  1487. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1488. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1489. vga_set_default_device(pdev);
  1490. }
  1491. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1492. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);