rt61pci.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5225 0x0001
  28. #define RF5325 0x0002
  29. #define RF2527 0x0003
  30. #define RF2529 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_SIZE 0x0080
  44. #define RF_SIZE 0x0014
  45. /*
  46. * Number of TX queues.
  47. */
  48. #define NUM_TX_QUEUES 4
  49. /*
  50. * PCI registers.
  51. */
  52. /*
  53. * PCI Configuration Header
  54. */
  55. #define PCI_CONFIG_HEADER_VENDOR 0x0000
  56. #define PCI_CONFIG_HEADER_DEVICE 0x0002
  57. /*
  58. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  59. */
  60. #define HOST_CMD_CSR 0x0008
  61. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  62. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  63. /*
  64. * MCU_CNTL_CSR
  65. * SELECT_BANK: Select 8051 program bank.
  66. * RESET: Enable 8051 reset state.
  67. * READY: Ready state for 8051.
  68. */
  69. #define MCU_CNTL_CSR 0x000c
  70. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  71. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  72. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  73. /*
  74. * SOFT_RESET_CSR
  75. */
  76. #define SOFT_RESET_CSR 0x0010
  77. /*
  78. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  79. */
  80. #define MCU_INT_SOURCE_CSR 0x0014
  81. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  82. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  83. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  84. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  85. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  86. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  87. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  88. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  89. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  90. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  91. /*
  92. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  93. */
  94. #define MCU_INT_MASK_CSR 0x0018
  95. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  96. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  97. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  98. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  99. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  100. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  101. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  102. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  103. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  104. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  105. /*
  106. * PCI_USEC_CSR
  107. */
  108. #define PCI_USEC_CSR 0x001c
  109. /*
  110. * Security key table memory.
  111. * 16 entries 32-byte for shared key table
  112. * 64 entries 32-byte for pairwise key table
  113. * 64 entries 8-byte for pairwise ta key table
  114. */
  115. #define SHARED_KEY_TABLE_BASE 0x1000
  116. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  117. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  118. struct hw_key_entry {
  119. u8 key[16];
  120. u8 tx_mic[8];
  121. u8 rx_mic[8];
  122. } __attribute__ ((packed));
  123. struct hw_pairwise_ta_entry {
  124. u8 address[6];
  125. u8 reserved[2];
  126. } __attribute__ ((packed));
  127. /*
  128. * Other on-chip shared memory space.
  129. */
  130. #define HW_CIS_BASE 0x2000
  131. #define HW_NULL_BASE 0x2b00
  132. /*
  133. * Since NULL frame won't be that long (256 byte),
  134. * We steal 16 tail bytes to save debugging settings.
  135. */
  136. #define HW_DEBUG_SETTING_BASE 0x2bf0
  137. /*
  138. * On-chip BEACON frame space.
  139. */
  140. #define HW_BEACON_BASE0 0x2c00
  141. #define HW_BEACON_BASE1 0x2d00
  142. #define HW_BEACON_BASE2 0x2e00
  143. #define HW_BEACON_BASE3 0x2f00
  144. #define HW_BEACON_OFFSET(__index) \
  145. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  146. /*
  147. * HOST-MCU shared memory.
  148. */
  149. /*
  150. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  151. */
  152. #define H2M_MAILBOX_CSR 0x2100
  153. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  154. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  155. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  156. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  157. /*
  158. * MCU_LEDCS: LED control for MCU Mailbox.
  159. */
  160. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  161. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  162. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  163. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  164. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  165. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  166. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  167. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  168. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  169. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  170. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  171. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  172. /*
  173. * M2H_CMD_DONE_CSR.
  174. */
  175. #define M2H_CMD_DONE_CSR 0x2104
  176. /*
  177. * MCU_TXOP_ARRAY_BASE.
  178. */
  179. #define MCU_TXOP_ARRAY_BASE 0x2110
  180. /*
  181. * MAC Control/Status Registers(CSR).
  182. * Some values are set in TU, whereas 1 TU == 1024 us.
  183. */
  184. /*
  185. * MAC_CSR0: ASIC revision number.
  186. */
  187. #define MAC_CSR0 0x3000
  188. /*
  189. * MAC_CSR1: System control register.
  190. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  191. * BBP_RESET: Hardware reset BBP.
  192. * HOST_READY: Host is ready after initialization, 1: ready.
  193. */
  194. #define MAC_CSR1 0x3004
  195. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  196. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  197. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  198. /*
  199. * MAC_CSR2: STA MAC register 0.
  200. */
  201. #define MAC_CSR2 0x3008
  202. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  203. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  204. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  205. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  206. /*
  207. * MAC_CSR3: STA MAC register 1.
  208. * UNICAST_TO_ME_MASK:
  209. * Used to mask off bits from byte 5 of the MAC address
  210. * to determine the UNICAST_TO_ME bit for RX frames.
  211. * The full mask is complemented by BSS_ID_MASK:
  212. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  213. */
  214. #define MAC_CSR3 0x300c
  215. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  216. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  217. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  218. /*
  219. * MAC_CSR4: BSSID register 0.
  220. */
  221. #define MAC_CSR4 0x3010
  222. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  223. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  224. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  225. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  226. /*
  227. * MAC_CSR5: BSSID register 1.
  228. * BSS_ID_MASK:
  229. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  230. * BSSID. This will make sure that those bits will be ignored
  231. * when determining the MY_BSS of RX frames.
  232. * 0: 1-BSSID mode (BSS index = 0)
  233. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  234. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  235. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  236. */
  237. #define MAC_CSR5 0x3014
  238. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  239. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  240. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  241. /*
  242. * MAC_CSR6: Maximum frame length register.
  243. */
  244. #define MAC_CSR6 0x3018
  245. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  246. /*
  247. * MAC_CSR7: Reserved
  248. */
  249. #define MAC_CSR7 0x301c
  250. /*
  251. * MAC_CSR8: SIFS/EIFS register.
  252. * All units are in US.
  253. */
  254. #define MAC_CSR8 0x3020
  255. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  256. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  257. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  258. /*
  259. * MAC_CSR9: Back-Off control register.
  260. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  261. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  262. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  263. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  264. */
  265. #define MAC_CSR9 0x3024
  266. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  267. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  268. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  269. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  270. /*
  271. * MAC_CSR10: Power state configuration.
  272. */
  273. #define MAC_CSR10 0x3028
  274. /*
  275. * MAC_CSR11: Power saving transition time register.
  276. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  277. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  278. * WAKEUP_LATENCY: In unit of TU.
  279. */
  280. #define MAC_CSR11 0x302c
  281. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  282. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  283. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  284. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  285. /*
  286. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  287. * CURRENT_STATE: 0:sleep, 1:awake.
  288. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  289. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  290. */
  291. #define MAC_CSR12 0x3030
  292. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  293. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  294. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  295. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  296. /*
  297. * MAC_CSR13: GPIO.
  298. */
  299. #define MAC_CSR13 0x3034
  300. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  301. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  302. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  303. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  304. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  305. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  306. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  307. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  308. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  309. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  310. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  311. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  312. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  313. /*
  314. * MAC_CSR14: LED control register.
  315. * ON_PERIOD: On period, default 70ms.
  316. * OFF_PERIOD: Off period, default 30ms.
  317. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  318. * SW_LED: s/w LED, 1: ON, 0: OFF.
  319. * HW_LED_POLARITY: 0: active low, 1: active high.
  320. */
  321. #define MAC_CSR14 0x3038
  322. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  323. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  324. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  325. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  326. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  327. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  328. /*
  329. * MAC_CSR15: NAV control.
  330. */
  331. #define MAC_CSR15 0x303c
  332. /*
  333. * TXRX control registers.
  334. * Some values are set in TU, whereas 1 TU == 1024 us.
  335. */
  336. /*
  337. * TXRX_CSR0: TX/RX configuration register.
  338. * TSF_OFFSET: Default is 24.
  339. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  340. * DISABLE_RX: Disable Rx engine.
  341. * DROP_CRC: Drop CRC error.
  342. * DROP_PHYSICAL: Drop physical error.
  343. * DROP_CONTROL: Drop control frame.
  344. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  345. * DROP_TO_DS: Drop fram ToDs bit is true.
  346. * DROP_VERSION_ERROR: Drop version error frame.
  347. * DROP_MULTICAST: Drop multicast frames.
  348. * DROP_BORADCAST: Drop broadcast frames.
  349. * ROP_ACK_CTS: Drop received ACK and CTS.
  350. */
  351. #define TXRX_CSR0 0x3040
  352. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  353. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  354. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  355. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  356. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  357. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  358. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  359. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  360. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  361. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  362. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  363. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  364. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  365. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  366. /*
  367. * TXRX_CSR1
  368. */
  369. #define TXRX_CSR1 0x3044
  370. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  371. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  372. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  373. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  374. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  375. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  376. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  377. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  378. /*
  379. * TXRX_CSR2
  380. */
  381. #define TXRX_CSR2 0x3048
  382. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  383. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  384. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  385. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  386. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  387. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  388. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  389. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  390. /*
  391. * TXRX_CSR3
  392. */
  393. #define TXRX_CSR3 0x304c
  394. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  395. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  396. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  397. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  398. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  399. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  400. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  401. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  402. /*
  403. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  404. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  405. * OFDM_TX_RATE_DOWN: 1:enable.
  406. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  407. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  408. */
  409. #define TXRX_CSR4 0x3050
  410. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  411. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  412. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  413. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  414. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  415. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  416. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  417. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  418. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  419. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  420. /*
  421. * TXRX_CSR5
  422. */
  423. #define TXRX_CSR5 0x3054
  424. /*
  425. * TXRX_CSR6: ACK/CTS payload consumed time
  426. */
  427. #define TXRX_CSR6 0x3058
  428. /*
  429. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  430. */
  431. #define TXRX_CSR7 0x305c
  432. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  433. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  434. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  435. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  436. /*
  437. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  438. */
  439. #define TXRX_CSR8 0x3060
  440. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  441. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  442. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  443. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  444. /*
  445. * TXRX_CSR9: Synchronization control register.
  446. * BEACON_INTERVAL: In unit of 1/16 TU.
  447. * TSF_TICKING: Enable TSF auto counting.
  448. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  449. * BEACON_GEN: Enable beacon generator.
  450. */
  451. #define TXRX_CSR9 0x3064
  452. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  453. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  454. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  455. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  456. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  457. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  458. /*
  459. * TXRX_CSR10: BEACON alignment.
  460. */
  461. #define TXRX_CSR10 0x3068
  462. /*
  463. * TXRX_CSR11: AES mask.
  464. */
  465. #define TXRX_CSR11 0x306c
  466. /*
  467. * TXRX_CSR12: TSF low 32.
  468. */
  469. #define TXRX_CSR12 0x3070
  470. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  471. /*
  472. * TXRX_CSR13: TSF high 32.
  473. */
  474. #define TXRX_CSR13 0x3074
  475. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  476. /*
  477. * TXRX_CSR14: TBTT timer.
  478. */
  479. #define TXRX_CSR14 0x3078
  480. /*
  481. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  482. */
  483. #define TXRX_CSR15 0x307c
  484. /*
  485. * PHY control registers.
  486. * Some values are set in TU, whereas 1 TU == 1024 us.
  487. */
  488. /*
  489. * PHY_CSR0: RF/PS control.
  490. */
  491. #define PHY_CSR0 0x3080
  492. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  493. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  494. /*
  495. * PHY_CSR1
  496. */
  497. #define PHY_CSR1 0x3084
  498. /*
  499. * PHY_CSR2: Pre-TX BBP control.
  500. */
  501. #define PHY_CSR2 0x3088
  502. /*
  503. * PHY_CSR3: BBP serial control register.
  504. * VALUE: Register value to program into BBP.
  505. * REG_NUM: Selected BBP register.
  506. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  507. * BUSY: 1: ASIC is busy execute BBP programming.
  508. */
  509. #define PHY_CSR3 0x308c
  510. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  511. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  512. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  513. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  514. /*
  515. * PHY_CSR4: RF serial control register
  516. * VALUE: Register value (include register id) serial out to RF/IF chip.
  517. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  518. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  519. * PLL_LD: RF PLL_LD status.
  520. * BUSY: 1: ASIC is busy execute RF programming.
  521. */
  522. #define PHY_CSR4 0x3090
  523. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  524. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  525. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  526. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  527. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  528. /*
  529. * PHY_CSR5: RX to TX signal switch timing control.
  530. */
  531. #define PHY_CSR5 0x3094
  532. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  533. /*
  534. * PHY_CSR6: TX to RX signal timing control.
  535. */
  536. #define PHY_CSR6 0x3098
  537. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  538. /*
  539. * PHY_CSR7: TX DAC switching timing control.
  540. */
  541. #define PHY_CSR7 0x309c
  542. /*
  543. * Security control register.
  544. */
  545. /*
  546. * SEC_CSR0: Shared key table control.
  547. */
  548. #define SEC_CSR0 0x30a0
  549. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  550. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  551. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  552. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  553. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  554. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  555. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  556. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  557. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  558. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  559. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  560. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  561. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  562. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  563. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  564. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  565. /*
  566. * SEC_CSR1: Shared key table security mode register.
  567. */
  568. #define SEC_CSR1 0x30a4
  569. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  570. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  571. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  572. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  573. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  574. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  575. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  576. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  577. /*
  578. * Pairwise key table valid bitmap registers.
  579. * SEC_CSR2: pairwise key table valid bitmap 0.
  580. * SEC_CSR3: pairwise key table valid bitmap 1.
  581. */
  582. #define SEC_CSR2 0x30a8
  583. #define SEC_CSR3 0x30ac
  584. /*
  585. * SEC_CSR4: Pairwise key table lookup control.
  586. */
  587. #define SEC_CSR4 0x30b0
  588. /*
  589. * SEC_CSR5: shared key table security mode register.
  590. */
  591. #define SEC_CSR5 0x30b4
  592. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  593. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  594. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  595. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  596. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  597. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  598. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  599. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  600. /*
  601. * STA control registers.
  602. */
  603. /*
  604. * STA_CSR0: RX PLCP error count & RX FCS error count.
  605. */
  606. #define STA_CSR0 0x30c0
  607. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  608. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  609. /*
  610. * STA_CSR1: RX False CCA count & RX LONG frame count.
  611. */
  612. #define STA_CSR1 0x30c4
  613. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  614. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  615. /*
  616. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  617. */
  618. #define STA_CSR2 0x30c8
  619. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  620. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  621. /*
  622. * STA_CSR3: TX Beacon count.
  623. */
  624. #define STA_CSR3 0x30cc
  625. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  626. /*
  627. * STA_CSR4: TX Result status register.
  628. * VALID: 1:This register contains a valid TX result.
  629. */
  630. #define STA_CSR4 0x30d0
  631. #define STA_CSR4_VALID FIELD32(0x00000001)
  632. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  633. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  634. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  635. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  636. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  637. /*
  638. * QOS control registers.
  639. */
  640. /*
  641. * QOS_CSR0: TXOP holder MAC address register.
  642. */
  643. #define QOS_CSR0 0x30e0
  644. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  645. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  646. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  647. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  648. /*
  649. * QOS_CSR1: TXOP holder MAC address register.
  650. */
  651. #define QOS_CSR1 0x30e4
  652. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  653. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  654. /*
  655. * QOS_CSR2: TXOP holder timeout register.
  656. */
  657. #define QOS_CSR2 0x30e8
  658. /*
  659. * RX QOS-CFPOLL MAC address register.
  660. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  661. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  662. */
  663. #define QOS_CSR3 0x30ec
  664. #define QOS_CSR4 0x30f0
  665. /*
  666. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  667. */
  668. #define QOS_CSR5 0x30f4
  669. /*
  670. * Host DMA registers.
  671. */
  672. /*
  673. * AC0_BASE_CSR: AC_BK base address.
  674. */
  675. #define AC0_BASE_CSR 0x3400
  676. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  677. /*
  678. * AC1_BASE_CSR: AC_BE base address.
  679. */
  680. #define AC1_BASE_CSR 0x3404
  681. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  682. /*
  683. * AC2_BASE_CSR: AC_VI base address.
  684. */
  685. #define AC2_BASE_CSR 0x3408
  686. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  687. /*
  688. * AC3_BASE_CSR: AC_VO base address.
  689. */
  690. #define AC3_BASE_CSR 0x340c
  691. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  692. /*
  693. * MGMT_BASE_CSR: MGMT ring base address.
  694. */
  695. #define MGMT_BASE_CSR 0x3410
  696. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  697. /*
  698. * TX_RING_CSR0: TX Ring size for AC_BK, AC_BE, AC_VI, AC_VO.
  699. */
  700. #define TX_RING_CSR0 0x3418
  701. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  702. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  703. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  704. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  705. /*
  706. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  707. * TXD_SIZE: In unit of 32-bit.
  708. */
  709. #define TX_RING_CSR1 0x341c
  710. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  711. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  712. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  713. /*
  714. * AIFSN_CSR: AIFSN for each EDCA AC.
  715. * AIFSN0: For AC_BK.
  716. * AIFSN1: For AC_BE.
  717. * AIFSN2: For AC_VI.
  718. * AIFSN3: For AC_VO.
  719. */
  720. #define AIFSN_CSR 0x3420
  721. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  722. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  723. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  724. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  725. /*
  726. * CWMIN_CSR: CWmin for each EDCA AC.
  727. * CWMIN0: For AC_BK.
  728. * CWMIN1: For AC_BE.
  729. * CWMIN2: For AC_VI.
  730. * CWMIN3: For AC_VO.
  731. */
  732. #define CWMIN_CSR 0x3424
  733. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  734. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  735. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  736. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  737. /*
  738. * CWMAX_CSR: CWmax for each EDCA AC.
  739. * CWMAX0: For AC_BK.
  740. * CWMAX1: For AC_BE.
  741. * CWMAX2: For AC_VI.
  742. * CWMAX3: For AC_VO.
  743. */
  744. #define CWMAX_CSR 0x3428
  745. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  746. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  747. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  748. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  749. /*
  750. * TX_DMA_DST_CSR: TX DMA destination
  751. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  752. */
  753. #define TX_DMA_DST_CSR 0x342c
  754. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  755. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  756. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  757. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  758. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  759. /*
  760. * TX_CNTL_CSR: KICK/Abort TX.
  761. * KICK_TX_AC0: For AC_BK.
  762. * KICK_TX_AC1: For AC_BE.
  763. * KICK_TX_AC2: For AC_VI.
  764. * KICK_TX_AC3: For AC_VO.
  765. * ABORT_TX_AC0: For AC_BK.
  766. * ABORT_TX_AC1: For AC_BE.
  767. * ABORT_TX_AC2: For AC_VI.
  768. * ABORT_TX_AC3: For AC_VO.
  769. */
  770. #define TX_CNTL_CSR 0x3430
  771. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  772. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  773. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  774. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  775. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  776. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  777. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  778. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  779. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  780. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  781. /*
  782. * LOAD_TX_RING_CSR: Load RX desriptor
  783. */
  784. #define LOAD_TX_RING_CSR 0x3434
  785. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  786. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  787. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  788. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  789. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  790. /*
  791. * Several read-only registers, for debugging.
  792. */
  793. #define AC0_TXPTR_CSR 0x3438
  794. #define AC1_TXPTR_CSR 0x343c
  795. #define AC2_TXPTR_CSR 0x3440
  796. #define AC3_TXPTR_CSR 0x3444
  797. #define MGMT_TXPTR_CSR 0x3448
  798. /*
  799. * RX_BASE_CSR
  800. */
  801. #define RX_BASE_CSR 0x3450
  802. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  803. /*
  804. * RX_RING_CSR.
  805. * RXD_SIZE: In unit of 32-bit.
  806. */
  807. #define RX_RING_CSR 0x3454
  808. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  809. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  810. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  811. /*
  812. * RX_CNTL_CSR
  813. */
  814. #define RX_CNTL_CSR 0x3458
  815. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  816. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  817. /*
  818. * RXPTR_CSR: Read-only, for debugging.
  819. */
  820. #define RXPTR_CSR 0x345c
  821. /*
  822. * PCI_CFG_CSR
  823. */
  824. #define PCI_CFG_CSR 0x3460
  825. /*
  826. * BUF_FORMAT_CSR
  827. */
  828. #define BUF_FORMAT_CSR 0x3464
  829. /*
  830. * INT_SOURCE_CSR: Interrupt source register.
  831. * Write one to clear corresponding bit.
  832. */
  833. #define INT_SOURCE_CSR 0x3468
  834. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  835. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  836. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  837. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  838. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  839. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  840. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  841. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  842. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  843. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  844. /*
  845. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  846. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  847. */
  848. #define INT_MASK_CSR 0x346c
  849. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  850. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  851. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  852. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  853. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  854. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  855. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  856. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  857. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  858. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  859. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  860. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  861. /*
  862. * E2PROM_CSR: EEPROM control register.
  863. * RELOAD: Write 1 to reload eeprom content.
  864. * TYPE_93C46: 1: 93c46, 0:93c66.
  865. * LOAD_STATUS: 1:loading, 0:done.
  866. */
  867. #define E2PROM_CSR 0x3470
  868. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  869. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  870. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  871. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  872. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  873. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  874. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  875. /*
  876. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  877. * AC0_TX_OP: For AC_BK, in unit of 32us.
  878. * AC1_TX_OP: For AC_BE, in unit of 32us.
  879. */
  880. #define AC_TXOP_CSR0 0x3474
  881. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  882. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  883. /*
  884. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  885. * AC2_TX_OP: For AC_VI, in unit of 32us.
  886. * AC3_TX_OP: For AC_VO, in unit of 32us.
  887. */
  888. #define AC_TXOP_CSR1 0x3478
  889. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  890. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  891. /*
  892. * DMA_STATUS_CSR
  893. */
  894. #define DMA_STATUS_CSR 0x3480
  895. /*
  896. * TEST_MODE_CSR
  897. */
  898. #define TEST_MODE_CSR 0x3484
  899. /*
  900. * UART0_TX_CSR
  901. */
  902. #define UART0_TX_CSR 0x3488
  903. /*
  904. * UART0_RX_CSR
  905. */
  906. #define UART0_RX_CSR 0x348c
  907. /*
  908. * UART0_FRAME_CSR
  909. */
  910. #define UART0_FRAME_CSR 0x3490
  911. /*
  912. * UART0_BUFFER_CSR
  913. */
  914. #define UART0_BUFFER_CSR 0x3494
  915. /*
  916. * IO_CNTL_CSR
  917. */
  918. #define IO_CNTL_CSR 0x3498
  919. /*
  920. * UART_INT_SOURCE_CSR
  921. */
  922. #define UART_INT_SOURCE_CSR 0x34a8
  923. /*
  924. * UART_INT_MASK_CSR
  925. */
  926. #define UART_INT_MASK_CSR 0x34ac
  927. /*
  928. * PBF_QUEUE_CSR
  929. */
  930. #define PBF_QUEUE_CSR 0x34b0
  931. /*
  932. * Firmware DMA registers.
  933. * Firmware DMA registers are dedicated for MCU usage
  934. * and should not be touched by host driver.
  935. * Therefore we skip the definition of these registers.
  936. */
  937. #define FW_TX_BASE_CSR 0x34c0
  938. #define FW_TX_START_CSR 0x34c4
  939. #define FW_TX_LAST_CSR 0x34c8
  940. #define FW_MODE_CNTL_CSR 0x34cc
  941. #define FW_TXPTR_CSR 0x34d0
  942. /*
  943. * 8051 firmware image.
  944. */
  945. #define FIRMWARE_RT2561 "rt2561.bin"
  946. #define FIRMWARE_RT2561s "rt2561s.bin"
  947. #define FIRMWARE_RT2661 "rt2661.bin"
  948. #define FIRMWARE_IMAGE_BASE 0x4000
  949. /*
  950. * BBP registers.
  951. * The wordsize of the BBP is 8 bits.
  952. */
  953. /*
  954. * R2
  955. */
  956. #define BBP_R2_BG_MODE FIELD8(0x20)
  957. /*
  958. * R3
  959. */
  960. #define BBP_R3_SMART_MODE FIELD8(0x01)
  961. /*
  962. * R4: RX antenna control
  963. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  964. */
  965. /*
  966. * ANTENNA_CONTROL semantics (guessed):
  967. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  968. * 0x2: Hardware diversity.
  969. */
  970. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  971. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  972. /*
  973. * R77
  974. */
  975. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  976. /*
  977. * RF registers
  978. */
  979. /*
  980. * RF 3
  981. */
  982. #define RF3_TXPOWER FIELD32(0x00003e00)
  983. /*
  984. * RF 4
  985. */
  986. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  987. /*
  988. * EEPROM content.
  989. * The wordsize of the EEPROM is 16 bits.
  990. */
  991. /*
  992. * HW MAC address.
  993. */
  994. #define EEPROM_MAC_ADDR_0 0x0002
  995. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  996. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  997. #define EEPROM_MAC_ADDR1 0x0003
  998. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  999. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1000. #define EEPROM_MAC_ADDR_2 0x0004
  1001. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1002. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1003. /*
  1004. * EEPROM antenna.
  1005. * ANTENNA_NUM: Number of antenna's.
  1006. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1007. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1008. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1009. * DYN_TXAGC: Dynamic TX AGC control.
  1010. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1011. * RF_TYPE: Rf_type of this adapter.
  1012. */
  1013. #define EEPROM_ANTENNA 0x0010
  1014. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1015. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1016. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1017. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1018. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1019. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1020. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1021. /*
  1022. * EEPROM NIC config.
  1023. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1024. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1025. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1026. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1027. */
  1028. #define EEPROM_NIC 0x0011
  1029. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1030. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1031. #define EEPROM_NIC_TX_RX_FIXED FIELD16(0x000c)
  1032. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1033. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1034. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1035. /*
  1036. * EEPROM geography.
  1037. * GEO_A: Default geographical setting for 5GHz band
  1038. * GEO: Default geographical setting.
  1039. */
  1040. #define EEPROM_GEOGRAPHY 0x0012
  1041. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1042. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1043. /*
  1044. * EEPROM BBP.
  1045. */
  1046. #define EEPROM_BBP_START 0x0013
  1047. #define EEPROM_BBP_SIZE 16
  1048. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1049. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1050. /*
  1051. * EEPROM TXPOWER 802.11G
  1052. */
  1053. #define EEPROM_TXPOWER_G_START 0x0023
  1054. #define EEPROM_TXPOWER_G_SIZE 7
  1055. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1056. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1057. /*
  1058. * EEPROM Frequency
  1059. */
  1060. #define EEPROM_FREQ 0x002f
  1061. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1062. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1063. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1064. /*
  1065. * EEPROM LED.
  1066. * POLARITY_RDY_G: Polarity RDY_G setting.
  1067. * POLARITY_RDY_A: Polarity RDY_A setting.
  1068. * POLARITY_ACT: Polarity ACT setting.
  1069. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1070. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1071. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1072. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1073. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1074. * LED_MODE: Led mode.
  1075. */
  1076. #define EEPROM_LED 0x0030
  1077. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1078. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1079. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1080. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1081. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1082. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1083. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1084. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1085. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1086. /*
  1087. * EEPROM TXPOWER 802.11A
  1088. */
  1089. #define EEPROM_TXPOWER_A_START 0x0031
  1090. #define EEPROM_TXPOWER_A_SIZE 12
  1091. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1092. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1093. /*
  1094. * EEPROM RSSI offset 802.11BG
  1095. */
  1096. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1097. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1098. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1099. /*
  1100. * EEPROM RSSI offset 802.11A
  1101. */
  1102. #define EEPROM_RSSI_OFFSET_A 0x004e
  1103. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1104. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1105. /*
  1106. * MCU mailbox commands.
  1107. */
  1108. #define MCU_SLEEP 0x30
  1109. #define MCU_WAKEUP 0x31
  1110. #define MCU_LED 0x50
  1111. #define MCU_LED_STRENGTH 0x52
  1112. /*
  1113. * DMA descriptor defines.
  1114. */
  1115. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1116. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1117. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1118. /*
  1119. * TX descriptor format for TX, PRIO and Beacon Ring.
  1120. */
  1121. /*
  1122. * Word0
  1123. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1124. * KEY_TABLE: Use per-client pairwise KEY table.
  1125. * KEY_INDEX:
  1126. * Key index (0~31) to the pairwise KEY table.
  1127. * 0~3 to shared KEY table 0 (BSS0).
  1128. * 4~7 to shared KEY table 1 (BSS1).
  1129. * 8~11 to shared KEY table 2 (BSS2).
  1130. * 12~15 to shared KEY table 3 (BSS3).
  1131. * BURST: Next frame belongs to same "burst" event.
  1132. */
  1133. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1134. #define TXD_W0_VALID FIELD32(0x00000002)
  1135. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1136. #define TXD_W0_ACK FIELD32(0x00000008)
  1137. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1138. #define TXD_W0_OFDM FIELD32(0x00000020)
  1139. #define TXD_W0_IFS FIELD32(0x00000040)
  1140. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1141. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1142. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1143. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1144. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1145. #define TXD_W0_BURST FIELD32(0x10000000)
  1146. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1147. /*
  1148. * Word1
  1149. * HOST_Q_ID: EDCA/HCCA queue ID.
  1150. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1151. * BUFFER_COUNT: Number of buffers in this TXD.
  1152. */
  1153. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1154. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1155. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1156. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1157. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1158. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1159. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1160. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1161. /*
  1162. * Word2: PLCP information
  1163. */
  1164. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1165. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1166. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1167. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1168. /*
  1169. * Word3
  1170. */
  1171. #define TXD_W3_IV FIELD32(0xffffffff)
  1172. /*
  1173. * Word4
  1174. */
  1175. #define TXD_W4_EIV FIELD32(0xffffffff)
  1176. /*
  1177. * Word5
  1178. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1179. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1180. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1181. * WAITING_DMA_DONE_INT: TXD been filled with data
  1182. * and waiting for TxDoneISR housekeeping.
  1183. */
  1184. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1185. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1186. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1187. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1188. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1189. /*
  1190. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1191. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1192. * behavior of this frame.
  1193. * The following fields are not used by MAC block.
  1194. * They are used by DMA block and HOST driver only.
  1195. * Once a frame has been DMA to ASIC, all the following fields are useless
  1196. * to ASIC.
  1197. */
  1198. /*
  1199. * Word6-10: Buffer physical address
  1200. */
  1201. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1202. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1203. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1204. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1205. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1206. /*
  1207. * Word11-13: Buffer length
  1208. */
  1209. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1210. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1211. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1212. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1213. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1214. /*
  1215. * Word14
  1216. */
  1217. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1218. /*
  1219. * Word15
  1220. */
  1221. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1222. /*
  1223. * RX descriptor format for RX Ring.
  1224. */
  1225. /*
  1226. * Word0
  1227. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1228. * KEY_INDEX: Decryption key actually used.
  1229. */
  1230. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1231. #define RXD_W0_DROP FIELD32(0x00000002)
  1232. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1233. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1234. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1235. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1236. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1237. #define RXD_W0_OFDM FIELD32(0x00000080)
  1238. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1239. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1240. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1241. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1242. /*
  1243. * Word1
  1244. * SIGNAL: RX raw data rate reported by BBP.
  1245. */
  1246. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1247. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1248. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1249. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1250. /*
  1251. * Word2
  1252. * IV: Received IV of originally encrypted.
  1253. */
  1254. #define RXD_W2_IV FIELD32(0xffffffff)
  1255. /*
  1256. * Word3
  1257. * EIV: Received EIV of originally encrypted.
  1258. */
  1259. #define RXD_W3_EIV FIELD32(0xffffffff)
  1260. /*
  1261. * Word4
  1262. */
  1263. #define RXD_W4_RESERVED FIELD32(0xffffffff)
  1264. /*
  1265. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1266. * and passed to the HOST driver.
  1267. * The following fields are for DMA block and HOST usage only.
  1268. * Can't be touched by ASIC MAC block.
  1269. */
  1270. /*
  1271. * Word5
  1272. */
  1273. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1274. /*
  1275. * Word6-15: Reserved
  1276. */
  1277. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1278. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1279. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1280. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1281. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1282. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1283. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1284. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1285. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1286. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1287. /*
  1288. * Macro's for converting txpower from EEPROM to mac80211 value
  1289. * and from mac80211 value to register value.
  1290. */
  1291. #define MIN_TXPOWER 0
  1292. #define MAX_TXPOWER 31
  1293. #define DEFAULT_TXPOWER 24
  1294. #define TXPOWER_FROM_DEV(__txpower) \
  1295. ({ \
  1296. ((__txpower) > MAX_TXPOWER) ? \
  1297. DEFAULT_TXPOWER : (__txpower); \
  1298. })
  1299. #define TXPOWER_TO_DEV(__txpower) \
  1300. ({ \
  1301. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  1302. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  1303. (__txpower)); \
  1304. })
  1305. #endif /* RT61PCI_H */