rt2400pci.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2400pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. /*
  62. * Wait until the BBP becomes ready.
  63. */
  64. reg = rt2400pci_bbp_check(rt2x00dev);
  65. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  66. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  67. return;
  68. }
  69. /*
  70. * Write the data into the BBP.
  71. */
  72. reg = 0;
  73. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  74. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  75. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  76. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  77. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  78. }
  79. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, u8 *value)
  81. {
  82. u32 reg;
  83. /*
  84. * Wait until the BBP becomes ready.
  85. */
  86. reg = rt2400pci_bbp_check(rt2x00dev);
  87. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  88. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  89. return;
  90. }
  91. /*
  92. * Write the request into the BBP.
  93. */
  94. reg = 0;
  95. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  96. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  97. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  98. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  99. /*
  100. * Wait until the BBP becomes ready.
  101. */
  102. reg = rt2400pci_bbp_check(rt2x00dev);
  103. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  104. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  105. *value = 0xff;
  106. return;
  107. }
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. }
  110. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u32 value)
  112. {
  113. u32 reg;
  114. unsigned int i;
  115. if (!word)
  116. return;
  117. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  118. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  119. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  120. goto rf_write;
  121. udelay(REGISTER_BUSY_DELAY);
  122. }
  123. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  124. return;
  125. rf_write:
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  128. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  129. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  130. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  131. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  132. rt2x00_rf_write(rt2x00dev, word, value);
  133. }
  134. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  135. {
  136. struct rt2x00_dev *rt2x00dev = eeprom->data;
  137. u32 reg;
  138. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  139. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  140. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  141. eeprom->reg_data_clock =
  142. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  143. eeprom->reg_chip_select =
  144. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  145. }
  146. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  147. {
  148. struct rt2x00_dev *rt2x00dev = eeprom->data;
  149. u32 reg = 0;
  150. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  151. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  152. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  153. !!eeprom->reg_data_clock);
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  155. !!eeprom->reg_chip_select);
  156. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  157. }
  158. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  159. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  160. static void rt2400pci_read_csr(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int word, u32 *data)
  162. {
  163. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  164. }
  165. static void rt2400pci_write_csr(struct rt2x00_dev *rt2x00dev,
  166. const unsigned int word, u32 data)
  167. {
  168. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  169. }
  170. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  171. .owner = THIS_MODULE,
  172. .csr = {
  173. .read = rt2400pci_read_csr,
  174. .write = rt2400pci_write_csr,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_size = sizeof(u16),
  182. .word_count = EEPROM_SIZE / sizeof(u16),
  183. },
  184. .bbp = {
  185. .read = rt2400pci_bbp_read,
  186. .write = rt2400pci_bbp_write,
  187. .word_size = sizeof(u8),
  188. .word_count = BBP_SIZE / sizeof(u8),
  189. },
  190. .rf = {
  191. .read = rt2x00_rf_read,
  192. .write = rt2400pci_rf_write,
  193. .word_size = sizeof(u32),
  194. .word_count = RF_SIZE / sizeof(u32),
  195. },
  196. };
  197. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  198. #ifdef CONFIG_RT2400PCI_RFKILL
  199. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  200. {
  201. u32 reg;
  202. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  203. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  204. }
  205. #else
  206. #define rt2400pci_rfkill_poll NULL
  207. #endif /* CONFIG_RT2400PCI_RFKILL */
  208. #ifdef CONFIG_RT2400PCI_LEDS
  209. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  210. enum led_brightness brightness)
  211. {
  212. struct rt2x00_led *led =
  213. container_of(led_cdev, struct rt2x00_led, led_dev);
  214. unsigned int enabled = brightness != LED_OFF;
  215. u32 reg;
  216. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  217. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  218. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  219. else if (led->type == LED_TYPE_ACTIVITY)
  220. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  221. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  222. }
  223. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  224. unsigned long *delay_on,
  225. unsigned long *delay_off)
  226. {
  227. struct rt2x00_led *led =
  228. container_of(led_cdev, struct rt2x00_led, led_dev);
  229. u32 reg;
  230. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  231. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  232. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  233. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  234. return 0;
  235. }
  236. static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
  237. struct rt2x00_led *led,
  238. enum led_type type)
  239. {
  240. led->rt2x00dev = rt2x00dev;
  241. led->type = type;
  242. led->led_dev.brightness_set = rt2400pci_brightness_set;
  243. led->led_dev.blink_set = rt2400pci_blink_set;
  244. led->flags = LED_INITIALIZED;
  245. }
  246. #endif /* CONFIG_RT2400PCI_LEDS */
  247. /*
  248. * Configuration handlers.
  249. */
  250. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  251. const unsigned int filter_flags)
  252. {
  253. u32 reg;
  254. /*
  255. * Start configuration steps.
  256. * Note that the version error will always be dropped
  257. * since there is no filter for it at this time.
  258. */
  259. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  260. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  261. !(filter_flags & FIF_FCSFAIL));
  262. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  263. !(filter_flags & FIF_PLCPFAIL));
  264. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  265. !(filter_flags & FIF_CONTROL));
  266. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  267. !(filter_flags & FIF_PROMISC_IN_BSS));
  268. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  269. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  270. !rt2x00dev->intf_ap_count);
  271. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  272. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  273. }
  274. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  275. struct rt2x00_intf *intf,
  276. struct rt2x00intf_conf *conf,
  277. const unsigned int flags)
  278. {
  279. unsigned int bcn_preload;
  280. u32 reg;
  281. if (flags & CONFIG_UPDATE_TYPE) {
  282. /*
  283. * Enable beacon config
  284. */
  285. bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
  286. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  287. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  288. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  289. /*
  290. * Enable synchronisation.
  291. */
  292. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  293. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  294. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  295. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  296. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  297. }
  298. if (flags & CONFIG_UPDATE_MAC)
  299. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  300. conf->mac, sizeof(conf->mac));
  301. if (flags & CONFIG_UPDATE_BSSID)
  302. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  303. conf->bssid, sizeof(conf->bssid));
  304. }
  305. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  306. struct rt2x00lib_erp *erp)
  307. {
  308. int preamble_mask;
  309. u32 reg;
  310. /*
  311. * When short preamble is enabled, we should set bit 0x08
  312. */
  313. preamble_mask = erp->short_preamble << 3;
  314. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  315. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  316. erp->ack_timeout);
  317. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  318. erp->ack_consume_time);
  319. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  320. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  321. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  322. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  323. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  324. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  325. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  326. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  327. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  328. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  329. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  330. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  331. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  332. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  333. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  334. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  335. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  336. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  337. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  338. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  339. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  340. }
  341. static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  342. const int basic_rate_mask)
  343. {
  344. rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
  345. }
  346. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  347. struct rf_channel *rf)
  348. {
  349. /*
  350. * Switch on tuning bits.
  351. */
  352. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  353. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  354. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  355. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  356. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  357. /*
  358. * RF2420 chipset don't need any additional actions.
  359. */
  360. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  361. return;
  362. /*
  363. * For the RT2421 chipsets we need to write an invalid
  364. * reference clock rate to activate auto_tune.
  365. * After that we set the value back to the correct channel.
  366. */
  367. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  368. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  369. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  370. msleep(1);
  371. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  372. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  373. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  374. msleep(1);
  375. /*
  376. * Switch off tuning bits.
  377. */
  378. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  379. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  380. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  381. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  382. /*
  383. * Clear false CRC during channel switch.
  384. */
  385. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  386. }
  387. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  388. {
  389. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  390. }
  391. static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  392. struct antenna_setup *ant)
  393. {
  394. u8 r1;
  395. u8 r4;
  396. /*
  397. * We should never come here because rt2x00lib is supposed
  398. * to catch this and send us the correct antenna explicitely.
  399. */
  400. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  401. ant->tx == ANTENNA_SW_DIVERSITY);
  402. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  403. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  404. /*
  405. * Configure the TX antenna.
  406. */
  407. switch (ant->tx) {
  408. case ANTENNA_HW_DIVERSITY:
  409. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  410. break;
  411. case ANTENNA_A:
  412. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  413. break;
  414. case ANTENNA_B:
  415. default:
  416. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  417. break;
  418. }
  419. /*
  420. * Configure the RX antenna.
  421. */
  422. switch (ant->rx) {
  423. case ANTENNA_HW_DIVERSITY:
  424. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  425. break;
  426. case ANTENNA_A:
  427. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  428. break;
  429. case ANTENNA_B:
  430. default:
  431. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  432. break;
  433. }
  434. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  435. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  436. }
  437. static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
  438. struct rt2x00lib_conf *libconf)
  439. {
  440. u32 reg;
  441. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  442. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
  443. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  444. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  445. rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
  446. rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
  447. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  448. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  449. rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
  450. rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
  451. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  452. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  453. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  454. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  455. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  456. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  457. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  458. libconf->conf->beacon_int * 16);
  459. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  460. libconf->conf->beacon_int * 16);
  461. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  462. }
  463. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  464. struct rt2x00lib_conf *libconf,
  465. const unsigned int flags)
  466. {
  467. if (flags & CONFIG_UPDATE_PHYMODE)
  468. rt2400pci_config_phymode(rt2x00dev, libconf->basic_rates);
  469. if (flags & CONFIG_UPDATE_CHANNEL)
  470. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  471. if (flags & CONFIG_UPDATE_TXPOWER)
  472. rt2400pci_config_txpower(rt2x00dev,
  473. libconf->conf->power_level);
  474. if (flags & CONFIG_UPDATE_ANTENNA)
  475. rt2400pci_config_antenna(rt2x00dev, &libconf->ant);
  476. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  477. rt2400pci_config_duration(rt2x00dev, libconf);
  478. }
  479. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  480. const int cw_min, const int cw_max)
  481. {
  482. u32 reg;
  483. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  484. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  485. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  486. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  487. }
  488. /*
  489. * Link tuning
  490. */
  491. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  492. struct link_qual *qual)
  493. {
  494. u32 reg;
  495. u8 bbp;
  496. /*
  497. * Update FCS error count from register.
  498. */
  499. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  500. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  501. /*
  502. * Update False CCA count from register.
  503. */
  504. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  505. qual->false_cca = bbp;
  506. }
  507. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  508. {
  509. rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
  510. rt2x00dev->link.vgc_level = 0x08;
  511. }
  512. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  513. {
  514. u8 reg;
  515. /*
  516. * The link tuner should not run longer then 60 seconds,
  517. * and should run once every 2 seconds.
  518. */
  519. if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
  520. return;
  521. /*
  522. * Base r13 link tuning on the false cca count.
  523. */
  524. rt2400pci_bbp_read(rt2x00dev, 13, &reg);
  525. if (rt2x00dev->link.qual.false_cca > 512 && reg < 0x20) {
  526. rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
  527. rt2x00dev->link.vgc_level = reg;
  528. } else if (rt2x00dev->link.qual.false_cca < 100 && reg > 0x08) {
  529. rt2400pci_bbp_write(rt2x00dev, 13, --reg);
  530. rt2x00dev->link.vgc_level = reg;
  531. }
  532. }
  533. /*
  534. * Initialization functions.
  535. */
  536. static void rt2400pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
  537. struct queue_entry *entry)
  538. {
  539. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  540. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  541. u32 word;
  542. rt2x00_desc_read(entry_priv->desc, 2, &word);
  543. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
  544. rt2x00_desc_write(entry_priv->desc, 2, word);
  545. rt2x00_desc_read(entry_priv->desc, 1, &word);
  546. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  547. rt2x00_desc_write(entry_priv->desc, 1, word);
  548. rt2x00_desc_read(entry_priv->desc, 0, &word);
  549. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  550. rt2x00_desc_write(entry_priv->desc, 0, word);
  551. }
  552. static void rt2400pci_init_txentry(struct rt2x00_dev *rt2x00dev,
  553. struct queue_entry *entry)
  554. {
  555. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  556. u32 word;
  557. rt2x00_desc_read(entry_priv->desc, 0, &word);
  558. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  559. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  560. rt2x00_desc_write(entry_priv->desc, 0, word);
  561. }
  562. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  563. {
  564. struct queue_entry_priv_pci *entry_priv;
  565. u32 reg;
  566. /*
  567. * Initialize registers.
  568. */
  569. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  570. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  571. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  572. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  573. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  574. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  575. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  576. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  577. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  578. entry_priv->desc_dma);
  579. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  580. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  581. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  582. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  583. entry_priv->desc_dma);
  584. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  585. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  586. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  587. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  588. entry_priv->desc_dma);
  589. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  590. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  591. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  592. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  593. entry_priv->desc_dma);
  594. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  595. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  596. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  597. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  598. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  599. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  600. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  601. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  602. entry_priv->desc_dma);
  603. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  604. return 0;
  605. }
  606. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  607. {
  608. u32 reg;
  609. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  610. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  611. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  612. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  613. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  614. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  615. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  616. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  617. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  618. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  619. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  620. (rt2x00dev->rx->data_size / 128));
  621. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  622. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  623. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  624. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  625. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  626. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  627. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  628. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  629. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  630. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  631. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  632. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  633. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  634. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  635. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  636. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  637. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  638. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  639. return -EBUSY;
  640. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  641. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  642. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  643. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  644. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  645. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  646. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  647. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  648. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  649. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  650. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  651. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  652. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  653. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  654. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  655. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  656. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  657. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  658. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  659. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  660. /*
  661. * We must clear the FCS and FIFO error count.
  662. * These registers are cleared on read,
  663. * so we may pass a useless variable to store the value.
  664. */
  665. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  666. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  667. return 0;
  668. }
  669. static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  670. {
  671. unsigned int i;
  672. u8 value;
  673. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  674. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  675. if ((value != 0xff) && (value != 0x00))
  676. return 0;
  677. udelay(REGISTER_BUSY_DELAY);
  678. }
  679. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  680. return -EACCES;
  681. }
  682. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  683. {
  684. unsigned int i;
  685. u16 eeprom;
  686. u8 reg_id;
  687. u8 value;
  688. if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
  689. return -EACCES;
  690. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  691. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  692. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  693. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  694. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  695. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  696. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  697. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  698. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  699. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  700. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  701. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  702. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  703. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  704. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  705. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  706. if (eeprom != 0xffff && eeprom != 0x0000) {
  707. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  708. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  709. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  710. }
  711. }
  712. return 0;
  713. }
  714. /*
  715. * Device state switch handlers.
  716. */
  717. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  718. enum dev_state state)
  719. {
  720. u32 reg;
  721. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  722. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  723. (state == STATE_RADIO_RX_OFF) ||
  724. (state == STATE_RADIO_RX_OFF_LINK));
  725. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  726. }
  727. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  728. enum dev_state state)
  729. {
  730. int mask = (state == STATE_RADIO_IRQ_OFF);
  731. u32 reg;
  732. /*
  733. * When interrupts are being enabled, the interrupt registers
  734. * should clear the register to assure a clean state.
  735. */
  736. if (state == STATE_RADIO_IRQ_ON) {
  737. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  738. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  739. }
  740. /*
  741. * Only toggle the interrupts bits we are going to use.
  742. * Non-checked interrupt bits are disabled by default.
  743. */
  744. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  745. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  746. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  747. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  748. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  749. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  750. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  751. }
  752. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  753. {
  754. /*
  755. * Initialize all registers.
  756. */
  757. if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
  758. rt2400pci_init_registers(rt2x00dev) ||
  759. rt2400pci_init_bbp(rt2x00dev)))
  760. return -EIO;
  761. return 0;
  762. }
  763. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  764. {
  765. u32 reg;
  766. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  767. /*
  768. * Disable synchronisation.
  769. */
  770. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  771. /*
  772. * Cancel RX and TX.
  773. */
  774. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  775. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  776. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  777. }
  778. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  779. enum dev_state state)
  780. {
  781. u32 reg;
  782. unsigned int i;
  783. char put_to_sleep;
  784. char bbp_state;
  785. char rf_state;
  786. put_to_sleep = (state != STATE_AWAKE);
  787. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  788. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  789. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  790. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  791. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  792. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  793. /*
  794. * Device is not guaranteed to be in the requested state yet.
  795. * We must wait until the register indicates that the
  796. * device has entered the correct state.
  797. */
  798. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  799. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  800. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  801. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  802. if (bbp_state == state && rf_state == state)
  803. return 0;
  804. msleep(10);
  805. }
  806. return -EBUSY;
  807. }
  808. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  809. enum dev_state state)
  810. {
  811. int retval = 0;
  812. switch (state) {
  813. case STATE_RADIO_ON:
  814. retval = rt2400pci_enable_radio(rt2x00dev);
  815. break;
  816. case STATE_RADIO_OFF:
  817. rt2400pci_disable_radio(rt2x00dev);
  818. break;
  819. case STATE_RADIO_RX_ON:
  820. case STATE_RADIO_RX_ON_LINK:
  821. case STATE_RADIO_RX_OFF:
  822. case STATE_RADIO_RX_OFF_LINK:
  823. rt2400pci_toggle_rx(rt2x00dev, state);
  824. break;
  825. case STATE_RADIO_IRQ_ON:
  826. case STATE_RADIO_IRQ_OFF:
  827. rt2400pci_toggle_irq(rt2x00dev, state);
  828. break;
  829. case STATE_DEEP_SLEEP:
  830. case STATE_SLEEP:
  831. case STATE_STANDBY:
  832. case STATE_AWAKE:
  833. retval = rt2400pci_set_state(rt2x00dev, state);
  834. break;
  835. default:
  836. retval = -ENOTSUPP;
  837. break;
  838. }
  839. if (unlikely(retval))
  840. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  841. state, retval);
  842. return retval;
  843. }
  844. /*
  845. * TX descriptor initialization
  846. */
  847. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  848. struct sk_buff *skb,
  849. struct txentry_desc *txdesc)
  850. {
  851. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  852. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  853. __le32 *txd = skbdesc->desc;
  854. u32 word;
  855. /*
  856. * Start writing the descriptor words.
  857. */
  858. rt2x00_desc_read(entry_priv->desc, 1, &word);
  859. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  860. rt2x00_desc_write(entry_priv->desc, 1, word);
  861. rt2x00_desc_read(txd, 2, &word);
  862. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, skb->len);
  863. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skb->len);
  864. rt2x00_desc_write(txd, 2, word);
  865. rt2x00_desc_read(txd, 3, &word);
  866. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  867. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  868. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  869. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  870. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  871. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  872. rt2x00_desc_write(txd, 3, word);
  873. rt2x00_desc_read(txd, 4, &word);
  874. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  875. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  876. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  877. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  878. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  879. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  880. rt2x00_desc_write(txd, 4, word);
  881. rt2x00_desc_read(txd, 0, &word);
  882. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  883. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  884. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  885. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  886. rt2x00_set_field32(&word, TXD_W0_ACK,
  887. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  888. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  889. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  890. rt2x00_set_field32(&word, TXD_W0_RTS,
  891. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  892. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  893. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  894. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  895. rt2x00_desc_write(txd, 0, word);
  896. }
  897. /*
  898. * TX data initialization
  899. */
  900. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  901. const enum data_queue_qid queue)
  902. {
  903. u32 reg;
  904. if (queue == QID_BEACON) {
  905. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  906. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  907. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  908. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  909. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  910. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  911. }
  912. return;
  913. }
  914. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  915. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  916. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  917. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  918. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  919. }
  920. /*
  921. * RX control handlers
  922. */
  923. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  924. struct rxdone_entry_desc *rxdesc)
  925. {
  926. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  927. u32 word0;
  928. u32 word2;
  929. u32 word3;
  930. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  931. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  932. rt2x00_desc_read(entry_priv->desc, 3, &word3);
  933. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  934. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  935. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  936. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  937. /*
  938. * Obtain the status about this packet.
  939. * The signal is the PLCP value, and needs to be stripped
  940. * of the preamble bit (0x08).
  941. */
  942. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  943. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  944. entry->queue->rt2x00dev->rssi_offset;
  945. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  946. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  947. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  948. rxdesc->dev_flags |= RXDONE_MY_BSS;
  949. }
  950. /*
  951. * Interrupt functions.
  952. */
  953. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  954. const enum data_queue_qid queue_idx)
  955. {
  956. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  957. struct queue_entry_priv_pci *entry_priv;
  958. struct queue_entry *entry;
  959. struct txdone_entry_desc txdesc;
  960. u32 word;
  961. while (!rt2x00queue_empty(queue)) {
  962. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  963. entry_priv = entry->priv_data;
  964. rt2x00_desc_read(entry_priv->desc, 0, &word);
  965. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  966. !rt2x00_get_field32(word, TXD_W0_VALID))
  967. break;
  968. /*
  969. * Obtain the status about this packet.
  970. */
  971. txdesc.flags = 0;
  972. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  973. case 0: /* Success */
  974. case 1: /* Success with retry */
  975. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  976. break;
  977. case 2: /* Failure, excessive retries */
  978. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  979. /* Don't break, this is a failed frame! */
  980. default: /* Failure */
  981. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  982. }
  983. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  984. rt2x00lib_txdone(entry, &txdesc);
  985. }
  986. }
  987. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  988. {
  989. struct rt2x00_dev *rt2x00dev = dev_instance;
  990. u32 reg;
  991. /*
  992. * Get the interrupt sources & saved to local variable.
  993. * Write register value back to clear pending interrupts.
  994. */
  995. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  996. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  997. if (!reg)
  998. return IRQ_NONE;
  999. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  1000. return IRQ_HANDLED;
  1001. /*
  1002. * Handle interrupts, walk through all bits
  1003. * and run the tasks, the bits are checked in order of
  1004. * priority.
  1005. */
  1006. /*
  1007. * 1 - Beacon timer expired interrupt.
  1008. */
  1009. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1010. rt2x00lib_beacondone(rt2x00dev);
  1011. /*
  1012. * 2 - Rx ring done interrupt.
  1013. */
  1014. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1015. rt2x00pci_rxdone(rt2x00dev);
  1016. /*
  1017. * 3 - Atim ring transmit done interrupt.
  1018. */
  1019. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1020. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1021. /*
  1022. * 4 - Priority ring transmit done interrupt.
  1023. */
  1024. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1025. rt2400pci_txdone(rt2x00dev, QID_AC_BE);
  1026. /*
  1027. * 5 - Tx ring transmit done interrupt.
  1028. */
  1029. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1030. rt2400pci_txdone(rt2x00dev, QID_AC_BK);
  1031. return IRQ_HANDLED;
  1032. }
  1033. /*
  1034. * Device probe functions.
  1035. */
  1036. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1037. {
  1038. struct eeprom_93cx6 eeprom;
  1039. u32 reg;
  1040. u16 word;
  1041. u8 *mac;
  1042. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1043. eeprom.data = rt2x00dev;
  1044. eeprom.register_read = rt2400pci_eepromregister_read;
  1045. eeprom.register_write = rt2400pci_eepromregister_write;
  1046. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1047. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1048. eeprom.reg_data_in = 0;
  1049. eeprom.reg_data_out = 0;
  1050. eeprom.reg_data_clock = 0;
  1051. eeprom.reg_chip_select = 0;
  1052. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1053. EEPROM_SIZE / sizeof(u16));
  1054. /*
  1055. * Start validation of the data that has been read.
  1056. */
  1057. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1058. if (!is_valid_ether_addr(mac)) {
  1059. DECLARE_MAC_BUF(macbuf);
  1060. random_ether_addr(mac);
  1061. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1062. }
  1063. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1064. if (word == 0xffff) {
  1065. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1066. return -EINVAL;
  1067. }
  1068. return 0;
  1069. }
  1070. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1071. {
  1072. u32 reg;
  1073. u16 value;
  1074. u16 eeprom;
  1075. /*
  1076. * Read EEPROM word for configuration.
  1077. */
  1078. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1079. /*
  1080. * Identify RF chipset.
  1081. */
  1082. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1083. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1084. rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
  1085. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1086. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1087. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1088. return -ENODEV;
  1089. }
  1090. /*
  1091. * Identify default antenna configuration.
  1092. */
  1093. rt2x00dev->default_ant.tx =
  1094. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1095. rt2x00dev->default_ant.rx =
  1096. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1097. /*
  1098. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1099. * I am not 100% sure about this, but the legacy drivers do not
  1100. * indicate antenna swapping in software is required when
  1101. * diversity is enabled.
  1102. */
  1103. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1104. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1105. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1106. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1107. /*
  1108. * Store led mode, for correct led behaviour.
  1109. */
  1110. #ifdef CONFIG_RT2400PCI_LEDS
  1111. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1112. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1113. if (value == LED_MODE_TXRX_ACTIVITY)
  1114. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1115. LED_TYPE_ACTIVITY);
  1116. #endif /* CONFIG_RT2400PCI_LEDS */
  1117. /*
  1118. * Detect if this device has an hardware controlled radio.
  1119. */
  1120. #ifdef CONFIG_RT2400PCI_RFKILL
  1121. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1122. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1123. #endif /* CONFIG_RT2400PCI_RFKILL */
  1124. /*
  1125. * Check if the BBP tuning should be enabled.
  1126. */
  1127. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1128. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1129. return 0;
  1130. }
  1131. /*
  1132. * RF value list for RF2420 & RF2421
  1133. * Supports: 2.4 GHz
  1134. */
  1135. static const struct rf_channel rf_vals_bg[] = {
  1136. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1137. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1138. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1139. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1140. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1141. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1142. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1143. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1144. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1145. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1146. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1147. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1148. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1149. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1150. };
  1151. static void rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1152. {
  1153. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1154. u8 *txpower;
  1155. unsigned int i;
  1156. /*
  1157. * Initialize all hw fields.
  1158. */
  1159. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1160. IEEE80211_HW_SIGNAL_DBM;
  1161. rt2x00dev->hw->extra_tx_headroom = 0;
  1162. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1163. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1164. rt2x00_eeprom_addr(rt2x00dev,
  1165. EEPROM_MAC_ADDR_0));
  1166. /*
  1167. * Convert tx_power array in eeprom.
  1168. */
  1169. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1170. for (i = 0; i < 14; i++)
  1171. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1172. /*
  1173. * Initialize hw_mode information.
  1174. */
  1175. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1176. spec->supported_rates = SUPPORT_RATE_CCK;
  1177. spec->tx_power_a = NULL;
  1178. spec->tx_power_bg = txpower;
  1179. spec->tx_power_default = DEFAULT_TXPOWER;
  1180. spec->num_channels = ARRAY_SIZE(rf_vals_bg);
  1181. spec->channels = rf_vals_bg;
  1182. }
  1183. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1184. {
  1185. int retval;
  1186. /*
  1187. * Allocate eeprom data.
  1188. */
  1189. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1190. if (retval)
  1191. return retval;
  1192. retval = rt2400pci_init_eeprom(rt2x00dev);
  1193. if (retval)
  1194. return retval;
  1195. /*
  1196. * Initialize hw specifications.
  1197. */
  1198. rt2400pci_probe_hw_mode(rt2x00dev);
  1199. /*
  1200. * This device requires the atim queue and DMA-mapped skbs.
  1201. */
  1202. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1203. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1204. /*
  1205. * Set the rssi offset.
  1206. */
  1207. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1208. return 0;
  1209. }
  1210. /*
  1211. * IEEE80211 stack callback functions.
  1212. */
  1213. static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
  1214. u32 short_retry, u32 long_retry)
  1215. {
  1216. struct rt2x00_dev *rt2x00dev = hw->priv;
  1217. u32 reg;
  1218. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  1219. rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
  1220. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
  1221. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  1222. return 0;
  1223. }
  1224. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1225. const struct ieee80211_tx_queue_params *params)
  1226. {
  1227. struct rt2x00_dev *rt2x00dev = hw->priv;
  1228. /*
  1229. * We don't support variating cw_min and cw_max variables
  1230. * per queue. So by default we only configure the TX queue,
  1231. * and ignore all other configurations.
  1232. */
  1233. if (queue != 0)
  1234. return -EINVAL;
  1235. if (rt2x00mac_conf_tx(hw, queue, params))
  1236. return -EINVAL;
  1237. /*
  1238. * Write configuration to register.
  1239. */
  1240. rt2400pci_config_cw(rt2x00dev,
  1241. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1242. return 0;
  1243. }
  1244. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1245. {
  1246. struct rt2x00_dev *rt2x00dev = hw->priv;
  1247. u64 tsf;
  1248. u32 reg;
  1249. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1250. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1251. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1252. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1253. return tsf;
  1254. }
  1255. static int rt2400pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  1256. {
  1257. struct rt2x00_dev *rt2x00dev = hw->priv;
  1258. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1259. struct rt2x00_intf *intf = vif_to_intf(tx_info->control.vif);
  1260. struct queue_entry_priv_pci *entry_priv;
  1261. struct skb_frame_desc *skbdesc;
  1262. struct txentry_desc txdesc;
  1263. u32 reg;
  1264. if (unlikely(!intf->beacon))
  1265. return -ENOBUFS;
  1266. entry_priv = intf->beacon->priv_data;
  1267. /*
  1268. * Copy all TX descriptor information into txdesc,
  1269. * after that we are free to use the skb->cb array
  1270. * for our information.
  1271. */
  1272. intf->beacon->skb = skb;
  1273. rt2x00queue_create_tx_descriptor(intf->beacon, &txdesc);
  1274. /*
  1275. * Fill in skb descriptor
  1276. */
  1277. skbdesc = get_skb_frame_desc(skb);
  1278. memset(skbdesc, 0, sizeof(*skbdesc));
  1279. skbdesc->desc = entry_priv->desc;
  1280. skbdesc->desc_len = intf->beacon->queue->desc_size;
  1281. skbdesc->entry = intf->beacon;
  1282. /*
  1283. * Disable beaconing while we are reloading the beacon data,
  1284. * otherwise we might be sending out invalid data.
  1285. */
  1286. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1287. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  1288. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  1289. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1290. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1291. /*
  1292. * Enable beacon generation.
  1293. * Write entire beacon with descriptor to register,
  1294. * and kick the beacon generator.
  1295. */
  1296. rt2x00queue_map_txskb(rt2x00dev, intf->beacon->skb);
  1297. rt2x00queue_write_tx_descriptor(intf->beacon, &txdesc);
  1298. rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, QID_BEACON);
  1299. return 0;
  1300. }
  1301. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1302. {
  1303. struct rt2x00_dev *rt2x00dev = hw->priv;
  1304. u32 reg;
  1305. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1306. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1307. }
  1308. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1309. .tx = rt2x00mac_tx,
  1310. .start = rt2x00mac_start,
  1311. .stop = rt2x00mac_stop,
  1312. .add_interface = rt2x00mac_add_interface,
  1313. .remove_interface = rt2x00mac_remove_interface,
  1314. .config = rt2x00mac_config,
  1315. .config_interface = rt2x00mac_config_interface,
  1316. .configure_filter = rt2x00mac_configure_filter,
  1317. .get_stats = rt2x00mac_get_stats,
  1318. .set_retry_limit = rt2400pci_set_retry_limit,
  1319. .bss_info_changed = rt2x00mac_bss_info_changed,
  1320. .conf_tx = rt2400pci_conf_tx,
  1321. .get_tx_stats = rt2x00mac_get_tx_stats,
  1322. .get_tsf = rt2400pci_get_tsf,
  1323. .beacon_update = rt2400pci_beacon_update,
  1324. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1325. };
  1326. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1327. .irq_handler = rt2400pci_interrupt,
  1328. .probe_hw = rt2400pci_probe_hw,
  1329. .initialize = rt2x00pci_initialize,
  1330. .uninitialize = rt2x00pci_uninitialize,
  1331. .init_rxentry = rt2400pci_init_rxentry,
  1332. .init_txentry = rt2400pci_init_txentry,
  1333. .set_device_state = rt2400pci_set_device_state,
  1334. .rfkill_poll = rt2400pci_rfkill_poll,
  1335. .link_stats = rt2400pci_link_stats,
  1336. .reset_tuner = rt2400pci_reset_tuner,
  1337. .link_tuner = rt2400pci_link_tuner,
  1338. .write_tx_desc = rt2400pci_write_tx_desc,
  1339. .write_tx_data = rt2x00pci_write_tx_data,
  1340. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1341. .fill_rxdone = rt2400pci_fill_rxdone,
  1342. .config_filter = rt2400pci_config_filter,
  1343. .config_intf = rt2400pci_config_intf,
  1344. .config_erp = rt2400pci_config_erp,
  1345. .config = rt2400pci_config,
  1346. };
  1347. static const struct data_queue_desc rt2400pci_queue_rx = {
  1348. .entry_num = RX_ENTRIES,
  1349. .data_size = DATA_FRAME_SIZE,
  1350. .desc_size = RXD_DESC_SIZE,
  1351. .priv_size = sizeof(struct queue_entry_priv_pci),
  1352. };
  1353. static const struct data_queue_desc rt2400pci_queue_tx = {
  1354. .entry_num = TX_ENTRIES,
  1355. .data_size = DATA_FRAME_SIZE,
  1356. .desc_size = TXD_DESC_SIZE,
  1357. .priv_size = sizeof(struct queue_entry_priv_pci),
  1358. };
  1359. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1360. .entry_num = BEACON_ENTRIES,
  1361. .data_size = MGMT_FRAME_SIZE,
  1362. .desc_size = TXD_DESC_SIZE,
  1363. .priv_size = sizeof(struct queue_entry_priv_pci),
  1364. };
  1365. static const struct data_queue_desc rt2400pci_queue_atim = {
  1366. .entry_num = ATIM_ENTRIES,
  1367. .data_size = DATA_FRAME_SIZE,
  1368. .desc_size = TXD_DESC_SIZE,
  1369. .priv_size = sizeof(struct queue_entry_priv_pci),
  1370. };
  1371. static const struct rt2x00_ops rt2400pci_ops = {
  1372. .name = KBUILD_MODNAME,
  1373. .max_sta_intf = 1,
  1374. .max_ap_intf = 1,
  1375. .eeprom_size = EEPROM_SIZE,
  1376. .rf_size = RF_SIZE,
  1377. .tx_queues = NUM_TX_QUEUES,
  1378. .rx = &rt2400pci_queue_rx,
  1379. .tx = &rt2400pci_queue_tx,
  1380. .bcn = &rt2400pci_queue_bcn,
  1381. .atim = &rt2400pci_queue_atim,
  1382. .lib = &rt2400pci_rt2x00_ops,
  1383. .hw = &rt2400pci_mac80211_ops,
  1384. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1385. .debugfs = &rt2400pci_rt2x00debug,
  1386. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1387. };
  1388. /*
  1389. * RT2400pci module information.
  1390. */
  1391. static struct pci_device_id rt2400pci_device_table[] = {
  1392. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1393. { 0, }
  1394. };
  1395. MODULE_AUTHOR(DRV_PROJECT);
  1396. MODULE_VERSION(DRV_VERSION);
  1397. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1398. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1399. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1400. MODULE_LICENSE("GPL");
  1401. static struct pci_driver rt2400pci_driver = {
  1402. .name = KBUILD_MODNAME,
  1403. .id_table = rt2400pci_device_table,
  1404. .probe = rt2x00pci_probe,
  1405. .remove = __devexit_p(rt2x00pci_remove),
  1406. .suspend = rt2x00pci_suspend,
  1407. .resume = rt2x00pci_resume,
  1408. };
  1409. static int __init rt2400pci_init(void)
  1410. {
  1411. return pci_register_driver(&rt2400pci_driver);
  1412. }
  1413. static void __exit rt2400pci_exit(void)
  1414. {
  1415. pci_unregister_driver(&rt2400pci_driver);
  1416. }
  1417. module_init(rt2400pci_init);
  1418. module_exit(rt2400pci_exit);