hw.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. * Copyright (c) 2007 Matthew W. S. Bell <mentor@madwifi.org>
  5. * Copyright (c) 2007 Luis Rodriguez <mcgrof@winlab.rutgers.edu>
  6. *
  7. * Permission to use, copy, modify, and distribute this software for any
  8. * purpose with or without fee is hereby granted, provided that the above
  9. * copyright notice and this permission notice appear in all copies.
  10. *
  11. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  12. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  13. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  14. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  15. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  16. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  17. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include <linux/delay.h>
  20. /*
  21. * Gain settings
  22. */
  23. enum ath5k_rfgain {
  24. AR5K_RFGAIN_INACTIVE = 0,
  25. AR5K_RFGAIN_READ_REQUESTED,
  26. AR5K_RFGAIN_NEED_CHANGE,
  27. };
  28. #define AR5K_GAIN_CRN_FIX_BITS_5111 4
  29. #define AR5K_GAIN_CRN_FIX_BITS_5112 7
  30. #define AR5K_GAIN_CRN_MAX_FIX_BITS AR5K_GAIN_CRN_FIX_BITS_5112
  31. #define AR5K_GAIN_DYN_ADJUST_HI_MARGIN 15
  32. #define AR5K_GAIN_DYN_ADJUST_LO_MARGIN 20
  33. #define AR5K_GAIN_CCK_PROBE_CORR 5
  34. #define AR5K_GAIN_CCK_OFDM_GAIN_DELTA 15
  35. #define AR5K_GAIN_STEP_COUNT 10
  36. #define AR5K_GAIN_PARAM_TX_CLIP 0
  37. #define AR5K_GAIN_PARAM_PD_90 1
  38. #define AR5K_GAIN_PARAM_PD_84 2
  39. #define AR5K_GAIN_PARAM_GAIN_SEL 3
  40. #define AR5K_GAIN_PARAM_MIX_ORN 0
  41. #define AR5K_GAIN_PARAM_PD_138 1
  42. #define AR5K_GAIN_PARAM_PD_137 2
  43. #define AR5K_GAIN_PARAM_PD_136 3
  44. #define AR5K_GAIN_PARAM_PD_132 4
  45. #define AR5K_GAIN_PARAM_PD_131 5
  46. #define AR5K_GAIN_PARAM_PD_130 6
  47. #define AR5K_GAIN_CHECK_ADJUST(_g) \
  48. ((_g)->g_current <= (_g)->g_low || (_g)->g_current >= (_g)->g_high)
  49. struct ath5k_gain_opt_step {
  50. s16 gos_param[AR5K_GAIN_CRN_MAX_FIX_BITS];
  51. s32 gos_gain;
  52. };
  53. struct ath5k_gain {
  54. u32 g_step_idx;
  55. u32 g_current;
  56. u32 g_target;
  57. u32 g_low;
  58. u32 g_high;
  59. u32 g_f_corr;
  60. u32 g_active;
  61. const struct ath5k_gain_opt_step *g_step;
  62. };
  63. /*
  64. * HW SPECIFIC STRUCTS
  65. */
  66. /* Some EEPROM defines */
  67. #define AR5K_EEPROM_EEP_SCALE 100
  68. #define AR5K_EEPROM_EEP_DELTA 10
  69. #define AR5K_EEPROM_N_MODES 3
  70. #define AR5K_EEPROM_N_5GHZ_CHAN 10
  71. #define AR5K_EEPROM_N_2GHZ_CHAN 3
  72. #define AR5K_EEPROM_MAX_CHAN 10
  73. #define AR5K_EEPROM_N_PCDAC 11
  74. #define AR5K_EEPROM_N_TEST_FREQ 8
  75. #define AR5K_EEPROM_N_EDGES 8
  76. #define AR5K_EEPROM_N_INTERCEPTS 11
  77. #define AR5K_EEPROM_FREQ_M(_v) AR5K_EEPROM_OFF(_v, 0x7f, 0xff)
  78. #define AR5K_EEPROM_PCDAC_M 0x3f
  79. #define AR5K_EEPROM_PCDAC_START 1
  80. #define AR5K_EEPROM_PCDAC_STOP 63
  81. #define AR5K_EEPROM_PCDAC_STEP 1
  82. #define AR5K_EEPROM_NON_EDGE_M 0x40
  83. #define AR5K_EEPROM_CHANNEL_POWER 8
  84. #define AR5K_EEPROM_N_OBDB 4
  85. #define AR5K_EEPROM_OBDB_DIS 0xffff
  86. #define AR5K_EEPROM_CHANNEL_DIS 0xff
  87. #define AR5K_EEPROM_SCALE_OC_DELTA(_x) (((_x) * 2) / 10)
  88. #define AR5K_EEPROM_N_CTLS(_v) AR5K_EEPROM_OFF(_v, 16, 32)
  89. #define AR5K_EEPROM_MAX_CTLS 32
  90. #define AR5K_EEPROM_N_XPD_PER_CHANNEL 4
  91. #define AR5K_EEPROM_N_XPD0_POINTS 4
  92. #define AR5K_EEPROM_N_XPD3_POINTS 3
  93. #define AR5K_EEPROM_N_INTERCEPT_10_2GHZ 35
  94. #define AR5K_EEPROM_N_INTERCEPT_10_5GHZ 55
  95. #define AR5K_EEPROM_POWER_M 0x3f
  96. #define AR5K_EEPROM_POWER_MIN 0
  97. #define AR5K_EEPROM_POWER_MAX 3150
  98. #define AR5K_EEPROM_POWER_STEP 50
  99. #define AR5K_EEPROM_POWER_TABLE_SIZE 64
  100. #define AR5K_EEPROM_N_POWER_LOC_11B 4
  101. #define AR5K_EEPROM_N_POWER_LOC_11G 6
  102. #define AR5K_EEPROM_I_GAIN 10
  103. #define AR5K_EEPROM_CCK_OFDM_DELTA 15
  104. #define AR5K_EEPROM_N_IQ_CAL 2
  105. /* Struct to hold EEPROM calibration data */
  106. struct ath5k_eeprom_info {
  107. u16 ee_magic;
  108. u16 ee_protect;
  109. u16 ee_regdomain;
  110. u16 ee_version;
  111. u16 ee_header;
  112. u16 ee_ant_gain;
  113. u16 ee_misc0;
  114. u16 ee_misc1;
  115. u16 ee_cck_ofdm_gain_delta;
  116. u16 ee_cck_ofdm_power_delta;
  117. u16 ee_scaled_cck_delta;
  118. /* Used for tx thermal adjustment (eeprom_init, rfregs) */
  119. u16 ee_tx_clip;
  120. u16 ee_pwd_84;
  121. u16 ee_pwd_90;
  122. u16 ee_gain_select;
  123. /* RF Calibration settings (reset, rfregs) */
  124. u16 ee_i_cal[AR5K_EEPROM_N_MODES];
  125. u16 ee_q_cal[AR5K_EEPROM_N_MODES];
  126. u16 ee_fixed_bias[AR5K_EEPROM_N_MODES];
  127. u16 ee_turbo_max_power[AR5K_EEPROM_N_MODES];
  128. u16 ee_xr_power[AR5K_EEPROM_N_MODES];
  129. u16 ee_switch_settling[AR5K_EEPROM_N_MODES];
  130. u16 ee_ant_tx_rx[AR5K_EEPROM_N_MODES];
  131. u16 ee_ant_control[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_PCDAC];
  132. u16 ee_ob[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB];
  133. u16 ee_db[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB];
  134. u16 ee_tx_end2xlna_enable[AR5K_EEPROM_N_MODES];
  135. u16 ee_tx_end2xpa_disable[AR5K_EEPROM_N_MODES];
  136. u16 ee_tx_frm2xpa_enable[AR5K_EEPROM_N_MODES];
  137. u16 ee_thr_62[AR5K_EEPROM_N_MODES];
  138. u16 ee_xlna_gain[AR5K_EEPROM_N_MODES];
  139. u16 ee_xpd[AR5K_EEPROM_N_MODES];
  140. u16 ee_x_gain[AR5K_EEPROM_N_MODES];
  141. u16 ee_i_gain[AR5K_EEPROM_N_MODES];
  142. u16 ee_margin_tx_rx[AR5K_EEPROM_N_MODES];
  143. /* Unused */
  144. u16 ee_false_detect[AR5K_EEPROM_N_MODES];
  145. u16 ee_cal_pier[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_2GHZ_CHAN];
  146. u16 ee_channel[AR5K_EEPROM_N_MODES][AR5K_EEPROM_MAX_CHAN]; /*empty*/
  147. /* Conformance test limits (Unused) */
  148. u16 ee_ctls;
  149. u16 ee_ctl[AR5K_EEPROM_MAX_CTLS];
  150. /* Noise Floor Calibration settings */
  151. s16 ee_noise_floor_thr[AR5K_EEPROM_N_MODES];
  152. s8 ee_adc_desired_size[AR5K_EEPROM_N_MODES];
  153. s8 ee_pga_desired_size[AR5K_EEPROM_N_MODES];
  154. };
  155. /*
  156. * Internal RX/TX descriptor structures
  157. * (rX: reserved fields possibily used by future versions of the ar5k chipset)
  158. */
  159. /*
  160. * common hardware RX control descriptor
  161. */
  162. struct ath5k_hw_rx_ctl {
  163. u32 rx_control_0; /* RX control word 0 */
  164. #define AR5K_DESC_RX_CTL0 0x00000000
  165. u32 rx_control_1; /* RX control word 1 */
  166. #define AR5K_DESC_RX_CTL1_BUF_LEN 0x00000fff
  167. #define AR5K_DESC_RX_CTL1_INTREQ 0x00002000
  168. } __packed;
  169. /*
  170. * common hardware RX status descriptor
  171. * 5210/11 and 5212 differ only in the flags defined below
  172. */
  173. struct ath5k_hw_rx_status {
  174. u32 rx_status_0; /* RX status word 0 */
  175. u32 rx_status_1; /* RX status word 1 */
  176. } __packed;
  177. /* 5210/5211 */
  178. #define AR5K_5210_RX_DESC_STATUS0_DATA_LEN 0x00000fff
  179. #define AR5K_5210_RX_DESC_STATUS0_MORE 0x00001000
  180. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE 0x00078000
  181. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE_S 15
  182. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x07f80000
  183. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL_S 19
  184. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANTENNA 0x38000000
  185. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANTENNA_S 27
  186. #define AR5K_5210_RX_DESC_STATUS1_DONE 0x00000001
  187. #define AR5K_5210_RX_DESC_STATUS1_FRAME_RECEIVE_OK 0x00000002
  188. #define AR5K_5210_RX_DESC_STATUS1_CRC_ERROR 0x00000004
  189. #define AR5K_5210_RX_DESC_STATUS1_FIFO_OVERRUN 0x00000008
  190. #define AR5K_5210_RX_DESC_STATUS1_DECRYPT_CRC_ERROR 0x00000010
  191. #define AR5K_5210_RX_DESC_STATUS1_PHY_ERROR 0x000000e0
  192. #define AR5K_5210_RX_DESC_STATUS1_PHY_ERROR_S 5
  193. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_VALID 0x00000100
  194. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX 0x00007e00
  195. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_S 9
  196. #define AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP 0x0fff8000
  197. #define AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP_S 15
  198. #define AR5K_5210_RX_DESC_STATUS1_KEY_CACHE_MISS 0x10000000
  199. /* 5212 */
  200. #define AR5K_5212_RX_DESC_STATUS0_DATA_LEN 0x00000fff
  201. #define AR5K_5212_RX_DESC_STATUS0_MORE 0x00001000
  202. #define AR5K_5212_RX_DESC_STATUS0_DECOMP_CRC_ERROR 0x00002000
  203. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE 0x000f8000
  204. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE_S 15
  205. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x0ff00000
  206. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL_S 20
  207. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA 0xf0000000
  208. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA_S 28
  209. #define AR5K_5212_RX_DESC_STATUS1_DONE 0x00000001
  210. #define AR5K_5212_RX_DESC_STATUS1_FRAME_RECEIVE_OK 0x00000002
  211. #define AR5K_5212_RX_DESC_STATUS1_CRC_ERROR 0x00000004
  212. #define AR5K_5212_RX_DESC_STATUS1_DECRYPT_CRC_ERROR 0x00000008
  213. #define AR5K_5212_RX_DESC_STATUS1_PHY_ERROR 0x00000010
  214. #define AR5K_5212_RX_DESC_STATUS1_MIC_ERROR 0x00000020
  215. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_VALID 0x00000100
  216. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX 0x0000fe00
  217. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_S 9
  218. #define AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP 0x7fff0000
  219. #define AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP_S 16
  220. #define AR5K_5212_RX_DESC_STATUS1_KEY_CACHE_MISS 0x80000000
  221. /*
  222. * common hardware RX error descriptor
  223. */
  224. struct ath5k_hw_rx_error {
  225. u32 rx_error_0; /* RX error word 0 */
  226. #define AR5K_RX_DESC_ERROR0 0x00000000
  227. u32 rx_error_1; /* RX error word 1 */
  228. #define AR5K_RX_DESC_ERROR1_PHY_ERROR_CODE 0x0000ff00
  229. #define AR5K_RX_DESC_ERROR1_PHY_ERROR_CODE_S 8
  230. } __packed;
  231. #define AR5K_DESC_RX_PHY_ERROR_NONE 0x00
  232. #define AR5K_DESC_RX_PHY_ERROR_TIMING 0x20
  233. #define AR5K_DESC_RX_PHY_ERROR_PARITY 0x40
  234. #define AR5K_DESC_RX_PHY_ERROR_RATE 0x60
  235. #define AR5K_DESC_RX_PHY_ERROR_LENGTH 0x80
  236. #define AR5K_DESC_RX_PHY_ERROR_64QAM 0xa0
  237. #define AR5K_DESC_RX_PHY_ERROR_SERVICE 0xc0
  238. #define AR5K_DESC_RX_PHY_ERROR_TRANSMITOVR 0xe0
  239. /*
  240. * 5210/5211 hardware 2-word TX control descriptor
  241. */
  242. struct ath5k_hw_2w_tx_ctl {
  243. u32 tx_control_0; /* TX control word 0 */
  244. #define AR5K_2W_TX_DESC_CTL0_FRAME_LEN 0x00000fff
  245. #define AR5K_2W_TX_DESC_CTL0_HEADER_LEN 0x0003f000 /*[5210 ?]*/
  246. #define AR5K_2W_TX_DESC_CTL0_HEADER_LEN_S 12
  247. #define AR5K_2W_TX_DESC_CTL0_XMIT_RATE 0x003c0000
  248. #define AR5K_2W_TX_DESC_CTL0_XMIT_RATE_S 18
  249. #define AR5K_2W_TX_DESC_CTL0_RTSENA 0x00400000
  250. #define AR5K_2W_TX_DESC_CTL0_CLRDMASK 0x01000000
  251. #define AR5K_2W_TX_DESC_CTL0_LONG_PACKET 0x00800000 /*[5210]*/
  252. #define AR5K_2W_TX_DESC_CTL0_VEOL 0x00800000 /*[5211]*/
  253. #define AR5K_2W_TX_DESC_CTL0_FRAME_TYPE 0x1c000000 /*[5210]*/
  254. #define AR5K_2W_TX_DESC_CTL0_FRAME_TYPE_S 26
  255. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5210 0x02000000
  256. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5211 0x1e000000
  257. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT (ah->ah_version == AR5K_AR5210 ? \
  258. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5210 : \
  259. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5211)
  260. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_S 25
  261. #define AR5K_2W_TX_DESC_CTL0_INTREQ 0x20000000
  262. #define AR5K_2W_TX_DESC_CTL0_ENCRYPT_KEY_VALID 0x40000000
  263. u32 tx_control_1; /* TX control word 1 */
  264. #define AR5K_2W_TX_DESC_CTL1_BUF_LEN 0x00000fff
  265. #define AR5K_2W_TX_DESC_CTL1_MORE 0x00001000
  266. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5210 0x0007e000
  267. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5211 0x000fe000
  268. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX (ah->ah_version == AR5K_AR5210 ? \
  269. AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5210 : \
  270. AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5211)
  271. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_S 13
  272. #define AR5K_2W_TX_DESC_CTL1_FRAME_TYPE 0x00700000 /*[5211]*/
  273. #define AR5K_2W_TX_DESC_CTL1_FRAME_TYPE_S 20
  274. #define AR5K_2W_TX_DESC_CTL1_NOACK 0x00800000 /*[5211]*/
  275. #define AR5K_2W_TX_DESC_CTL1_RTS_DURATION 0xfff80000 /*[5210 ?]*/
  276. } __packed;
  277. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_NORMAL 0x00
  278. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_ATIM 0x04
  279. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_PSPOLL 0x08
  280. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_NO_DELAY 0x0c
  281. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_PIFS 0x10
  282. /*
  283. * 5212 hardware 4-word TX control descriptor
  284. */
  285. struct ath5k_hw_4w_tx_ctl {
  286. u32 tx_control_0; /* TX control word 0 */
  287. #define AR5K_4W_TX_DESC_CTL0_FRAME_LEN 0x00000fff
  288. #define AR5K_4W_TX_DESC_CTL0_XMIT_POWER 0x003f0000
  289. #define AR5K_4W_TX_DESC_CTL0_XMIT_POWER_S 16
  290. #define AR5K_4W_TX_DESC_CTL0_RTSENA 0x00400000
  291. #define AR5K_4W_TX_DESC_CTL0_VEOL 0x00800000
  292. #define AR5K_4W_TX_DESC_CTL0_CLRDMASK 0x01000000
  293. #define AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT 0x1e000000
  294. #define AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT_S 25
  295. #define AR5K_4W_TX_DESC_CTL0_INTREQ 0x20000000
  296. #define AR5K_4W_TX_DESC_CTL0_ENCRYPT_KEY_VALID 0x40000000
  297. #define AR5K_4W_TX_DESC_CTL0_CTSENA 0x80000000
  298. u32 tx_control_1; /* TX control word 1 */
  299. #define AR5K_4W_TX_DESC_CTL1_BUF_LEN 0x00000fff
  300. #define AR5K_4W_TX_DESC_CTL1_MORE 0x00001000
  301. #define AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX 0x000fe000
  302. #define AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_S 13
  303. #define AR5K_4W_TX_DESC_CTL1_FRAME_TYPE 0x00f00000
  304. #define AR5K_4W_TX_DESC_CTL1_FRAME_TYPE_S 20
  305. #define AR5K_4W_TX_DESC_CTL1_NOACK 0x01000000
  306. #define AR5K_4W_TX_DESC_CTL1_COMP_PROC 0x06000000
  307. #define AR5K_4W_TX_DESC_CTL1_COMP_PROC_S 25
  308. #define AR5K_4W_TX_DESC_CTL1_COMP_IV_LEN 0x18000000
  309. #define AR5K_4W_TX_DESC_CTL1_COMP_IV_LEN_S 27
  310. #define AR5K_4W_TX_DESC_CTL1_COMP_ICV_LEN 0x60000000
  311. #define AR5K_4W_TX_DESC_CTL1_COMP_ICV_LEN_S 29
  312. u32 tx_control_2; /* TX control word 2 */
  313. #define AR5K_4W_TX_DESC_CTL2_RTS_DURATION 0x00007fff
  314. #define AR5K_4W_TX_DESC_CTL2_DURATION_UPDATE_ENABLE 0x00008000
  315. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0 0x000f0000
  316. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0_S 16
  317. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1 0x00f00000
  318. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1_S 20
  319. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2 0x0f000000
  320. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2_S 24
  321. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES3 0xf0000000
  322. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES3_S 28
  323. u32 tx_control_3; /* TX control word 3 */
  324. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE0 0x0000001f
  325. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE1 0x000003e0
  326. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE1_S 5
  327. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE2 0x00007c00
  328. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE2_S 10
  329. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE3 0x000f8000
  330. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE3_S 15
  331. #define AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE 0x01f00000
  332. #define AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE_S 20
  333. } __packed;
  334. /*
  335. * Common TX status descriptor
  336. */
  337. struct ath5k_hw_tx_status {
  338. u32 tx_status_0; /* TX status word 0 */
  339. #define AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK 0x00000001
  340. #define AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES 0x00000002
  341. #define AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN 0x00000004
  342. #define AR5K_DESC_TX_STATUS0_FILTERED 0x00000008
  343. /*???
  344. #define AR5K_DESC_TX_STATUS0_RTS_FAIL_COUNT 0x000000f0
  345. #define AR5K_DESC_TX_STATUS0_RTS_FAIL_COUNT_S 4
  346. */
  347. #define AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT 0x000000f0
  348. #define AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT_S 4
  349. /*???
  350. #define AR5K_DESC_TX_STATUS0_DATA_FAIL_COUNT 0x00000f00
  351. #define AR5K_DESC_TX_STATUS0_DATA_FAIL_COUNT_S 8
  352. */
  353. #define AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT 0x00000f00
  354. #define AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT_S 8
  355. #define AR5K_DESC_TX_STATUS0_VIRT_COLL_COUNT 0x0000f000
  356. #define AR5K_DESC_TX_STATUS0_VIRT_COLL_COUNT_S 12
  357. #define AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP 0xffff0000
  358. #define AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP_S 16
  359. u32 tx_status_1; /* TX status word 1 */
  360. #define AR5K_DESC_TX_STATUS1_DONE 0x00000001
  361. #define AR5K_DESC_TX_STATUS1_SEQ_NUM 0x00001ffe
  362. #define AR5K_DESC_TX_STATUS1_SEQ_NUM_S 1
  363. #define AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH 0x001fe000
  364. #define AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH_S 13
  365. #define AR5K_DESC_TX_STATUS1_FINAL_TS_INDEX 0x00600000
  366. #define AR5K_DESC_TX_STATUS1_FINAL_TS_INDEX_S 21
  367. #define AR5K_DESC_TX_STATUS1_COMP_SUCCESS 0x00800000
  368. #define AR5K_DESC_TX_STATUS1_XMIT_ANTENNA 0x01000000
  369. } __packed;
  370. /*
  371. * 5210/5211 hardware TX descriptor
  372. */
  373. struct ath5k_hw_5210_tx_desc {
  374. struct ath5k_hw_2w_tx_ctl tx_ctl;
  375. struct ath5k_hw_tx_status tx_stat;
  376. } __packed;
  377. /*
  378. * 5212 hardware TX descriptor
  379. */
  380. struct ath5k_hw_5212_tx_desc {
  381. struct ath5k_hw_4w_tx_ctl tx_ctl;
  382. struct ath5k_hw_tx_status tx_stat;
  383. } __packed;
  384. /*
  385. * common hardware RX descriptor
  386. */
  387. struct ath5k_hw_all_rx_desc {
  388. struct ath5k_hw_rx_ctl rx_ctl;
  389. union {
  390. struct ath5k_hw_rx_status rx_stat;
  391. struct ath5k_hw_rx_error rx_err;
  392. } u;
  393. } __packed;
  394. /*
  395. * AR5K REGISTER ACCESS
  396. */
  397. /*Swap RX/TX Descriptor for big endian archs*/
  398. #if defined(__BIG_ENDIAN)
  399. #define AR5K_INIT_CFG ( \
  400. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  401. )
  402. #else
  403. #define AR5K_INIT_CFG 0x00000000
  404. #endif
  405. /*#define AR5K_REG_READ(_reg) ath5k_hw_reg_read(ah, _reg)
  406. #define AR5K_REG_WRITE(_reg, _val) ath5k_hw_reg_write(ah, _val, _reg)*/
  407. #define AR5K_REG_SM(_val, _flags) \
  408. (((_val) << _flags##_S) & (_flags))
  409. #define AR5K_REG_MS(_val, _flags) \
  410. (((_val) & (_flags)) >> _flags##_S)
  411. /* Some registers can hold multiple values of interest. For this
  412. * reason when we want to write to these registers we must first
  413. * retrieve the values which we do not want to clear (lets call this
  414. * old_data) and then set the register with this and our new_value:
  415. * ( old_data | new_value) */
  416. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  417. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  418. (((_val) << _flags##_S) & (_flags)), _reg)
  419. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  420. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  421. (_mask)) | (_flags), _reg)
  422. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  423. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  424. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  425. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  426. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  427. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  428. #define AR5K_PHY_READ(ah, _reg) \
  429. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  430. #define AR5K_REG_WAIT(_i) do { \
  431. if (_i % 64) \
  432. udelay(1); \
  433. } while (0)
  434. #define AR5K_EEPROM_READ(_o, _v) do { \
  435. if ((ret = ath5k_hw_eeprom_read(ah, (_o), &(_v))) != 0) \
  436. return (ret); \
  437. } while (0)
  438. #define AR5K_EEPROM_READ_HDR(_o, _v) \
  439. AR5K_EEPROM_READ(_o, ah->ah_capabilities.cap_eeprom._v); \
  440. /* Read status of selected queue */
  441. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  442. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  443. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  444. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  445. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  446. _reg |= 1 << _queue; \
  447. } while (0)
  448. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  449. _reg &= ~(1 << _queue); \
  450. } while (0)
  451. #define AR5K_LOW_ID(_a)( \
  452. (_a)[0] | (_a)[1] << 8 | (_a)[2] << 16 | (_a)[3] << 24 \
  453. )
  454. #define AR5K_HIGH_ID(_a) ((_a)[4] | (_a)[5] << 8)
  455. /*
  456. * Initial register values
  457. */
  458. /*
  459. * Common initial register values
  460. */
  461. #define AR5K_INIT_MODE CHANNEL_B
  462. #define AR5K_INIT_TX_LATENCY 502
  463. #define AR5K_INIT_USEC 39
  464. #define AR5K_INIT_USEC_TURBO 79
  465. #define AR5K_INIT_USEC_32 31
  466. #define AR5K_INIT_CARR_SENSE_EN 1
  467. #define AR5K_INIT_PROG_IFS 920
  468. #define AR5K_INIT_PROG_IFS_TURBO 960
  469. #define AR5K_INIT_EIFS 3440
  470. #define AR5K_INIT_EIFS_TURBO 6880
  471. #define AR5K_INIT_SLOT_TIME 396
  472. #define AR5K_INIT_SLOT_TIME_TURBO 480
  473. #define AR5K_INIT_ACK_CTS_TIMEOUT 1024
  474. #define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
  475. #define AR5K_INIT_SIFS 560
  476. #define AR5K_INIT_SIFS_TURBO 480
  477. #define AR5K_INIT_SH_RETRY 10
  478. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  479. #define AR5K_INIT_SSH_RETRY 32
  480. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  481. #define AR5K_INIT_TX_RETRY 10
  482. #define AR5K_INIT_TOPS 8
  483. #define AR5K_INIT_RXNOFRM 8
  484. #define AR5K_INIT_RPGTO 0
  485. #define AR5K_INIT_TXNOFRM 0
  486. #define AR5K_INIT_BEACON_PERIOD 65535
  487. #define AR5K_INIT_TIM_OFFSET 0
  488. #define AR5K_INIT_BEACON_EN 0
  489. #define AR5K_INIT_RESET_TSF 0
  490. #define AR5K_INIT_TRANSMIT_LATENCY ( \
  491. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  492. (AR5K_INIT_USEC) \
  493. )
  494. #define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
  495. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  496. (AR5K_INIT_USEC_TURBO) \
  497. )
  498. #define AR5K_INIT_PROTO_TIME_CNTRL ( \
  499. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
  500. (AR5K_INIT_PROG_IFS) \
  501. )
  502. #define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
  503. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
  504. (AR5K_INIT_PROG_IFS_TURBO) \
  505. )
  506. #define AR5K_INIT_BEACON_CONTROL ( \
  507. (AR5K_INIT_RESET_TSF << 24) | (AR5K_INIT_BEACON_EN << 23) | \
  508. (AR5K_INIT_TIM_OFFSET << 16) | (AR5K_INIT_BEACON_PERIOD) \
  509. )
  510. /*
  511. * Non-common initial register values which have to be loaded into the
  512. * card at boot time and after each reset.
  513. */
  514. /* Register dumps are done per operation mode */
  515. #define AR5K_INI_RFGAIN_5GHZ 0
  516. #define AR5K_INI_RFGAIN_2GHZ 1
  517. #define AR5K_INI_VAL_11A 0
  518. #define AR5K_INI_VAL_11A_TURBO 1
  519. #define AR5K_INI_VAL_11B 2
  520. #define AR5K_INI_VAL_11G 3
  521. #define AR5K_INI_VAL_11G_TURBO 4
  522. #define AR5K_INI_VAL_XR 0
  523. #define AR5K_INI_VAL_MAX 5
  524. #define AR5K_RF5111_INI_RF_MAX_BANKS AR5K_MAX_RF_BANKS
  525. #define AR5K_RF5112_INI_RF_MAX_BANKS AR5K_MAX_RF_BANKS
  526. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  527. {
  528. u32 retval = 0, bit, i;
  529. for (i = 0; i < bits; i++) {
  530. bit = (val >> i) & 1;
  531. retval = (retval << 1) | bit;
  532. }
  533. return retval;
  534. }