base.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/version.h>
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/if.h>
  46. #include <linux/netdevice.h>
  47. #include <linux/cache.h>
  48. #include <linux/pci.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <net/ieee80211_radiotap.h>
  52. #include <asm/unaligned.h>
  53. #include "base.h"
  54. #include "reg.h"
  55. #include "debug.h"
  56. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  57. /******************\
  58. * Internal defines *
  59. \******************/
  60. /* Module info */
  61. MODULE_AUTHOR("Jiri Slaby");
  62. MODULE_AUTHOR("Nick Kossifidis");
  63. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  64. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  65. MODULE_LICENSE("Dual BSD/GPL");
  66. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  67. /* Known PCI ids */
  68. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  69. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  70. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  71. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  72. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  73. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  74. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  75. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  76. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  78. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  84. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  85. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  86. { PCI_VDEVICE(ATHEROS, 0x0023), .driver_data = AR5K_AR5212 }, /* 5416 */
  87. { PCI_VDEVICE(ATHEROS, 0x0024), .driver_data = AR5K_AR5212 }, /* 5418 */
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  94. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  95. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  96. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  97. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  98. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  99. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  100. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  101. { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
  102. { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
  103. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  104. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  105. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  106. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  107. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  108. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  109. { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
  110. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  111. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  112. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  113. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  114. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  115. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  116. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  117. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  118. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
  119. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  120. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  121. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  122. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  123. };
  124. /*
  125. * Prototypes - PCI stack related functions
  126. */
  127. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  128. const struct pci_device_id *id);
  129. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  130. #ifdef CONFIG_PM
  131. static int ath5k_pci_suspend(struct pci_dev *pdev,
  132. pm_message_t state);
  133. static int ath5k_pci_resume(struct pci_dev *pdev);
  134. #else
  135. #define ath5k_pci_suspend NULL
  136. #define ath5k_pci_resume NULL
  137. #endif /* CONFIG_PM */
  138. static struct pci_driver ath5k_pci_driver = {
  139. .name = "ath5k_pci",
  140. .id_table = ath5k_pci_id_table,
  141. .probe = ath5k_pci_probe,
  142. .remove = __devexit_p(ath5k_pci_remove),
  143. .suspend = ath5k_pci_suspend,
  144. .resume = ath5k_pci_resume,
  145. };
  146. /*
  147. * Prototypes - MAC 802.11 stack related functions
  148. */
  149. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  150. static int ath5k_reset(struct ieee80211_hw *hw);
  151. static int ath5k_start(struct ieee80211_hw *hw);
  152. static void ath5k_stop(struct ieee80211_hw *hw);
  153. static int ath5k_add_interface(struct ieee80211_hw *hw,
  154. struct ieee80211_if_init_conf *conf);
  155. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  156. struct ieee80211_if_init_conf *conf);
  157. static int ath5k_config(struct ieee80211_hw *hw,
  158. struct ieee80211_conf *conf);
  159. static int ath5k_config_interface(struct ieee80211_hw *hw,
  160. struct ieee80211_vif *vif,
  161. struct ieee80211_if_conf *conf);
  162. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  163. unsigned int changed_flags,
  164. unsigned int *new_flags,
  165. int mc_count, struct dev_mc_list *mclist);
  166. static int ath5k_set_key(struct ieee80211_hw *hw,
  167. enum set_key_cmd cmd,
  168. const u8 *local_addr, const u8 *addr,
  169. struct ieee80211_key_conf *key);
  170. static int ath5k_get_stats(struct ieee80211_hw *hw,
  171. struct ieee80211_low_level_stats *stats);
  172. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  173. struct ieee80211_tx_queue_stats *stats);
  174. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  175. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  176. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  177. struct sk_buff *skb);
  178. static struct ieee80211_ops ath5k_hw_ops = {
  179. .tx = ath5k_tx,
  180. .start = ath5k_start,
  181. .stop = ath5k_stop,
  182. .add_interface = ath5k_add_interface,
  183. .remove_interface = ath5k_remove_interface,
  184. .config = ath5k_config,
  185. .config_interface = ath5k_config_interface,
  186. .configure_filter = ath5k_configure_filter,
  187. .set_key = ath5k_set_key,
  188. .get_stats = ath5k_get_stats,
  189. .conf_tx = NULL,
  190. .get_tx_stats = ath5k_get_tx_stats,
  191. .get_tsf = ath5k_get_tsf,
  192. .reset_tsf = ath5k_reset_tsf,
  193. .beacon_update = ath5k_beacon_update,
  194. };
  195. /*
  196. * Prototypes - Internal functions
  197. */
  198. /* Attach detach */
  199. static int ath5k_attach(struct pci_dev *pdev,
  200. struct ieee80211_hw *hw);
  201. static void ath5k_detach(struct pci_dev *pdev,
  202. struct ieee80211_hw *hw);
  203. /* Channel/mode setup */
  204. static inline short ath5k_ieee2mhz(short chan);
  205. static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
  206. const struct ath5k_rate_table *rt,
  207. unsigned int max);
  208. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  209. struct ieee80211_channel *channels,
  210. unsigned int mode,
  211. unsigned int max);
  212. static int ath5k_getchannels(struct ieee80211_hw *hw);
  213. static int ath5k_chan_set(struct ath5k_softc *sc,
  214. struct ieee80211_channel *chan);
  215. static void ath5k_setcurmode(struct ath5k_softc *sc,
  216. unsigned int mode);
  217. static void ath5k_mode_setup(struct ath5k_softc *sc);
  218. static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
  219. /* Descriptor setup */
  220. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  221. struct pci_dev *pdev);
  222. static void ath5k_desc_free(struct ath5k_softc *sc,
  223. struct pci_dev *pdev);
  224. /* Buffers setup */
  225. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  226. struct ath5k_buf *bf);
  227. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  228. struct ath5k_buf *bf);
  229. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  230. struct ath5k_buf *bf)
  231. {
  232. BUG_ON(!bf);
  233. if (!bf->skb)
  234. return;
  235. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  236. PCI_DMA_TODEVICE);
  237. dev_kfree_skb(bf->skb);
  238. bf->skb = NULL;
  239. }
  240. /* Queues setup */
  241. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  242. int qtype, int subtype);
  243. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  244. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  245. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  246. struct ath5k_txq *txq);
  247. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  248. static void ath5k_txq_release(struct ath5k_softc *sc);
  249. /* Rx handling */
  250. static int ath5k_rx_start(struct ath5k_softc *sc);
  251. static void ath5k_rx_stop(struct ath5k_softc *sc);
  252. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  253. struct ath5k_desc *ds,
  254. struct sk_buff *skb,
  255. struct ath5k_rx_status *rs);
  256. static void ath5k_tasklet_rx(unsigned long data);
  257. /* Tx handling */
  258. static void ath5k_tx_processq(struct ath5k_softc *sc,
  259. struct ath5k_txq *txq);
  260. static void ath5k_tasklet_tx(unsigned long data);
  261. /* Beacon handling */
  262. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  263. struct ath5k_buf *bf);
  264. static void ath5k_beacon_send(struct ath5k_softc *sc);
  265. static void ath5k_beacon_config(struct ath5k_softc *sc);
  266. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  267. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  268. {
  269. u64 tsf = ath5k_hw_get_tsf64(ah);
  270. if ((tsf & 0x7fff) < rstamp)
  271. tsf -= 0x8000;
  272. return (tsf & ~0x7fff) | rstamp;
  273. }
  274. /* Interrupt handling */
  275. static int ath5k_init(struct ath5k_softc *sc);
  276. static int ath5k_stop_locked(struct ath5k_softc *sc);
  277. static int ath5k_stop_hw(struct ath5k_softc *sc);
  278. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  279. static void ath5k_tasklet_reset(unsigned long data);
  280. static void ath5k_calibrate(unsigned long data);
  281. /* LED functions */
  282. static int ath5k_init_leds(struct ath5k_softc *sc);
  283. static void ath5k_led_enable(struct ath5k_softc *sc);
  284. static void ath5k_led_off(struct ath5k_softc *sc);
  285. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  286. /*
  287. * Module init/exit functions
  288. */
  289. static int __init
  290. init_ath5k_pci(void)
  291. {
  292. int ret;
  293. ath5k_debug_init();
  294. ret = pci_register_driver(&ath5k_pci_driver);
  295. if (ret) {
  296. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  297. return ret;
  298. }
  299. return 0;
  300. }
  301. static void __exit
  302. exit_ath5k_pci(void)
  303. {
  304. pci_unregister_driver(&ath5k_pci_driver);
  305. ath5k_debug_finish();
  306. }
  307. module_init(init_ath5k_pci);
  308. module_exit(exit_ath5k_pci);
  309. /********************\
  310. * PCI Initialization *
  311. \********************/
  312. static const char *
  313. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  314. {
  315. const char *name = "xxxxx";
  316. unsigned int i;
  317. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  318. if (srev_names[i].sr_type != type)
  319. continue;
  320. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  321. name = srev_names[i].sr_name;
  322. break;
  323. }
  324. }
  325. return name;
  326. }
  327. static int __devinit
  328. ath5k_pci_probe(struct pci_dev *pdev,
  329. const struct pci_device_id *id)
  330. {
  331. void __iomem *mem;
  332. struct ath5k_softc *sc;
  333. struct ieee80211_hw *hw;
  334. int ret;
  335. u8 csz;
  336. ret = pci_enable_device(pdev);
  337. if (ret) {
  338. dev_err(&pdev->dev, "can't enable device\n");
  339. goto err;
  340. }
  341. /* XXX 32-bit addressing only */
  342. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  343. if (ret) {
  344. dev_err(&pdev->dev, "32-bit DMA not available\n");
  345. goto err_dis;
  346. }
  347. /*
  348. * Cache line size is used to size and align various
  349. * structures used to communicate with the hardware.
  350. */
  351. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  352. if (csz == 0) {
  353. /*
  354. * Linux 2.4.18 (at least) writes the cache line size
  355. * register as a 16-bit wide register which is wrong.
  356. * We must have this setup properly for rx buffer
  357. * DMA to work so force a reasonable value here if it
  358. * comes up zero.
  359. */
  360. csz = L1_CACHE_BYTES / sizeof(u32);
  361. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  362. }
  363. /*
  364. * The default setting of latency timer yields poor results,
  365. * set it to the value used by other systems. It may be worth
  366. * tweaking this setting more.
  367. */
  368. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  369. /* Enable bus mastering */
  370. pci_set_master(pdev);
  371. /*
  372. * Disable the RETRY_TIMEOUT register (0x41) to keep
  373. * PCI Tx retries from interfering with C3 CPU state.
  374. */
  375. pci_write_config_byte(pdev, 0x41, 0);
  376. ret = pci_request_region(pdev, 0, "ath5k");
  377. if (ret) {
  378. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  379. goto err_dis;
  380. }
  381. mem = pci_iomap(pdev, 0, 0);
  382. if (!mem) {
  383. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  384. ret = -EIO;
  385. goto err_reg;
  386. }
  387. /*
  388. * Allocate hw (mac80211 main struct)
  389. * and hw->priv (driver private data)
  390. */
  391. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  392. if (hw == NULL) {
  393. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  394. ret = -ENOMEM;
  395. goto err_map;
  396. }
  397. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  398. /* Initialize driver private data */
  399. SET_IEEE80211_DEV(hw, &pdev->dev);
  400. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  401. IEEE80211_HW_SIGNAL_DBM |
  402. IEEE80211_HW_NOISE_DBM;
  403. hw->extra_tx_headroom = 2;
  404. hw->channel_change_time = 5000;
  405. sc = hw->priv;
  406. sc->hw = hw;
  407. sc->pdev = pdev;
  408. ath5k_debug_init_device(sc);
  409. /*
  410. * Mark the device as detached to avoid processing
  411. * interrupts until setup is complete.
  412. */
  413. __set_bit(ATH_STAT_INVALID, sc->status);
  414. sc->iobase = mem; /* So we can unmap it on detach */
  415. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  416. sc->opmode = IEEE80211_IF_TYPE_STA;
  417. mutex_init(&sc->lock);
  418. spin_lock_init(&sc->rxbuflock);
  419. spin_lock_init(&sc->txbuflock);
  420. /* Set private data */
  421. pci_set_drvdata(pdev, hw);
  422. /* Enable msi for devices that support it */
  423. pci_enable_msi(pdev);
  424. /* Setup interrupt handler */
  425. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  426. if (ret) {
  427. ATH5K_ERR(sc, "request_irq failed\n");
  428. goto err_free;
  429. }
  430. /* Initialize device */
  431. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  432. if (IS_ERR(sc->ah)) {
  433. ret = PTR_ERR(sc->ah);
  434. goto err_irq;
  435. }
  436. /* Finish private driver data initialization */
  437. ret = ath5k_attach(pdev, hw);
  438. if (ret)
  439. goto err_ah;
  440. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  441. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  442. sc->ah->ah_mac_srev,
  443. sc->ah->ah_phy_revision);
  444. if (!sc->ah->ah_single_chip) {
  445. /* Single chip radio (!RF5111) */
  446. if (sc->ah->ah_radio_5ghz_revision &&
  447. !sc->ah->ah_radio_2ghz_revision) {
  448. /* No 5GHz support -> report 2GHz radio */
  449. if (!test_bit(AR5K_MODE_11A,
  450. sc->ah->ah_capabilities.cap_mode)) {
  451. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  452. ath5k_chip_name(AR5K_VERSION_RAD,
  453. sc->ah->ah_radio_5ghz_revision),
  454. sc->ah->ah_radio_5ghz_revision);
  455. /* No 2GHz support (5110 and some
  456. * 5Ghz only cards) -> report 5Ghz radio */
  457. } else if (!test_bit(AR5K_MODE_11B,
  458. sc->ah->ah_capabilities.cap_mode)) {
  459. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  460. ath5k_chip_name(AR5K_VERSION_RAD,
  461. sc->ah->ah_radio_5ghz_revision),
  462. sc->ah->ah_radio_5ghz_revision);
  463. /* Multiband radio */
  464. } else {
  465. ATH5K_INFO(sc, "RF%s multiband radio found"
  466. " (0x%x)\n",
  467. ath5k_chip_name(AR5K_VERSION_RAD,
  468. sc->ah->ah_radio_5ghz_revision),
  469. sc->ah->ah_radio_5ghz_revision);
  470. }
  471. }
  472. /* Multi chip radio (RF5111 - RF2111) ->
  473. * report both 2GHz/5GHz radios */
  474. else if (sc->ah->ah_radio_5ghz_revision &&
  475. sc->ah->ah_radio_2ghz_revision){
  476. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  477. ath5k_chip_name(AR5K_VERSION_RAD,
  478. sc->ah->ah_radio_5ghz_revision),
  479. sc->ah->ah_radio_5ghz_revision);
  480. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  481. ath5k_chip_name(AR5K_VERSION_RAD,
  482. sc->ah->ah_radio_2ghz_revision),
  483. sc->ah->ah_radio_2ghz_revision);
  484. }
  485. }
  486. /* ready to process interrupts */
  487. __clear_bit(ATH_STAT_INVALID, sc->status);
  488. return 0;
  489. err_ah:
  490. ath5k_hw_detach(sc->ah);
  491. err_irq:
  492. free_irq(pdev->irq, sc);
  493. err_free:
  494. pci_disable_msi(pdev);
  495. ieee80211_free_hw(hw);
  496. err_map:
  497. pci_iounmap(pdev, mem);
  498. err_reg:
  499. pci_release_region(pdev, 0);
  500. err_dis:
  501. pci_disable_device(pdev);
  502. err:
  503. return ret;
  504. }
  505. static void __devexit
  506. ath5k_pci_remove(struct pci_dev *pdev)
  507. {
  508. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  509. struct ath5k_softc *sc = hw->priv;
  510. ath5k_debug_finish_device(sc);
  511. ath5k_detach(pdev, hw);
  512. ath5k_hw_detach(sc->ah);
  513. free_irq(pdev->irq, sc);
  514. pci_disable_msi(pdev);
  515. pci_iounmap(pdev, sc->iobase);
  516. pci_release_region(pdev, 0);
  517. pci_disable_device(pdev);
  518. ieee80211_free_hw(hw);
  519. }
  520. #ifdef CONFIG_PM
  521. static int
  522. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  523. {
  524. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  525. struct ath5k_softc *sc = hw->priv;
  526. ath5k_led_off(sc);
  527. ath5k_stop_hw(sc);
  528. pci_save_state(pdev);
  529. pci_disable_device(pdev);
  530. pci_set_power_state(pdev, PCI_D3hot);
  531. return 0;
  532. }
  533. static int
  534. ath5k_pci_resume(struct pci_dev *pdev)
  535. {
  536. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  537. struct ath5k_softc *sc = hw->priv;
  538. struct ath5k_hw *ah = sc->ah;
  539. int i, err;
  540. err = pci_set_power_state(pdev, PCI_D0);
  541. if (err)
  542. return err;
  543. err = pci_enable_device(pdev);
  544. if (err)
  545. return err;
  546. pci_restore_state(pdev);
  547. /*
  548. * Suspend/Resume resets the PCI configuration space, so we have to
  549. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  550. * PCI Tx retries from interfering with C3 CPU state
  551. */
  552. pci_write_config_byte(pdev, 0x41, 0);
  553. ath5k_init(sc);
  554. ath5k_led_enable(sc);
  555. /*
  556. * Reset the key cache since some parts do not
  557. * reset the contents on initial power up or resume.
  558. *
  559. * FIXME: This may need to be revisited when mac80211 becomes
  560. * aware of suspend/resume.
  561. */
  562. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  563. ath5k_hw_reset_key(ah, i);
  564. return 0;
  565. }
  566. #endif /* CONFIG_PM */
  567. /***********************\
  568. * Driver Initialization *
  569. \***********************/
  570. static int
  571. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  572. {
  573. struct ath5k_softc *sc = hw->priv;
  574. struct ath5k_hw *ah = sc->ah;
  575. u8 mac[ETH_ALEN];
  576. unsigned int i;
  577. int ret;
  578. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  579. /*
  580. * Check if the MAC has multi-rate retry support.
  581. * We do this by trying to setup a fake extended
  582. * descriptor. MAC's that don't have support will
  583. * return false w/o doing anything. MAC's that do
  584. * support it will return true w/o doing anything.
  585. */
  586. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  587. if (ret < 0)
  588. goto err;
  589. if (ret > 0)
  590. __set_bit(ATH_STAT_MRRETRY, sc->status);
  591. /*
  592. * Reset the key cache since some parts do not
  593. * reset the contents on initial power up.
  594. */
  595. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  596. ath5k_hw_reset_key(ah, i);
  597. /*
  598. * Collect the channel list. The 802.11 layer
  599. * is resposible for filtering this list based
  600. * on settings like the phy mode and regulatory
  601. * domain restrictions.
  602. */
  603. ret = ath5k_getchannels(hw);
  604. if (ret) {
  605. ATH5K_ERR(sc, "can't get channels\n");
  606. goto err;
  607. }
  608. /* Set *_rates so we can map hw rate index */
  609. ath5k_set_total_hw_rates(sc);
  610. /* NB: setup here so ath5k_rate_update is happy */
  611. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  612. ath5k_setcurmode(sc, AR5K_MODE_11A);
  613. else
  614. ath5k_setcurmode(sc, AR5K_MODE_11B);
  615. /*
  616. * Allocate tx+rx descriptors and populate the lists.
  617. */
  618. ret = ath5k_desc_alloc(sc, pdev);
  619. if (ret) {
  620. ATH5K_ERR(sc, "can't allocate descriptors\n");
  621. goto err;
  622. }
  623. /*
  624. * Allocate hardware transmit queues: one queue for
  625. * beacon frames and one data queue for each QoS
  626. * priority. Note that hw functions handle reseting
  627. * these queues at the needed time.
  628. */
  629. ret = ath5k_beaconq_setup(ah);
  630. if (ret < 0) {
  631. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  632. goto err_desc;
  633. }
  634. sc->bhalq = ret;
  635. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  636. if (IS_ERR(sc->txq)) {
  637. ATH5K_ERR(sc, "can't setup xmit queue\n");
  638. ret = PTR_ERR(sc->txq);
  639. goto err_bhal;
  640. }
  641. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  642. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  643. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  644. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  645. ath5k_hw_get_lladdr(ah, mac);
  646. SET_IEEE80211_PERM_ADDR(hw, mac);
  647. /* All MAC address bits matter for ACKs */
  648. memset(sc->bssidmask, 0xff, ETH_ALEN);
  649. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  650. ret = ieee80211_register_hw(hw);
  651. if (ret) {
  652. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  653. goto err_queues;
  654. }
  655. ath5k_init_leds(sc);
  656. return 0;
  657. err_queues:
  658. ath5k_txq_release(sc);
  659. err_bhal:
  660. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  661. err_desc:
  662. ath5k_desc_free(sc, pdev);
  663. err:
  664. return ret;
  665. }
  666. static void
  667. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  668. {
  669. struct ath5k_softc *sc = hw->priv;
  670. /*
  671. * NB: the order of these is important:
  672. * o call the 802.11 layer before detaching ath5k_hw to
  673. * insure callbacks into the driver to delete global
  674. * key cache entries can be handled
  675. * o reclaim the tx queue data structures after calling
  676. * the 802.11 layer as we'll get called back to reclaim
  677. * node state and potentially want to use them
  678. * o to cleanup the tx queues the hal is called, so detach
  679. * it last
  680. * XXX: ??? detach ath5k_hw ???
  681. * Other than that, it's straightforward...
  682. */
  683. ieee80211_unregister_hw(hw);
  684. ath5k_desc_free(sc, pdev);
  685. ath5k_txq_release(sc);
  686. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  687. ath5k_unregister_leds(sc);
  688. /*
  689. * NB: can't reclaim these until after ieee80211_ifdetach
  690. * returns because we'll get called back to reclaim node
  691. * state and potentially want to use them.
  692. */
  693. }
  694. /********************\
  695. * Channel/mode setup *
  696. \********************/
  697. /*
  698. * Convert IEEE channel number to MHz frequency.
  699. */
  700. static inline short
  701. ath5k_ieee2mhz(short chan)
  702. {
  703. if (chan <= 14 || chan >= 27)
  704. return ieee80211chan2mhz(chan);
  705. else
  706. return 2212 + chan * 20;
  707. }
  708. static unsigned int
  709. ath5k_copy_rates(struct ieee80211_rate *rates,
  710. const struct ath5k_rate_table *rt,
  711. unsigned int max)
  712. {
  713. unsigned int i, count;
  714. if (rt == NULL)
  715. return 0;
  716. for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
  717. rates[count].bitrate = rt->rates[i].rate_kbps / 100;
  718. rates[count].hw_value = rt->rates[i].rate_code;
  719. rates[count].flags = rt->rates[i].modulation;
  720. count++;
  721. max--;
  722. }
  723. return count;
  724. }
  725. static unsigned int
  726. ath5k_copy_channels(struct ath5k_hw *ah,
  727. struct ieee80211_channel *channels,
  728. unsigned int mode,
  729. unsigned int max)
  730. {
  731. unsigned int i, count, size, chfreq, freq, ch;
  732. if (!test_bit(mode, ah->ah_modes))
  733. return 0;
  734. switch (mode) {
  735. case AR5K_MODE_11A:
  736. case AR5K_MODE_11A_TURBO:
  737. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  738. size = 220 ;
  739. chfreq = CHANNEL_5GHZ;
  740. break;
  741. case AR5K_MODE_11B:
  742. case AR5K_MODE_11G:
  743. case AR5K_MODE_11G_TURBO:
  744. size = 26;
  745. chfreq = CHANNEL_2GHZ;
  746. break;
  747. default:
  748. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  749. return 0;
  750. }
  751. for (i = 0, count = 0; i < size && max > 0; i++) {
  752. ch = i + 1 ;
  753. freq = ath5k_ieee2mhz(ch);
  754. /* Check if channel is supported by the chipset */
  755. if (!ath5k_channel_ok(ah, freq, chfreq))
  756. continue;
  757. /* Write channel info and increment counter */
  758. channels[count].center_freq = freq;
  759. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  760. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  761. switch (mode) {
  762. case AR5K_MODE_11A:
  763. case AR5K_MODE_11G:
  764. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  765. break;
  766. case AR5K_MODE_11A_TURBO:
  767. case AR5K_MODE_11G_TURBO:
  768. channels[count].hw_value = chfreq |
  769. CHANNEL_OFDM | CHANNEL_TURBO;
  770. break;
  771. case AR5K_MODE_11B:
  772. channels[count].hw_value = CHANNEL_B;
  773. }
  774. count++;
  775. max--;
  776. }
  777. return count;
  778. }
  779. static int
  780. ath5k_getchannels(struct ieee80211_hw *hw)
  781. {
  782. struct ath5k_softc *sc = hw->priv;
  783. struct ath5k_hw *ah = sc->ah;
  784. struct ieee80211_supported_band *sbands = sc->sbands;
  785. const struct ath5k_rate_table *hw_rates;
  786. unsigned int max_r, max_c, count_r, count_c;
  787. int mode2g = AR5K_MODE_11G;
  788. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  789. max_r = ARRAY_SIZE(sc->rates);
  790. max_c = ARRAY_SIZE(sc->channels);
  791. count_r = count_c = 0;
  792. /* 2GHz band */
  793. if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  794. mode2g = AR5K_MODE_11B;
  795. if (!test_bit(AR5K_MODE_11B,
  796. sc->ah->ah_capabilities.cap_mode))
  797. mode2g = -1;
  798. }
  799. if (mode2g > 0) {
  800. struct ieee80211_supported_band *sband =
  801. &sbands[IEEE80211_BAND_2GHZ];
  802. sband->bitrates = sc->rates;
  803. sband->channels = sc->channels;
  804. sband->band = IEEE80211_BAND_2GHZ;
  805. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  806. mode2g, max_c);
  807. hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
  808. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  809. hw_rates, max_r);
  810. count_c = sband->n_channels;
  811. count_r = sband->n_bitrates;
  812. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  813. max_r -= count_r;
  814. max_c -= count_c;
  815. }
  816. /* 5GHz band */
  817. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  818. struct ieee80211_supported_band *sband =
  819. &sbands[IEEE80211_BAND_5GHZ];
  820. sband->bitrates = &sc->rates[count_r];
  821. sband->channels = &sc->channels[count_c];
  822. sband->band = IEEE80211_BAND_5GHZ;
  823. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  824. AR5K_MODE_11A, max_c);
  825. hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
  826. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  827. hw_rates, max_r);
  828. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  829. }
  830. ath5k_debug_dump_bands(sc);
  831. return 0;
  832. }
  833. /*
  834. * Set/change channels. If the channel is really being changed,
  835. * it's done by reseting the chip. To accomplish this we must
  836. * first cleanup any pending DMA, then restart stuff after a la
  837. * ath5k_init.
  838. */
  839. static int
  840. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  841. {
  842. struct ath5k_hw *ah = sc->ah;
  843. int ret;
  844. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  845. sc->curchan->center_freq, chan->center_freq);
  846. if (chan->center_freq != sc->curchan->center_freq ||
  847. chan->hw_value != sc->curchan->hw_value) {
  848. sc->curchan = chan;
  849. sc->curband = &sc->sbands[chan->band];
  850. /*
  851. * To switch channels clear any pending DMA operations;
  852. * wait long enough for the RX fifo to drain, reset the
  853. * hardware at the new frequency, and then re-enable
  854. * the relevant bits of the h/w.
  855. */
  856. ath5k_hw_set_intr(ah, 0); /* disable interrupts */
  857. ath5k_txq_cleanup(sc); /* clear pending tx frames */
  858. ath5k_rx_stop(sc); /* turn off frame recv */
  859. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  860. if (ret) {
  861. ATH5K_ERR(sc, "%s: unable to reset channel "
  862. "(%u Mhz)\n", __func__, chan->center_freq);
  863. return ret;
  864. }
  865. ath5k_hw_set_txpower_limit(sc->ah, 0);
  866. /*
  867. * Re-enable rx framework.
  868. */
  869. ret = ath5k_rx_start(sc);
  870. if (ret) {
  871. ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
  872. __func__);
  873. return ret;
  874. }
  875. /*
  876. * Change channels and update the h/w rate map
  877. * if we're switching; e.g. 11a to 11b/g.
  878. *
  879. * XXX needed?
  880. */
  881. /* ath5k_chan_change(sc, chan); */
  882. ath5k_beacon_config(sc);
  883. /*
  884. * Re-enable interrupts.
  885. */
  886. ath5k_hw_set_intr(ah, sc->imask);
  887. }
  888. return 0;
  889. }
  890. static void
  891. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  892. {
  893. sc->curmode = mode;
  894. if (mode == AR5K_MODE_11A) {
  895. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  896. } else {
  897. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  898. }
  899. }
  900. static void
  901. ath5k_mode_setup(struct ath5k_softc *sc)
  902. {
  903. struct ath5k_hw *ah = sc->ah;
  904. u32 rfilt;
  905. /* configure rx filter */
  906. rfilt = sc->filter_flags;
  907. ath5k_hw_set_rx_filter(ah, rfilt);
  908. if (ath5k_hw_hasbssidmask(ah))
  909. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  910. /* configure operational mode */
  911. ath5k_hw_set_opmode(ah);
  912. ath5k_hw_set_mcast_filter(ah, 0, 0);
  913. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  914. }
  915. /*
  916. * Match the hw provided rate index (through descriptors)
  917. * to an index for sc->curband->bitrates, so it can be used
  918. * by the stack.
  919. *
  920. * This one is a little bit tricky but i think i'm right
  921. * about this...
  922. *
  923. * We have 4 rate tables in the following order:
  924. * XR (4 rates)
  925. * 802.11a (8 rates)
  926. * 802.11b (4 rates)
  927. * 802.11g (12 rates)
  928. * that make the hw rate table.
  929. *
  930. * Lets take a 5211 for example that supports a and b modes only.
  931. * First comes the 802.11a table and then 802.11b (total 12 rates).
  932. * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
  933. * if it returns 2 it points to the second 802.11a rate etc.
  934. *
  935. * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
  936. * First comes the XR table, then 802.11a, 802.11b and 802.11g.
  937. * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
  938. */
  939. static void
  940. ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
  941. struct ath5k_hw *ah = sc->ah;
  942. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  943. sc->a_rates = 8;
  944. if (test_bit(AR5K_MODE_11B, ah->ah_modes))
  945. sc->b_rates = 4;
  946. if (test_bit(AR5K_MODE_11G, ah->ah_modes))
  947. sc->g_rates = 12;
  948. /* XXX: Need to see what what happens when
  949. xr disable bits in eeprom are set */
  950. if (ah->ah_version >= AR5K_AR5212)
  951. sc->xr_rates = 4;
  952. }
  953. static inline int
  954. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
  955. int mac80211_rix;
  956. if(sc->curband->band == IEEE80211_BAND_2GHZ) {
  957. /* We setup a g ratetable for both b/g modes */
  958. mac80211_rix =
  959. hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
  960. } else {
  961. mac80211_rix = hw_rix - sc->xr_rates;
  962. }
  963. /* Something went wrong, fallback to basic rate for this band */
  964. if ((mac80211_rix >= sc->curband->n_bitrates) ||
  965. (mac80211_rix <= 0 ))
  966. mac80211_rix = 1;
  967. return mac80211_rix;
  968. }
  969. /***************\
  970. * Buffers setup *
  971. \***************/
  972. static int
  973. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  974. {
  975. struct ath5k_hw *ah = sc->ah;
  976. struct sk_buff *skb = bf->skb;
  977. struct ath5k_desc *ds;
  978. if (likely(skb == NULL)) {
  979. unsigned int off;
  980. /*
  981. * Allocate buffer with headroom_needed space for the
  982. * fake physical layer header at the start.
  983. */
  984. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  985. if (unlikely(skb == NULL)) {
  986. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  987. sc->rxbufsize + sc->cachelsz - 1);
  988. return -ENOMEM;
  989. }
  990. /*
  991. * Cache-line-align. This is important (for the
  992. * 5210 at least) as not doing so causes bogus data
  993. * in rx'd frames.
  994. */
  995. off = ((unsigned long)skb->data) % sc->cachelsz;
  996. if (off != 0)
  997. skb_reserve(skb, sc->cachelsz - off);
  998. bf->skb = skb;
  999. bf->skbaddr = pci_map_single(sc->pdev,
  1000. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1001. if (unlikely(pci_dma_mapping_error(bf->skbaddr))) {
  1002. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1003. dev_kfree_skb(skb);
  1004. bf->skb = NULL;
  1005. return -ENOMEM;
  1006. }
  1007. }
  1008. /*
  1009. * Setup descriptors. For receive we always terminate
  1010. * the descriptor list with a self-linked entry so we'll
  1011. * not get overrun under high load (as can happen with a
  1012. * 5212 when ANI processing enables PHY error frames).
  1013. *
  1014. * To insure the last descriptor is self-linked we create
  1015. * each descriptor as self-linked and add it to the end. As
  1016. * each additional descriptor is added the previous self-linked
  1017. * entry is ``fixed'' naturally. This should be safe even
  1018. * if DMA is happening. When processing RX interrupts we
  1019. * never remove/process the last, self-linked, entry on the
  1020. * descriptor list. This insures the hardware always has
  1021. * someplace to write a new frame.
  1022. */
  1023. ds = bf->desc;
  1024. ds->ds_link = bf->daddr; /* link to self */
  1025. ds->ds_data = bf->skbaddr;
  1026. ath5k_hw_setup_rx_desc(ah, ds,
  1027. skb_tailroom(skb), /* buffer size */
  1028. 0);
  1029. if (sc->rxlink != NULL)
  1030. *sc->rxlink = bf->daddr;
  1031. sc->rxlink = &ds->ds_link;
  1032. return 0;
  1033. }
  1034. static int
  1035. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1036. {
  1037. struct ath5k_hw *ah = sc->ah;
  1038. struct ath5k_txq *txq = sc->txq;
  1039. struct ath5k_desc *ds = bf->desc;
  1040. struct sk_buff *skb = bf->skb;
  1041. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1042. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1043. int ret;
  1044. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1045. /* XXX endianness */
  1046. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1047. PCI_DMA_TODEVICE);
  1048. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1049. flags |= AR5K_TXDESC_NOACK;
  1050. pktlen = skb->len;
  1051. if (!(info->flags & IEEE80211_TX_CTL_DO_NOT_ENCRYPT)) {
  1052. keyidx = info->control.hw_key->hw_key_idx;
  1053. pktlen += info->control.icv_len;
  1054. }
  1055. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1056. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1057. (sc->power_level * 2),
  1058. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1059. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1060. if (ret)
  1061. goto err_unmap;
  1062. ds->ds_link = 0;
  1063. ds->ds_data = bf->skbaddr;
  1064. spin_lock_bh(&txq->lock);
  1065. list_add_tail(&bf->list, &txq->q);
  1066. sc->tx_stats[txq->qnum].len++;
  1067. if (txq->link == NULL) /* is this first packet? */
  1068. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1069. else /* no, so only link it */
  1070. *txq->link = bf->daddr;
  1071. txq->link = &ds->ds_link;
  1072. ath5k_hw_tx_start(ah, txq->qnum);
  1073. spin_unlock_bh(&txq->lock);
  1074. return 0;
  1075. err_unmap:
  1076. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1077. return ret;
  1078. }
  1079. /*******************\
  1080. * Descriptors setup *
  1081. \*******************/
  1082. static int
  1083. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1084. {
  1085. struct ath5k_desc *ds;
  1086. struct ath5k_buf *bf;
  1087. dma_addr_t da;
  1088. unsigned int i;
  1089. int ret;
  1090. /* allocate descriptors */
  1091. sc->desc_len = sizeof(struct ath5k_desc) *
  1092. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1093. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1094. if (sc->desc == NULL) {
  1095. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1096. ret = -ENOMEM;
  1097. goto err;
  1098. }
  1099. ds = sc->desc;
  1100. da = sc->desc_daddr;
  1101. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1102. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1103. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1104. sizeof(struct ath5k_buf), GFP_KERNEL);
  1105. if (bf == NULL) {
  1106. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1107. ret = -ENOMEM;
  1108. goto err_free;
  1109. }
  1110. sc->bufptr = bf;
  1111. INIT_LIST_HEAD(&sc->rxbuf);
  1112. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1113. bf->desc = ds;
  1114. bf->daddr = da;
  1115. list_add_tail(&bf->list, &sc->rxbuf);
  1116. }
  1117. INIT_LIST_HEAD(&sc->txbuf);
  1118. sc->txbuf_len = ATH_TXBUF;
  1119. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1120. da += sizeof(*ds)) {
  1121. bf->desc = ds;
  1122. bf->daddr = da;
  1123. list_add_tail(&bf->list, &sc->txbuf);
  1124. }
  1125. /* beacon buffer */
  1126. bf->desc = ds;
  1127. bf->daddr = da;
  1128. sc->bbuf = bf;
  1129. return 0;
  1130. err_free:
  1131. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1132. err:
  1133. sc->desc = NULL;
  1134. return ret;
  1135. }
  1136. static void
  1137. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1138. {
  1139. struct ath5k_buf *bf;
  1140. ath5k_txbuf_free(sc, sc->bbuf);
  1141. list_for_each_entry(bf, &sc->txbuf, list)
  1142. ath5k_txbuf_free(sc, bf);
  1143. list_for_each_entry(bf, &sc->rxbuf, list)
  1144. ath5k_txbuf_free(sc, bf);
  1145. /* Free memory associated with all descriptors */
  1146. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1147. kfree(sc->bufptr);
  1148. sc->bufptr = NULL;
  1149. }
  1150. /**************\
  1151. * Queues setup *
  1152. \**************/
  1153. static struct ath5k_txq *
  1154. ath5k_txq_setup(struct ath5k_softc *sc,
  1155. int qtype, int subtype)
  1156. {
  1157. struct ath5k_hw *ah = sc->ah;
  1158. struct ath5k_txq *txq;
  1159. struct ath5k_txq_info qi = {
  1160. .tqi_subtype = subtype,
  1161. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1162. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1163. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1164. };
  1165. int qnum;
  1166. /*
  1167. * Enable interrupts only for EOL and DESC conditions.
  1168. * We mark tx descriptors to receive a DESC interrupt
  1169. * when a tx queue gets deep; otherwise waiting for the
  1170. * EOL to reap descriptors. Note that this is done to
  1171. * reduce interrupt load and this only defers reaping
  1172. * descriptors, never transmitting frames. Aside from
  1173. * reducing interrupts this also permits more concurrency.
  1174. * The only potential downside is if the tx queue backs
  1175. * up in which case the top half of the kernel may backup
  1176. * due to a lack of tx descriptors.
  1177. */
  1178. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1179. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1180. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1181. if (qnum < 0) {
  1182. /*
  1183. * NB: don't print a message, this happens
  1184. * normally on parts with too few tx queues
  1185. */
  1186. return ERR_PTR(qnum);
  1187. }
  1188. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1189. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1190. qnum, ARRAY_SIZE(sc->txqs));
  1191. ath5k_hw_release_tx_queue(ah, qnum);
  1192. return ERR_PTR(-EINVAL);
  1193. }
  1194. txq = &sc->txqs[qnum];
  1195. if (!txq->setup) {
  1196. txq->qnum = qnum;
  1197. txq->link = NULL;
  1198. INIT_LIST_HEAD(&txq->q);
  1199. spin_lock_init(&txq->lock);
  1200. txq->setup = true;
  1201. }
  1202. return &sc->txqs[qnum];
  1203. }
  1204. static int
  1205. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1206. {
  1207. struct ath5k_txq_info qi = {
  1208. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1209. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1210. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1211. /* NB: for dynamic turbo, don't enable any other interrupts */
  1212. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1213. };
  1214. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1215. }
  1216. static int
  1217. ath5k_beaconq_config(struct ath5k_softc *sc)
  1218. {
  1219. struct ath5k_hw *ah = sc->ah;
  1220. struct ath5k_txq_info qi;
  1221. int ret;
  1222. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1223. if (ret)
  1224. return ret;
  1225. if (sc->opmode == IEEE80211_IF_TYPE_AP) {
  1226. /*
  1227. * Always burst out beacon and CAB traffic
  1228. * (aifs = cwmin = cwmax = 0)
  1229. */
  1230. qi.tqi_aifs = 0;
  1231. qi.tqi_cw_min = 0;
  1232. qi.tqi_cw_max = 0;
  1233. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1234. /*
  1235. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1236. */
  1237. qi.tqi_aifs = 0;
  1238. qi.tqi_cw_min = 0;
  1239. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1240. }
  1241. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1242. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1243. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1244. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1245. if (ret) {
  1246. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1247. "hardware queue!\n", __func__);
  1248. return ret;
  1249. }
  1250. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1251. }
  1252. static void
  1253. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1254. {
  1255. struct ath5k_buf *bf, *bf0;
  1256. /*
  1257. * NB: this assumes output has been stopped and
  1258. * we do not need to block ath5k_tx_tasklet
  1259. */
  1260. spin_lock_bh(&txq->lock);
  1261. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1262. ath5k_debug_printtxbuf(sc, bf);
  1263. ath5k_txbuf_free(sc, bf);
  1264. spin_lock_bh(&sc->txbuflock);
  1265. sc->tx_stats[txq->qnum].len--;
  1266. list_move_tail(&bf->list, &sc->txbuf);
  1267. sc->txbuf_len++;
  1268. spin_unlock_bh(&sc->txbuflock);
  1269. }
  1270. txq->link = NULL;
  1271. spin_unlock_bh(&txq->lock);
  1272. }
  1273. /*
  1274. * Drain the transmit queues and reclaim resources.
  1275. */
  1276. static void
  1277. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1278. {
  1279. struct ath5k_hw *ah = sc->ah;
  1280. unsigned int i;
  1281. /* XXX return value */
  1282. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1283. /* don't touch the hardware if marked invalid */
  1284. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1285. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1286. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1287. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1288. if (sc->txqs[i].setup) {
  1289. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1290. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1291. "link %p\n",
  1292. sc->txqs[i].qnum,
  1293. ath5k_hw_get_tx_buf(ah,
  1294. sc->txqs[i].qnum),
  1295. sc->txqs[i].link);
  1296. }
  1297. }
  1298. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1299. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1300. if (sc->txqs[i].setup)
  1301. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1302. }
  1303. static void
  1304. ath5k_txq_release(struct ath5k_softc *sc)
  1305. {
  1306. struct ath5k_txq *txq = sc->txqs;
  1307. unsigned int i;
  1308. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1309. if (txq->setup) {
  1310. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1311. txq->setup = false;
  1312. }
  1313. }
  1314. /*************\
  1315. * RX Handling *
  1316. \*************/
  1317. /*
  1318. * Enable the receive h/w following a reset.
  1319. */
  1320. static int
  1321. ath5k_rx_start(struct ath5k_softc *sc)
  1322. {
  1323. struct ath5k_hw *ah = sc->ah;
  1324. struct ath5k_buf *bf;
  1325. int ret;
  1326. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1327. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1328. sc->cachelsz, sc->rxbufsize);
  1329. sc->rxlink = NULL;
  1330. spin_lock_bh(&sc->rxbuflock);
  1331. list_for_each_entry(bf, &sc->rxbuf, list) {
  1332. ret = ath5k_rxbuf_setup(sc, bf);
  1333. if (ret != 0) {
  1334. spin_unlock_bh(&sc->rxbuflock);
  1335. goto err;
  1336. }
  1337. }
  1338. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1339. spin_unlock_bh(&sc->rxbuflock);
  1340. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1341. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1342. ath5k_mode_setup(sc); /* set filters, etc. */
  1343. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1344. return 0;
  1345. err:
  1346. return ret;
  1347. }
  1348. /*
  1349. * Disable the receive h/w in preparation for a reset.
  1350. */
  1351. static void
  1352. ath5k_rx_stop(struct ath5k_softc *sc)
  1353. {
  1354. struct ath5k_hw *ah = sc->ah;
  1355. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1356. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1357. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1358. mdelay(3); /* 3ms is long enough for 1 frame */
  1359. ath5k_debug_printrxbuffs(sc, ah);
  1360. sc->rxlink = NULL; /* just in case */
  1361. }
  1362. static unsigned int
  1363. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1364. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1365. {
  1366. struct ieee80211_hdr *hdr = (void *)skb->data;
  1367. unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
  1368. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1369. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1370. return RX_FLAG_DECRYPTED;
  1371. /* Apparently when a default key is used to decrypt the packet
  1372. the hw does not set the index used to decrypt. In such cases
  1373. get the index from the packet. */
  1374. if (ieee80211_has_protected(hdr->frame_control) &&
  1375. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1376. skb->len >= hlen + 4) {
  1377. keyix = skb->data[hlen + 3] >> 6;
  1378. if (test_bit(keyix, sc->keymap))
  1379. return RX_FLAG_DECRYPTED;
  1380. }
  1381. return 0;
  1382. }
  1383. static void
  1384. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1385. struct ieee80211_rx_status *rxs)
  1386. {
  1387. u64 tsf, bc_tstamp;
  1388. u32 hw_tu;
  1389. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1390. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1391. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1392. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1393. /*
  1394. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1395. * have updated the local TSF. We have to work around various
  1396. * hardware bugs, though...
  1397. */
  1398. tsf = ath5k_hw_get_tsf64(sc->ah);
  1399. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1400. hw_tu = TSF_TO_TU(tsf);
  1401. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1402. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1403. (unsigned long long)bc_tstamp,
  1404. (unsigned long long)rxs->mactime,
  1405. (unsigned long long)(rxs->mactime - bc_tstamp),
  1406. (unsigned long long)tsf);
  1407. /*
  1408. * Sometimes the HW will give us a wrong tstamp in the rx
  1409. * status, causing the timestamp extension to go wrong.
  1410. * (This seems to happen especially with beacon frames bigger
  1411. * than 78 byte (incl. FCS))
  1412. * But we know that the receive timestamp must be later than the
  1413. * timestamp of the beacon since HW must have synced to that.
  1414. *
  1415. * NOTE: here we assume mactime to be after the frame was
  1416. * received, not like mac80211 which defines it at the start.
  1417. */
  1418. if (bc_tstamp > rxs->mactime) {
  1419. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1420. "fixing mactime from %llx to %llx\n",
  1421. (unsigned long long)rxs->mactime,
  1422. (unsigned long long)tsf);
  1423. rxs->mactime = tsf;
  1424. }
  1425. /*
  1426. * Local TSF might have moved higher than our beacon timers,
  1427. * in that case we have to update them to continue sending
  1428. * beacons. This also takes care of synchronizing beacon sending
  1429. * times with other stations.
  1430. */
  1431. if (hw_tu >= sc->nexttbtt)
  1432. ath5k_beacon_update_timers(sc, bc_tstamp);
  1433. }
  1434. }
  1435. static void
  1436. ath5k_tasklet_rx(unsigned long data)
  1437. {
  1438. struct ieee80211_rx_status rxs = {};
  1439. struct ath5k_rx_status rs = {};
  1440. struct sk_buff *skb;
  1441. struct ath5k_softc *sc = (void *)data;
  1442. struct ath5k_buf *bf;
  1443. struct ath5k_desc *ds;
  1444. int ret;
  1445. int hdrlen;
  1446. int pad;
  1447. spin_lock(&sc->rxbuflock);
  1448. do {
  1449. rxs.flag = 0;
  1450. if (unlikely(list_empty(&sc->rxbuf))) {
  1451. ATH5K_WARN(sc, "empty rx buf pool\n");
  1452. break;
  1453. }
  1454. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1455. BUG_ON(bf->skb == NULL);
  1456. skb = bf->skb;
  1457. ds = bf->desc;
  1458. /* TODO only one segment */
  1459. pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
  1460. sc->desc_len, PCI_DMA_FROMDEVICE);
  1461. if (unlikely(ds->ds_link == bf->daddr)) /* this is the end */
  1462. break;
  1463. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1464. if (unlikely(ret == -EINPROGRESS))
  1465. break;
  1466. else if (unlikely(ret)) {
  1467. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1468. spin_unlock(&sc->rxbuflock);
  1469. return;
  1470. }
  1471. if (unlikely(rs.rs_more)) {
  1472. ATH5K_WARN(sc, "unsupported jumbo\n");
  1473. goto next;
  1474. }
  1475. if (unlikely(rs.rs_status)) {
  1476. if (rs.rs_status & AR5K_RXERR_PHY)
  1477. goto next;
  1478. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1479. /*
  1480. * Decrypt error. If the error occurred
  1481. * because there was no hardware key, then
  1482. * let the frame through so the upper layers
  1483. * can process it. This is necessary for 5210
  1484. * parts which have no way to setup a ``clear''
  1485. * key cache entry.
  1486. *
  1487. * XXX do key cache faulting
  1488. */
  1489. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1490. !(rs.rs_status & AR5K_RXERR_CRC))
  1491. goto accept;
  1492. }
  1493. if (rs.rs_status & AR5K_RXERR_MIC) {
  1494. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1495. goto accept;
  1496. }
  1497. /* let crypto-error packets fall through in MNTR */
  1498. if ((rs.rs_status &
  1499. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1500. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1501. goto next;
  1502. }
  1503. accept:
  1504. pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr,
  1505. rs.rs_datalen, PCI_DMA_FROMDEVICE);
  1506. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1507. PCI_DMA_FROMDEVICE);
  1508. bf->skb = NULL;
  1509. skb_put(skb, rs.rs_datalen);
  1510. /*
  1511. * the hardware adds a padding to 4 byte boundaries between
  1512. * the header and the payload data if the header length is
  1513. * not multiples of 4 - remove it
  1514. */
  1515. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1516. if (hdrlen & 3) {
  1517. pad = hdrlen % 4;
  1518. memmove(skb->data + pad, skb->data, hdrlen);
  1519. skb_pull(skb, pad);
  1520. }
  1521. /*
  1522. * always extend the mac timestamp, since this information is
  1523. * also needed for proper IBSS merging.
  1524. *
  1525. * XXX: it might be too late to do it here, since rs_tstamp is
  1526. * 15bit only. that means TSF extension has to be done within
  1527. * 32768usec (about 32ms). it might be necessary to move this to
  1528. * the interrupt handler, like it is done in madwifi.
  1529. *
  1530. * Unfortunately we don't know when the hardware takes the rx
  1531. * timestamp (beginning of phy frame, data frame, end of rx?).
  1532. * The only thing we know is that it is hardware specific...
  1533. * On AR5213 it seems the rx timestamp is at the end of the
  1534. * frame, but i'm not sure.
  1535. *
  1536. * NOTE: mac80211 defines mactime at the beginning of the first
  1537. * data symbol. Since we don't have any time references it's
  1538. * impossible to comply to that. This affects IBSS merge only
  1539. * right now, so it's not too bad...
  1540. */
  1541. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1542. rxs.flag |= RX_FLAG_TSFT;
  1543. rxs.freq = sc->curchan->center_freq;
  1544. rxs.band = sc->curband->band;
  1545. rxs.noise = sc->ah->ah_noise_floor;
  1546. rxs.signal = rxs.noise + rs.rs_rssi;
  1547. rxs.qual = rs.rs_rssi * 100 / 64;
  1548. rxs.antenna = rs.rs_antenna;
  1549. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1550. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1551. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1552. /* check beacons in IBSS mode */
  1553. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1554. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1555. __ieee80211_rx(sc->hw, skb, &rxs);
  1556. next:
  1557. list_move_tail(&bf->list, &sc->rxbuf);
  1558. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1559. spin_unlock(&sc->rxbuflock);
  1560. }
  1561. /*************\
  1562. * TX Handling *
  1563. \*************/
  1564. static void
  1565. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1566. {
  1567. struct ath5k_tx_status ts = {};
  1568. struct ath5k_buf *bf, *bf0;
  1569. struct ath5k_desc *ds;
  1570. struct sk_buff *skb;
  1571. struct ieee80211_tx_info *info;
  1572. int ret;
  1573. spin_lock(&txq->lock);
  1574. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1575. ds = bf->desc;
  1576. /* TODO only one segment */
  1577. pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
  1578. sc->desc_len, PCI_DMA_FROMDEVICE);
  1579. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1580. if (unlikely(ret == -EINPROGRESS))
  1581. break;
  1582. else if (unlikely(ret)) {
  1583. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1584. ret, txq->qnum);
  1585. break;
  1586. }
  1587. skb = bf->skb;
  1588. info = IEEE80211_SKB_CB(skb);
  1589. bf->skb = NULL;
  1590. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1591. PCI_DMA_TODEVICE);
  1592. info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1593. if (unlikely(ts.ts_status)) {
  1594. sc->ll_stats.dot11ACKFailureCount++;
  1595. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1596. info->status.excessive_retries = 1;
  1597. else if (ts.ts_status & AR5K_TXERR_FILT)
  1598. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1599. } else {
  1600. info->flags |= IEEE80211_TX_STAT_ACK;
  1601. info->status.ack_signal = ts.ts_rssi;
  1602. }
  1603. ieee80211_tx_status(sc->hw, skb);
  1604. sc->tx_stats[txq->qnum].count++;
  1605. spin_lock(&sc->txbuflock);
  1606. sc->tx_stats[txq->qnum].len--;
  1607. list_move_tail(&bf->list, &sc->txbuf);
  1608. sc->txbuf_len++;
  1609. spin_unlock(&sc->txbuflock);
  1610. }
  1611. if (likely(list_empty(&txq->q)))
  1612. txq->link = NULL;
  1613. spin_unlock(&txq->lock);
  1614. if (sc->txbuf_len > ATH_TXBUF / 5)
  1615. ieee80211_wake_queues(sc->hw);
  1616. }
  1617. static void
  1618. ath5k_tasklet_tx(unsigned long data)
  1619. {
  1620. struct ath5k_softc *sc = (void *)data;
  1621. ath5k_tx_processq(sc, sc->txq);
  1622. }
  1623. /*****************\
  1624. * Beacon handling *
  1625. \*****************/
  1626. /*
  1627. * Setup the beacon frame for transmit.
  1628. */
  1629. static int
  1630. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1631. {
  1632. struct sk_buff *skb = bf->skb;
  1633. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1634. struct ath5k_hw *ah = sc->ah;
  1635. struct ath5k_desc *ds;
  1636. int ret, antenna = 0;
  1637. u32 flags;
  1638. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1639. PCI_DMA_TODEVICE);
  1640. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1641. "skbaddr %llx\n", skb, skb->data, skb->len,
  1642. (unsigned long long)bf->skbaddr);
  1643. if (pci_dma_mapping_error(bf->skbaddr)) {
  1644. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1645. return -EIO;
  1646. }
  1647. ds = bf->desc;
  1648. flags = AR5K_TXDESC_NOACK;
  1649. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1650. ds->ds_link = bf->daddr; /* self-linked */
  1651. flags |= AR5K_TXDESC_VEOL;
  1652. /*
  1653. * Let hardware handle antenna switching if txantenna is not set
  1654. */
  1655. } else {
  1656. ds->ds_link = 0;
  1657. /*
  1658. * Switch antenna every 4 beacons if txantenna is not set
  1659. * XXX assumes two antennas
  1660. */
  1661. if (antenna == 0)
  1662. antenna = sc->bsent & 4 ? 2 : 1;
  1663. }
  1664. ds->ds_data = bf->skbaddr;
  1665. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1666. ieee80211_get_hdrlen_from_skb(skb),
  1667. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1668. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1669. 1, AR5K_TXKEYIX_INVALID,
  1670. antenna, flags, 0, 0);
  1671. if (ret)
  1672. goto err_unmap;
  1673. return 0;
  1674. err_unmap:
  1675. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1676. return ret;
  1677. }
  1678. /*
  1679. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1680. * frame contents are done as needed and the slot time is
  1681. * also adjusted based on current state.
  1682. *
  1683. * this is usually called from interrupt context (ath5k_intr())
  1684. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1685. * can be called from a tasklet and user context
  1686. */
  1687. static void
  1688. ath5k_beacon_send(struct ath5k_softc *sc)
  1689. {
  1690. struct ath5k_buf *bf = sc->bbuf;
  1691. struct ath5k_hw *ah = sc->ah;
  1692. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1693. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1694. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1695. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1696. return;
  1697. }
  1698. /*
  1699. * Check if the previous beacon has gone out. If
  1700. * not don't don't try to post another, skip this
  1701. * period and wait for the next. Missed beacons
  1702. * indicate a problem and should not occur. If we
  1703. * miss too many consecutive beacons reset the device.
  1704. */
  1705. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1706. sc->bmisscount++;
  1707. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1708. "missed %u consecutive beacons\n", sc->bmisscount);
  1709. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1710. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1711. "stuck beacon time (%u missed)\n",
  1712. sc->bmisscount);
  1713. tasklet_schedule(&sc->restq);
  1714. }
  1715. return;
  1716. }
  1717. if (unlikely(sc->bmisscount != 0)) {
  1718. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1719. "resume beacon xmit after %u misses\n",
  1720. sc->bmisscount);
  1721. sc->bmisscount = 0;
  1722. }
  1723. /*
  1724. * Stop any current dma and put the new frame on the queue.
  1725. * This should never fail since we check above that no frames
  1726. * are still pending on the queue.
  1727. */
  1728. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1729. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1730. /* NB: hw still stops DMA, so proceed */
  1731. }
  1732. pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr, bf->skb->len,
  1733. PCI_DMA_TODEVICE);
  1734. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1735. ath5k_hw_tx_start(ah, sc->bhalq);
  1736. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1737. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1738. sc->bsent++;
  1739. }
  1740. /**
  1741. * ath5k_beacon_update_timers - update beacon timers
  1742. *
  1743. * @sc: struct ath5k_softc pointer we are operating on
  1744. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1745. * beacon timer update based on the current HW TSF.
  1746. *
  1747. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1748. * of a received beacon or the current local hardware TSF and write it to the
  1749. * beacon timer registers.
  1750. *
  1751. * This is called in a variety of situations, e.g. when a beacon is received,
  1752. * when a TSF update has been detected, but also when an new IBSS is created or
  1753. * when we otherwise know we have to update the timers, but we keep it in this
  1754. * function to have it all together in one place.
  1755. */
  1756. static void
  1757. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1758. {
  1759. struct ath5k_hw *ah = sc->ah;
  1760. u32 nexttbtt, intval, hw_tu, bc_tu;
  1761. u64 hw_tsf;
  1762. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1763. if (WARN_ON(!intval))
  1764. return;
  1765. /* beacon TSF converted to TU */
  1766. bc_tu = TSF_TO_TU(bc_tsf);
  1767. /* current TSF converted to TU */
  1768. hw_tsf = ath5k_hw_get_tsf64(ah);
  1769. hw_tu = TSF_TO_TU(hw_tsf);
  1770. #define FUDGE 3
  1771. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1772. if (bc_tsf == -1) {
  1773. /*
  1774. * no beacons received, called internally.
  1775. * just need to refresh timers based on HW TSF.
  1776. */
  1777. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1778. } else if (bc_tsf == 0) {
  1779. /*
  1780. * no beacon received, probably called by ath5k_reset_tsf().
  1781. * reset TSF to start with 0.
  1782. */
  1783. nexttbtt = intval;
  1784. intval |= AR5K_BEACON_RESET_TSF;
  1785. } else if (bc_tsf > hw_tsf) {
  1786. /*
  1787. * beacon received, SW merge happend but HW TSF not yet updated.
  1788. * not possible to reconfigure timers yet, but next time we
  1789. * receive a beacon with the same BSSID, the hardware will
  1790. * automatically update the TSF and then we need to reconfigure
  1791. * the timers.
  1792. */
  1793. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1794. "need to wait for HW TSF sync\n");
  1795. return;
  1796. } else {
  1797. /*
  1798. * most important case for beacon synchronization between STA.
  1799. *
  1800. * beacon received and HW TSF has been already updated by HW.
  1801. * update next TBTT based on the TSF of the beacon, but make
  1802. * sure it is ahead of our local TSF timer.
  1803. */
  1804. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1805. }
  1806. #undef FUDGE
  1807. sc->nexttbtt = nexttbtt;
  1808. intval |= AR5K_BEACON_ENA;
  1809. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1810. /*
  1811. * debugging output last in order to preserve the time critical aspect
  1812. * of this function
  1813. */
  1814. if (bc_tsf == -1)
  1815. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1816. "reconfigured timers based on HW TSF\n");
  1817. else if (bc_tsf == 0)
  1818. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1819. "reset HW TSF and timers\n");
  1820. else
  1821. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1822. "updated timers based on beacon TSF\n");
  1823. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1824. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1825. (unsigned long long) bc_tsf,
  1826. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1827. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1828. intval & AR5K_BEACON_PERIOD,
  1829. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1830. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1831. }
  1832. /**
  1833. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1834. *
  1835. * @sc: struct ath5k_softc pointer we are operating on
  1836. *
  1837. * When operating in station mode we want to receive a BMISS interrupt when we
  1838. * stop seeing beacons from the AP we've associated with so we can look for
  1839. * another AP to associate with.
  1840. *
  1841. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1842. * interrupts to detect TSF updates only.
  1843. *
  1844. * AP mode is missing.
  1845. */
  1846. static void
  1847. ath5k_beacon_config(struct ath5k_softc *sc)
  1848. {
  1849. struct ath5k_hw *ah = sc->ah;
  1850. ath5k_hw_set_intr(ah, 0);
  1851. sc->bmisscount = 0;
  1852. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1853. sc->imask |= AR5K_INT_BMISS;
  1854. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1855. /*
  1856. * In IBSS mode we use a self-linked tx descriptor and let the
  1857. * hardware send the beacons automatically. We have to load it
  1858. * only once here.
  1859. * We use the SWBA interrupt only to keep track of the beacon
  1860. * timers in order to detect automatic TSF updates.
  1861. */
  1862. ath5k_beaconq_config(sc);
  1863. sc->imask |= AR5K_INT_SWBA;
  1864. if (ath5k_hw_hasveol(ah))
  1865. ath5k_beacon_send(sc);
  1866. }
  1867. /* TODO else AP */
  1868. ath5k_hw_set_intr(ah, sc->imask);
  1869. }
  1870. /********************\
  1871. * Interrupt handling *
  1872. \********************/
  1873. static int
  1874. ath5k_init(struct ath5k_softc *sc)
  1875. {
  1876. int ret;
  1877. mutex_lock(&sc->lock);
  1878. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1879. /*
  1880. * Stop anything previously setup. This is safe
  1881. * no matter this is the first time through or not.
  1882. */
  1883. ath5k_stop_locked(sc);
  1884. /*
  1885. * The basic interface to setting the hardware in a good
  1886. * state is ``reset''. On return the hardware is known to
  1887. * be powered up and with interrupts disabled. This must
  1888. * be followed by initialization of the appropriate bits
  1889. * and then setup of the interrupt mask.
  1890. */
  1891. sc->curchan = sc->hw->conf.channel;
  1892. sc->curband = &sc->sbands[sc->curchan->band];
  1893. ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
  1894. if (ret) {
  1895. ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
  1896. goto done;
  1897. }
  1898. /*
  1899. * This is needed only to setup initial state
  1900. * but it's best done after a reset.
  1901. */
  1902. ath5k_hw_set_txpower_limit(sc->ah, 0);
  1903. /*
  1904. * Setup the hardware after reset: the key cache
  1905. * is filled as needed and the receive engine is
  1906. * set going. Frame transmit is handled entirely
  1907. * in the frame output path; there's nothing to do
  1908. * here except setup the interrupt mask.
  1909. */
  1910. ret = ath5k_rx_start(sc);
  1911. if (ret)
  1912. goto done;
  1913. /*
  1914. * Enable interrupts.
  1915. */
  1916. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1917. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1918. AR5K_INT_MIB;
  1919. ath5k_hw_set_intr(sc->ah, sc->imask);
  1920. /* Set ack to be sent at low bit-rates */
  1921. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1922. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1923. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1924. ret = 0;
  1925. done:
  1926. mutex_unlock(&sc->lock);
  1927. return ret;
  1928. }
  1929. static int
  1930. ath5k_stop_locked(struct ath5k_softc *sc)
  1931. {
  1932. struct ath5k_hw *ah = sc->ah;
  1933. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1934. test_bit(ATH_STAT_INVALID, sc->status));
  1935. /*
  1936. * Shutdown the hardware and driver:
  1937. * stop output from above
  1938. * disable interrupts
  1939. * turn off timers
  1940. * turn off the radio
  1941. * clear transmit machinery
  1942. * clear receive machinery
  1943. * drain and release tx queues
  1944. * reclaim beacon resources
  1945. * power down hardware
  1946. *
  1947. * Note that some of this work is not possible if the
  1948. * hardware is gone (invalid).
  1949. */
  1950. ieee80211_stop_queues(sc->hw);
  1951. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1952. ath5k_led_off(sc);
  1953. ath5k_hw_set_intr(ah, 0);
  1954. }
  1955. ath5k_txq_cleanup(sc);
  1956. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1957. ath5k_rx_stop(sc);
  1958. ath5k_hw_phy_disable(ah);
  1959. } else
  1960. sc->rxlink = NULL;
  1961. return 0;
  1962. }
  1963. /*
  1964. * Stop the device, grabbing the top-level lock to protect
  1965. * against concurrent entry through ath5k_init (which can happen
  1966. * if another thread does a system call and the thread doing the
  1967. * stop is preempted).
  1968. */
  1969. static int
  1970. ath5k_stop_hw(struct ath5k_softc *sc)
  1971. {
  1972. int ret;
  1973. mutex_lock(&sc->lock);
  1974. ret = ath5k_stop_locked(sc);
  1975. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1976. /*
  1977. * Set the chip in full sleep mode. Note that we are
  1978. * careful to do this only when bringing the interface
  1979. * completely to a stop. When the chip is in this state
  1980. * it must be carefully woken up or references to
  1981. * registers in the PCI clock domain may freeze the bus
  1982. * (and system). This varies by chip and is mostly an
  1983. * issue with newer parts that go to sleep more quickly.
  1984. */
  1985. if (sc->ah->ah_mac_srev >= 0x78) {
  1986. /*
  1987. * XXX
  1988. * don't put newer MAC revisions > 7.8 to sleep because
  1989. * of the above mentioned problems
  1990. */
  1991. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  1992. "not putting device to sleep\n");
  1993. } else {
  1994. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1995. "putting device to full sleep\n");
  1996. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  1997. }
  1998. }
  1999. ath5k_txbuf_free(sc, sc->bbuf);
  2000. mutex_unlock(&sc->lock);
  2001. del_timer_sync(&sc->calib_tim);
  2002. return ret;
  2003. }
  2004. static irqreturn_t
  2005. ath5k_intr(int irq, void *dev_id)
  2006. {
  2007. struct ath5k_softc *sc = dev_id;
  2008. struct ath5k_hw *ah = sc->ah;
  2009. enum ath5k_int status;
  2010. unsigned int counter = 1000;
  2011. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2012. !ath5k_hw_is_intr_pending(ah)))
  2013. return IRQ_NONE;
  2014. do {
  2015. /*
  2016. * Figure out the reason(s) for the interrupt. Note
  2017. * that get_isr returns a pseudo-ISR that may include
  2018. * bits we haven't explicitly enabled so we mask the
  2019. * value to insure we only process bits we requested.
  2020. */
  2021. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2022. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2023. status, sc->imask);
  2024. status &= sc->imask; /* discard unasked for bits */
  2025. if (unlikely(status & AR5K_INT_FATAL)) {
  2026. /*
  2027. * Fatal errors are unrecoverable.
  2028. * Typically these are caused by DMA errors.
  2029. */
  2030. tasklet_schedule(&sc->restq);
  2031. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2032. tasklet_schedule(&sc->restq);
  2033. } else {
  2034. if (status & AR5K_INT_SWBA) {
  2035. /*
  2036. * Software beacon alert--time to send a beacon.
  2037. * Handle beacon transmission directly; deferring
  2038. * this is too slow to meet timing constraints
  2039. * under load.
  2040. *
  2041. * In IBSS mode we use this interrupt just to
  2042. * keep track of the next TBTT (target beacon
  2043. * transmission time) in order to detect wether
  2044. * automatic TSF updates happened.
  2045. */
  2046. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2047. /* XXX: only if VEOL suppported */
  2048. u64 tsf = ath5k_hw_get_tsf64(ah);
  2049. sc->nexttbtt += sc->bintval;
  2050. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2051. "SWBA nexttbtt: %x hw_tu: %x "
  2052. "TSF: %llx\n",
  2053. sc->nexttbtt,
  2054. TSF_TO_TU(tsf),
  2055. (unsigned long long) tsf);
  2056. } else {
  2057. ath5k_beacon_send(sc);
  2058. }
  2059. }
  2060. if (status & AR5K_INT_RXEOL) {
  2061. /*
  2062. * NB: the hardware should re-read the link when
  2063. * RXE bit is written, but it doesn't work at
  2064. * least on older hardware revs.
  2065. */
  2066. sc->rxlink = NULL;
  2067. }
  2068. if (status & AR5K_INT_TXURN) {
  2069. /* bump tx trigger level */
  2070. ath5k_hw_update_tx_triglevel(ah, true);
  2071. }
  2072. if (status & AR5K_INT_RX)
  2073. tasklet_schedule(&sc->rxtq);
  2074. if (status & AR5K_INT_TX)
  2075. tasklet_schedule(&sc->txtq);
  2076. if (status & AR5K_INT_BMISS) {
  2077. }
  2078. if (status & AR5K_INT_MIB) {
  2079. /*
  2080. * These stats are also used for ANI i think
  2081. * so how about updating them more often ?
  2082. */
  2083. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2084. }
  2085. }
  2086. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2087. if (unlikely(!counter))
  2088. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2089. return IRQ_HANDLED;
  2090. }
  2091. static void
  2092. ath5k_tasklet_reset(unsigned long data)
  2093. {
  2094. struct ath5k_softc *sc = (void *)data;
  2095. ath5k_reset(sc->hw);
  2096. }
  2097. /*
  2098. * Periodically recalibrate the PHY to account
  2099. * for temperature/environment changes.
  2100. */
  2101. static void
  2102. ath5k_calibrate(unsigned long data)
  2103. {
  2104. struct ath5k_softc *sc = (void *)data;
  2105. struct ath5k_hw *ah = sc->ah;
  2106. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2107. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2108. sc->curchan->hw_value);
  2109. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2110. /*
  2111. * Rfgain is out of bounds, reset the chip
  2112. * to load new gain values.
  2113. */
  2114. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2115. ath5k_reset(sc->hw);
  2116. }
  2117. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2118. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2119. ieee80211_frequency_to_channel(
  2120. sc->curchan->center_freq));
  2121. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2122. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2123. }
  2124. /***************\
  2125. * LED functions *
  2126. \***************/
  2127. static void
  2128. ath5k_led_enable(struct ath5k_softc *sc)
  2129. {
  2130. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2131. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2132. ath5k_led_off(sc);
  2133. }
  2134. }
  2135. static void
  2136. ath5k_led_on(struct ath5k_softc *sc)
  2137. {
  2138. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2139. return;
  2140. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2141. }
  2142. static void
  2143. ath5k_led_off(struct ath5k_softc *sc)
  2144. {
  2145. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2146. return;
  2147. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2148. }
  2149. static void
  2150. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2151. enum led_brightness brightness)
  2152. {
  2153. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2154. led_dev);
  2155. if (brightness == LED_OFF)
  2156. ath5k_led_off(led->sc);
  2157. else
  2158. ath5k_led_on(led->sc);
  2159. }
  2160. static int
  2161. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2162. const char *name, char *trigger)
  2163. {
  2164. int err;
  2165. led->sc = sc;
  2166. strncpy(led->name, name, sizeof(led->name));
  2167. led->led_dev.name = led->name;
  2168. led->led_dev.default_trigger = trigger;
  2169. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2170. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2171. if (err)
  2172. {
  2173. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2174. led->sc = NULL;
  2175. }
  2176. return err;
  2177. }
  2178. static void
  2179. ath5k_unregister_led(struct ath5k_led *led)
  2180. {
  2181. if (!led->sc)
  2182. return;
  2183. led_classdev_unregister(&led->led_dev);
  2184. ath5k_led_off(led->sc);
  2185. led->sc = NULL;
  2186. }
  2187. static void
  2188. ath5k_unregister_leds(struct ath5k_softc *sc)
  2189. {
  2190. ath5k_unregister_led(&sc->rx_led);
  2191. ath5k_unregister_led(&sc->tx_led);
  2192. }
  2193. static int
  2194. ath5k_init_leds(struct ath5k_softc *sc)
  2195. {
  2196. int ret = 0;
  2197. struct ieee80211_hw *hw = sc->hw;
  2198. struct pci_dev *pdev = sc->pdev;
  2199. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2200. sc->led_on = 0; /* active low */
  2201. /*
  2202. * Auto-enable soft led processing for IBM cards and for
  2203. * 5211 minipci cards.
  2204. */
  2205. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2206. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2207. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2208. sc->led_pin = 0;
  2209. }
  2210. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2211. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2212. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2213. sc->led_pin = 1;
  2214. }
  2215. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2216. goto out;
  2217. ath5k_led_enable(sc);
  2218. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2219. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2220. ieee80211_get_rx_led_name(hw));
  2221. if (ret)
  2222. goto out;
  2223. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2224. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2225. ieee80211_get_tx_led_name(hw));
  2226. out:
  2227. return ret;
  2228. }
  2229. /********************\
  2230. * Mac80211 functions *
  2231. \********************/
  2232. static int
  2233. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2234. {
  2235. struct ath5k_softc *sc = hw->priv;
  2236. struct ath5k_buf *bf;
  2237. unsigned long flags;
  2238. int hdrlen;
  2239. int pad;
  2240. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2241. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2242. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2243. /*
  2244. * the hardware expects the header padded to 4 byte boundaries
  2245. * if this is not the case we add the padding after the header
  2246. */
  2247. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2248. if (hdrlen & 3) {
  2249. pad = hdrlen % 4;
  2250. if (skb_headroom(skb) < pad) {
  2251. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2252. " headroom to pad %d\n", hdrlen, pad);
  2253. return -1;
  2254. }
  2255. skb_push(skb, pad);
  2256. memmove(skb->data, skb->data+pad, hdrlen);
  2257. }
  2258. spin_lock_irqsave(&sc->txbuflock, flags);
  2259. if (list_empty(&sc->txbuf)) {
  2260. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2261. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2262. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2263. return -1;
  2264. }
  2265. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2266. list_del(&bf->list);
  2267. sc->txbuf_len--;
  2268. if (list_empty(&sc->txbuf))
  2269. ieee80211_stop_queues(hw);
  2270. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2271. bf->skb = skb;
  2272. if (ath5k_txbuf_setup(sc, bf)) {
  2273. bf->skb = NULL;
  2274. spin_lock_irqsave(&sc->txbuflock, flags);
  2275. list_add_tail(&bf->list, &sc->txbuf);
  2276. sc->txbuf_len++;
  2277. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2278. dev_kfree_skb_any(skb);
  2279. return 0;
  2280. }
  2281. return 0;
  2282. }
  2283. static int
  2284. ath5k_reset(struct ieee80211_hw *hw)
  2285. {
  2286. struct ath5k_softc *sc = hw->priv;
  2287. struct ath5k_hw *ah = sc->ah;
  2288. int ret;
  2289. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2290. ath5k_hw_set_intr(ah, 0);
  2291. ath5k_txq_cleanup(sc);
  2292. ath5k_rx_stop(sc);
  2293. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2294. if (unlikely(ret)) {
  2295. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2296. goto err;
  2297. }
  2298. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2299. ret = ath5k_rx_start(sc);
  2300. if (unlikely(ret)) {
  2301. ATH5K_ERR(sc, "can't start recv logic\n");
  2302. goto err;
  2303. }
  2304. /*
  2305. * We may be doing a reset in response to an ioctl
  2306. * that changes the channel so update any state that
  2307. * might change as a result.
  2308. *
  2309. * XXX needed?
  2310. */
  2311. /* ath5k_chan_change(sc, c); */
  2312. ath5k_beacon_config(sc);
  2313. /* intrs are started by ath5k_beacon_config */
  2314. ieee80211_wake_queues(hw);
  2315. return 0;
  2316. err:
  2317. return ret;
  2318. }
  2319. static int ath5k_start(struct ieee80211_hw *hw)
  2320. {
  2321. return ath5k_init(hw->priv);
  2322. }
  2323. static void ath5k_stop(struct ieee80211_hw *hw)
  2324. {
  2325. ath5k_stop_hw(hw->priv);
  2326. }
  2327. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2328. struct ieee80211_if_init_conf *conf)
  2329. {
  2330. struct ath5k_softc *sc = hw->priv;
  2331. int ret;
  2332. mutex_lock(&sc->lock);
  2333. if (sc->vif) {
  2334. ret = 0;
  2335. goto end;
  2336. }
  2337. sc->vif = conf->vif;
  2338. switch (conf->type) {
  2339. case IEEE80211_IF_TYPE_STA:
  2340. case IEEE80211_IF_TYPE_IBSS:
  2341. case IEEE80211_IF_TYPE_MNTR:
  2342. sc->opmode = conf->type;
  2343. break;
  2344. default:
  2345. ret = -EOPNOTSUPP;
  2346. goto end;
  2347. }
  2348. ret = 0;
  2349. end:
  2350. mutex_unlock(&sc->lock);
  2351. return ret;
  2352. }
  2353. static void
  2354. ath5k_remove_interface(struct ieee80211_hw *hw,
  2355. struct ieee80211_if_init_conf *conf)
  2356. {
  2357. struct ath5k_softc *sc = hw->priv;
  2358. mutex_lock(&sc->lock);
  2359. if (sc->vif != conf->vif)
  2360. goto end;
  2361. sc->vif = NULL;
  2362. end:
  2363. mutex_unlock(&sc->lock);
  2364. }
  2365. /*
  2366. * TODO: Phy disable/diversity etc
  2367. */
  2368. static int
  2369. ath5k_config(struct ieee80211_hw *hw,
  2370. struct ieee80211_conf *conf)
  2371. {
  2372. struct ath5k_softc *sc = hw->priv;
  2373. sc->bintval = conf->beacon_int;
  2374. sc->power_level = conf->power_level;
  2375. return ath5k_chan_set(sc, conf->channel);
  2376. }
  2377. static int
  2378. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2379. struct ieee80211_if_conf *conf)
  2380. {
  2381. struct ath5k_softc *sc = hw->priv;
  2382. struct ath5k_hw *ah = sc->ah;
  2383. int ret;
  2384. /* Set to a reasonable value. Note that this will
  2385. * be set to mac80211's value at ath5k_config(). */
  2386. sc->bintval = 1000;
  2387. mutex_lock(&sc->lock);
  2388. if (sc->vif != vif) {
  2389. ret = -EIO;
  2390. goto unlock;
  2391. }
  2392. if (conf->bssid) {
  2393. /* Cache for later use during resets */
  2394. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2395. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2396. * a clean way of letting us retrieve this yet. */
  2397. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2398. }
  2399. mutex_unlock(&sc->lock);
  2400. return ath5k_reset(hw);
  2401. unlock:
  2402. mutex_unlock(&sc->lock);
  2403. return ret;
  2404. }
  2405. #define SUPPORTED_FIF_FLAGS \
  2406. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2407. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2408. FIF_BCN_PRBRESP_PROMISC
  2409. /*
  2410. * o always accept unicast, broadcast, and multicast traffic
  2411. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2412. * says it should be
  2413. * o maintain current state of phy ofdm or phy cck error reception.
  2414. * If the hardware detects any of these type of errors then
  2415. * ath5k_hw_get_rx_filter() will pass to us the respective
  2416. * hardware filters to be able to receive these type of frames.
  2417. * o probe request frames are accepted only when operating in
  2418. * hostap, adhoc, or monitor modes
  2419. * o enable promiscuous mode according to the interface state
  2420. * o accept beacons:
  2421. * - when operating in adhoc mode so the 802.11 layer creates
  2422. * node table entries for peers,
  2423. * - when operating in station mode for collecting rssi data when
  2424. * the station is otherwise quiet, or
  2425. * - when scanning
  2426. */
  2427. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2428. unsigned int changed_flags,
  2429. unsigned int *new_flags,
  2430. int mc_count, struct dev_mc_list *mclist)
  2431. {
  2432. struct ath5k_softc *sc = hw->priv;
  2433. struct ath5k_hw *ah = sc->ah;
  2434. u32 mfilt[2], val, rfilt;
  2435. u8 pos;
  2436. int i;
  2437. mfilt[0] = 0;
  2438. mfilt[1] = 0;
  2439. /* Only deal with supported flags */
  2440. changed_flags &= SUPPORTED_FIF_FLAGS;
  2441. *new_flags &= SUPPORTED_FIF_FLAGS;
  2442. /* If HW detects any phy or radar errors, leave those filters on.
  2443. * Also, always enable Unicast, Broadcasts and Multicast
  2444. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2445. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2446. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2447. AR5K_RX_FILTER_MCAST);
  2448. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2449. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2450. rfilt |= AR5K_RX_FILTER_PROM;
  2451. __set_bit(ATH_STAT_PROMISC, sc->status);
  2452. }
  2453. else
  2454. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2455. }
  2456. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2457. if (*new_flags & FIF_ALLMULTI) {
  2458. mfilt[0] = ~0;
  2459. mfilt[1] = ~0;
  2460. } else {
  2461. for (i = 0; i < mc_count; i++) {
  2462. if (!mclist)
  2463. break;
  2464. /* calculate XOR of eight 6-bit values */
  2465. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2466. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2467. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2468. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2469. pos &= 0x3f;
  2470. mfilt[pos / 32] |= (1 << (pos % 32));
  2471. /* XXX: we might be able to just do this instead,
  2472. * but not sure, needs testing, if we do use this we'd
  2473. * neet to inform below to not reset the mcast */
  2474. /* ath5k_hw_set_mcast_filterindex(ah,
  2475. * mclist->dmi_addr[5]); */
  2476. mclist = mclist->next;
  2477. }
  2478. }
  2479. /* This is the best we can do */
  2480. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2481. rfilt |= AR5K_RX_FILTER_PHYERR;
  2482. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2483. * and probes for any BSSID, this needs testing */
  2484. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2485. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2486. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2487. * set we should only pass on control frames for this
  2488. * station. This needs testing. I believe right now this
  2489. * enables *all* control frames, which is OK.. but
  2490. * but we should see if we can improve on granularity */
  2491. if (*new_flags & FIF_CONTROL)
  2492. rfilt |= AR5K_RX_FILTER_CONTROL;
  2493. /* Additional settings per mode -- this is per ath5k */
  2494. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2495. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2496. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2497. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2498. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2499. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2500. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2501. test_bit(ATH_STAT_PROMISC, sc->status))
  2502. rfilt |= AR5K_RX_FILTER_PROM;
  2503. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2504. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2505. rfilt |= AR5K_RX_FILTER_BEACON;
  2506. }
  2507. /* Set filters */
  2508. ath5k_hw_set_rx_filter(ah,rfilt);
  2509. /* Set multicast bits */
  2510. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2511. /* Set the cached hw filter flags, this will alter actually
  2512. * be set in HW */
  2513. sc->filter_flags = rfilt;
  2514. }
  2515. static int
  2516. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2517. const u8 *local_addr, const u8 *addr,
  2518. struct ieee80211_key_conf *key)
  2519. {
  2520. struct ath5k_softc *sc = hw->priv;
  2521. int ret = 0;
  2522. switch(key->alg) {
  2523. case ALG_WEP:
  2524. /* XXX: fix hardware encryption, its not working. For now
  2525. * allow software encryption */
  2526. /* break; */
  2527. case ALG_TKIP:
  2528. case ALG_CCMP:
  2529. return -EOPNOTSUPP;
  2530. default:
  2531. WARN_ON(1);
  2532. return -EINVAL;
  2533. }
  2534. mutex_lock(&sc->lock);
  2535. switch (cmd) {
  2536. case SET_KEY:
  2537. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2538. if (ret) {
  2539. ATH5K_ERR(sc, "can't set the key\n");
  2540. goto unlock;
  2541. }
  2542. __set_bit(key->keyidx, sc->keymap);
  2543. key->hw_key_idx = key->keyidx;
  2544. break;
  2545. case DISABLE_KEY:
  2546. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2547. __clear_bit(key->keyidx, sc->keymap);
  2548. break;
  2549. default:
  2550. ret = -EINVAL;
  2551. goto unlock;
  2552. }
  2553. unlock:
  2554. mutex_unlock(&sc->lock);
  2555. return ret;
  2556. }
  2557. static int
  2558. ath5k_get_stats(struct ieee80211_hw *hw,
  2559. struct ieee80211_low_level_stats *stats)
  2560. {
  2561. struct ath5k_softc *sc = hw->priv;
  2562. struct ath5k_hw *ah = sc->ah;
  2563. /* Force update */
  2564. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2565. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2566. return 0;
  2567. }
  2568. static int
  2569. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2570. struct ieee80211_tx_queue_stats *stats)
  2571. {
  2572. struct ath5k_softc *sc = hw->priv;
  2573. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2574. return 0;
  2575. }
  2576. static u64
  2577. ath5k_get_tsf(struct ieee80211_hw *hw)
  2578. {
  2579. struct ath5k_softc *sc = hw->priv;
  2580. return ath5k_hw_get_tsf64(sc->ah);
  2581. }
  2582. static void
  2583. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2584. {
  2585. struct ath5k_softc *sc = hw->priv;
  2586. /*
  2587. * in IBSS mode we need to update the beacon timers too.
  2588. * this will also reset the TSF if we call it with 0
  2589. */
  2590. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2591. ath5k_beacon_update_timers(sc, 0);
  2592. else
  2593. ath5k_hw_reset_tsf(sc->ah);
  2594. }
  2595. static int
  2596. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2597. {
  2598. struct ath5k_softc *sc = hw->priv;
  2599. int ret;
  2600. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2601. mutex_lock(&sc->lock);
  2602. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2603. ret = -EIO;
  2604. goto end;
  2605. }
  2606. ath5k_txbuf_free(sc, sc->bbuf);
  2607. sc->bbuf->skb = skb;
  2608. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2609. if (ret)
  2610. sc->bbuf->skb = NULL;
  2611. else
  2612. ath5k_beacon_config(sc);
  2613. end:
  2614. mutex_unlock(&sc->lock);
  2615. return ret;
  2616. }