tg3.c 390 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  52. #define TG3_VLAN_TAG_USED 1
  53. #else
  54. #define TG3_VLAN_TAG_USED 0
  55. #endif
  56. #define TG3_TSO_SUPPORT 1
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.93"
  61. #define DRV_MODULE_RELDATE "May 22, 2008"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  109. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  110. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  111. /* minimum number of free TX descriptors required to wake up TX process */
  112. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  113. /* number of ETHTOOL_GSTATS u64's */
  114. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  115. #define TG3_NUM_TEST 6
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  192. {}
  193. };
  194. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  195. static const struct {
  196. const char string[ETH_GSTRING_LEN];
  197. } ethtool_stats_keys[TG3_NUM_STATS] = {
  198. { "rx_octets" },
  199. { "rx_fragments" },
  200. { "rx_ucast_packets" },
  201. { "rx_mcast_packets" },
  202. { "rx_bcast_packets" },
  203. { "rx_fcs_errors" },
  204. { "rx_align_errors" },
  205. { "rx_xon_pause_rcvd" },
  206. { "rx_xoff_pause_rcvd" },
  207. { "rx_mac_ctrl_rcvd" },
  208. { "rx_xoff_entered" },
  209. { "rx_frame_too_long_errors" },
  210. { "rx_jabbers" },
  211. { "rx_undersize_packets" },
  212. { "rx_in_length_errors" },
  213. { "rx_out_length_errors" },
  214. { "rx_64_or_less_octet_packets" },
  215. { "rx_65_to_127_octet_packets" },
  216. { "rx_128_to_255_octet_packets" },
  217. { "rx_256_to_511_octet_packets" },
  218. { "rx_512_to_1023_octet_packets" },
  219. { "rx_1024_to_1522_octet_packets" },
  220. { "rx_1523_to_2047_octet_packets" },
  221. { "rx_2048_to_4095_octet_packets" },
  222. { "rx_4096_to_8191_octet_packets" },
  223. { "rx_8192_to_9022_octet_packets" },
  224. { "tx_octets" },
  225. { "tx_collisions" },
  226. { "tx_xon_sent" },
  227. { "tx_xoff_sent" },
  228. { "tx_flow_control" },
  229. { "tx_mac_errors" },
  230. { "tx_single_collisions" },
  231. { "tx_mult_collisions" },
  232. { "tx_deferred" },
  233. { "tx_excessive_collisions" },
  234. { "tx_late_collisions" },
  235. { "tx_collide_2times" },
  236. { "tx_collide_3times" },
  237. { "tx_collide_4times" },
  238. { "tx_collide_5times" },
  239. { "tx_collide_6times" },
  240. { "tx_collide_7times" },
  241. { "tx_collide_8times" },
  242. { "tx_collide_9times" },
  243. { "tx_collide_10times" },
  244. { "tx_collide_11times" },
  245. { "tx_collide_12times" },
  246. { "tx_collide_13times" },
  247. { "tx_collide_14times" },
  248. { "tx_collide_15times" },
  249. { "tx_ucast_packets" },
  250. { "tx_mcast_packets" },
  251. { "tx_bcast_packets" },
  252. { "tx_carrier_sense_errors" },
  253. { "tx_discards" },
  254. { "tx_errors" },
  255. { "dma_writeq_full" },
  256. { "dma_write_prioq_full" },
  257. { "rxbds_empty" },
  258. { "rx_discards" },
  259. { "rx_errors" },
  260. { "rx_threshold_hit" },
  261. { "dma_readq_full" },
  262. { "dma_read_prioq_full" },
  263. { "tx_comp_queue_full" },
  264. { "ring_set_send_prod_index" },
  265. { "ring_status_update" },
  266. { "nic_irqs" },
  267. { "nic_avoided_irqs" },
  268. { "nic_tx_threshold_hit" }
  269. };
  270. static const struct {
  271. const char string[ETH_GSTRING_LEN];
  272. } ethtool_test_keys[TG3_NUM_TEST] = {
  273. { "nvram test (online) " },
  274. { "link test (online) " },
  275. { "register test (offline)" },
  276. { "memory test (offline)" },
  277. { "loopback test (offline)" },
  278. { "interrupt test (offline)" },
  279. };
  280. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  281. {
  282. writel(val, tp->regs + off);
  283. }
  284. static u32 tg3_read32(struct tg3 *tp, u32 off)
  285. {
  286. return (readl(tp->regs + off));
  287. }
  288. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->aperegs + off);
  291. }
  292. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  293. {
  294. return (readl(tp->aperegs + off));
  295. }
  296. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. unsigned long flags;
  299. spin_lock_irqsave(&tp->indirect_lock, flags);
  300. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  301. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  302. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  303. }
  304. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. writel(val, tp->regs + off);
  307. readl(tp->regs + off);
  308. }
  309. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  310. {
  311. unsigned long flags;
  312. u32 val;
  313. spin_lock_irqsave(&tp->indirect_lock, flags);
  314. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  315. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  316. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  317. return val;
  318. }
  319. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  323. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  324. TG3_64BIT_REG_LOW, val);
  325. return;
  326. }
  327. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. spin_lock_irqsave(&tp->indirect_lock, flags);
  333. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  335. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  336. /* In indirect mode when disabling interrupts, we also need
  337. * to clear the interrupt bit in the GRC local ctrl register.
  338. */
  339. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  340. (val == 0x1)) {
  341. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  342. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  343. }
  344. }
  345. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. /* usec_wait specifies the wait time in usec when writing to certain registers
  356. * where it is unsafe to read back the register without some delay.
  357. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  358. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  359. */
  360. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  361. {
  362. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  363. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  364. /* Non-posted methods */
  365. tp->write32(tp, off, val);
  366. else {
  367. /* Posted method */
  368. tg3_write32(tp, off, val);
  369. if (usec_wait)
  370. udelay(usec_wait);
  371. tp->read32(tp, off);
  372. }
  373. /* Wait again after the read for the posted method to guarantee that
  374. * the wait time is met.
  375. */
  376. if (usec_wait)
  377. udelay(usec_wait);
  378. }
  379. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. tp->write32_mbox(tp, off, val);
  382. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  383. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. tp->read32_mbox(tp, off);
  385. }
  386. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  387. {
  388. void __iomem *mbox = tp->regs + off;
  389. writel(val, mbox);
  390. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  391. writel(val, mbox);
  392. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  393. readl(mbox);
  394. }
  395. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  396. {
  397. return (readl(tp->regs + off + GRCMBOX_BASE));
  398. }
  399. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. writel(val, tp->regs + off + GRCMBOX_BASE);
  402. }
  403. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  404. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  405. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  406. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  407. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  408. #define tw32(reg,val) tp->write32(tp, reg, val)
  409. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  410. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  411. #define tr32(reg) tp->read32(tp, reg)
  412. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  413. {
  414. unsigned long flags;
  415. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  416. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  417. return;
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  421. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  422. /* Always leave this as zero. */
  423. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  424. } else {
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. }
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  437. *val = 0;
  438. return;
  439. }
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  444. /* Always leave this as zero. */
  445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  446. } else {
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. *val = tr32(TG3PCI_MEM_WIN_DATA);
  449. /* Always leave this as zero. */
  450. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. }
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_ape_lock_init(struct tg3 *tp)
  455. {
  456. int i;
  457. /* Make sure the driver hasn't any stale locks. */
  458. for (i = 0; i < 8; i++)
  459. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  460. APE_LOCK_GRANT_DRIVER);
  461. }
  462. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  463. {
  464. int i, off;
  465. int ret = 0;
  466. u32 status;
  467. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  468. return 0;
  469. switch (locknum) {
  470. case TG3_APE_LOCK_MEM:
  471. break;
  472. default:
  473. return -EINVAL;
  474. }
  475. off = 4 * locknum;
  476. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  477. /* Wait for up to 1 millisecond to acquire lock. */
  478. for (i = 0; i < 100; i++) {
  479. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  480. if (status == APE_LOCK_GRANT_DRIVER)
  481. break;
  482. udelay(10);
  483. }
  484. if (status != APE_LOCK_GRANT_DRIVER) {
  485. /* Revoke the lock request. */
  486. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  487. APE_LOCK_GRANT_DRIVER);
  488. ret = -EBUSY;
  489. }
  490. return ret;
  491. }
  492. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  493. {
  494. int off;
  495. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  496. return;
  497. switch (locknum) {
  498. case TG3_APE_LOCK_MEM:
  499. break;
  500. default:
  501. return;
  502. }
  503. off = 4 * locknum;
  504. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  505. }
  506. static void tg3_disable_ints(struct tg3 *tp)
  507. {
  508. tw32(TG3PCI_MISC_HOST_CTRL,
  509. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  510. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  511. }
  512. static inline void tg3_cond_int(struct tg3 *tp)
  513. {
  514. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  515. (tp->hw_status->status & SD_STATUS_UPDATED))
  516. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  517. else
  518. tw32(HOSTCC_MODE, tp->coalesce_mode |
  519. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  520. }
  521. static void tg3_enable_ints(struct tg3 *tp)
  522. {
  523. tp->irq_sync = 0;
  524. wmb();
  525. tw32(TG3PCI_MISC_HOST_CTRL,
  526. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  530. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  531. (tp->last_tag << 24));
  532. tg3_cond_int(tp);
  533. }
  534. static inline unsigned int tg3_has_work(struct tg3 *tp)
  535. {
  536. struct tg3_hw_status *sblk = tp->hw_status;
  537. unsigned int work_exists = 0;
  538. /* check for phy events */
  539. if (!(tp->tg3_flags &
  540. (TG3_FLAG_USE_LINKCHG_REG |
  541. TG3_FLAG_POLL_SERDES))) {
  542. if (sblk->status & SD_STATUS_LINK_CHG)
  543. work_exists = 1;
  544. }
  545. /* check for RX/TX work to do */
  546. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  547. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  548. work_exists = 1;
  549. return work_exists;
  550. }
  551. /* tg3_restart_ints
  552. * similar to tg3_enable_ints, but it accurately determines whether there
  553. * is new work pending and can return without flushing the PIO write
  554. * which reenables interrupts
  555. */
  556. static void tg3_restart_ints(struct tg3 *tp)
  557. {
  558. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  559. tp->last_tag << 24);
  560. mmiowb();
  561. /* When doing tagged status, this work check is unnecessary.
  562. * The last_tag we write above tells the chip which piece of
  563. * work we've completed.
  564. */
  565. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  566. tg3_has_work(tp))
  567. tw32(HOSTCC_MODE, tp->coalesce_mode |
  568. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  569. }
  570. static inline void tg3_netif_stop(struct tg3 *tp)
  571. {
  572. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  573. napi_disable(&tp->napi);
  574. netif_tx_disable(tp->dev);
  575. }
  576. static inline void tg3_netif_start(struct tg3 *tp)
  577. {
  578. netif_wake_queue(tp->dev);
  579. /* NOTE: unconditional netif_wake_queue is only appropriate
  580. * so long as all callers are assured to have free tx slots
  581. * (such as after tg3_init_hw)
  582. */
  583. napi_enable(&tp->napi);
  584. tp->hw_status->status |= SD_STATUS_UPDATED;
  585. tg3_enable_ints(tp);
  586. }
  587. static void tg3_switch_clocks(struct tg3 *tp)
  588. {
  589. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  590. u32 orig_clock_ctrl;
  591. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  592. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  593. return;
  594. orig_clock_ctrl = clock_ctrl;
  595. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  596. CLOCK_CTRL_CLKRUN_OENABLE |
  597. 0x1f);
  598. tp->pci_clock_ctrl = clock_ctrl;
  599. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  600. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  601. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  602. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  603. }
  604. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  605. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  606. clock_ctrl |
  607. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  608. 40);
  609. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  610. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  611. 40);
  612. }
  613. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  614. }
  615. #define PHY_BUSY_LOOPS 5000
  616. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  617. {
  618. u32 frame_val;
  619. unsigned int loops;
  620. int ret;
  621. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  622. tw32_f(MAC_MI_MODE,
  623. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  624. udelay(80);
  625. }
  626. *val = 0x0;
  627. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  628. MI_COM_PHY_ADDR_MASK);
  629. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  630. MI_COM_REG_ADDR_MASK);
  631. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  632. tw32_f(MAC_MI_COM, frame_val);
  633. loops = PHY_BUSY_LOOPS;
  634. while (loops != 0) {
  635. udelay(10);
  636. frame_val = tr32(MAC_MI_COM);
  637. if ((frame_val & MI_COM_BUSY) == 0) {
  638. udelay(5);
  639. frame_val = tr32(MAC_MI_COM);
  640. break;
  641. }
  642. loops -= 1;
  643. }
  644. ret = -EBUSY;
  645. if (loops != 0) {
  646. *val = frame_val & MI_COM_DATA_MASK;
  647. ret = 0;
  648. }
  649. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  650. tw32_f(MAC_MI_MODE, tp->mi_mode);
  651. udelay(80);
  652. }
  653. return ret;
  654. }
  655. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  656. {
  657. u32 frame_val;
  658. unsigned int loops;
  659. int ret;
  660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  661. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  662. return 0;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  669. MI_COM_PHY_ADDR_MASK);
  670. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  671. MI_COM_REG_ADDR_MASK);
  672. frame_val |= (val & MI_COM_DATA_MASK);
  673. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0)
  688. ret = 0;
  689. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  690. tw32_f(MAC_MI_MODE, tp->mi_mode);
  691. udelay(80);
  692. }
  693. return ret;
  694. }
  695. static int tg3_bmcr_reset(struct tg3 *tp)
  696. {
  697. u32 phy_control;
  698. int limit, err;
  699. /* OK, reset it, and poll the BMCR_RESET bit until it
  700. * clears or we time out.
  701. */
  702. phy_control = BMCR_RESET;
  703. err = tg3_writephy(tp, MII_BMCR, phy_control);
  704. if (err != 0)
  705. return -EBUSY;
  706. limit = 5000;
  707. while (limit--) {
  708. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  709. if (err != 0)
  710. return -EBUSY;
  711. if ((phy_control & BMCR_RESET) == 0) {
  712. udelay(40);
  713. break;
  714. }
  715. udelay(10);
  716. }
  717. if (limit <= 0)
  718. return -EBUSY;
  719. return 0;
  720. }
  721. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  722. {
  723. struct tg3 *tp = (struct tg3 *)bp->priv;
  724. u32 val;
  725. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  726. return -EAGAIN;
  727. if (tg3_readphy(tp, reg, &val))
  728. return -EIO;
  729. return val;
  730. }
  731. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  732. {
  733. struct tg3 *tp = (struct tg3 *)bp->priv;
  734. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  735. return -EAGAIN;
  736. if (tg3_writephy(tp, reg, val))
  737. return -EIO;
  738. return 0;
  739. }
  740. static int tg3_mdio_reset(struct mii_bus *bp)
  741. {
  742. return 0;
  743. }
  744. static void tg3_mdio_config(struct tg3 *tp)
  745. {
  746. u32 val;
  747. if (tp->mdio_bus.phy_map[PHY_ADDR]->interface !=
  748. PHY_INTERFACE_MODE_RGMII)
  749. return;
  750. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  751. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  752. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  753. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  754. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  755. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  756. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  757. }
  758. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  759. val = tr32(MAC_PHYCFG2) & ~(MAC_PHYCFG2_INBAND_ENABLE);
  760. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  761. val |= MAC_PHYCFG2_INBAND_ENABLE;
  762. tw32(MAC_PHYCFG2, val);
  763. val = tr32(MAC_EXT_RGMII_MODE);
  764. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  765. MAC_RGMII_MODE_RX_QUALITY |
  766. MAC_RGMII_MODE_RX_ACTIVITY |
  767. MAC_RGMII_MODE_RX_ENG_DET |
  768. MAC_RGMII_MODE_TX_ENABLE |
  769. MAC_RGMII_MODE_TX_LOWPWR |
  770. MAC_RGMII_MODE_TX_RESET);
  771. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  772. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  773. val |= MAC_RGMII_MODE_RX_INT_B |
  774. MAC_RGMII_MODE_RX_QUALITY |
  775. MAC_RGMII_MODE_RX_ACTIVITY |
  776. MAC_RGMII_MODE_RX_ENG_DET;
  777. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  778. val |= MAC_RGMII_MODE_TX_ENABLE |
  779. MAC_RGMII_MODE_TX_LOWPWR |
  780. MAC_RGMII_MODE_TX_RESET;
  781. }
  782. tw32(MAC_EXT_RGMII_MODE, val);
  783. }
  784. static void tg3_mdio_start(struct tg3 *tp)
  785. {
  786. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  787. mutex_lock(&tp->mdio_bus.mdio_lock);
  788. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  789. mutex_unlock(&tp->mdio_bus.mdio_lock);
  790. }
  791. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  792. tw32_f(MAC_MI_MODE, tp->mi_mode);
  793. udelay(80);
  794. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)
  795. tg3_mdio_config(tp);
  796. }
  797. static void tg3_mdio_stop(struct tg3 *tp)
  798. {
  799. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  800. mutex_lock(&tp->mdio_bus.mdio_lock);
  801. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  802. mutex_unlock(&tp->mdio_bus.mdio_lock);
  803. }
  804. }
  805. static int tg3_mdio_init(struct tg3 *tp)
  806. {
  807. int i;
  808. u32 reg;
  809. struct phy_device *phydev;
  810. struct mii_bus *mdio_bus = &tp->mdio_bus;
  811. tg3_mdio_start(tp);
  812. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  813. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  814. return 0;
  815. memset(mdio_bus, 0, sizeof(*mdio_bus));
  816. mdio_bus->name = "tg3 mdio bus";
  817. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  818. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  819. mdio_bus->priv = tp;
  820. mdio_bus->dev = &tp->pdev->dev;
  821. mdio_bus->read = &tg3_mdio_read;
  822. mdio_bus->write = &tg3_mdio_write;
  823. mdio_bus->reset = &tg3_mdio_reset;
  824. mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  825. mdio_bus->irq = &tp->mdio_irq[0];
  826. for (i = 0; i < PHY_MAX_ADDR; i++)
  827. mdio_bus->irq[i] = PHY_POLL;
  828. /* The bus registration will look for all the PHYs on the mdio bus.
  829. * Unfortunately, it does not ensure the PHY is powered up before
  830. * accessing the PHY ID registers. A chip reset is the
  831. * quickest way to bring the device back to an operational state..
  832. */
  833. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  834. tg3_bmcr_reset(tp);
  835. i = mdiobus_register(mdio_bus);
  836. if (i) {
  837. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  838. tp->dev->name, i);
  839. return i;
  840. }
  841. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  842. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  843. switch (phydev->phy_id) {
  844. case TG3_PHY_ID_BCM50610:
  845. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  847. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  848. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  849. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  851. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  852. break;
  853. case TG3_PHY_ID_BCMAC131:
  854. phydev->interface = PHY_INTERFACE_MODE_MII;
  855. break;
  856. }
  857. tg3_mdio_config(tp);
  858. return 0;
  859. }
  860. static void tg3_mdio_fini(struct tg3 *tp)
  861. {
  862. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  863. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  864. mdiobus_unregister(&tp->mdio_bus);
  865. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  866. }
  867. }
  868. /* tp->lock is held. */
  869. static void tg3_wait_for_event_ack(struct tg3 *tp)
  870. {
  871. int i;
  872. /* Wait for up to 2.5 milliseconds */
  873. for (i = 0; i < 250000; i++) {
  874. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  875. break;
  876. udelay(10);
  877. }
  878. }
  879. /* tp->lock is held. */
  880. static void tg3_ump_link_report(struct tg3 *tp)
  881. {
  882. u32 reg;
  883. u32 val;
  884. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  885. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  886. return;
  887. tg3_wait_for_event_ack(tp);
  888. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  889. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  890. val = 0;
  891. if (!tg3_readphy(tp, MII_BMCR, &reg))
  892. val = reg << 16;
  893. if (!tg3_readphy(tp, MII_BMSR, &reg))
  894. val |= (reg & 0xffff);
  895. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  896. val = 0;
  897. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  898. val = reg << 16;
  899. if (!tg3_readphy(tp, MII_LPA, &reg))
  900. val |= (reg & 0xffff);
  901. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  902. val = 0;
  903. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  904. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  905. val = reg << 16;
  906. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  907. val |= (reg & 0xffff);
  908. }
  909. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  910. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  911. val = reg << 16;
  912. else
  913. val = 0;
  914. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  915. val = tr32(GRC_RX_CPU_EVENT);
  916. val |= GRC_RX_CPU_DRIVER_EVENT;
  917. tw32_f(GRC_RX_CPU_EVENT, val);
  918. }
  919. static void tg3_link_report(struct tg3 *tp)
  920. {
  921. if (!netif_carrier_ok(tp->dev)) {
  922. if (netif_msg_link(tp))
  923. printk(KERN_INFO PFX "%s: Link is down.\n",
  924. tp->dev->name);
  925. tg3_ump_link_report(tp);
  926. } else if (netif_msg_link(tp)) {
  927. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  928. tp->dev->name,
  929. (tp->link_config.active_speed == SPEED_1000 ?
  930. 1000 :
  931. (tp->link_config.active_speed == SPEED_100 ?
  932. 100 : 10)),
  933. (tp->link_config.active_duplex == DUPLEX_FULL ?
  934. "full" : "half"));
  935. printk(KERN_INFO PFX
  936. "%s: Flow control is %s for TX and %s for RX.\n",
  937. tp->dev->name,
  938. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  939. "on" : "off",
  940. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  941. "on" : "off");
  942. tg3_ump_link_report(tp);
  943. }
  944. }
  945. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  946. {
  947. u16 miireg;
  948. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  949. miireg = ADVERTISE_PAUSE_CAP;
  950. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  951. miireg = ADVERTISE_PAUSE_ASYM;
  952. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  953. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  954. else
  955. miireg = 0;
  956. return miireg;
  957. }
  958. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  959. {
  960. u16 miireg;
  961. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  962. miireg = ADVERTISE_1000XPAUSE;
  963. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  964. miireg = ADVERTISE_1000XPSE_ASYM;
  965. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  966. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  967. else
  968. miireg = 0;
  969. return miireg;
  970. }
  971. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  972. {
  973. u8 cap = 0;
  974. if (lcladv & ADVERTISE_PAUSE_CAP) {
  975. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  976. if (rmtadv & LPA_PAUSE_CAP)
  977. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  978. else if (rmtadv & LPA_PAUSE_ASYM)
  979. cap = TG3_FLOW_CTRL_RX;
  980. } else {
  981. if (rmtadv & LPA_PAUSE_CAP)
  982. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  983. }
  984. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  985. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  986. cap = TG3_FLOW_CTRL_TX;
  987. }
  988. return cap;
  989. }
  990. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  991. {
  992. u8 cap = 0;
  993. if (lcladv & ADVERTISE_1000XPAUSE) {
  994. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  995. if (rmtadv & LPA_1000XPAUSE)
  996. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  997. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  998. cap = TG3_FLOW_CTRL_RX;
  999. } else {
  1000. if (rmtadv & LPA_1000XPAUSE)
  1001. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1002. }
  1003. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1004. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1005. cap = TG3_FLOW_CTRL_TX;
  1006. }
  1007. return cap;
  1008. }
  1009. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1010. {
  1011. u8 autoneg;
  1012. u8 flowctrl = 0;
  1013. u32 old_rx_mode = tp->rx_mode;
  1014. u32 old_tx_mode = tp->tx_mode;
  1015. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1016. autoneg = tp->mdio_bus.phy_map[PHY_ADDR]->autoneg;
  1017. else
  1018. autoneg = tp->link_config.autoneg;
  1019. if (autoneg == AUTONEG_ENABLE &&
  1020. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1021. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1022. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1023. else
  1024. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1025. } else
  1026. flowctrl = tp->link_config.flowctrl;
  1027. tp->link_config.active_flowctrl = flowctrl;
  1028. if (flowctrl & TG3_FLOW_CTRL_RX)
  1029. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1030. else
  1031. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1032. if (old_rx_mode != tp->rx_mode)
  1033. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1034. if (flowctrl & TG3_FLOW_CTRL_TX)
  1035. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1036. else
  1037. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1038. if (old_tx_mode != tp->tx_mode)
  1039. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1040. }
  1041. static void tg3_adjust_link(struct net_device *dev)
  1042. {
  1043. u8 oldflowctrl, linkmesg = 0;
  1044. u32 mac_mode, lcl_adv, rmt_adv;
  1045. struct tg3 *tp = netdev_priv(dev);
  1046. struct phy_device *phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1047. spin_lock(&tp->lock);
  1048. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1049. MAC_MODE_HALF_DUPLEX);
  1050. oldflowctrl = tp->link_config.active_flowctrl;
  1051. if (phydev->link) {
  1052. lcl_adv = 0;
  1053. rmt_adv = 0;
  1054. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1055. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1056. else
  1057. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1058. if (phydev->duplex == DUPLEX_HALF)
  1059. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1060. else {
  1061. lcl_adv = tg3_advert_flowctrl_1000T(
  1062. tp->link_config.flowctrl);
  1063. if (phydev->pause)
  1064. rmt_adv = LPA_PAUSE_CAP;
  1065. if (phydev->asym_pause)
  1066. rmt_adv |= LPA_PAUSE_ASYM;
  1067. }
  1068. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1069. } else
  1070. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1071. if (mac_mode != tp->mac_mode) {
  1072. tp->mac_mode = mac_mode;
  1073. tw32_f(MAC_MODE, tp->mac_mode);
  1074. udelay(40);
  1075. }
  1076. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1077. tw32(MAC_TX_LENGTHS,
  1078. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1079. (6 << TX_LENGTHS_IPG_SHIFT) |
  1080. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1081. else
  1082. tw32(MAC_TX_LENGTHS,
  1083. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1084. (6 << TX_LENGTHS_IPG_SHIFT) |
  1085. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1086. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1087. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1088. phydev->speed != tp->link_config.active_speed ||
  1089. phydev->duplex != tp->link_config.active_duplex ||
  1090. oldflowctrl != tp->link_config.active_flowctrl)
  1091. linkmesg = 1;
  1092. tp->link_config.active_speed = phydev->speed;
  1093. tp->link_config.active_duplex = phydev->duplex;
  1094. spin_unlock(&tp->lock);
  1095. if (linkmesg)
  1096. tg3_link_report(tp);
  1097. }
  1098. static int tg3_phy_init(struct tg3 *tp)
  1099. {
  1100. struct phy_device *phydev;
  1101. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1102. return 0;
  1103. /* Bring the PHY back to a known state. */
  1104. tg3_bmcr_reset(tp);
  1105. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1106. /* Attach the MAC to the PHY. */
  1107. phydev = phy_connect(tp->dev, phydev->dev.bus_id, tg3_adjust_link,
  1108. phydev->dev_flags, phydev->interface);
  1109. if (IS_ERR(phydev)) {
  1110. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1111. return PTR_ERR(phydev);
  1112. }
  1113. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1114. /* Mask with MAC supported features. */
  1115. phydev->supported &= (PHY_GBIT_FEATURES |
  1116. SUPPORTED_Pause |
  1117. SUPPORTED_Asym_Pause);
  1118. phydev->advertising = phydev->supported;
  1119. printk(KERN_INFO
  1120. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1121. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1122. return 0;
  1123. }
  1124. static void tg3_phy_start(struct tg3 *tp)
  1125. {
  1126. struct phy_device *phydev;
  1127. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1128. return;
  1129. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1130. if (tp->link_config.phy_is_low_power) {
  1131. tp->link_config.phy_is_low_power = 0;
  1132. phydev->speed = tp->link_config.orig_speed;
  1133. phydev->duplex = tp->link_config.orig_duplex;
  1134. phydev->autoneg = tp->link_config.orig_autoneg;
  1135. phydev->advertising = tp->link_config.orig_advertising;
  1136. }
  1137. phy_start(phydev);
  1138. phy_start_aneg(phydev);
  1139. }
  1140. static void tg3_phy_stop(struct tg3 *tp)
  1141. {
  1142. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1143. return;
  1144. phy_stop(tp->mdio_bus.phy_map[PHY_ADDR]);
  1145. }
  1146. static void tg3_phy_fini(struct tg3 *tp)
  1147. {
  1148. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1149. phy_disconnect(tp->mdio_bus.phy_map[PHY_ADDR]);
  1150. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1151. }
  1152. }
  1153. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1154. {
  1155. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1156. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1157. }
  1158. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1159. {
  1160. u32 phy;
  1161. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1162. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1163. return;
  1164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1165. u32 ephy;
  1166. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1167. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1168. ephy | MII_TG3_EPHY_SHADOW_EN);
  1169. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1170. if (enable)
  1171. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1172. else
  1173. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1174. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1175. }
  1176. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1177. }
  1178. } else {
  1179. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1180. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1181. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1182. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1183. if (enable)
  1184. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1185. else
  1186. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1187. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1188. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1189. }
  1190. }
  1191. }
  1192. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1193. {
  1194. u32 val;
  1195. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1196. return;
  1197. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1198. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1199. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1200. (val | (1 << 15) | (1 << 4)));
  1201. }
  1202. static void tg3_phy_apply_otp(struct tg3 *tp)
  1203. {
  1204. u32 otp, phy;
  1205. if (!tp->phy_otp)
  1206. return;
  1207. otp = tp->phy_otp;
  1208. /* Enable SM_DSP clock and tx 6dB coding. */
  1209. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1210. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1211. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1212. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1213. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1214. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1215. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1216. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1217. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1218. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1219. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1220. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1221. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1222. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1223. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1224. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1225. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1226. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1227. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1228. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1229. /* Turn off SM_DSP clock. */
  1230. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1231. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1232. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1233. }
  1234. static int tg3_wait_macro_done(struct tg3 *tp)
  1235. {
  1236. int limit = 100;
  1237. while (limit--) {
  1238. u32 tmp32;
  1239. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1240. if ((tmp32 & 0x1000) == 0)
  1241. break;
  1242. }
  1243. }
  1244. if (limit <= 0)
  1245. return -EBUSY;
  1246. return 0;
  1247. }
  1248. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1249. {
  1250. static const u32 test_pat[4][6] = {
  1251. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1252. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1253. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1254. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1255. };
  1256. int chan;
  1257. for (chan = 0; chan < 4; chan++) {
  1258. int i;
  1259. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1260. (chan * 0x2000) | 0x0200);
  1261. tg3_writephy(tp, 0x16, 0x0002);
  1262. for (i = 0; i < 6; i++)
  1263. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1264. test_pat[chan][i]);
  1265. tg3_writephy(tp, 0x16, 0x0202);
  1266. if (tg3_wait_macro_done(tp)) {
  1267. *resetp = 1;
  1268. return -EBUSY;
  1269. }
  1270. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1271. (chan * 0x2000) | 0x0200);
  1272. tg3_writephy(tp, 0x16, 0x0082);
  1273. if (tg3_wait_macro_done(tp)) {
  1274. *resetp = 1;
  1275. return -EBUSY;
  1276. }
  1277. tg3_writephy(tp, 0x16, 0x0802);
  1278. if (tg3_wait_macro_done(tp)) {
  1279. *resetp = 1;
  1280. return -EBUSY;
  1281. }
  1282. for (i = 0; i < 6; i += 2) {
  1283. u32 low, high;
  1284. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1285. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1286. tg3_wait_macro_done(tp)) {
  1287. *resetp = 1;
  1288. return -EBUSY;
  1289. }
  1290. low &= 0x7fff;
  1291. high &= 0x000f;
  1292. if (low != test_pat[chan][i] ||
  1293. high != test_pat[chan][i+1]) {
  1294. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1295. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1296. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1297. return -EBUSY;
  1298. }
  1299. }
  1300. }
  1301. return 0;
  1302. }
  1303. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1304. {
  1305. int chan;
  1306. for (chan = 0; chan < 4; chan++) {
  1307. int i;
  1308. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1309. (chan * 0x2000) | 0x0200);
  1310. tg3_writephy(tp, 0x16, 0x0002);
  1311. for (i = 0; i < 6; i++)
  1312. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1313. tg3_writephy(tp, 0x16, 0x0202);
  1314. if (tg3_wait_macro_done(tp))
  1315. return -EBUSY;
  1316. }
  1317. return 0;
  1318. }
  1319. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1320. {
  1321. u32 reg32, phy9_orig;
  1322. int retries, do_phy_reset, err;
  1323. retries = 10;
  1324. do_phy_reset = 1;
  1325. do {
  1326. if (do_phy_reset) {
  1327. err = tg3_bmcr_reset(tp);
  1328. if (err)
  1329. return err;
  1330. do_phy_reset = 0;
  1331. }
  1332. /* Disable transmitter and interrupt. */
  1333. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1334. continue;
  1335. reg32 |= 0x3000;
  1336. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1337. /* Set full-duplex, 1000 mbps. */
  1338. tg3_writephy(tp, MII_BMCR,
  1339. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1340. /* Set to master mode. */
  1341. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1342. continue;
  1343. tg3_writephy(tp, MII_TG3_CTRL,
  1344. (MII_TG3_CTRL_AS_MASTER |
  1345. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1346. /* Enable SM_DSP_CLOCK and 6dB. */
  1347. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1348. /* Block the PHY control access. */
  1349. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1350. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1351. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1352. if (!err)
  1353. break;
  1354. } while (--retries);
  1355. err = tg3_phy_reset_chanpat(tp);
  1356. if (err)
  1357. return err;
  1358. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1359. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1360. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1361. tg3_writephy(tp, 0x16, 0x0000);
  1362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1364. /* Set Extended packet length bit for jumbo frames */
  1365. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1366. }
  1367. else {
  1368. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1369. }
  1370. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1371. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1372. reg32 &= ~0x3000;
  1373. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1374. } else if (!err)
  1375. err = -EBUSY;
  1376. return err;
  1377. }
  1378. /* This will reset the tigon3 PHY if there is no valid
  1379. * link unless the FORCE argument is non-zero.
  1380. */
  1381. static int tg3_phy_reset(struct tg3 *tp)
  1382. {
  1383. u32 cpmuctrl;
  1384. u32 phy_status;
  1385. int err;
  1386. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1387. u32 val;
  1388. val = tr32(GRC_MISC_CFG);
  1389. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1390. udelay(40);
  1391. }
  1392. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1393. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1394. if (err != 0)
  1395. return -EBUSY;
  1396. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1397. netif_carrier_off(tp->dev);
  1398. tg3_link_report(tp);
  1399. }
  1400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1403. err = tg3_phy_reset_5703_4_5(tp);
  1404. if (err)
  1405. return err;
  1406. goto out;
  1407. }
  1408. cpmuctrl = 0;
  1409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1410. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1411. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1412. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1413. tw32(TG3_CPMU_CTRL,
  1414. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1415. }
  1416. err = tg3_bmcr_reset(tp);
  1417. if (err)
  1418. return err;
  1419. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1420. u32 phy;
  1421. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1422. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1423. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1424. }
  1425. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1426. u32 val;
  1427. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1428. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1429. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1430. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1431. udelay(40);
  1432. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1433. }
  1434. /* Disable GPHY autopowerdown. */
  1435. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1436. MII_TG3_MISC_SHDW_WREN |
  1437. MII_TG3_MISC_SHDW_APD_SEL |
  1438. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1439. }
  1440. tg3_phy_apply_otp(tp);
  1441. out:
  1442. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1443. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1444. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1445. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1446. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1447. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1448. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1449. }
  1450. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1451. tg3_writephy(tp, 0x1c, 0x8d68);
  1452. tg3_writephy(tp, 0x1c, 0x8d68);
  1453. }
  1454. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1455. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1456. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1457. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1458. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1459. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1460. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1461. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1462. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1463. }
  1464. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1465. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1466. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1467. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1468. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1469. tg3_writephy(tp, MII_TG3_TEST1,
  1470. MII_TG3_TEST1_TRIM_EN | 0x4);
  1471. } else
  1472. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1473. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1474. }
  1475. /* Set Extended packet length bit (bit 14) on all chips that */
  1476. /* support jumbo frames */
  1477. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1478. /* Cannot do read-modify-write on 5401 */
  1479. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1480. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1481. u32 phy_reg;
  1482. /* Set bit 14 with read-modify-write to preserve other bits */
  1483. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1484. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1485. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1486. }
  1487. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1488. * jumbo frames transmission.
  1489. */
  1490. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1491. u32 phy_reg;
  1492. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1493. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1494. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1495. }
  1496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1497. /* adjust output voltage */
  1498. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1499. }
  1500. tg3_phy_toggle_automdix(tp, 1);
  1501. tg3_phy_set_wirespeed(tp);
  1502. return 0;
  1503. }
  1504. static void tg3_frob_aux_power(struct tg3 *tp)
  1505. {
  1506. struct tg3 *tp_peer = tp;
  1507. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1508. return;
  1509. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1510. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1511. struct net_device *dev_peer;
  1512. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1513. /* remove_one() may have been run on the peer. */
  1514. if (!dev_peer)
  1515. tp_peer = tp;
  1516. else
  1517. tp_peer = netdev_priv(dev_peer);
  1518. }
  1519. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1520. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1521. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1522. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1525. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1526. (GRC_LCLCTRL_GPIO_OE0 |
  1527. GRC_LCLCTRL_GPIO_OE1 |
  1528. GRC_LCLCTRL_GPIO_OE2 |
  1529. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1530. GRC_LCLCTRL_GPIO_OUTPUT1),
  1531. 100);
  1532. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1533. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1534. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1535. GRC_LCLCTRL_GPIO_OE1 |
  1536. GRC_LCLCTRL_GPIO_OE2 |
  1537. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1538. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1539. tp->grc_local_ctrl;
  1540. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1541. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1542. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1543. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1544. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1545. } else {
  1546. u32 no_gpio2;
  1547. u32 grc_local_ctrl = 0;
  1548. if (tp_peer != tp &&
  1549. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1550. return;
  1551. /* Workaround to prevent overdrawing Amps. */
  1552. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1553. ASIC_REV_5714) {
  1554. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1555. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1556. grc_local_ctrl, 100);
  1557. }
  1558. /* On 5753 and variants, GPIO2 cannot be used. */
  1559. no_gpio2 = tp->nic_sram_data_cfg &
  1560. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1561. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1562. GRC_LCLCTRL_GPIO_OE1 |
  1563. GRC_LCLCTRL_GPIO_OE2 |
  1564. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1565. GRC_LCLCTRL_GPIO_OUTPUT2;
  1566. if (no_gpio2) {
  1567. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1568. GRC_LCLCTRL_GPIO_OUTPUT2);
  1569. }
  1570. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1571. grc_local_ctrl, 100);
  1572. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1573. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1574. grc_local_ctrl, 100);
  1575. if (!no_gpio2) {
  1576. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1577. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1578. grc_local_ctrl, 100);
  1579. }
  1580. }
  1581. } else {
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1583. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1584. if (tp_peer != tp &&
  1585. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1586. return;
  1587. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1588. (GRC_LCLCTRL_GPIO_OE1 |
  1589. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1590. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1591. GRC_LCLCTRL_GPIO_OE1, 100);
  1592. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1593. (GRC_LCLCTRL_GPIO_OE1 |
  1594. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1595. }
  1596. }
  1597. }
  1598. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1599. {
  1600. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1601. return 1;
  1602. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1603. if (speed != SPEED_10)
  1604. return 1;
  1605. } else if (speed == SPEED_10)
  1606. return 1;
  1607. return 0;
  1608. }
  1609. static int tg3_setup_phy(struct tg3 *, int);
  1610. #define RESET_KIND_SHUTDOWN 0
  1611. #define RESET_KIND_INIT 1
  1612. #define RESET_KIND_SUSPEND 2
  1613. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1614. static int tg3_halt_cpu(struct tg3 *, u32);
  1615. static int tg3_nvram_lock(struct tg3 *);
  1616. static void tg3_nvram_unlock(struct tg3 *);
  1617. static void tg3_power_down_phy(struct tg3 *tp)
  1618. {
  1619. u32 val;
  1620. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1622. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1623. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1624. sg_dig_ctrl |=
  1625. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1626. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1627. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1628. }
  1629. return;
  1630. }
  1631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1632. tg3_bmcr_reset(tp);
  1633. val = tr32(GRC_MISC_CFG);
  1634. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1635. udelay(40);
  1636. return;
  1637. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1638. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1639. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1640. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1641. }
  1642. /* The PHY should not be powered down on some chips because
  1643. * of bugs.
  1644. */
  1645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1647. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1648. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1649. return;
  1650. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1651. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1652. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1653. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1654. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1655. }
  1656. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1657. }
  1658. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1659. {
  1660. u32 misc_host_ctrl;
  1661. u16 power_control, power_caps;
  1662. int pm = tp->pm_cap;
  1663. /* Make sure register accesses (indirect or otherwise)
  1664. * will function correctly.
  1665. */
  1666. pci_write_config_dword(tp->pdev,
  1667. TG3PCI_MISC_HOST_CTRL,
  1668. tp->misc_host_ctrl);
  1669. pci_read_config_word(tp->pdev,
  1670. pm + PCI_PM_CTRL,
  1671. &power_control);
  1672. power_control |= PCI_PM_CTRL_PME_STATUS;
  1673. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1674. switch (state) {
  1675. case PCI_D0:
  1676. power_control |= 0;
  1677. pci_write_config_word(tp->pdev,
  1678. pm + PCI_PM_CTRL,
  1679. power_control);
  1680. udelay(100); /* Delay after power state change */
  1681. /* Switch out of Vaux if it is a NIC */
  1682. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1683. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1684. return 0;
  1685. case PCI_D1:
  1686. power_control |= 1;
  1687. break;
  1688. case PCI_D2:
  1689. power_control |= 2;
  1690. break;
  1691. case PCI_D3hot:
  1692. power_control |= 3;
  1693. break;
  1694. default:
  1695. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1696. "requested.\n",
  1697. tp->dev->name, state);
  1698. return -EINVAL;
  1699. }
  1700. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1701. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1702. tw32(TG3PCI_MISC_HOST_CTRL,
  1703. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1704. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1705. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1706. !tp->link_config.phy_is_low_power) {
  1707. struct phy_device *phydev;
  1708. u32 advertising;
  1709. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1710. tp->link_config.phy_is_low_power = 1;
  1711. tp->link_config.orig_speed = phydev->speed;
  1712. tp->link_config.orig_duplex = phydev->duplex;
  1713. tp->link_config.orig_autoneg = phydev->autoneg;
  1714. tp->link_config.orig_advertising = phydev->advertising;
  1715. advertising = ADVERTISED_TP |
  1716. ADVERTISED_Pause |
  1717. ADVERTISED_Autoneg |
  1718. ADVERTISED_10baseT_Half;
  1719. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1720. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1721. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1722. advertising |=
  1723. ADVERTISED_100baseT_Half |
  1724. ADVERTISED_100baseT_Full |
  1725. ADVERTISED_10baseT_Full;
  1726. else
  1727. advertising |= ADVERTISED_10baseT_Full;
  1728. }
  1729. phydev->advertising = advertising;
  1730. phy_start_aneg(phydev);
  1731. }
  1732. } else {
  1733. if (tp->link_config.phy_is_low_power == 0) {
  1734. tp->link_config.phy_is_low_power = 1;
  1735. tp->link_config.orig_speed = tp->link_config.speed;
  1736. tp->link_config.orig_duplex = tp->link_config.duplex;
  1737. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1738. }
  1739. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1740. tp->link_config.speed = SPEED_10;
  1741. tp->link_config.duplex = DUPLEX_HALF;
  1742. tp->link_config.autoneg = AUTONEG_ENABLE;
  1743. tg3_setup_phy(tp, 0);
  1744. }
  1745. }
  1746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1747. u32 val;
  1748. val = tr32(GRC_VCPU_EXT_CTRL);
  1749. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1750. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1751. int i;
  1752. u32 val;
  1753. for (i = 0; i < 200; i++) {
  1754. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1755. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1756. break;
  1757. msleep(1);
  1758. }
  1759. }
  1760. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1761. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1762. WOL_DRV_STATE_SHUTDOWN |
  1763. WOL_DRV_WOL |
  1764. WOL_SET_MAGIC_PKT);
  1765. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1766. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1767. u32 mac_mode;
  1768. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1769. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1770. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1771. udelay(40);
  1772. }
  1773. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1774. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1775. else
  1776. mac_mode = MAC_MODE_PORT_MODE_MII;
  1777. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1778. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1779. ASIC_REV_5700) {
  1780. u32 speed = (tp->tg3_flags &
  1781. TG3_FLAG_WOL_SPEED_100MB) ?
  1782. SPEED_100 : SPEED_10;
  1783. if (tg3_5700_link_polarity(tp, speed))
  1784. mac_mode |= MAC_MODE_LINK_POLARITY;
  1785. else
  1786. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1787. }
  1788. } else {
  1789. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1790. }
  1791. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1792. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1793. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1794. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1795. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1796. tw32_f(MAC_MODE, mac_mode);
  1797. udelay(100);
  1798. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1799. udelay(10);
  1800. }
  1801. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1802. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1804. u32 base_val;
  1805. base_val = tp->pci_clock_ctrl;
  1806. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1807. CLOCK_CTRL_TXCLK_DISABLE);
  1808. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1809. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1810. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1811. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1812. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1813. /* do nothing */
  1814. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1815. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1816. u32 newbits1, newbits2;
  1817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1819. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1820. CLOCK_CTRL_TXCLK_DISABLE |
  1821. CLOCK_CTRL_ALTCLK);
  1822. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1823. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1824. newbits1 = CLOCK_CTRL_625_CORE;
  1825. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1826. } else {
  1827. newbits1 = CLOCK_CTRL_ALTCLK;
  1828. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1829. }
  1830. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1831. 40);
  1832. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1833. 40);
  1834. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1835. u32 newbits3;
  1836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1838. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1839. CLOCK_CTRL_TXCLK_DISABLE |
  1840. CLOCK_CTRL_44MHZ_CORE);
  1841. } else {
  1842. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1843. }
  1844. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1845. tp->pci_clock_ctrl | newbits3, 40);
  1846. }
  1847. }
  1848. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1849. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1850. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1851. tg3_power_down_phy(tp);
  1852. tg3_frob_aux_power(tp);
  1853. /* Workaround for unstable PLL clock */
  1854. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1855. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1856. u32 val = tr32(0x7d00);
  1857. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1858. tw32(0x7d00, val);
  1859. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1860. int err;
  1861. err = tg3_nvram_lock(tp);
  1862. tg3_halt_cpu(tp, RX_CPU_BASE);
  1863. if (!err)
  1864. tg3_nvram_unlock(tp);
  1865. }
  1866. }
  1867. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1868. /* Finally, set the new power state. */
  1869. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1870. udelay(100); /* Delay after power state change */
  1871. return 0;
  1872. }
  1873. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1874. {
  1875. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1876. case MII_TG3_AUX_STAT_10HALF:
  1877. *speed = SPEED_10;
  1878. *duplex = DUPLEX_HALF;
  1879. break;
  1880. case MII_TG3_AUX_STAT_10FULL:
  1881. *speed = SPEED_10;
  1882. *duplex = DUPLEX_FULL;
  1883. break;
  1884. case MII_TG3_AUX_STAT_100HALF:
  1885. *speed = SPEED_100;
  1886. *duplex = DUPLEX_HALF;
  1887. break;
  1888. case MII_TG3_AUX_STAT_100FULL:
  1889. *speed = SPEED_100;
  1890. *duplex = DUPLEX_FULL;
  1891. break;
  1892. case MII_TG3_AUX_STAT_1000HALF:
  1893. *speed = SPEED_1000;
  1894. *duplex = DUPLEX_HALF;
  1895. break;
  1896. case MII_TG3_AUX_STAT_1000FULL:
  1897. *speed = SPEED_1000;
  1898. *duplex = DUPLEX_FULL;
  1899. break;
  1900. default:
  1901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1902. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1903. SPEED_10;
  1904. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1905. DUPLEX_HALF;
  1906. break;
  1907. }
  1908. *speed = SPEED_INVALID;
  1909. *duplex = DUPLEX_INVALID;
  1910. break;
  1911. }
  1912. }
  1913. static void tg3_phy_copper_begin(struct tg3 *tp)
  1914. {
  1915. u32 new_adv;
  1916. int i;
  1917. if (tp->link_config.phy_is_low_power) {
  1918. /* Entering low power mode. Disable gigabit and
  1919. * 100baseT advertisements.
  1920. */
  1921. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1922. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1923. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1924. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1925. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1926. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1927. } else if (tp->link_config.speed == SPEED_INVALID) {
  1928. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1929. tp->link_config.advertising &=
  1930. ~(ADVERTISED_1000baseT_Half |
  1931. ADVERTISED_1000baseT_Full);
  1932. new_adv = ADVERTISE_CSMA;
  1933. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1934. new_adv |= ADVERTISE_10HALF;
  1935. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1936. new_adv |= ADVERTISE_10FULL;
  1937. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1938. new_adv |= ADVERTISE_100HALF;
  1939. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1940. new_adv |= ADVERTISE_100FULL;
  1941. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1942. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1943. if (tp->link_config.advertising &
  1944. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1945. new_adv = 0;
  1946. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1947. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1948. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1949. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1950. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1951. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1952. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1953. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1954. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1955. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1956. } else {
  1957. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1958. }
  1959. } else {
  1960. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1961. new_adv |= ADVERTISE_CSMA;
  1962. /* Asking for a specific link mode. */
  1963. if (tp->link_config.speed == SPEED_1000) {
  1964. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1965. if (tp->link_config.duplex == DUPLEX_FULL)
  1966. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1967. else
  1968. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1969. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1970. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1971. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1972. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1973. } else {
  1974. if (tp->link_config.speed == SPEED_100) {
  1975. if (tp->link_config.duplex == DUPLEX_FULL)
  1976. new_adv |= ADVERTISE_100FULL;
  1977. else
  1978. new_adv |= ADVERTISE_100HALF;
  1979. } else {
  1980. if (tp->link_config.duplex == DUPLEX_FULL)
  1981. new_adv |= ADVERTISE_10FULL;
  1982. else
  1983. new_adv |= ADVERTISE_10HALF;
  1984. }
  1985. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1986. new_adv = 0;
  1987. }
  1988. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1989. }
  1990. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1991. tp->link_config.speed != SPEED_INVALID) {
  1992. u32 bmcr, orig_bmcr;
  1993. tp->link_config.active_speed = tp->link_config.speed;
  1994. tp->link_config.active_duplex = tp->link_config.duplex;
  1995. bmcr = 0;
  1996. switch (tp->link_config.speed) {
  1997. default:
  1998. case SPEED_10:
  1999. break;
  2000. case SPEED_100:
  2001. bmcr |= BMCR_SPEED100;
  2002. break;
  2003. case SPEED_1000:
  2004. bmcr |= TG3_BMCR_SPEED1000;
  2005. break;
  2006. }
  2007. if (tp->link_config.duplex == DUPLEX_FULL)
  2008. bmcr |= BMCR_FULLDPLX;
  2009. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2010. (bmcr != orig_bmcr)) {
  2011. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2012. for (i = 0; i < 1500; i++) {
  2013. u32 tmp;
  2014. udelay(10);
  2015. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2016. tg3_readphy(tp, MII_BMSR, &tmp))
  2017. continue;
  2018. if (!(tmp & BMSR_LSTATUS)) {
  2019. udelay(40);
  2020. break;
  2021. }
  2022. }
  2023. tg3_writephy(tp, MII_BMCR, bmcr);
  2024. udelay(40);
  2025. }
  2026. } else {
  2027. tg3_writephy(tp, MII_BMCR,
  2028. BMCR_ANENABLE | BMCR_ANRESTART);
  2029. }
  2030. }
  2031. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2032. {
  2033. int err;
  2034. /* Turn off tap power management. */
  2035. /* Set Extended packet length bit */
  2036. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2037. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2038. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2039. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2040. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2041. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2042. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2043. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2044. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2045. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2046. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2047. udelay(40);
  2048. return err;
  2049. }
  2050. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2051. {
  2052. u32 adv_reg, all_mask = 0;
  2053. if (mask & ADVERTISED_10baseT_Half)
  2054. all_mask |= ADVERTISE_10HALF;
  2055. if (mask & ADVERTISED_10baseT_Full)
  2056. all_mask |= ADVERTISE_10FULL;
  2057. if (mask & ADVERTISED_100baseT_Half)
  2058. all_mask |= ADVERTISE_100HALF;
  2059. if (mask & ADVERTISED_100baseT_Full)
  2060. all_mask |= ADVERTISE_100FULL;
  2061. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2062. return 0;
  2063. if ((adv_reg & all_mask) != all_mask)
  2064. return 0;
  2065. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2066. u32 tg3_ctrl;
  2067. all_mask = 0;
  2068. if (mask & ADVERTISED_1000baseT_Half)
  2069. all_mask |= ADVERTISE_1000HALF;
  2070. if (mask & ADVERTISED_1000baseT_Full)
  2071. all_mask |= ADVERTISE_1000FULL;
  2072. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2073. return 0;
  2074. if ((tg3_ctrl & all_mask) != all_mask)
  2075. return 0;
  2076. }
  2077. return 1;
  2078. }
  2079. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2080. {
  2081. u32 curadv, reqadv;
  2082. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2083. return 1;
  2084. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2085. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2086. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2087. if (curadv != reqadv)
  2088. return 0;
  2089. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2090. tg3_readphy(tp, MII_LPA, rmtadv);
  2091. } else {
  2092. /* Reprogram the advertisement register, even if it
  2093. * does not affect the current link. If the link
  2094. * gets renegotiated in the future, we can save an
  2095. * additional renegotiation cycle by advertising
  2096. * it correctly in the first place.
  2097. */
  2098. if (curadv != reqadv) {
  2099. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2100. ADVERTISE_PAUSE_ASYM);
  2101. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2102. }
  2103. }
  2104. return 1;
  2105. }
  2106. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2107. {
  2108. int current_link_up;
  2109. u32 bmsr, dummy;
  2110. u32 lcl_adv, rmt_adv;
  2111. u16 current_speed;
  2112. u8 current_duplex;
  2113. int i, err;
  2114. tw32(MAC_EVENT, 0);
  2115. tw32_f(MAC_STATUS,
  2116. (MAC_STATUS_SYNC_CHANGED |
  2117. MAC_STATUS_CFG_CHANGED |
  2118. MAC_STATUS_MI_COMPLETION |
  2119. MAC_STATUS_LNKSTATE_CHANGED));
  2120. udelay(40);
  2121. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2122. tw32_f(MAC_MI_MODE,
  2123. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2124. udelay(80);
  2125. }
  2126. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2127. /* Some third-party PHYs need to be reset on link going
  2128. * down.
  2129. */
  2130. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2133. netif_carrier_ok(tp->dev)) {
  2134. tg3_readphy(tp, MII_BMSR, &bmsr);
  2135. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2136. !(bmsr & BMSR_LSTATUS))
  2137. force_reset = 1;
  2138. }
  2139. if (force_reset)
  2140. tg3_phy_reset(tp);
  2141. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2142. tg3_readphy(tp, MII_BMSR, &bmsr);
  2143. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2144. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2145. bmsr = 0;
  2146. if (!(bmsr & BMSR_LSTATUS)) {
  2147. err = tg3_init_5401phy_dsp(tp);
  2148. if (err)
  2149. return err;
  2150. tg3_readphy(tp, MII_BMSR, &bmsr);
  2151. for (i = 0; i < 1000; i++) {
  2152. udelay(10);
  2153. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2154. (bmsr & BMSR_LSTATUS)) {
  2155. udelay(40);
  2156. break;
  2157. }
  2158. }
  2159. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2160. !(bmsr & BMSR_LSTATUS) &&
  2161. tp->link_config.active_speed == SPEED_1000) {
  2162. err = tg3_phy_reset(tp);
  2163. if (!err)
  2164. err = tg3_init_5401phy_dsp(tp);
  2165. if (err)
  2166. return err;
  2167. }
  2168. }
  2169. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2170. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2171. /* 5701 {A0,B0} CRC bug workaround */
  2172. tg3_writephy(tp, 0x15, 0x0a75);
  2173. tg3_writephy(tp, 0x1c, 0x8c68);
  2174. tg3_writephy(tp, 0x1c, 0x8d68);
  2175. tg3_writephy(tp, 0x1c, 0x8c68);
  2176. }
  2177. /* Clear pending interrupts... */
  2178. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2179. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2180. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2181. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2182. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2183. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2185. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2186. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2187. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2188. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2189. else
  2190. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2191. }
  2192. current_link_up = 0;
  2193. current_speed = SPEED_INVALID;
  2194. current_duplex = DUPLEX_INVALID;
  2195. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2196. u32 val;
  2197. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2198. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2199. if (!(val & (1 << 10))) {
  2200. val |= (1 << 10);
  2201. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2202. goto relink;
  2203. }
  2204. }
  2205. bmsr = 0;
  2206. for (i = 0; i < 100; i++) {
  2207. tg3_readphy(tp, MII_BMSR, &bmsr);
  2208. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2209. (bmsr & BMSR_LSTATUS))
  2210. break;
  2211. udelay(40);
  2212. }
  2213. if (bmsr & BMSR_LSTATUS) {
  2214. u32 aux_stat, bmcr;
  2215. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2216. for (i = 0; i < 2000; i++) {
  2217. udelay(10);
  2218. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2219. aux_stat)
  2220. break;
  2221. }
  2222. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2223. &current_speed,
  2224. &current_duplex);
  2225. bmcr = 0;
  2226. for (i = 0; i < 200; i++) {
  2227. tg3_readphy(tp, MII_BMCR, &bmcr);
  2228. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2229. continue;
  2230. if (bmcr && bmcr != 0x7fff)
  2231. break;
  2232. udelay(10);
  2233. }
  2234. lcl_adv = 0;
  2235. rmt_adv = 0;
  2236. tp->link_config.active_speed = current_speed;
  2237. tp->link_config.active_duplex = current_duplex;
  2238. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2239. if ((bmcr & BMCR_ANENABLE) &&
  2240. tg3_copper_is_advertising_all(tp,
  2241. tp->link_config.advertising)) {
  2242. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2243. &rmt_adv))
  2244. current_link_up = 1;
  2245. }
  2246. } else {
  2247. if (!(bmcr & BMCR_ANENABLE) &&
  2248. tp->link_config.speed == current_speed &&
  2249. tp->link_config.duplex == current_duplex &&
  2250. tp->link_config.flowctrl ==
  2251. tp->link_config.active_flowctrl) {
  2252. current_link_up = 1;
  2253. }
  2254. }
  2255. if (current_link_up == 1 &&
  2256. tp->link_config.active_duplex == DUPLEX_FULL)
  2257. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2258. }
  2259. relink:
  2260. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2261. u32 tmp;
  2262. tg3_phy_copper_begin(tp);
  2263. tg3_readphy(tp, MII_BMSR, &tmp);
  2264. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2265. (tmp & BMSR_LSTATUS))
  2266. current_link_up = 1;
  2267. }
  2268. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2269. if (current_link_up == 1) {
  2270. if (tp->link_config.active_speed == SPEED_100 ||
  2271. tp->link_config.active_speed == SPEED_10)
  2272. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2273. else
  2274. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2275. } else
  2276. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2277. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2278. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2279. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2281. if (current_link_up == 1 &&
  2282. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2283. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2284. else
  2285. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2286. }
  2287. /* ??? Without this setting Netgear GA302T PHY does not
  2288. * ??? send/receive packets...
  2289. */
  2290. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2291. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2292. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2293. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2294. udelay(80);
  2295. }
  2296. tw32_f(MAC_MODE, tp->mac_mode);
  2297. udelay(40);
  2298. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2299. /* Polled via timer. */
  2300. tw32_f(MAC_EVENT, 0);
  2301. } else {
  2302. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2303. }
  2304. udelay(40);
  2305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2306. current_link_up == 1 &&
  2307. tp->link_config.active_speed == SPEED_1000 &&
  2308. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2309. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2310. udelay(120);
  2311. tw32_f(MAC_STATUS,
  2312. (MAC_STATUS_SYNC_CHANGED |
  2313. MAC_STATUS_CFG_CHANGED));
  2314. udelay(40);
  2315. tg3_write_mem(tp,
  2316. NIC_SRAM_FIRMWARE_MBOX,
  2317. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2318. }
  2319. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2320. if (current_link_up)
  2321. netif_carrier_on(tp->dev);
  2322. else
  2323. netif_carrier_off(tp->dev);
  2324. tg3_link_report(tp);
  2325. }
  2326. return 0;
  2327. }
  2328. struct tg3_fiber_aneginfo {
  2329. int state;
  2330. #define ANEG_STATE_UNKNOWN 0
  2331. #define ANEG_STATE_AN_ENABLE 1
  2332. #define ANEG_STATE_RESTART_INIT 2
  2333. #define ANEG_STATE_RESTART 3
  2334. #define ANEG_STATE_DISABLE_LINK_OK 4
  2335. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2336. #define ANEG_STATE_ABILITY_DETECT 6
  2337. #define ANEG_STATE_ACK_DETECT_INIT 7
  2338. #define ANEG_STATE_ACK_DETECT 8
  2339. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2340. #define ANEG_STATE_COMPLETE_ACK 10
  2341. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2342. #define ANEG_STATE_IDLE_DETECT 12
  2343. #define ANEG_STATE_LINK_OK 13
  2344. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2345. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2346. u32 flags;
  2347. #define MR_AN_ENABLE 0x00000001
  2348. #define MR_RESTART_AN 0x00000002
  2349. #define MR_AN_COMPLETE 0x00000004
  2350. #define MR_PAGE_RX 0x00000008
  2351. #define MR_NP_LOADED 0x00000010
  2352. #define MR_TOGGLE_TX 0x00000020
  2353. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2354. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2355. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2356. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2357. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2358. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2359. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2360. #define MR_TOGGLE_RX 0x00002000
  2361. #define MR_NP_RX 0x00004000
  2362. #define MR_LINK_OK 0x80000000
  2363. unsigned long link_time, cur_time;
  2364. u32 ability_match_cfg;
  2365. int ability_match_count;
  2366. char ability_match, idle_match, ack_match;
  2367. u32 txconfig, rxconfig;
  2368. #define ANEG_CFG_NP 0x00000080
  2369. #define ANEG_CFG_ACK 0x00000040
  2370. #define ANEG_CFG_RF2 0x00000020
  2371. #define ANEG_CFG_RF1 0x00000010
  2372. #define ANEG_CFG_PS2 0x00000001
  2373. #define ANEG_CFG_PS1 0x00008000
  2374. #define ANEG_CFG_HD 0x00004000
  2375. #define ANEG_CFG_FD 0x00002000
  2376. #define ANEG_CFG_INVAL 0x00001f06
  2377. };
  2378. #define ANEG_OK 0
  2379. #define ANEG_DONE 1
  2380. #define ANEG_TIMER_ENAB 2
  2381. #define ANEG_FAILED -1
  2382. #define ANEG_STATE_SETTLE_TIME 10000
  2383. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2384. struct tg3_fiber_aneginfo *ap)
  2385. {
  2386. u16 flowctrl;
  2387. unsigned long delta;
  2388. u32 rx_cfg_reg;
  2389. int ret;
  2390. if (ap->state == ANEG_STATE_UNKNOWN) {
  2391. ap->rxconfig = 0;
  2392. ap->link_time = 0;
  2393. ap->cur_time = 0;
  2394. ap->ability_match_cfg = 0;
  2395. ap->ability_match_count = 0;
  2396. ap->ability_match = 0;
  2397. ap->idle_match = 0;
  2398. ap->ack_match = 0;
  2399. }
  2400. ap->cur_time++;
  2401. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2402. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2403. if (rx_cfg_reg != ap->ability_match_cfg) {
  2404. ap->ability_match_cfg = rx_cfg_reg;
  2405. ap->ability_match = 0;
  2406. ap->ability_match_count = 0;
  2407. } else {
  2408. if (++ap->ability_match_count > 1) {
  2409. ap->ability_match = 1;
  2410. ap->ability_match_cfg = rx_cfg_reg;
  2411. }
  2412. }
  2413. if (rx_cfg_reg & ANEG_CFG_ACK)
  2414. ap->ack_match = 1;
  2415. else
  2416. ap->ack_match = 0;
  2417. ap->idle_match = 0;
  2418. } else {
  2419. ap->idle_match = 1;
  2420. ap->ability_match_cfg = 0;
  2421. ap->ability_match_count = 0;
  2422. ap->ability_match = 0;
  2423. ap->ack_match = 0;
  2424. rx_cfg_reg = 0;
  2425. }
  2426. ap->rxconfig = rx_cfg_reg;
  2427. ret = ANEG_OK;
  2428. switch(ap->state) {
  2429. case ANEG_STATE_UNKNOWN:
  2430. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2431. ap->state = ANEG_STATE_AN_ENABLE;
  2432. /* fallthru */
  2433. case ANEG_STATE_AN_ENABLE:
  2434. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2435. if (ap->flags & MR_AN_ENABLE) {
  2436. ap->link_time = 0;
  2437. ap->cur_time = 0;
  2438. ap->ability_match_cfg = 0;
  2439. ap->ability_match_count = 0;
  2440. ap->ability_match = 0;
  2441. ap->idle_match = 0;
  2442. ap->ack_match = 0;
  2443. ap->state = ANEG_STATE_RESTART_INIT;
  2444. } else {
  2445. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2446. }
  2447. break;
  2448. case ANEG_STATE_RESTART_INIT:
  2449. ap->link_time = ap->cur_time;
  2450. ap->flags &= ~(MR_NP_LOADED);
  2451. ap->txconfig = 0;
  2452. tw32(MAC_TX_AUTO_NEG, 0);
  2453. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2454. tw32_f(MAC_MODE, tp->mac_mode);
  2455. udelay(40);
  2456. ret = ANEG_TIMER_ENAB;
  2457. ap->state = ANEG_STATE_RESTART;
  2458. /* fallthru */
  2459. case ANEG_STATE_RESTART:
  2460. delta = ap->cur_time - ap->link_time;
  2461. if (delta > ANEG_STATE_SETTLE_TIME) {
  2462. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2463. } else {
  2464. ret = ANEG_TIMER_ENAB;
  2465. }
  2466. break;
  2467. case ANEG_STATE_DISABLE_LINK_OK:
  2468. ret = ANEG_DONE;
  2469. break;
  2470. case ANEG_STATE_ABILITY_DETECT_INIT:
  2471. ap->flags &= ~(MR_TOGGLE_TX);
  2472. ap->txconfig = ANEG_CFG_FD;
  2473. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2474. if (flowctrl & ADVERTISE_1000XPAUSE)
  2475. ap->txconfig |= ANEG_CFG_PS1;
  2476. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2477. ap->txconfig |= ANEG_CFG_PS2;
  2478. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2479. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2480. tw32_f(MAC_MODE, tp->mac_mode);
  2481. udelay(40);
  2482. ap->state = ANEG_STATE_ABILITY_DETECT;
  2483. break;
  2484. case ANEG_STATE_ABILITY_DETECT:
  2485. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2486. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2487. }
  2488. break;
  2489. case ANEG_STATE_ACK_DETECT_INIT:
  2490. ap->txconfig |= ANEG_CFG_ACK;
  2491. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2492. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2493. tw32_f(MAC_MODE, tp->mac_mode);
  2494. udelay(40);
  2495. ap->state = ANEG_STATE_ACK_DETECT;
  2496. /* fallthru */
  2497. case ANEG_STATE_ACK_DETECT:
  2498. if (ap->ack_match != 0) {
  2499. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2500. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2501. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2502. } else {
  2503. ap->state = ANEG_STATE_AN_ENABLE;
  2504. }
  2505. } else if (ap->ability_match != 0 &&
  2506. ap->rxconfig == 0) {
  2507. ap->state = ANEG_STATE_AN_ENABLE;
  2508. }
  2509. break;
  2510. case ANEG_STATE_COMPLETE_ACK_INIT:
  2511. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2512. ret = ANEG_FAILED;
  2513. break;
  2514. }
  2515. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2516. MR_LP_ADV_HALF_DUPLEX |
  2517. MR_LP_ADV_SYM_PAUSE |
  2518. MR_LP_ADV_ASYM_PAUSE |
  2519. MR_LP_ADV_REMOTE_FAULT1 |
  2520. MR_LP_ADV_REMOTE_FAULT2 |
  2521. MR_LP_ADV_NEXT_PAGE |
  2522. MR_TOGGLE_RX |
  2523. MR_NP_RX);
  2524. if (ap->rxconfig & ANEG_CFG_FD)
  2525. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2526. if (ap->rxconfig & ANEG_CFG_HD)
  2527. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2528. if (ap->rxconfig & ANEG_CFG_PS1)
  2529. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2530. if (ap->rxconfig & ANEG_CFG_PS2)
  2531. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2532. if (ap->rxconfig & ANEG_CFG_RF1)
  2533. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2534. if (ap->rxconfig & ANEG_CFG_RF2)
  2535. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2536. if (ap->rxconfig & ANEG_CFG_NP)
  2537. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2538. ap->link_time = ap->cur_time;
  2539. ap->flags ^= (MR_TOGGLE_TX);
  2540. if (ap->rxconfig & 0x0008)
  2541. ap->flags |= MR_TOGGLE_RX;
  2542. if (ap->rxconfig & ANEG_CFG_NP)
  2543. ap->flags |= MR_NP_RX;
  2544. ap->flags |= MR_PAGE_RX;
  2545. ap->state = ANEG_STATE_COMPLETE_ACK;
  2546. ret = ANEG_TIMER_ENAB;
  2547. break;
  2548. case ANEG_STATE_COMPLETE_ACK:
  2549. if (ap->ability_match != 0 &&
  2550. ap->rxconfig == 0) {
  2551. ap->state = ANEG_STATE_AN_ENABLE;
  2552. break;
  2553. }
  2554. delta = ap->cur_time - ap->link_time;
  2555. if (delta > ANEG_STATE_SETTLE_TIME) {
  2556. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2557. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2558. } else {
  2559. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2560. !(ap->flags & MR_NP_RX)) {
  2561. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2562. } else {
  2563. ret = ANEG_FAILED;
  2564. }
  2565. }
  2566. }
  2567. break;
  2568. case ANEG_STATE_IDLE_DETECT_INIT:
  2569. ap->link_time = ap->cur_time;
  2570. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2571. tw32_f(MAC_MODE, tp->mac_mode);
  2572. udelay(40);
  2573. ap->state = ANEG_STATE_IDLE_DETECT;
  2574. ret = ANEG_TIMER_ENAB;
  2575. break;
  2576. case ANEG_STATE_IDLE_DETECT:
  2577. if (ap->ability_match != 0 &&
  2578. ap->rxconfig == 0) {
  2579. ap->state = ANEG_STATE_AN_ENABLE;
  2580. break;
  2581. }
  2582. delta = ap->cur_time - ap->link_time;
  2583. if (delta > ANEG_STATE_SETTLE_TIME) {
  2584. /* XXX another gem from the Broadcom driver :( */
  2585. ap->state = ANEG_STATE_LINK_OK;
  2586. }
  2587. break;
  2588. case ANEG_STATE_LINK_OK:
  2589. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2590. ret = ANEG_DONE;
  2591. break;
  2592. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2593. /* ??? unimplemented */
  2594. break;
  2595. case ANEG_STATE_NEXT_PAGE_WAIT:
  2596. /* ??? unimplemented */
  2597. break;
  2598. default:
  2599. ret = ANEG_FAILED;
  2600. break;
  2601. }
  2602. return ret;
  2603. }
  2604. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2605. {
  2606. int res = 0;
  2607. struct tg3_fiber_aneginfo aninfo;
  2608. int status = ANEG_FAILED;
  2609. unsigned int tick;
  2610. u32 tmp;
  2611. tw32_f(MAC_TX_AUTO_NEG, 0);
  2612. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2613. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2614. udelay(40);
  2615. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2616. udelay(40);
  2617. memset(&aninfo, 0, sizeof(aninfo));
  2618. aninfo.flags |= MR_AN_ENABLE;
  2619. aninfo.state = ANEG_STATE_UNKNOWN;
  2620. aninfo.cur_time = 0;
  2621. tick = 0;
  2622. while (++tick < 195000) {
  2623. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2624. if (status == ANEG_DONE || status == ANEG_FAILED)
  2625. break;
  2626. udelay(1);
  2627. }
  2628. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2629. tw32_f(MAC_MODE, tp->mac_mode);
  2630. udelay(40);
  2631. *txflags = aninfo.txconfig;
  2632. *rxflags = aninfo.flags;
  2633. if (status == ANEG_DONE &&
  2634. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2635. MR_LP_ADV_FULL_DUPLEX)))
  2636. res = 1;
  2637. return res;
  2638. }
  2639. static void tg3_init_bcm8002(struct tg3 *tp)
  2640. {
  2641. u32 mac_status = tr32(MAC_STATUS);
  2642. int i;
  2643. /* Reset when initting first time or we have a link. */
  2644. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2645. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2646. return;
  2647. /* Set PLL lock range. */
  2648. tg3_writephy(tp, 0x16, 0x8007);
  2649. /* SW reset */
  2650. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2651. /* Wait for reset to complete. */
  2652. /* XXX schedule_timeout() ... */
  2653. for (i = 0; i < 500; i++)
  2654. udelay(10);
  2655. /* Config mode; select PMA/Ch 1 regs. */
  2656. tg3_writephy(tp, 0x10, 0x8411);
  2657. /* Enable auto-lock and comdet, select txclk for tx. */
  2658. tg3_writephy(tp, 0x11, 0x0a10);
  2659. tg3_writephy(tp, 0x18, 0x00a0);
  2660. tg3_writephy(tp, 0x16, 0x41ff);
  2661. /* Assert and deassert POR. */
  2662. tg3_writephy(tp, 0x13, 0x0400);
  2663. udelay(40);
  2664. tg3_writephy(tp, 0x13, 0x0000);
  2665. tg3_writephy(tp, 0x11, 0x0a50);
  2666. udelay(40);
  2667. tg3_writephy(tp, 0x11, 0x0a10);
  2668. /* Wait for signal to stabilize */
  2669. /* XXX schedule_timeout() ... */
  2670. for (i = 0; i < 15000; i++)
  2671. udelay(10);
  2672. /* Deselect the channel register so we can read the PHYID
  2673. * later.
  2674. */
  2675. tg3_writephy(tp, 0x10, 0x8011);
  2676. }
  2677. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2678. {
  2679. u16 flowctrl;
  2680. u32 sg_dig_ctrl, sg_dig_status;
  2681. u32 serdes_cfg, expected_sg_dig_ctrl;
  2682. int workaround, port_a;
  2683. int current_link_up;
  2684. serdes_cfg = 0;
  2685. expected_sg_dig_ctrl = 0;
  2686. workaround = 0;
  2687. port_a = 1;
  2688. current_link_up = 0;
  2689. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2690. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2691. workaround = 1;
  2692. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2693. port_a = 0;
  2694. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2695. /* preserve bits 20-23 for voltage regulator */
  2696. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2697. }
  2698. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2699. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2700. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2701. if (workaround) {
  2702. u32 val = serdes_cfg;
  2703. if (port_a)
  2704. val |= 0xc010000;
  2705. else
  2706. val |= 0x4010000;
  2707. tw32_f(MAC_SERDES_CFG, val);
  2708. }
  2709. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2710. }
  2711. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2712. tg3_setup_flow_control(tp, 0, 0);
  2713. current_link_up = 1;
  2714. }
  2715. goto out;
  2716. }
  2717. /* Want auto-negotiation. */
  2718. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2719. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2720. if (flowctrl & ADVERTISE_1000XPAUSE)
  2721. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2722. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2723. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2724. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2725. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2726. tp->serdes_counter &&
  2727. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2728. MAC_STATUS_RCVD_CFG)) ==
  2729. MAC_STATUS_PCS_SYNCED)) {
  2730. tp->serdes_counter--;
  2731. current_link_up = 1;
  2732. goto out;
  2733. }
  2734. restart_autoneg:
  2735. if (workaround)
  2736. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2737. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2738. udelay(5);
  2739. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2740. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2741. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2742. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2743. MAC_STATUS_SIGNAL_DET)) {
  2744. sg_dig_status = tr32(SG_DIG_STATUS);
  2745. mac_status = tr32(MAC_STATUS);
  2746. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2747. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2748. u32 local_adv = 0, remote_adv = 0;
  2749. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2750. local_adv |= ADVERTISE_1000XPAUSE;
  2751. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2752. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2753. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2754. remote_adv |= LPA_1000XPAUSE;
  2755. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2756. remote_adv |= LPA_1000XPAUSE_ASYM;
  2757. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2758. current_link_up = 1;
  2759. tp->serdes_counter = 0;
  2760. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2761. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2762. if (tp->serdes_counter)
  2763. tp->serdes_counter--;
  2764. else {
  2765. if (workaround) {
  2766. u32 val = serdes_cfg;
  2767. if (port_a)
  2768. val |= 0xc010000;
  2769. else
  2770. val |= 0x4010000;
  2771. tw32_f(MAC_SERDES_CFG, val);
  2772. }
  2773. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2774. udelay(40);
  2775. /* Link parallel detection - link is up */
  2776. /* only if we have PCS_SYNC and not */
  2777. /* receiving config code words */
  2778. mac_status = tr32(MAC_STATUS);
  2779. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2780. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2781. tg3_setup_flow_control(tp, 0, 0);
  2782. current_link_up = 1;
  2783. tp->tg3_flags2 |=
  2784. TG3_FLG2_PARALLEL_DETECT;
  2785. tp->serdes_counter =
  2786. SERDES_PARALLEL_DET_TIMEOUT;
  2787. } else
  2788. goto restart_autoneg;
  2789. }
  2790. }
  2791. } else {
  2792. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2793. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2794. }
  2795. out:
  2796. return current_link_up;
  2797. }
  2798. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2799. {
  2800. int current_link_up = 0;
  2801. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2802. goto out;
  2803. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2804. u32 txflags, rxflags;
  2805. int i;
  2806. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2807. u32 local_adv = 0, remote_adv = 0;
  2808. if (txflags & ANEG_CFG_PS1)
  2809. local_adv |= ADVERTISE_1000XPAUSE;
  2810. if (txflags & ANEG_CFG_PS2)
  2811. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2812. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2813. remote_adv |= LPA_1000XPAUSE;
  2814. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2815. remote_adv |= LPA_1000XPAUSE_ASYM;
  2816. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2817. current_link_up = 1;
  2818. }
  2819. for (i = 0; i < 30; i++) {
  2820. udelay(20);
  2821. tw32_f(MAC_STATUS,
  2822. (MAC_STATUS_SYNC_CHANGED |
  2823. MAC_STATUS_CFG_CHANGED));
  2824. udelay(40);
  2825. if ((tr32(MAC_STATUS) &
  2826. (MAC_STATUS_SYNC_CHANGED |
  2827. MAC_STATUS_CFG_CHANGED)) == 0)
  2828. break;
  2829. }
  2830. mac_status = tr32(MAC_STATUS);
  2831. if (current_link_up == 0 &&
  2832. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2833. !(mac_status & MAC_STATUS_RCVD_CFG))
  2834. current_link_up = 1;
  2835. } else {
  2836. tg3_setup_flow_control(tp, 0, 0);
  2837. /* Forcing 1000FD link up. */
  2838. current_link_up = 1;
  2839. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2840. udelay(40);
  2841. tw32_f(MAC_MODE, tp->mac_mode);
  2842. udelay(40);
  2843. }
  2844. out:
  2845. return current_link_up;
  2846. }
  2847. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2848. {
  2849. u32 orig_pause_cfg;
  2850. u16 orig_active_speed;
  2851. u8 orig_active_duplex;
  2852. u32 mac_status;
  2853. int current_link_up;
  2854. int i;
  2855. orig_pause_cfg = tp->link_config.active_flowctrl;
  2856. orig_active_speed = tp->link_config.active_speed;
  2857. orig_active_duplex = tp->link_config.active_duplex;
  2858. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2859. netif_carrier_ok(tp->dev) &&
  2860. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2861. mac_status = tr32(MAC_STATUS);
  2862. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2863. MAC_STATUS_SIGNAL_DET |
  2864. MAC_STATUS_CFG_CHANGED |
  2865. MAC_STATUS_RCVD_CFG);
  2866. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2867. MAC_STATUS_SIGNAL_DET)) {
  2868. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2869. MAC_STATUS_CFG_CHANGED));
  2870. return 0;
  2871. }
  2872. }
  2873. tw32_f(MAC_TX_AUTO_NEG, 0);
  2874. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2875. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2876. tw32_f(MAC_MODE, tp->mac_mode);
  2877. udelay(40);
  2878. if (tp->phy_id == PHY_ID_BCM8002)
  2879. tg3_init_bcm8002(tp);
  2880. /* Enable link change event even when serdes polling. */
  2881. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2882. udelay(40);
  2883. current_link_up = 0;
  2884. mac_status = tr32(MAC_STATUS);
  2885. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2886. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2887. else
  2888. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2889. tp->hw_status->status =
  2890. (SD_STATUS_UPDATED |
  2891. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2892. for (i = 0; i < 100; i++) {
  2893. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2894. MAC_STATUS_CFG_CHANGED));
  2895. udelay(5);
  2896. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2897. MAC_STATUS_CFG_CHANGED |
  2898. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2899. break;
  2900. }
  2901. mac_status = tr32(MAC_STATUS);
  2902. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2903. current_link_up = 0;
  2904. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2905. tp->serdes_counter == 0) {
  2906. tw32_f(MAC_MODE, (tp->mac_mode |
  2907. MAC_MODE_SEND_CONFIGS));
  2908. udelay(1);
  2909. tw32_f(MAC_MODE, tp->mac_mode);
  2910. }
  2911. }
  2912. if (current_link_up == 1) {
  2913. tp->link_config.active_speed = SPEED_1000;
  2914. tp->link_config.active_duplex = DUPLEX_FULL;
  2915. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2916. LED_CTRL_LNKLED_OVERRIDE |
  2917. LED_CTRL_1000MBPS_ON));
  2918. } else {
  2919. tp->link_config.active_speed = SPEED_INVALID;
  2920. tp->link_config.active_duplex = DUPLEX_INVALID;
  2921. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2922. LED_CTRL_LNKLED_OVERRIDE |
  2923. LED_CTRL_TRAFFIC_OVERRIDE));
  2924. }
  2925. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2926. if (current_link_up)
  2927. netif_carrier_on(tp->dev);
  2928. else
  2929. netif_carrier_off(tp->dev);
  2930. tg3_link_report(tp);
  2931. } else {
  2932. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2933. if (orig_pause_cfg != now_pause_cfg ||
  2934. orig_active_speed != tp->link_config.active_speed ||
  2935. orig_active_duplex != tp->link_config.active_duplex)
  2936. tg3_link_report(tp);
  2937. }
  2938. return 0;
  2939. }
  2940. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2941. {
  2942. int current_link_up, err = 0;
  2943. u32 bmsr, bmcr;
  2944. u16 current_speed;
  2945. u8 current_duplex;
  2946. u32 local_adv, remote_adv;
  2947. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2948. tw32_f(MAC_MODE, tp->mac_mode);
  2949. udelay(40);
  2950. tw32(MAC_EVENT, 0);
  2951. tw32_f(MAC_STATUS,
  2952. (MAC_STATUS_SYNC_CHANGED |
  2953. MAC_STATUS_CFG_CHANGED |
  2954. MAC_STATUS_MI_COMPLETION |
  2955. MAC_STATUS_LNKSTATE_CHANGED));
  2956. udelay(40);
  2957. if (force_reset)
  2958. tg3_phy_reset(tp);
  2959. current_link_up = 0;
  2960. current_speed = SPEED_INVALID;
  2961. current_duplex = DUPLEX_INVALID;
  2962. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2963. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2965. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2966. bmsr |= BMSR_LSTATUS;
  2967. else
  2968. bmsr &= ~BMSR_LSTATUS;
  2969. }
  2970. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2971. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2972. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2973. /* do nothing, just check for link up at the end */
  2974. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2975. u32 adv, new_adv;
  2976. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2977. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2978. ADVERTISE_1000XPAUSE |
  2979. ADVERTISE_1000XPSE_ASYM |
  2980. ADVERTISE_SLCT);
  2981. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2982. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2983. new_adv |= ADVERTISE_1000XHALF;
  2984. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2985. new_adv |= ADVERTISE_1000XFULL;
  2986. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2987. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2988. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2989. tg3_writephy(tp, MII_BMCR, bmcr);
  2990. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2991. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2992. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2993. return err;
  2994. }
  2995. } else {
  2996. u32 new_bmcr;
  2997. bmcr &= ~BMCR_SPEED1000;
  2998. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2999. if (tp->link_config.duplex == DUPLEX_FULL)
  3000. new_bmcr |= BMCR_FULLDPLX;
  3001. if (new_bmcr != bmcr) {
  3002. /* BMCR_SPEED1000 is a reserved bit that needs
  3003. * to be set on write.
  3004. */
  3005. new_bmcr |= BMCR_SPEED1000;
  3006. /* Force a linkdown */
  3007. if (netif_carrier_ok(tp->dev)) {
  3008. u32 adv;
  3009. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3010. adv &= ~(ADVERTISE_1000XFULL |
  3011. ADVERTISE_1000XHALF |
  3012. ADVERTISE_SLCT);
  3013. tg3_writephy(tp, MII_ADVERTISE, adv);
  3014. tg3_writephy(tp, MII_BMCR, bmcr |
  3015. BMCR_ANRESTART |
  3016. BMCR_ANENABLE);
  3017. udelay(10);
  3018. netif_carrier_off(tp->dev);
  3019. }
  3020. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3021. bmcr = new_bmcr;
  3022. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3023. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3024. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3025. ASIC_REV_5714) {
  3026. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3027. bmsr |= BMSR_LSTATUS;
  3028. else
  3029. bmsr &= ~BMSR_LSTATUS;
  3030. }
  3031. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3032. }
  3033. }
  3034. if (bmsr & BMSR_LSTATUS) {
  3035. current_speed = SPEED_1000;
  3036. current_link_up = 1;
  3037. if (bmcr & BMCR_FULLDPLX)
  3038. current_duplex = DUPLEX_FULL;
  3039. else
  3040. current_duplex = DUPLEX_HALF;
  3041. local_adv = 0;
  3042. remote_adv = 0;
  3043. if (bmcr & BMCR_ANENABLE) {
  3044. u32 common;
  3045. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3046. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3047. common = local_adv & remote_adv;
  3048. if (common & (ADVERTISE_1000XHALF |
  3049. ADVERTISE_1000XFULL)) {
  3050. if (common & ADVERTISE_1000XFULL)
  3051. current_duplex = DUPLEX_FULL;
  3052. else
  3053. current_duplex = DUPLEX_HALF;
  3054. }
  3055. else
  3056. current_link_up = 0;
  3057. }
  3058. }
  3059. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3060. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3061. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3062. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3063. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3064. tw32_f(MAC_MODE, tp->mac_mode);
  3065. udelay(40);
  3066. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3067. tp->link_config.active_speed = current_speed;
  3068. tp->link_config.active_duplex = current_duplex;
  3069. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3070. if (current_link_up)
  3071. netif_carrier_on(tp->dev);
  3072. else {
  3073. netif_carrier_off(tp->dev);
  3074. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3075. }
  3076. tg3_link_report(tp);
  3077. }
  3078. return err;
  3079. }
  3080. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3081. {
  3082. if (tp->serdes_counter) {
  3083. /* Give autoneg time to complete. */
  3084. tp->serdes_counter--;
  3085. return;
  3086. }
  3087. if (!netif_carrier_ok(tp->dev) &&
  3088. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3089. u32 bmcr;
  3090. tg3_readphy(tp, MII_BMCR, &bmcr);
  3091. if (bmcr & BMCR_ANENABLE) {
  3092. u32 phy1, phy2;
  3093. /* Select shadow register 0x1f */
  3094. tg3_writephy(tp, 0x1c, 0x7c00);
  3095. tg3_readphy(tp, 0x1c, &phy1);
  3096. /* Select expansion interrupt status register */
  3097. tg3_writephy(tp, 0x17, 0x0f01);
  3098. tg3_readphy(tp, 0x15, &phy2);
  3099. tg3_readphy(tp, 0x15, &phy2);
  3100. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3101. /* We have signal detect and not receiving
  3102. * config code words, link is up by parallel
  3103. * detection.
  3104. */
  3105. bmcr &= ~BMCR_ANENABLE;
  3106. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3107. tg3_writephy(tp, MII_BMCR, bmcr);
  3108. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3109. }
  3110. }
  3111. }
  3112. else if (netif_carrier_ok(tp->dev) &&
  3113. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3114. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3115. u32 phy2;
  3116. /* Select expansion interrupt status register */
  3117. tg3_writephy(tp, 0x17, 0x0f01);
  3118. tg3_readphy(tp, 0x15, &phy2);
  3119. if (phy2 & 0x20) {
  3120. u32 bmcr;
  3121. /* Config code words received, turn on autoneg. */
  3122. tg3_readphy(tp, MII_BMCR, &bmcr);
  3123. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3124. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3125. }
  3126. }
  3127. }
  3128. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3129. {
  3130. int err;
  3131. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3132. err = tg3_setup_fiber_phy(tp, force_reset);
  3133. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3134. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3135. } else {
  3136. err = tg3_setup_copper_phy(tp, force_reset);
  3137. }
  3138. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3139. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3140. u32 val, scale;
  3141. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3142. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3143. scale = 65;
  3144. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3145. scale = 6;
  3146. else
  3147. scale = 12;
  3148. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3149. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3150. tw32(GRC_MISC_CFG, val);
  3151. }
  3152. if (tp->link_config.active_speed == SPEED_1000 &&
  3153. tp->link_config.active_duplex == DUPLEX_HALF)
  3154. tw32(MAC_TX_LENGTHS,
  3155. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3156. (6 << TX_LENGTHS_IPG_SHIFT) |
  3157. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3158. else
  3159. tw32(MAC_TX_LENGTHS,
  3160. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3161. (6 << TX_LENGTHS_IPG_SHIFT) |
  3162. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3164. if (netif_carrier_ok(tp->dev)) {
  3165. tw32(HOSTCC_STAT_COAL_TICKS,
  3166. tp->coal.stats_block_coalesce_usecs);
  3167. } else {
  3168. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3169. }
  3170. }
  3171. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3172. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3173. if (!netif_carrier_ok(tp->dev))
  3174. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3175. tp->pwrmgmt_thresh;
  3176. else
  3177. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3178. tw32(PCIE_PWR_MGMT_THRESH, val);
  3179. }
  3180. return err;
  3181. }
  3182. /* This is called whenever we suspect that the system chipset is re-
  3183. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3184. * is bogus tx completions. We try to recover by setting the
  3185. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3186. * in the workqueue.
  3187. */
  3188. static void tg3_tx_recover(struct tg3 *tp)
  3189. {
  3190. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3191. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3192. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3193. "mapped I/O cycles to the network device, attempting to "
  3194. "recover. Please report the problem to the driver maintainer "
  3195. "and include system chipset information.\n", tp->dev->name);
  3196. spin_lock(&tp->lock);
  3197. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3198. spin_unlock(&tp->lock);
  3199. }
  3200. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3201. {
  3202. smp_mb();
  3203. return (tp->tx_pending -
  3204. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3205. }
  3206. /* Tigon3 never reports partial packet sends. So we do not
  3207. * need special logic to handle SKBs that have not had all
  3208. * of their frags sent yet, like SunGEM does.
  3209. */
  3210. static void tg3_tx(struct tg3 *tp)
  3211. {
  3212. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3213. u32 sw_idx = tp->tx_cons;
  3214. while (sw_idx != hw_idx) {
  3215. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3216. struct sk_buff *skb = ri->skb;
  3217. int i, tx_bug = 0;
  3218. if (unlikely(skb == NULL)) {
  3219. tg3_tx_recover(tp);
  3220. return;
  3221. }
  3222. pci_unmap_single(tp->pdev,
  3223. pci_unmap_addr(ri, mapping),
  3224. skb_headlen(skb),
  3225. PCI_DMA_TODEVICE);
  3226. ri->skb = NULL;
  3227. sw_idx = NEXT_TX(sw_idx);
  3228. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3229. ri = &tp->tx_buffers[sw_idx];
  3230. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3231. tx_bug = 1;
  3232. pci_unmap_page(tp->pdev,
  3233. pci_unmap_addr(ri, mapping),
  3234. skb_shinfo(skb)->frags[i].size,
  3235. PCI_DMA_TODEVICE);
  3236. sw_idx = NEXT_TX(sw_idx);
  3237. }
  3238. dev_kfree_skb(skb);
  3239. if (unlikely(tx_bug)) {
  3240. tg3_tx_recover(tp);
  3241. return;
  3242. }
  3243. }
  3244. tp->tx_cons = sw_idx;
  3245. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3246. * before checking for netif_queue_stopped(). Without the
  3247. * memory barrier, there is a small possibility that tg3_start_xmit()
  3248. * will miss it and cause the queue to be stopped forever.
  3249. */
  3250. smp_mb();
  3251. if (unlikely(netif_queue_stopped(tp->dev) &&
  3252. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3253. netif_tx_lock(tp->dev);
  3254. if (netif_queue_stopped(tp->dev) &&
  3255. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3256. netif_wake_queue(tp->dev);
  3257. netif_tx_unlock(tp->dev);
  3258. }
  3259. }
  3260. /* Returns size of skb allocated or < 0 on error.
  3261. *
  3262. * We only need to fill in the address because the other members
  3263. * of the RX descriptor are invariant, see tg3_init_rings.
  3264. *
  3265. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3266. * posting buffers we only dirty the first cache line of the RX
  3267. * descriptor (containing the address). Whereas for the RX status
  3268. * buffers the cpu only reads the last cacheline of the RX descriptor
  3269. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3270. */
  3271. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3272. int src_idx, u32 dest_idx_unmasked)
  3273. {
  3274. struct tg3_rx_buffer_desc *desc;
  3275. struct ring_info *map, *src_map;
  3276. struct sk_buff *skb;
  3277. dma_addr_t mapping;
  3278. int skb_size, dest_idx;
  3279. src_map = NULL;
  3280. switch (opaque_key) {
  3281. case RXD_OPAQUE_RING_STD:
  3282. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3283. desc = &tp->rx_std[dest_idx];
  3284. map = &tp->rx_std_buffers[dest_idx];
  3285. if (src_idx >= 0)
  3286. src_map = &tp->rx_std_buffers[src_idx];
  3287. skb_size = tp->rx_pkt_buf_sz;
  3288. break;
  3289. case RXD_OPAQUE_RING_JUMBO:
  3290. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3291. desc = &tp->rx_jumbo[dest_idx];
  3292. map = &tp->rx_jumbo_buffers[dest_idx];
  3293. if (src_idx >= 0)
  3294. src_map = &tp->rx_jumbo_buffers[src_idx];
  3295. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3296. break;
  3297. default:
  3298. return -EINVAL;
  3299. }
  3300. /* Do not overwrite any of the map or rp information
  3301. * until we are sure we can commit to a new buffer.
  3302. *
  3303. * Callers depend upon this behavior and assume that
  3304. * we leave everything unchanged if we fail.
  3305. */
  3306. skb = netdev_alloc_skb(tp->dev, skb_size);
  3307. if (skb == NULL)
  3308. return -ENOMEM;
  3309. skb_reserve(skb, tp->rx_offset);
  3310. mapping = pci_map_single(tp->pdev, skb->data,
  3311. skb_size - tp->rx_offset,
  3312. PCI_DMA_FROMDEVICE);
  3313. map->skb = skb;
  3314. pci_unmap_addr_set(map, mapping, mapping);
  3315. if (src_map != NULL)
  3316. src_map->skb = NULL;
  3317. desc->addr_hi = ((u64)mapping >> 32);
  3318. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3319. return skb_size;
  3320. }
  3321. /* We only need to move over in the address because the other
  3322. * members of the RX descriptor are invariant. See notes above
  3323. * tg3_alloc_rx_skb for full details.
  3324. */
  3325. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3326. int src_idx, u32 dest_idx_unmasked)
  3327. {
  3328. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3329. struct ring_info *src_map, *dest_map;
  3330. int dest_idx;
  3331. switch (opaque_key) {
  3332. case RXD_OPAQUE_RING_STD:
  3333. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3334. dest_desc = &tp->rx_std[dest_idx];
  3335. dest_map = &tp->rx_std_buffers[dest_idx];
  3336. src_desc = &tp->rx_std[src_idx];
  3337. src_map = &tp->rx_std_buffers[src_idx];
  3338. break;
  3339. case RXD_OPAQUE_RING_JUMBO:
  3340. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3341. dest_desc = &tp->rx_jumbo[dest_idx];
  3342. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3343. src_desc = &tp->rx_jumbo[src_idx];
  3344. src_map = &tp->rx_jumbo_buffers[src_idx];
  3345. break;
  3346. default:
  3347. return;
  3348. }
  3349. dest_map->skb = src_map->skb;
  3350. pci_unmap_addr_set(dest_map, mapping,
  3351. pci_unmap_addr(src_map, mapping));
  3352. dest_desc->addr_hi = src_desc->addr_hi;
  3353. dest_desc->addr_lo = src_desc->addr_lo;
  3354. src_map->skb = NULL;
  3355. }
  3356. #if TG3_VLAN_TAG_USED
  3357. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3358. {
  3359. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3360. }
  3361. #endif
  3362. /* The RX ring scheme is composed of multiple rings which post fresh
  3363. * buffers to the chip, and one special ring the chip uses to report
  3364. * status back to the host.
  3365. *
  3366. * The special ring reports the status of received packets to the
  3367. * host. The chip does not write into the original descriptor the
  3368. * RX buffer was obtained from. The chip simply takes the original
  3369. * descriptor as provided by the host, updates the status and length
  3370. * field, then writes this into the next status ring entry.
  3371. *
  3372. * Each ring the host uses to post buffers to the chip is described
  3373. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3374. * it is first placed into the on-chip ram. When the packet's length
  3375. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3376. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3377. * which is within the range of the new packet's length is chosen.
  3378. *
  3379. * The "separate ring for rx status" scheme may sound queer, but it makes
  3380. * sense from a cache coherency perspective. If only the host writes
  3381. * to the buffer post rings, and only the chip writes to the rx status
  3382. * rings, then cache lines never move beyond shared-modified state.
  3383. * If both the host and chip were to write into the same ring, cache line
  3384. * eviction could occur since both entities want it in an exclusive state.
  3385. */
  3386. static int tg3_rx(struct tg3 *tp, int budget)
  3387. {
  3388. u32 work_mask, rx_std_posted = 0;
  3389. u32 sw_idx = tp->rx_rcb_ptr;
  3390. u16 hw_idx;
  3391. int received;
  3392. hw_idx = tp->hw_status->idx[0].rx_producer;
  3393. /*
  3394. * We need to order the read of hw_idx and the read of
  3395. * the opaque cookie.
  3396. */
  3397. rmb();
  3398. work_mask = 0;
  3399. received = 0;
  3400. while (sw_idx != hw_idx && budget > 0) {
  3401. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3402. unsigned int len;
  3403. struct sk_buff *skb;
  3404. dma_addr_t dma_addr;
  3405. u32 opaque_key, desc_idx, *post_ptr;
  3406. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3407. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3408. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3409. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3410. mapping);
  3411. skb = tp->rx_std_buffers[desc_idx].skb;
  3412. post_ptr = &tp->rx_std_ptr;
  3413. rx_std_posted++;
  3414. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3415. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3416. mapping);
  3417. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3418. post_ptr = &tp->rx_jumbo_ptr;
  3419. }
  3420. else {
  3421. goto next_pkt_nopost;
  3422. }
  3423. work_mask |= opaque_key;
  3424. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3425. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3426. drop_it:
  3427. tg3_recycle_rx(tp, opaque_key,
  3428. desc_idx, *post_ptr);
  3429. drop_it_no_recycle:
  3430. /* Other statistics kept track of by card. */
  3431. tp->net_stats.rx_dropped++;
  3432. goto next_pkt;
  3433. }
  3434. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3435. if (len > RX_COPY_THRESHOLD
  3436. && tp->rx_offset == 2
  3437. /* rx_offset != 2 iff this is a 5701 card running
  3438. * in PCI-X mode [see tg3_get_invariants()] */
  3439. ) {
  3440. int skb_size;
  3441. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3442. desc_idx, *post_ptr);
  3443. if (skb_size < 0)
  3444. goto drop_it;
  3445. pci_unmap_single(tp->pdev, dma_addr,
  3446. skb_size - tp->rx_offset,
  3447. PCI_DMA_FROMDEVICE);
  3448. skb_put(skb, len);
  3449. } else {
  3450. struct sk_buff *copy_skb;
  3451. tg3_recycle_rx(tp, opaque_key,
  3452. desc_idx, *post_ptr);
  3453. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3454. if (copy_skb == NULL)
  3455. goto drop_it_no_recycle;
  3456. skb_reserve(copy_skb, 2);
  3457. skb_put(copy_skb, len);
  3458. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3459. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3460. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3461. /* We'll reuse the original ring buffer. */
  3462. skb = copy_skb;
  3463. }
  3464. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3465. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3466. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3467. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3468. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3469. else
  3470. skb->ip_summed = CHECKSUM_NONE;
  3471. skb->protocol = eth_type_trans(skb, tp->dev);
  3472. #if TG3_VLAN_TAG_USED
  3473. if (tp->vlgrp != NULL &&
  3474. desc->type_flags & RXD_FLAG_VLAN) {
  3475. tg3_vlan_rx(tp, skb,
  3476. desc->err_vlan & RXD_VLAN_MASK);
  3477. } else
  3478. #endif
  3479. netif_receive_skb(skb);
  3480. tp->dev->last_rx = jiffies;
  3481. received++;
  3482. budget--;
  3483. next_pkt:
  3484. (*post_ptr)++;
  3485. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3486. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3487. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3488. TG3_64BIT_REG_LOW, idx);
  3489. work_mask &= ~RXD_OPAQUE_RING_STD;
  3490. rx_std_posted = 0;
  3491. }
  3492. next_pkt_nopost:
  3493. sw_idx++;
  3494. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3495. /* Refresh hw_idx to see if there is new work */
  3496. if (sw_idx == hw_idx) {
  3497. hw_idx = tp->hw_status->idx[0].rx_producer;
  3498. rmb();
  3499. }
  3500. }
  3501. /* ACK the status ring. */
  3502. tp->rx_rcb_ptr = sw_idx;
  3503. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3504. /* Refill RX ring(s). */
  3505. if (work_mask & RXD_OPAQUE_RING_STD) {
  3506. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3507. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3508. sw_idx);
  3509. }
  3510. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3511. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3512. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3513. sw_idx);
  3514. }
  3515. mmiowb();
  3516. return received;
  3517. }
  3518. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3519. {
  3520. struct tg3_hw_status *sblk = tp->hw_status;
  3521. /* handle link change and other phy events */
  3522. if (!(tp->tg3_flags &
  3523. (TG3_FLAG_USE_LINKCHG_REG |
  3524. TG3_FLAG_POLL_SERDES))) {
  3525. if (sblk->status & SD_STATUS_LINK_CHG) {
  3526. sblk->status = SD_STATUS_UPDATED |
  3527. (sblk->status & ~SD_STATUS_LINK_CHG);
  3528. spin_lock(&tp->lock);
  3529. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3530. tw32_f(MAC_STATUS,
  3531. (MAC_STATUS_SYNC_CHANGED |
  3532. MAC_STATUS_CFG_CHANGED |
  3533. MAC_STATUS_MI_COMPLETION |
  3534. MAC_STATUS_LNKSTATE_CHANGED));
  3535. udelay(40);
  3536. } else
  3537. tg3_setup_phy(tp, 0);
  3538. spin_unlock(&tp->lock);
  3539. }
  3540. }
  3541. /* run TX completion thread */
  3542. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3543. tg3_tx(tp);
  3544. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3545. return work_done;
  3546. }
  3547. /* run RX thread, within the bounds set by NAPI.
  3548. * All RX "locking" is done by ensuring outside
  3549. * code synchronizes with tg3->napi.poll()
  3550. */
  3551. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3552. work_done += tg3_rx(tp, budget - work_done);
  3553. return work_done;
  3554. }
  3555. static int tg3_poll(struct napi_struct *napi, int budget)
  3556. {
  3557. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3558. int work_done = 0;
  3559. struct tg3_hw_status *sblk = tp->hw_status;
  3560. while (1) {
  3561. work_done = tg3_poll_work(tp, work_done, budget);
  3562. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3563. goto tx_recovery;
  3564. if (unlikely(work_done >= budget))
  3565. break;
  3566. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3567. /* tp->last_tag is used in tg3_restart_ints() below
  3568. * to tell the hw how much work has been processed,
  3569. * so we must read it before checking for more work.
  3570. */
  3571. tp->last_tag = sblk->status_tag;
  3572. rmb();
  3573. } else
  3574. sblk->status &= ~SD_STATUS_UPDATED;
  3575. if (likely(!tg3_has_work(tp))) {
  3576. netif_rx_complete(tp->dev, napi);
  3577. tg3_restart_ints(tp);
  3578. break;
  3579. }
  3580. }
  3581. return work_done;
  3582. tx_recovery:
  3583. /* work_done is guaranteed to be less than budget. */
  3584. netif_rx_complete(tp->dev, napi);
  3585. schedule_work(&tp->reset_task);
  3586. return work_done;
  3587. }
  3588. static void tg3_irq_quiesce(struct tg3 *tp)
  3589. {
  3590. BUG_ON(tp->irq_sync);
  3591. tp->irq_sync = 1;
  3592. smp_mb();
  3593. synchronize_irq(tp->pdev->irq);
  3594. }
  3595. static inline int tg3_irq_sync(struct tg3 *tp)
  3596. {
  3597. return tp->irq_sync;
  3598. }
  3599. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3600. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3601. * with as well. Most of the time, this is not necessary except when
  3602. * shutting down the device.
  3603. */
  3604. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3605. {
  3606. spin_lock_bh(&tp->lock);
  3607. if (irq_sync)
  3608. tg3_irq_quiesce(tp);
  3609. }
  3610. static inline void tg3_full_unlock(struct tg3 *tp)
  3611. {
  3612. spin_unlock_bh(&tp->lock);
  3613. }
  3614. /* One-shot MSI handler - Chip automatically disables interrupt
  3615. * after sending MSI so driver doesn't have to do it.
  3616. */
  3617. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3618. {
  3619. struct net_device *dev = dev_id;
  3620. struct tg3 *tp = netdev_priv(dev);
  3621. prefetch(tp->hw_status);
  3622. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3623. if (likely(!tg3_irq_sync(tp)))
  3624. netif_rx_schedule(dev, &tp->napi);
  3625. return IRQ_HANDLED;
  3626. }
  3627. /* MSI ISR - No need to check for interrupt sharing and no need to
  3628. * flush status block and interrupt mailbox. PCI ordering rules
  3629. * guarantee that MSI will arrive after the status block.
  3630. */
  3631. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3632. {
  3633. struct net_device *dev = dev_id;
  3634. struct tg3 *tp = netdev_priv(dev);
  3635. prefetch(tp->hw_status);
  3636. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3637. /*
  3638. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3639. * chip-internal interrupt pending events.
  3640. * Writing non-zero to intr-mbox-0 additional tells the
  3641. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3642. * event coalescing.
  3643. */
  3644. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3645. if (likely(!tg3_irq_sync(tp)))
  3646. netif_rx_schedule(dev, &tp->napi);
  3647. return IRQ_RETVAL(1);
  3648. }
  3649. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3650. {
  3651. struct net_device *dev = dev_id;
  3652. struct tg3 *tp = netdev_priv(dev);
  3653. struct tg3_hw_status *sblk = tp->hw_status;
  3654. unsigned int handled = 1;
  3655. /* In INTx mode, it is possible for the interrupt to arrive at
  3656. * the CPU before the status block posted prior to the interrupt.
  3657. * Reading the PCI State register will confirm whether the
  3658. * interrupt is ours and will flush the status block.
  3659. */
  3660. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3661. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3662. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3663. handled = 0;
  3664. goto out;
  3665. }
  3666. }
  3667. /*
  3668. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3669. * chip-internal interrupt pending events.
  3670. * Writing non-zero to intr-mbox-0 additional tells the
  3671. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3672. * event coalescing.
  3673. *
  3674. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3675. * spurious interrupts. The flush impacts performance but
  3676. * excessive spurious interrupts can be worse in some cases.
  3677. */
  3678. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3679. if (tg3_irq_sync(tp))
  3680. goto out;
  3681. sblk->status &= ~SD_STATUS_UPDATED;
  3682. if (likely(tg3_has_work(tp))) {
  3683. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3684. netif_rx_schedule(dev, &tp->napi);
  3685. } else {
  3686. /* No work, shared interrupt perhaps? re-enable
  3687. * interrupts, and flush that PCI write
  3688. */
  3689. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3690. 0x00000000);
  3691. }
  3692. out:
  3693. return IRQ_RETVAL(handled);
  3694. }
  3695. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3696. {
  3697. struct net_device *dev = dev_id;
  3698. struct tg3 *tp = netdev_priv(dev);
  3699. struct tg3_hw_status *sblk = tp->hw_status;
  3700. unsigned int handled = 1;
  3701. /* In INTx mode, it is possible for the interrupt to arrive at
  3702. * the CPU before the status block posted prior to the interrupt.
  3703. * Reading the PCI State register will confirm whether the
  3704. * interrupt is ours and will flush the status block.
  3705. */
  3706. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3707. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3708. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3709. handled = 0;
  3710. goto out;
  3711. }
  3712. }
  3713. /*
  3714. * writing any value to intr-mbox-0 clears PCI INTA# and
  3715. * chip-internal interrupt pending events.
  3716. * writing non-zero to intr-mbox-0 additional tells the
  3717. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3718. * event coalescing.
  3719. *
  3720. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3721. * spurious interrupts. The flush impacts performance but
  3722. * excessive spurious interrupts can be worse in some cases.
  3723. */
  3724. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3725. if (tg3_irq_sync(tp))
  3726. goto out;
  3727. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3728. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3729. /* Update last_tag to mark that this status has been
  3730. * seen. Because interrupt may be shared, we may be
  3731. * racing with tg3_poll(), so only update last_tag
  3732. * if tg3_poll() is not scheduled.
  3733. */
  3734. tp->last_tag = sblk->status_tag;
  3735. __netif_rx_schedule(dev, &tp->napi);
  3736. }
  3737. out:
  3738. return IRQ_RETVAL(handled);
  3739. }
  3740. /* ISR for interrupt test */
  3741. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3742. {
  3743. struct net_device *dev = dev_id;
  3744. struct tg3 *tp = netdev_priv(dev);
  3745. struct tg3_hw_status *sblk = tp->hw_status;
  3746. if ((sblk->status & SD_STATUS_UPDATED) ||
  3747. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3748. tg3_disable_ints(tp);
  3749. return IRQ_RETVAL(1);
  3750. }
  3751. return IRQ_RETVAL(0);
  3752. }
  3753. static int tg3_init_hw(struct tg3 *, int);
  3754. static int tg3_halt(struct tg3 *, int, int);
  3755. /* Restart hardware after configuration changes, self-test, etc.
  3756. * Invoked with tp->lock held.
  3757. */
  3758. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3759. __releases(tp->lock)
  3760. __acquires(tp->lock)
  3761. {
  3762. int err;
  3763. err = tg3_init_hw(tp, reset_phy);
  3764. if (err) {
  3765. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3766. "aborting.\n", tp->dev->name);
  3767. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3768. tg3_full_unlock(tp);
  3769. del_timer_sync(&tp->timer);
  3770. tp->irq_sync = 0;
  3771. napi_enable(&tp->napi);
  3772. dev_close(tp->dev);
  3773. tg3_full_lock(tp, 0);
  3774. }
  3775. return err;
  3776. }
  3777. #ifdef CONFIG_NET_POLL_CONTROLLER
  3778. static void tg3_poll_controller(struct net_device *dev)
  3779. {
  3780. struct tg3 *tp = netdev_priv(dev);
  3781. tg3_interrupt(tp->pdev->irq, dev);
  3782. }
  3783. #endif
  3784. static void tg3_reset_task(struct work_struct *work)
  3785. {
  3786. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3787. int err;
  3788. unsigned int restart_timer;
  3789. tg3_full_lock(tp, 0);
  3790. if (!netif_running(tp->dev)) {
  3791. tg3_full_unlock(tp);
  3792. return;
  3793. }
  3794. tg3_full_unlock(tp);
  3795. tg3_phy_stop(tp);
  3796. tg3_netif_stop(tp);
  3797. tg3_full_lock(tp, 1);
  3798. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3799. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3800. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3801. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3802. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3803. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3804. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3805. }
  3806. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3807. err = tg3_init_hw(tp, 1);
  3808. if (err)
  3809. goto out;
  3810. tg3_netif_start(tp);
  3811. if (restart_timer)
  3812. mod_timer(&tp->timer, jiffies + 1);
  3813. out:
  3814. tg3_full_unlock(tp);
  3815. if (!err)
  3816. tg3_phy_start(tp);
  3817. }
  3818. static void tg3_dump_short_state(struct tg3 *tp)
  3819. {
  3820. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3821. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3822. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3823. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3824. }
  3825. static void tg3_tx_timeout(struct net_device *dev)
  3826. {
  3827. struct tg3 *tp = netdev_priv(dev);
  3828. if (netif_msg_tx_err(tp)) {
  3829. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3830. dev->name);
  3831. tg3_dump_short_state(tp);
  3832. }
  3833. schedule_work(&tp->reset_task);
  3834. }
  3835. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3836. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3837. {
  3838. u32 base = (u32) mapping & 0xffffffff;
  3839. return ((base > 0xffffdcc0) &&
  3840. (base + len + 8 < base));
  3841. }
  3842. /* Test for DMA addresses > 40-bit */
  3843. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3844. int len)
  3845. {
  3846. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3847. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3848. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3849. return 0;
  3850. #else
  3851. return 0;
  3852. #endif
  3853. }
  3854. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3855. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3856. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3857. u32 last_plus_one, u32 *start,
  3858. u32 base_flags, u32 mss)
  3859. {
  3860. struct sk_buff *new_skb;
  3861. dma_addr_t new_addr = 0;
  3862. u32 entry = *start;
  3863. int i, ret = 0;
  3864. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3865. new_skb = skb_copy(skb, GFP_ATOMIC);
  3866. else {
  3867. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3868. new_skb = skb_copy_expand(skb,
  3869. skb_headroom(skb) + more_headroom,
  3870. skb_tailroom(skb), GFP_ATOMIC);
  3871. }
  3872. if (!new_skb) {
  3873. ret = -1;
  3874. } else {
  3875. /* New SKB is guaranteed to be linear. */
  3876. entry = *start;
  3877. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3878. PCI_DMA_TODEVICE);
  3879. /* Make sure new skb does not cross any 4G boundaries.
  3880. * Drop the packet if it does.
  3881. */
  3882. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3883. ret = -1;
  3884. dev_kfree_skb(new_skb);
  3885. new_skb = NULL;
  3886. } else {
  3887. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3888. base_flags, 1 | (mss << 1));
  3889. *start = NEXT_TX(entry);
  3890. }
  3891. }
  3892. /* Now clean up the sw ring entries. */
  3893. i = 0;
  3894. while (entry != last_plus_one) {
  3895. int len;
  3896. if (i == 0)
  3897. len = skb_headlen(skb);
  3898. else
  3899. len = skb_shinfo(skb)->frags[i-1].size;
  3900. pci_unmap_single(tp->pdev,
  3901. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3902. len, PCI_DMA_TODEVICE);
  3903. if (i == 0) {
  3904. tp->tx_buffers[entry].skb = new_skb;
  3905. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3906. } else {
  3907. tp->tx_buffers[entry].skb = NULL;
  3908. }
  3909. entry = NEXT_TX(entry);
  3910. i++;
  3911. }
  3912. dev_kfree_skb(skb);
  3913. return ret;
  3914. }
  3915. static void tg3_set_txd(struct tg3 *tp, int entry,
  3916. dma_addr_t mapping, int len, u32 flags,
  3917. u32 mss_and_is_end)
  3918. {
  3919. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3920. int is_end = (mss_and_is_end & 0x1);
  3921. u32 mss = (mss_and_is_end >> 1);
  3922. u32 vlan_tag = 0;
  3923. if (is_end)
  3924. flags |= TXD_FLAG_END;
  3925. if (flags & TXD_FLAG_VLAN) {
  3926. vlan_tag = flags >> 16;
  3927. flags &= 0xffff;
  3928. }
  3929. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3930. txd->addr_hi = ((u64) mapping >> 32);
  3931. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3932. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3933. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3934. }
  3935. /* hard_start_xmit for devices that don't have any bugs and
  3936. * support TG3_FLG2_HW_TSO_2 only.
  3937. */
  3938. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3939. {
  3940. struct tg3 *tp = netdev_priv(dev);
  3941. dma_addr_t mapping;
  3942. u32 len, entry, base_flags, mss;
  3943. len = skb_headlen(skb);
  3944. /* We are running in BH disabled context with netif_tx_lock
  3945. * and TX reclaim runs via tp->napi.poll inside of a software
  3946. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3947. * no IRQ context deadlocks to worry about either. Rejoice!
  3948. */
  3949. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3950. if (!netif_queue_stopped(dev)) {
  3951. netif_stop_queue(dev);
  3952. /* This is a hard error, log it. */
  3953. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3954. "queue awake!\n", dev->name);
  3955. }
  3956. return NETDEV_TX_BUSY;
  3957. }
  3958. entry = tp->tx_prod;
  3959. base_flags = 0;
  3960. mss = 0;
  3961. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3962. int tcp_opt_len, ip_tcp_len;
  3963. if (skb_header_cloned(skb) &&
  3964. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3965. dev_kfree_skb(skb);
  3966. goto out_unlock;
  3967. }
  3968. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3969. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3970. else {
  3971. struct iphdr *iph = ip_hdr(skb);
  3972. tcp_opt_len = tcp_optlen(skb);
  3973. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3974. iph->check = 0;
  3975. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3976. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3977. }
  3978. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3979. TXD_FLAG_CPU_POST_DMA);
  3980. tcp_hdr(skb)->check = 0;
  3981. }
  3982. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3983. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3984. #if TG3_VLAN_TAG_USED
  3985. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3986. base_flags |= (TXD_FLAG_VLAN |
  3987. (vlan_tx_tag_get(skb) << 16));
  3988. #endif
  3989. /* Queue skb data, a.k.a. the main skb fragment. */
  3990. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3991. tp->tx_buffers[entry].skb = skb;
  3992. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3993. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3994. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3995. entry = NEXT_TX(entry);
  3996. /* Now loop through additional data fragments, and queue them. */
  3997. if (skb_shinfo(skb)->nr_frags > 0) {
  3998. unsigned int i, last;
  3999. last = skb_shinfo(skb)->nr_frags - 1;
  4000. for (i = 0; i <= last; i++) {
  4001. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4002. len = frag->size;
  4003. mapping = pci_map_page(tp->pdev,
  4004. frag->page,
  4005. frag->page_offset,
  4006. len, PCI_DMA_TODEVICE);
  4007. tp->tx_buffers[entry].skb = NULL;
  4008. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4009. tg3_set_txd(tp, entry, mapping, len,
  4010. base_flags, (i == last) | (mss << 1));
  4011. entry = NEXT_TX(entry);
  4012. }
  4013. }
  4014. /* Packets are ready, update Tx producer idx local and on card. */
  4015. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4016. tp->tx_prod = entry;
  4017. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4018. netif_stop_queue(dev);
  4019. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4020. netif_wake_queue(tp->dev);
  4021. }
  4022. out_unlock:
  4023. mmiowb();
  4024. dev->trans_start = jiffies;
  4025. return NETDEV_TX_OK;
  4026. }
  4027. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4028. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4029. * TSO header is greater than 80 bytes.
  4030. */
  4031. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4032. {
  4033. struct sk_buff *segs, *nskb;
  4034. /* Estimate the number of fragments in the worst case */
  4035. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4036. netif_stop_queue(tp->dev);
  4037. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4038. return NETDEV_TX_BUSY;
  4039. netif_wake_queue(tp->dev);
  4040. }
  4041. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4042. if (IS_ERR(segs))
  4043. goto tg3_tso_bug_end;
  4044. do {
  4045. nskb = segs;
  4046. segs = segs->next;
  4047. nskb->next = NULL;
  4048. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4049. } while (segs);
  4050. tg3_tso_bug_end:
  4051. dev_kfree_skb(skb);
  4052. return NETDEV_TX_OK;
  4053. }
  4054. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4055. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4056. */
  4057. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4058. {
  4059. struct tg3 *tp = netdev_priv(dev);
  4060. dma_addr_t mapping;
  4061. u32 len, entry, base_flags, mss;
  4062. int would_hit_hwbug;
  4063. len = skb_headlen(skb);
  4064. /* We are running in BH disabled context with netif_tx_lock
  4065. * and TX reclaim runs via tp->napi.poll inside of a software
  4066. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4067. * no IRQ context deadlocks to worry about either. Rejoice!
  4068. */
  4069. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4070. if (!netif_queue_stopped(dev)) {
  4071. netif_stop_queue(dev);
  4072. /* This is a hard error, log it. */
  4073. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4074. "queue awake!\n", dev->name);
  4075. }
  4076. return NETDEV_TX_BUSY;
  4077. }
  4078. entry = tp->tx_prod;
  4079. base_flags = 0;
  4080. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4081. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4082. mss = 0;
  4083. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4084. struct iphdr *iph;
  4085. int tcp_opt_len, ip_tcp_len, hdr_len;
  4086. if (skb_header_cloned(skb) &&
  4087. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4088. dev_kfree_skb(skb);
  4089. goto out_unlock;
  4090. }
  4091. tcp_opt_len = tcp_optlen(skb);
  4092. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4093. hdr_len = ip_tcp_len + tcp_opt_len;
  4094. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4095. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4096. return (tg3_tso_bug(tp, skb));
  4097. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4098. TXD_FLAG_CPU_POST_DMA);
  4099. iph = ip_hdr(skb);
  4100. iph->check = 0;
  4101. iph->tot_len = htons(mss + hdr_len);
  4102. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4103. tcp_hdr(skb)->check = 0;
  4104. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4105. } else
  4106. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4107. iph->daddr, 0,
  4108. IPPROTO_TCP,
  4109. 0);
  4110. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4111. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4112. if (tcp_opt_len || iph->ihl > 5) {
  4113. int tsflags;
  4114. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4115. mss |= (tsflags << 11);
  4116. }
  4117. } else {
  4118. if (tcp_opt_len || iph->ihl > 5) {
  4119. int tsflags;
  4120. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4121. base_flags |= tsflags << 12;
  4122. }
  4123. }
  4124. }
  4125. #if TG3_VLAN_TAG_USED
  4126. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4127. base_flags |= (TXD_FLAG_VLAN |
  4128. (vlan_tx_tag_get(skb) << 16));
  4129. #endif
  4130. /* Queue skb data, a.k.a. the main skb fragment. */
  4131. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4132. tp->tx_buffers[entry].skb = skb;
  4133. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4134. would_hit_hwbug = 0;
  4135. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4136. would_hit_hwbug = 1;
  4137. else if (tg3_4g_overflow_test(mapping, len))
  4138. would_hit_hwbug = 1;
  4139. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4140. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4141. entry = NEXT_TX(entry);
  4142. /* Now loop through additional data fragments, and queue them. */
  4143. if (skb_shinfo(skb)->nr_frags > 0) {
  4144. unsigned int i, last;
  4145. last = skb_shinfo(skb)->nr_frags - 1;
  4146. for (i = 0; i <= last; i++) {
  4147. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4148. len = frag->size;
  4149. mapping = pci_map_page(tp->pdev,
  4150. frag->page,
  4151. frag->page_offset,
  4152. len, PCI_DMA_TODEVICE);
  4153. tp->tx_buffers[entry].skb = NULL;
  4154. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4155. if (tg3_4g_overflow_test(mapping, len))
  4156. would_hit_hwbug = 1;
  4157. if (tg3_40bit_overflow_test(tp, mapping, len))
  4158. would_hit_hwbug = 1;
  4159. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4160. tg3_set_txd(tp, entry, mapping, len,
  4161. base_flags, (i == last)|(mss << 1));
  4162. else
  4163. tg3_set_txd(tp, entry, mapping, len,
  4164. base_flags, (i == last));
  4165. entry = NEXT_TX(entry);
  4166. }
  4167. }
  4168. if (would_hit_hwbug) {
  4169. u32 last_plus_one = entry;
  4170. u32 start;
  4171. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4172. start &= (TG3_TX_RING_SIZE - 1);
  4173. /* If the workaround fails due to memory/mapping
  4174. * failure, silently drop this packet.
  4175. */
  4176. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4177. &start, base_flags, mss))
  4178. goto out_unlock;
  4179. entry = start;
  4180. }
  4181. /* Packets are ready, update Tx producer idx local and on card. */
  4182. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4183. tp->tx_prod = entry;
  4184. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4185. netif_stop_queue(dev);
  4186. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4187. netif_wake_queue(tp->dev);
  4188. }
  4189. out_unlock:
  4190. mmiowb();
  4191. dev->trans_start = jiffies;
  4192. return NETDEV_TX_OK;
  4193. }
  4194. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4195. int new_mtu)
  4196. {
  4197. dev->mtu = new_mtu;
  4198. if (new_mtu > ETH_DATA_LEN) {
  4199. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4200. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4201. ethtool_op_set_tso(dev, 0);
  4202. }
  4203. else
  4204. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4205. } else {
  4206. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4207. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4208. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4209. }
  4210. }
  4211. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4212. {
  4213. struct tg3 *tp = netdev_priv(dev);
  4214. int err;
  4215. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4216. return -EINVAL;
  4217. if (!netif_running(dev)) {
  4218. /* We'll just catch it later when the
  4219. * device is up'd.
  4220. */
  4221. tg3_set_mtu(dev, tp, new_mtu);
  4222. return 0;
  4223. }
  4224. tg3_phy_stop(tp);
  4225. tg3_netif_stop(tp);
  4226. tg3_full_lock(tp, 1);
  4227. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4228. tg3_set_mtu(dev, tp, new_mtu);
  4229. err = tg3_restart_hw(tp, 0);
  4230. if (!err)
  4231. tg3_netif_start(tp);
  4232. tg3_full_unlock(tp);
  4233. if (!err)
  4234. tg3_phy_start(tp);
  4235. return err;
  4236. }
  4237. /* Free up pending packets in all rx/tx rings.
  4238. *
  4239. * The chip has been shut down and the driver detached from
  4240. * the networking, so no interrupts or new tx packets will
  4241. * end up in the driver. tp->{tx,}lock is not held and we are not
  4242. * in an interrupt context and thus may sleep.
  4243. */
  4244. static void tg3_free_rings(struct tg3 *tp)
  4245. {
  4246. struct ring_info *rxp;
  4247. int i;
  4248. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4249. rxp = &tp->rx_std_buffers[i];
  4250. if (rxp->skb == NULL)
  4251. continue;
  4252. pci_unmap_single(tp->pdev,
  4253. pci_unmap_addr(rxp, mapping),
  4254. tp->rx_pkt_buf_sz - tp->rx_offset,
  4255. PCI_DMA_FROMDEVICE);
  4256. dev_kfree_skb_any(rxp->skb);
  4257. rxp->skb = NULL;
  4258. }
  4259. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4260. rxp = &tp->rx_jumbo_buffers[i];
  4261. if (rxp->skb == NULL)
  4262. continue;
  4263. pci_unmap_single(tp->pdev,
  4264. pci_unmap_addr(rxp, mapping),
  4265. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4266. PCI_DMA_FROMDEVICE);
  4267. dev_kfree_skb_any(rxp->skb);
  4268. rxp->skb = NULL;
  4269. }
  4270. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4271. struct tx_ring_info *txp;
  4272. struct sk_buff *skb;
  4273. int j;
  4274. txp = &tp->tx_buffers[i];
  4275. skb = txp->skb;
  4276. if (skb == NULL) {
  4277. i++;
  4278. continue;
  4279. }
  4280. pci_unmap_single(tp->pdev,
  4281. pci_unmap_addr(txp, mapping),
  4282. skb_headlen(skb),
  4283. PCI_DMA_TODEVICE);
  4284. txp->skb = NULL;
  4285. i++;
  4286. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  4287. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  4288. pci_unmap_page(tp->pdev,
  4289. pci_unmap_addr(txp, mapping),
  4290. skb_shinfo(skb)->frags[j].size,
  4291. PCI_DMA_TODEVICE);
  4292. i++;
  4293. }
  4294. dev_kfree_skb_any(skb);
  4295. }
  4296. }
  4297. /* Initialize tx/rx rings for packet processing.
  4298. *
  4299. * The chip has been shut down and the driver detached from
  4300. * the networking, so no interrupts or new tx packets will
  4301. * end up in the driver. tp->{tx,}lock are held and thus
  4302. * we may not sleep.
  4303. */
  4304. static int tg3_init_rings(struct tg3 *tp)
  4305. {
  4306. u32 i;
  4307. /* Free up all the SKBs. */
  4308. tg3_free_rings(tp);
  4309. /* Zero out all descriptors. */
  4310. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4311. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4312. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4313. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4314. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4315. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4316. (tp->dev->mtu > ETH_DATA_LEN))
  4317. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4318. /* Initialize invariants of the rings, we only set this
  4319. * stuff once. This works because the card does not
  4320. * write into the rx buffer posting rings.
  4321. */
  4322. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4323. struct tg3_rx_buffer_desc *rxd;
  4324. rxd = &tp->rx_std[i];
  4325. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4326. << RXD_LEN_SHIFT;
  4327. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4328. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4329. (i << RXD_OPAQUE_INDEX_SHIFT));
  4330. }
  4331. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4332. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4333. struct tg3_rx_buffer_desc *rxd;
  4334. rxd = &tp->rx_jumbo[i];
  4335. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4336. << RXD_LEN_SHIFT;
  4337. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4338. RXD_FLAG_JUMBO;
  4339. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4340. (i << RXD_OPAQUE_INDEX_SHIFT));
  4341. }
  4342. }
  4343. /* Now allocate fresh SKBs for each rx ring. */
  4344. for (i = 0; i < tp->rx_pending; i++) {
  4345. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4346. printk(KERN_WARNING PFX
  4347. "%s: Using a smaller RX standard ring, "
  4348. "only %d out of %d buffers were allocated "
  4349. "successfully.\n",
  4350. tp->dev->name, i, tp->rx_pending);
  4351. if (i == 0)
  4352. return -ENOMEM;
  4353. tp->rx_pending = i;
  4354. break;
  4355. }
  4356. }
  4357. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4358. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4359. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4360. -1, i) < 0) {
  4361. printk(KERN_WARNING PFX
  4362. "%s: Using a smaller RX jumbo ring, "
  4363. "only %d out of %d buffers were "
  4364. "allocated successfully.\n",
  4365. tp->dev->name, i, tp->rx_jumbo_pending);
  4366. if (i == 0) {
  4367. tg3_free_rings(tp);
  4368. return -ENOMEM;
  4369. }
  4370. tp->rx_jumbo_pending = i;
  4371. break;
  4372. }
  4373. }
  4374. }
  4375. return 0;
  4376. }
  4377. /*
  4378. * Must not be invoked with interrupt sources disabled and
  4379. * the hardware shutdown down.
  4380. */
  4381. static void tg3_free_consistent(struct tg3 *tp)
  4382. {
  4383. kfree(tp->rx_std_buffers);
  4384. tp->rx_std_buffers = NULL;
  4385. if (tp->rx_std) {
  4386. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4387. tp->rx_std, tp->rx_std_mapping);
  4388. tp->rx_std = NULL;
  4389. }
  4390. if (tp->rx_jumbo) {
  4391. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4392. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4393. tp->rx_jumbo = NULL;
  4394. }
  4395. if (tp->rx_rcb) {
  4396. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4397. tp->rx_rcb, tp->rx_rcb_mapping);
  4398. tp->rx_rcb = NULL;
  4399. }
  4400. if (tp->tx_ring) {
  4401. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4402. tp->tx_ring, tp->tx_desc_mapping);
  4403. tp->tx_ring = NULL;
  4404. }
  4405. if (tp->hw_status) {
  4406. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4407. tp->hw_status, tp->status_mapping);
  4408. tp->hw_status = NULL;
  4409. }
  4410. if (tp->hw_stats) {
  4411. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4412. tp->hw_stats, tp->stats_mapping);
  4413. tp->hw_stats = NULL;
  4414. }
  4415. }
  4416. /*
  4417. * Must not be invoked with interrupt sources disabled and
  4418. * the hardware shutdown down. Can sleep.
  4419. */
  4420. static int tg3_alloc_consistent(struct tg3 *tp)
  4421. {
  4422. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4423. (TG3_RX_RING_SIZE +
  4424. TG3_RX_JUMBO_RING_SIZE)) +
  4425. (sizeof(struct tx_ring_info) *
  4426. TG3_TX_RING_SIZE),
  4427. GFP_KERNEL);
  4428. if (!tp->rx_std_buffers)
  4429. return -ENOMEM;
  4430. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4431. tp->tx_buffers = (struct tx_ring_info *)
  4432. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4433. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4434. &tp->rx_std_mapping);
  4435. if (!tp->rx_std)
  4436. goto err_out;
  4437. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4438. &tp->rx_jumbo_mapping);
  4439. if (!tp->rx_jumbo)
  4440. goto err_out;
  4441. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4442. &tp->rx_rcb_mapping);
  4443. if (!tp->rx_rcb)
  4444. goto err_out;
  4445. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4446. &tp->tx_desc_mapping);
  4447. if (!tp->tx_ring)
  4448. goto err_out;
  4449. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4450. TG3_HW_STATUS_SIZE,
  4451. &tp->status_mapping);
  4452. if (!tp->hw_status)
  4453. goto err_out;
  4454. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4455. sizeof(struct tg3_hw_stats),
  4456. &tp->stats_mapping);
  4457. if (!tp->hw_stats)
  4458. goto err_out;
  4459. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4460. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4461. return 0;
  4462. err_out:
  4463. tg3_free_consistent(tp);
  4464. return -ENOMEM;
  4465. }
  4466. #define MAX_WAIT_CNT 1000
  4467. /* To stop a block, clear the enable bit and poll till it
  4468. * clears. tp->lock is held.
  4469. */
  4470. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4471. {
  4472. unsigned int i;
  4473. u32 val;
  4474. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4475. switch (ofs) {
  4476. case RCVLSC_MODE:
  4477. case DMAC_MODE:
  4478. case MBFREE_MODE:
  4479. case BUFMGR_MODE:
  4480. case MEMARB_MODE:
  4481. /* We can't enable/disable these bits of the
  4482. * 5705/5750, just say success.
  4483. */
  4484. return 0;
  4485. default:
  4486. break;
  4487. }
  4488. }
  4489. val = tr32(ofs);
  4490. val &= ~enable_bit;
  4491. tw32_f(ofs, val);
  4492. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4493. udelay(100);
  4494. val = tr32(ofs);
  4495. if ((val & enable_bit) == 0)
  4496. break;
  4497. }
  4498. if (i == MAX_WAIT_CNT && !silent) {
  4499. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4500. "ofs=%lx enable_bit=%x\n",
  4501. ofs, enable_bit);
  4502. return -ENODEV;
  4503. }
  4504. return 0;
  4505. }
  4506. /* tp->lock is held. */
  4507. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4508. {
  4509. int i, err;
  4510. tg3_disable_ints(tp);
  4511. tp->rx_mode &= ~RX_MODE_ENABLE;
  4512. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4513. udelay(10);
  4514. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4515. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4516. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4517. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4518. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4519. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4520. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4521. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4522. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4523. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4524. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4525. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4526. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4527. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4528. tw32_f(MAC_MODE, tp->mac_mode);
  4529. udelay(40);
  4530. tp->tx_mode &= ~TX_MODE_ENABLE;
  4531. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4532. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4533. udelay(100);
  4534. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4535. break;
  4536. }
  4537. if (i >= MAX_WAIT_CNT) {
  4538. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4539. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4540. tp->dev->name, tr32(MAC_TX_MODE));
  4541. err |= -ENODEV;
  4542. }
  4543. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4544. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4545. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4546. tw32(FTQ_RESET, 0xffffffff);
  4547. tw32(FTQ_RESET, 0x00000000);
  4548. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4549. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4550. if (tp->hw_status)
  4551. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4552. if (tp->hw_stats)
  4553. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4554. return err;
  4555. }
  4556. /* tp->lock is held. */
  4557. static int tg3_nvram_lock(struct tg3 *tp)
  4558. {
  4559. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4560. int i;
  4561. if (tp->nvram_lock_cnt == 0) {
  4562. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4563. for (i = 0; i < 8000; i++) {
  4564. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4565. break;
  4566. udelay(20);
  4567. }
  4568. if (i == 8000) {
  4569. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4570. return -ENODEV;
  4571. }
  4572. }
  4573. tp->nvram_lock_cnt++;
  4574. }
  4575. return 0;
  4576. }
  4577. /* tp->lock is held. */
  4578. static void tg3_nvram_unlock(struct tg3 *tp)
  4579. {
  4580. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4581. if (tp->nvram_lock_cnt > 0)
  4582. tp->nvram_lock_cnt--;
  4583. if (tp->nvram_lock_cnt == 0)
  4584. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4585. }
  4586. }
  4587. /* tp->lock is held. */
  4588. static void tg3_enable_nvram_access(struct tg3 *tp)
  4589. {
  4590. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4591. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4592. u32 nvaccess = tr32(NVRAM_ACCESS);
  4593. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4594. }
  4595. }
  4596. /* tp->lock is held. */
  4597. static void tg3_disable_nvram_access(struct tg3 *tp)
  4598. {
  4599. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4600. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4601. u32 nvaccess = tr32(NVRAM_ACCESS);
  4602. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4603. }
  4604. }
  4605. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4606. {
  4607. int i;
  4608. u32 apedata;
  4609. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4610. if (apedata != APE_SEG_SIG_MAGIC)
  4611. return;
  4612. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4613. if (apedata != APE_FW_STATUS_READY)
  4614. return;
  4615. /* Wait for up to 1 millisecond for APE to service previous event. */
  4616. for (i = 0; i < 10; i++) {
  4617. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4618. return;
  4619. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4620. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4621. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4622. event | APE_EVENT_STATUS_EVENT_PENDING);
  4623. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4624. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4625. break;
  4626. udelay(100);
  4627. }
  4628. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4629. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4630. }
  4631. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4632. {
  4633. u32 event;
  4634. u32 apedata;
  4635. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4636. return;
  4637. switch (kind) {
  4638. case RESET_KIND_INIT:
  4639. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4640. APE_HOST_SEG_SIG_MAGIC);
  4641. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4642. APE_HOST_SEG_LEN_MAGIC);
  4643. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4644. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4645. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4646. APE_HOST_DRIVER_ID_MAGIC);
  4647. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4648. APE_HOST_BEHAV_NO_PHYLOCK);
  4649. event = APE_EVENT_STATUS_STATE_START;
  4650. break;
  4651. case RESET_KIND_SHUTDOWN:
  4652. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4653. break;
  4654. case RESET_KIND_SUSPEND:
  4655. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4656. break;
  4657. default:
  4658. return;
  4659. }
  4660. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4661. tg3_ape_send_event(tp, event);
  4662. }
  4663. /* tp->lock is held. */
  4664. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4665. {
  4666. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4667. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4668. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4669. switch (kind) {
  4670. case RESET_KIND_INIT:
  4671. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4672. DRV_STATE_START);
  4673. break;
  4674. case RESET_KIND_SHUTDOWN:
  4675. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4676. DRV_STATE_UNLOAD);
  4677. break;
  4678. case RESET_KIND_SUSPEND:
  4679. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4680. DRV_STATE_SUSPEND);
  4681. break;
  4682. default:
  4683. break;
  4684. }
  4685. }
  4686. if (kind == RESET_KIND_INIT ||
  4687. kind == RESET_KIND_SUSPEND)
  4688. tg3_ape_driver_state_change(tp, kind);
  4689. }
  4690. /* tp->lock is held. */
  4691. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4692. {
  4693. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4694. switch (kind) {
  4695. case RESET_KIND_INIT:
  4696. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4697. DRV_STATE_START_DONE);
  4698. break;
  4699. case RESET_KIND_SHUTDOWN:
  4700. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4701. DRV_STATE_UNLOAD_DONE);
  4702. break;
  4703. default:
  4704. break;
  4705. }
  4706. }
  4707. if (kind == RESET_KIND_SHUTDOWN)
  4708. tg3_ape_driver_state_change(tp, kind);
  4709. }
  4710. /* tp->lock is held. */
  4711. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4712. {
  4713. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4714. switch (kind) {
  4715. case RESET_KIND_INIT:
  4716. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4717. DRV_STATE_START);
  4718. break;
  4719. case RESET_KIND_SHUTDOWN:
  4720. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4721. DRV_STATE_UNLOAD);
  4722. break;
  4723. case RESET_KIND_SUSPEND:
  4724. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4725. DRV_STATE_SUSPEND);
  4726. break;
  4727. default:
  4728. break;
  4729. }
  4730. }
  4731. }
  4732. static int tg3_poll_fw(struct tg3 *tp)
  4733. {
  4734. int i;
  4735. u32 val;
  4736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4737. /* Wait up to 20ms for init done. */
  4738. for (i = 0; i < 200; i++) {
  4739. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4740. return 0;
  4741. udelay(100);
  4742. }
  4743. return -ENODEV;
  4744. }
  4745. /* Wait for firmware initialization to complete. */
  4746. for (i = 0; i < 100000; i++) {
  4747. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4748. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4749. break;
  4750. udelay(10);
  4751. }
  4752. /* Chip might not be fitted with firmware. Some Sun onboard
  4753. * parts are configured like that. So don't signal the timeout
  4754. * of the above loop as an error, but do report the lack of
  4755. * running firmware once.
  4756. */
  4757. if (i >= 100000 &&
  4758. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4759. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4760. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4761. tp->dev->name);
  4762. }
  4763. return 0;
  4764. }
  4765. /* Save PCI command register before chip reset */
  4766. static void tg3_save_pci_state(struct tg3 *tp)
  4767. {
  4768. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4769. }
  4770. /* Restore PCI state after chip reset */
  4771. static void tg3_restore_pci_state(struct tg3 *tp)
  4772. {
  4773. u32 val;
  4774. /* Re-enable indirect register accesses. */
  4775. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4776. tp->misc_host_ctrl);
  4777. /* Set MAX PCI retry to zero. */
  4778. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4779. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4780. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4781. val |= PCISTATE_RETRY_SAME_DMA;
  4782. /* Allow reads and writes to the APE register and memory space. */
  4783. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4784. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4785. PCISTATE_ALLOW_APE_SHMEM_WR;
  4786. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4787. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4788. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4789. pcie_set_readrq(tp->pdev, 4096);
  4790. else {
  4791. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4792. tp->pci_cacheline_sz);
  4793. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4794. tp->pci_lat_timer);
  4795. }
  4796. /* Make sure PCI-X relaxed ordering bit is clear. */
  4797. if (tp->pcix_cap) {
  4798. u16 pcix_cmd;
  4799. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4800. &pcix_cmd);
  4801. pcix_cmd &= ~PCI_X_CMD_ERO;
  4802. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4803. pcix_cmd);
  4804. }
  4805. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4806. /* Chip reset on 5780 will reset MSI enable bit,
  4807. * so need to restore it.
  4808. */
  4809. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4810. u16 ctrl;
  4811. pci_read_config_word(tp->pdev,
  4812. tp->msi_cap + PCI_MSI_FLAGS,
  4813. &ctrl);
  4814. pci_write_config_word(tp->pdev,
  4815. tp->msi_cap + PCI_MSI_FLAGS,
  4816. ctrl | PCI_MSI_FLAGS_ENABLE);
  4817. val = tr32(MSGINT_MODE);
  4818. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4819. }
  4820. }
  4821. }
  4822. static void tg3_stop_fw(struct tg3 *);
  4823. /* tp->lock is held. */
  4824. static int tg3_chip_reset(struct tg3 *tp)
  4825. {
  4826. u32 val;
  4827. void (*write_op)(struct tg3 *, u32, u32);
  4828. int err;
  4829. tg3_nvram_lock(tp);
  4830. tg3_mdio_stop(tp);
  4831. /* No matching tg3_nvram_unlock() after this because
  4832. * chip reset below will undo the nvram lock.
  4833. */
  4834. tp->nvram_lock_cnt = 0;
  4835. /* GRC_MISC_CFG core clock reset will clear the memory
  4836. * enable bit in PCI register 4 and the MSI enable bit
  4837. * on some chips, so we save relevant registers here.
  4838. */
  4839. tg3_save_pci_state(tp);
  4840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4846. tw32(GRC_FASTBOOT_PC, 0);
  4847. /*
  4848. * We must avoid the readl() that normally takes place.
  4849. * It locks machines, causes machine checks, and other
  4850. * fun things. So, temporarily disable the 5701
  4851. * hardware workaround, while we do the reset.
  4852. */
  4853. write_op = tp->write32;
  4854. if (write_op == tg3_write_flush_reg32)
  4855. tp->write32 = tg3_write32;
  4856. /* Prevent the irq handler from reading or writing PCI registers
  4857. * during chip reset when the memory enable bit in the PCI command
  4858. * register may be cleared. The chip does not generate interrupt
  4859. * at this time, but the irq handler may still be called due to irq
  4860. * sharing or irqpoll.
  4861. */
  4862. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4863. if (tp->hw_status) {
  4864. tp->hw_status->status = 0;
  4865. tp->hw_status->status_tag = 0;
  4866. }
  4867. tp->last_tag = 0;
  4868. smp_mb();
  4869. synchronize_irq(tp->pdev->irq);
  4870. /* do the reset */
  4871. val = GRC_MISC_CFG_CORECLK_RESET;
  4872. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4873. if (tr32(0x7e2c) == 0x60) {
  4874. tw32(0x7e2c, 0x20);
  4875. }
  4876. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4877. tw32(GRC_MISC_CFG, (1 << 29));
  4878. val |= (1 << 29);
  4879. }
  4880. }
  4881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4882. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4883. tw32(GRC_VCPU_EXT_CTRL,
  4884. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4885. }
  4886. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4887. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4888. tw32(GRC_MISC_CFG, val);
  4889. /* restore 5701 hardware bug workaround write method */
  4890. tp->write32 = write_op;
  4891. /* Unfortunately, we have to delay before the PCI read back.
  4892. * Some 575X chips even will not respond to a PCI cfg access
  4893. * when the reset command is given to the chip.
  4894. *
  4895. * How do these hardware designers expect things to work
  4896. * properly if the PCI write is posted for a long period
  4897. * of time? It is always necessary to have some method by
  4898. * which a register read back can occur to push the write
  4899. * out which does the reset.
  4900. *
  4901. * For most tg3 variants the trick below was working.
  4902. * Ho hum...
  4903. */
  4904. udelay(120);
  4905. /* Flush PCI posted writes. The normal MMIO registers
  4906. * are inaccessible at this time so this is the only
  4907. * way to make this reliably (actually, this is no longer
  4908. * the case, see above). I tried to use indirect
  4909. * register read/write but this upset some 5701 variants.
  4910. */
  4911. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4912. udelay(120);
  4913. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4914. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4915. int i;
  4916. u32 cfg_val;
  4917. /* Wait for link training to complete. */
  4918. for (i = 0; i < 5000; i++)
  4919. udelay(100);
  4920. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4921. pci_write_config_dword(tp->pdev, 0xc4,
  4922. cfg_val | (1 << 15));
  4923. }
  4924. /* Set PCIE max payload size and clear error status. */
  4925. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4926. }
  4927. tg3_restore_pci_state(tp);
  4928. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4929. val = 0;
  4930. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4931. val = tr32(MEMARB_MODE);
  4932. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4933. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4934. tg3_stop_fw(tp);
  4935. tw32(0x5000, 0x400);
  4936. }
  4937. tw32(GRC_MODE, tp->grc_mode);
  4938. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4939. val = tr32(0xc4);
  4940. tw32(0xc4, val | (1 << 15));
  4941. }
  4942. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4944. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4945. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4946. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4947. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4948. }
  4949. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4950. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4951. tw32_f(MAC_MODE, tp->mac_mode);
  4952. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4953. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4954. tw32_f(MAC_MODE, tp->mac_mode);
  4955. } else
  4956. tw32_f(MAC_MODE, 0);
  4957. udelay(40);
  4958. tg3_mdio_start(tp);
  4959. err = tg3_poll_fw(tp);
  4960. if (err)
  4961. return err;
  4962. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4963. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4964. val = tr32(0x7c00);
  4965. tw32(0x7c00, val | (1 << 25));
  4966. }
  4967. /* Reprobe ASF enable state. */
  4968. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4969. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4970. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4971. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4972. u32 nic_cfg;
  4973. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4974. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4975. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4976. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4977. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4978. }
  4979. }
  4980. return 0;
  4981. }
  4982. /* tp->lock is held. */
  4983. static void tg3_stop_fw(struct tg3 *tp)
  4984. {
  4985. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4986. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4987. u32 val;
  4988. /* Wait for RX cpu to ACK the previous event. */
  4989. tg3_wait_for_event_ack(tp);
  4990. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4991. val = tr32(GRC_RX_CPU_EVENT);
  4992. val |= GRC_RX_CPU_DRIVER_EVENT;
  4993. tw32(GRC_RX_CPU_EVENT, val);
  4994. /* Wait for RX cpu to ACK this event. */
  4995. tg3_wait_for_event_ack(tp);
  4996. }
  4997. }
  4998. /* tp->lock is held. */
  4999. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5000. {
  5001. int err;
  5002. tg3_stop_fw(tp);
  5003. tg3_write_sig_pre_reset(tp, kind);
  5004. tg3_abort_hw(tp, silent);
  5005. err = tg3_chip_reset(tp);
  5006. tg3_write_sig_legacy(tp, kind);
  5007. tg3_write_sig_post_reset(tp, kind);
  5008. if (err)
  5009. return err;
  5010. return 0;
  5011. }
  5012. #define TG3_FW_RELEASE_MAJOR 0x0
  5013. #define TG3_FW_RELASE_MINOR 0x0
  5014. #define TG3_FW_RELEASE_FIX 0x0
  5015. #define TG3_FW_START_ADDR 0x08000000
  5016. #define TG3_FW_TEXT_ADDR 0x08000000
  5017. #define TG3_FW_TEXT_LEN 0x9c0
  5018. #define TG3_FW_RODATA_ADDR 0x080009c0
  5019. #define TG3_FW_RODATA_LEN 0x60
  5020. #define TG3_FW_DATA_ADDR 0x08000a40
  5021. #define TG3_FW_DATA_LEN 0x20
  5022. #define TG3_FW_SBSS_ADDR 0x08000a60
  5023. #define TG3_FW_SBSS_LEN 0xc
  5024. #define TG3_FW_BSS_ADDR 0x08000a70
  5025. #define TG3_FW_BSS_LEN 0x10
  5026. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5027. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5028. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5029. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5030. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5031. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5032. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5033. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5034. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5035. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5036. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5037. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5038. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5039. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5040. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5041. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5042. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5043. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5044. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5045. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5046. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5047. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5048. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5049. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5050. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5051. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5052. 0, 0, 0, 0, 0, 0,
  5053. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5054. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5055. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5056. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5057. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5058. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5059. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5060. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5061. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5062. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5063. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5064. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5065. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5066. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5067. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5068. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5069. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5070. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5071. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5072. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5073. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5074. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5075. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5076. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5077. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5078. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5079. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5080. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5081. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5082. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5083. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5084. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5085. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5086. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5087. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5088. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5089. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5090. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5091. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5092. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5093. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5094. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5095. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5096. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5097. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5098. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5099. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5100. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5101. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5102. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5103. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5104. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5105. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5106. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5107. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5108. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5109. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5110. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5111. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5112. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5113. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5114. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5115. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5116. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5117. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5118. };
  5119. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5120. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5121. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5122. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5123. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5124. 0x00000000
  5125. };
  5126. #if 0 /* All zeros, don't eat up space with it. */
  5127. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5128. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5129. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5130. };
  5131. #endif
  5132. #define RX_CPU_SCRATCH_BASE 0x30000
  5133. #define RX_CPU_SCRATCH_SIZE 0x04000
  5134. #define TX_CPU_SCRATCH_BASE 0x34000
  5135. #define TX_CPU_SCRATCH_SIZE 0x04000
  5136. /* tp->lock is held. */
  5137. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5138. {
  5139. int i;
  5140. BUG_ON(offset == TX_CPU_BASE &&
  5141. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5143. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5144. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5145. return 0;
  5146. }
  5147. if (offset == RX_CPU_BASE) {
  5148. for (i = 0; i < 10000; i++) {
  5149. tw32(offset + CPU_STATE, 0xffffffff);
  5150. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5151. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5152. break;
  5153. }
  5154. tw32(offset + CPU_STATE, 0xffffffff);
  5155. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5156. udelay(10);
  5157. } else {
  5158. for (i = 0; i < 10000; i++) {
  5159. tw32(offset + CPU_STATE, 0xffffffff);
  5160. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5161. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5162. break;
  5163. }
  5164. }
  5165. if (i >= 10000) {
  5166. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5167. "and %s CPU\n",
  5168. tp->dev->name,
  5169. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5170. return -ENODEV;
  5171. }
  5172. /* Clear firmware's nvram arbitration. */
  5173. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5174. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5175. return 0;
  5176. }
  5177. struct fw_info {
  5178. unsigned int text_base;
  5179. unsigned int text_len;
  5180. const u32 *text_data;
  5181. unsigned int rodata_base;
  5182. unsigned int rodata_len;
  5183. const u32 *rodata_data;
  5184. unsigned int data_base;
  5185. unsigned int data_len;
  5186. const u32 *data_data;
  5187. };
  5188. /* tp->lock is held. */
  5189. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5190. int cpu_scratch_size, struct fw_info *info)
  5191. {
  5192. int err, lock_err, i;
  5193. void (*write_op)(struct tg3 *, u32, u32);
  5194. if (cpu_base == TX_CPU_BASE &&
  5195. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5196. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5197. "TX cpu firmware on %s which is 5705.\n",
  5198. tp->dev->name);
  5199. return -EINVAL;
  5200. }
  5201. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5202. write_op = tg3_write_mem;
  5203. else
  5204. write_op = tg3_write_indirect_reg32;
  5205. /* It is possible that bootcode is still loading at this point.
  5206. * Get the nvram lock first before halting the cpu.
  5207. */
  5208. lock_err = tg3_nvram_lock(tp);
  5209. err = tg3_halt_cpu(tp, cpu_base);
  5210. if (!lock_err)
  5211. tg3_nvram_unlock(tp);
  5212. if (err)
  5213. goto out;
  5214. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5215. write_op(tp, cpu_scratch_base + i, 0);
  5216. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5217. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5218. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5219. write_op(tp, (cpu_scratch_base +
  5220. (info->text_base & 0xffff) +
  5221. (i * sizeof(u32))),
  5222. (info->text_data ?
  5223. info->text_data[i] : 0));
  5224. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5225. write_op(tp, (cpu_scratch_base +
  5226. (info->rodata_base & 0xffff) +
  5227. (i * sizeof(u32))),
  5228. (info->rodata_data ?
  5229. info->rodata_data[i] : 0));
  5230. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5231. write_op(tp, (cpu_scratch_base +
  5232. (info->data_base & 0xffff) +
  5233. (i * sizeof(u32))),
  5234. (info->data_data ?
  5235. info->data_data[i] : 0));
  5236. err = 0;
  5237. out:
  5238. return err;
  5239. }
  5240. /* tp->lock is held. */
  5241. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5242. {
  5243. struct fw_info info;
  5244. int err, i;
  5245. info.text_base = TG3_FW_TEXT_ADDR;
  5246. info.text_len = TG3_FW_TEXT_LEN;
  5247. info.text_data = &tg3FwText[0];
  5248. info.rodata_base = TG3_FW_RODATA_ADDR;
  5249. info.rodata_len = TG3_FW_RODATA_LEN;
  5250. info.rodata_data = &tg3FwRodata[0];
  5251. info.data_base = TG3_FW_DATA_ADDR;
  5252. info.data_len = TG3_FW_DATA_LEN;
  5253. info.data_data = NULL;
  5254. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5255. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5256. &info);
  5257. if (err)
  5258. return err;
  5259. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5260. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5261. &info);
  5262. if (err)
  5263. return err;
  5264. /* Now startup only the RX cpu. */
  5265. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5266. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5267. for (i = 0; i < 5; i++) {
  5268. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5269. break;
  5270. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5271. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5272. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5273. udelay(1000);
  5274. }
  5275. if (i >= 5) {
  5276. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5277. "to set RX CPU PC, is %08x should be %08x\n",
  5278. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5279. TG3_FW_TEXT_ADDR);
  5280. return -ENODEV;
  5281. }
  5282. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5283. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5284. return 0;
  5285. }
  5286. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5287. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5288. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5289. #define TG3_TSO_FW_START_ADDR 0x08000000
  5290. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5291. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5292. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5293. #define TG3_TSO_FW_RODATA_LEN 0x60
  5294. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5295. #define TG3_TSO_FW_DATA_LEN 0x30
  5296. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5297. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5298. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5299. #define TG3_TSO_FW_BSS_LEN 0x894
  5300. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5301. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5302. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5303. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5304. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5305. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5306. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5307. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5308. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5309. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5310. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5311. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5312. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5313. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5314. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5315. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5316. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5317. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5318. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5319. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5320. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5321. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5322. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5323. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5324. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5325. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5326. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5327. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5328. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5329. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5330. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5331. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5332. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5333. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5334. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5335. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5336. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5337. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5338. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5339. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5340. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5341. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5342. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5343. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5344. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5345. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5346. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5347. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5348. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5349. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5350. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5351. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5352. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5353. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5354. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5355. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5356. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5357. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5358. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5359. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5360. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5361. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5362. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5363. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5364. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5365. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5366. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5367. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5368. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5369. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5370. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5371. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5372. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5373. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5374. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5375. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5376. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5377. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5378. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5379. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5380. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5381. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5382. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5383. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5384. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5385. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5386. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5387. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5388. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5389. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5390. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5391. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5392. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5393. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5394. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5395. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5396. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5397. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5398. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5399. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5400. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5401. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5402. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5403. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5404. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5405. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5406. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5407. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5408. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5409. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5410. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5411. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5412. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5413. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5414. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5415. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5416. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5417. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5418. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5419. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5420. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5421. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5422. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5423. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5424. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5425. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5426. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5427. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5428. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5429. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5430. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5431. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5432. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5433. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5434. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5435. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5436. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5437. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5438. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5439. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5440. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5441. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5442. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5443. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5444. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5445. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5446. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5447. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5448. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5449. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5450. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5451. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5452. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5453. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5454. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5455. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5456. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5457. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5458. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5459. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5460. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5461. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5462. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5463. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5464. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5465. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5466. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5467. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5468. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5469. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5470. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5471. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5472. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5473. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5474. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5475. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5476. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5477. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5478. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5479. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5480. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5481. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5482. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5483. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5484. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5485. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5486. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5487. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5488. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5489. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5490. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5491. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5492. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5493. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5494. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5495. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5496. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5497. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5498. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5499. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5500. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5501. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5502. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5503. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5504. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5505. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5506. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5507. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5508. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5509. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5510. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5511. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5512. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5513. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5514. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5515. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5516. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5517. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5518. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5519. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5520. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5521. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5522. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5523. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5524. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5525. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5526. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5527. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5528. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5529. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5530. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5531. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5532. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5533. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5534. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5535. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5536. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5537. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5538. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5539. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5540. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5541. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5542. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5543. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5544. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5545. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5546. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5547. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5548. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5549. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5550. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5551. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5552. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5553. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5554. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5555. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5556. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5557. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5558. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5559. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5560. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5561. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5562. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5563. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5564. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5565. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5566. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5567. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5568. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5569. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5570. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5571. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5572. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5573. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5574. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5575. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5576. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5577. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5578. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5579. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5580. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5581. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5582. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5583. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5584. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5585. };
  5586. static const u32 tg3TsoFwRodata[] = {
  5587. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5588. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5589. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5590. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5591. 0x00000000,
  5592. };
  5593. static const u32 tg3TsoFwData[] = {
  5594. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5595. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5596. 0x00000000,
  5597. };
  5598. /* 5705 needs a special version of the TSO firmware. */
  5599. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5600. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5601. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5602. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5603. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5604. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5605. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5606. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5607. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5608. #define TG3_TSO5_FW_DATA_LEN 0x20
  5609. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5610. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5611. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5612. #define TG3_TSO5_FW_BSS_LEN 0x88
  5613. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5614. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5615. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5616. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5617. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5618. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5619. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5620. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5621. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5622. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5623. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5624. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5625. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5626. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5627. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5628. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5629. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5630. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5631. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5632. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5633. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5634. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5635. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5636. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5637. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5638. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5639. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5640. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5641. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5642. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5643. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5644. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5645. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5646. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5647. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5648. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5649. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5650. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5651. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5652. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5653. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5654. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5655. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5656. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5657. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5658. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5659. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5660. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5661. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5662. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5663. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5664. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5665. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5666. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5667. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5668. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5669. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5670. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5671. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5672. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5673. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5674. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5675. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5676. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5677. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5678. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5679. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5680. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5681. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5682. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5683. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5684. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5685. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5686. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5687. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5688. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5689. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5690. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5691. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5692. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5693. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5694. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5695. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5696. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5697. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5698. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5699. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5700. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5701. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5702. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5703. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5704. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5705. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5706. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5707. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5708. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5709. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5710. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5711. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5712. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5713. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5714. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5715. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5716. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5717. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5718. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5719. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5720. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5721. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5722. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5723. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5724. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5725. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5726. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5727. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5728. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5729. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5730. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5731. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5732. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5733. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5734. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5735. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5736. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5737. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5738. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5739. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5740. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5741. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5742. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5743. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5744. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5745. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5746. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5747. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5748. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5749. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5750. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5751. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5752. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5753. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5754. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5755. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5756. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5757. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5758. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5759. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5760. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5761. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5762. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5763. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5764. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5765. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5766. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5767. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5768. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5769. 0x00000000, 0x00000000, 0x00000000,
  5770. };
  5771. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5772. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5773. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5774. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5775. 0x00000000, 0x00000000, 0x00000000,
  5776. };
  5777. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5778. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5779. 0x00000000, 0x00000000, 0x00000000,
  5780. };
  5781. /* tp->lock is held. */
  5782. static int tg3_load_tso_firmware(struct tg3 *tp)
  5783. {
  5784. struct fw_info info;
  5785. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5786. int err, i;
  5787. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5788. return 0;
  5789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5790. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5791. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5792. info.text_data = &tg3Tso5FwText[0];
  5793. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5794. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5795. info.rodata_data = &tg3Tso5FwRodata[0];
  5796. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5797. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5798. info.data_data = &tg3Tso5FwData[0];
  5799. cpu_base = RX_CPU_BASE;
  5800. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5801. cpu_scratch_size = (info.text_len +
  5802. info.rodata_len +
  5803. info.data_len +
  5804. TG3_TSO5_FW_SBSS_LEN +
  5805. TG3_TSO5_FW_BSS_LEN);
  5806. } else {
  5807. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5808. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5809. info.text_data = &tg3TsoFwText[0];
  5810. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5811. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5812. info.rodata_data = &tg3TsoFwRodata[0];
  5813. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5814. info.data_len = TG3_TSO_FW_DATA_LEN;
  5815. info.data_data = &tg3TsoFwData[0];
  5816. cpu_base = TX_CPU_BASE;
  5817. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5818. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5819. }
  5820. err = tg3_load_firmware_cpu(tp, cpu_base,
  5821. cpu_scratch_base, cpu_scratch_size,
  5822. &info);
  5823. if (err)
  5824. return err;
  5825. /* Now startup the cpu. */
  5826. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5827. tw32_f(cpu_base + CPU_PC, info.text_base);
  5828. for (i = 0; i < 5; i++) {
  5829. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5830. break;
  5831. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5832. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5833. tw32_f(cpu_base + CPU_PC, info.text_base);
  5834. udelay(1000);
  5835. }
  5836. if (i >= 5) {
  5837. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5838. "to set CPU PC, is %08x should be %08x\n",
  5839. tp->dev->name, tr32(cpu_base + CPU_PC),
  5840. info.text_base);
  5841. return -ENODEV;
  5842. }
  5843. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5844. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5845. return 0;
  5846. }
  5847. /* tp->lock is held. */
  5848. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5849. {
  5850. u32 addr_high, addr_low;
  5851. int i;
  5852. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5853. tp->dev->dev_addr[1]);
  5854. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5855. (tp->dev->dev_addr[3] << 16) |
  5856. (tp->dev->dev_addr[4] << 8) |
  5857. (tp->dev->dev_addr[5] << 0));
  5858. for (i = 0; i < 4; i++) {
  5859. if (i == 1 && skip_mac_1)
  5860. continue;
  5861. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5862. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5863. }
  5864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5866. for (i = 0; i < 12; i++) {
  5867. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5868. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5869. }
  5870. }
  5871. addr_high = (tp->dev->dev_addr[0] +
  5872. tp->dev->dev_addr[1] +
  5873. tp->dev->dev_addr[2] +
  5874. tp->dev->dev_addr[3] +
  5875. tp->dev->dev_addr[4] +
  5876. tp->dev->dev_addr[5]) &
  5877. TX_BACKOFF_SEED_MASK;
  5878. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5879. }
  5880. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5881. {
  5882. struct tg3 *tp = netdev_priv(dev);
  5883. struct sockaddr *addr = p;
  5884. int err = 0, skip_mac_1 = 0;
  5885. if (!is_valid_ether_addr(addr->sa_data))
  5886. return -EINVAL;
  5887. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5888. if (!netif_running(dev))
  5889. return 0;
  5890. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5891. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5892. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5893. addr0_low = tr32(MAC_ADDR_0_LOW);
  5894. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5895. addr1_low = tr32(MAC_ADDR_1_LOW);
  5896. /* Skip MAC addr 1 if ASF is using it. */
  5897. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5898. !(addr1_high == 0 && addr1_low == 0))
  5899. skip_mac_1 = 1;
  5900. }
  5901. spin_lock_bh(&tp->lock);
  5902. __tg3_set_mac_addr(tp, skip_mac_1);
  5903. spin_unlock_bh(&tp->lock);
  5904. return err;
  5905. }
  5906. /* tp->lock is held. */
  5907. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5908. dma_addr_t mapping, u32 maxlen_flags,
  5909. u32 nic_addr)
  5910. {
  5911. tg3_write_mem(tp,
  5912. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5913. ((u64) mapping >> 32));
  5914. tg3_write_mem(tp,
  5915. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5916. ((u64) mapping & 0xffffffff));
  5917. tg3_write_mem(tp,
  5918. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5919. maxlen_flags);
  5920. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5921. tg3_write_mem(tp,
  5922. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5923. nic_addr);
  5924. }
  5925. static void __tg3_set_rx_mode(struct net_device *);
  5926. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5927. {
  5928. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5929. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5930. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5931. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5932. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5933. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5934. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5935. }
  5936. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5937. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5938. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5939. u32 val = ec->stats_block_coalesce_usecs;
  5940. if (!netif_carrier_ok(tp->dev))
  5941. val = 0;
  5942. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5943. }
  5944. }
  5945. /* tp->lock is held. */
  5946. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5947. {
  5948. u32 val, rdmac_mode;
  5949. int i, err, limit;
  5950. tg3_disable_ints(tp);
  5951. tg3_stop_fw(tp);
  5952. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5953. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5954. tg3_abort_hw(tp, 1);
  5955. }
  5956. if (reset_phy &&
  5957. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5958. tg3_phy_reset(tp);
  5959. err = tg3_chip_reset(tp);
  5960. if (err)
  5961. return err;
  5962. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5963. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5964. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5965. val = tr32(TG3_CPMU_CTRL);
  5966. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5967. tw32(TG3_CPMU_CTRL, val);
  5968. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5969. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5970. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5971. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5972. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5973. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5974. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5975. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5976. val = tr32(TG3_CPMU_HST_ACC);
  5977. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5978. val |= CPMU_HST_ACC_MACCLK_6_25;
  5979. tw32(TG3_CPMU_HST_ACC, val);
  5980. }
  5981. /* This works around an issue with Athlon chipsets on
  5982. * B3 tigon3 silicon. This bit has no effect on any
  5983. * other revision. But do not set this on PCI Express
  5984. * chips and don't even touch the clocks if the CPMU is present.
  5985. */
  5986. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5987. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5988. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5989. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5990. }
  5991. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5992. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5993. val = tr32(TG3PCI_PCISTATE);
  5994. val |= PCISTATE_RETRY_SAME_DMA;
  5995. tw32(TG3PCI_PCISTATE, val);
  5996. }
  5997. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5998. /* Allow reads and writes to the
  5999. * APE register and memory space.
  6000. */
  6001. val = tr32(TG3PCI_PCISTATE);
  6002. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6003. PCISTATE_ALLOW_APE_SHMEM_WR;
  6004. tw32(TG3PCI_PCISTATE, val);
  6005. }
  6006. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6007. /* Enable some hw fixes. */
  6008. val = tr32(TG3PCI_MSI_DATA);
  6009. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6010. tw32(TG3PCI_MSI_DATA, val);
  6011. }
  6012. /* Descriptor ring init may make accesses to the
  6013. * NIC SRAM area to setup the TX descriptors, so we
  6014. * can only do this after the hardware has been
  6015. * successfully reset.
  6016. */
  6017. err = tg3_init_rings(tp);
  6018. if (err)
  6019. return err;
  6020. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6021. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6022. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6023. /* This value is determined during the probe time DMA
  6024. * engine test, tg3_test_dma.
  6025. */
  6026. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6027. }
  6028. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6029. GRC_MODE_4X_NIC_SEND_RINGS |
  6030. GRC_MODE_NO_TX_PHDR_CSUM |
  6031. GRC_MODE_NO_RX_PHDR_CSUM);
  6032. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6033. /* Pseudo-header checksum is done by hardware logic and not
  6034. * the offload processers, so make the chip do the pseudo-
  6035. * header checksums on receive. For transmit it is more
  6036. * convenient to do the pseudo-header checksum in software
  6037. * as Linux does that on transmit for us in all cases.
  6038. */
  6039. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6040. tw32(GRC_MODE,
  6041. tp->grc_mode |
  6042. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6043. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6044. val = tr32(GRC_MISC_CFG);
  6045. val &= ~0xff;
  6046. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6047. tw32(GRC_MISC_CFG, val);
  6048. /* Initialize MBUF/DESC pool. */
  6049. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6050. /* Do nothing. */
  6051. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6052. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6054. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6055. else
  6056. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6057. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6058. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6059. }
  6060. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6061. int fw_len;
  6062. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6063. TG3_TSO5_FW_RODATA_LEN +
  6064. TG3_TSO5_FW_DATA_LEN +
  6065. TG3_TSO5_FW_SBSS_LEN +
  6066. TG3_TSO5_FW_BSS_LEN);
  6067. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6068. tw32(BUFMGR_MB_POOL_ADDR,
  6069. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6070. tw32(BUFMGR_MB_POOL_SIZE,
  6071. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6072. }
  6073. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6074. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6075. tp->bufmgr_config.mbuf_read_dma_low_water);
  6076. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6077. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6078. tw32(BUFMGR_MB_HIGH_WATER,
  6079. tp->bufmgr_config.mbuf_high_water);
  6080. } else {
  6081. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6082. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6083. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6084. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6085. tw32(BUFMGR_MB_HIGH_WATER,
  6086. tp->bufmgr_config.mbuf_high_water_jumbo);
  6087. }
  6088. tw32(BUFMGR_DMA_LOW_WATER,
  6089. tp->bufmgr_config.dma_low_water);
  6090. tw32(BUFMGR_DMA_HIGH_WATER,
  6091. tp->bufmgr_config.dma_high_water);
  6092. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6093. for (i = 0; i < 2000; i++) {
  6094. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6095. break;
  6096. udelay(10);
  6097. }
  6098. if (i >= 2000) {
  6099. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6100. tp->dev->name);
  6101. return -ENODEV;
  6102. }
  6103. /* Setup replenish threshold. */
  6104. val = tp->rx_pending / 8;
  6105. if (val == 0)
  6106. val = 1;
  6107. else if (val > tp->rx_std_max_post)
  6108. val = tp->rx_std_max_post;
  6109. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6110. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6111. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6112. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6113. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6114. }
  6115. tw32(RCVBDI_STD_THRESH, val);
  6116. /* Initialize TG3_BDINFO's at:
  6117. * RCVDBDI_STD_BD: standard eth size rx ring
  6118. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6119. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6120. *
  6121. * like so:
  6122. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6123. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6124. * ring attribute flags
  6125. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6126. *
  6127. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6128. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6129. *
  6130. * The size of each ring is fixed in the firmware, but the location is
  6131. * configurable.
  6132. */
  6133. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6134. ((u64) tp->rx_std_mapping >> 32));
  6135. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6136. ((u64) tp->rx_std_mapping & 0xffffffff));
  6137. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6138. NIC_SRAM_RX_BUFFER_DESC);
  6139. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6140. * configs on 5705.
  6141. */
  6142. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6143. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6144. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6145. } else {
  6146. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6147. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6148. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6149. BDINFO_FLAGS_DISABLED);
  6150. /* Setup replenish threshold. */
  6151. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6152. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6153. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6154. ((u64) tp->rx_jumbo_mapping >> 32));
  6155. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6156. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6157. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6158. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6159. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6160. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6161. } else {
  6162. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6163. BDINFO_FLAGS_DISABLED);
  6164. }
  6165. }
  6166. /* There is only one send ring on 5705/5750, no need to explicitly
  6167. * disable the others.
  6168. */
  6169. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6170. /* Clear out send RCB ring in SRAM. */
  6171. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6172. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6173. BDINFO_FLAGS_DISABLED);
  6174. }
  6175. tp->tx_prod = 0;
  6176. tp->tx_cons = 0;
  6177. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6178. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6179. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6180. tp->tx_desc_mapping,
  6181. (TG3_TX_RING_SIZE <<
  6182. BDINFO_FLAGS_MAXLEN_SHIFT),
  6183. NIC_SRAM_TX_BUFFER_DESC);
  6184. /* There is only one receive return ring on 5705/5750, no need
  6185. * to explicitly disable the others.
  6186. */
  6187. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6188. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6189. i += TG3_BDINFO_SIZE) {
  6190. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6191. BDINFO_FLAGS_DISABLED);
  6192. }
  6193. }
  6194. tp->rx_rcb_ptr = 0;
  6195. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6196. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6197. tp->rx_rcb_mapping,
  6198. (TG3_RX_RCB_RING_SIZE(tp) <<
  6199. BDINFO_FLAGS_MAXLEN_SHIFT),
  6200. 0);
  6201. tp->rx_std_ptr = tp->rx_pending;
  6202. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6203. tp->rx_std_ptr);
  6204. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6205. tp->rx_jumbo_pending : 0;
  6206. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6207. tp->rx_jumbo_ptr);
  6208. /* Initialize MAC address and backoff seed. */
  6209. __tg3_set_mac_addr(tp, 0);
  6210. /* MTU + ethernet header + FCS + optional VLAN tag */
  6211. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6212. /* The slot time is changed by tg3_setup_phy if we
  6213. * run at gigabit with half duplex.
  6214. */
  6215. tw32(MAC_TX_LENGTHS,
  6216. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6217. (6 << TX_LENGTHS_IPG_SHIFT) |
  6218. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6219. /* Receive rules. */
  6220. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6221. tw32(RCVLPC_CONFIG, 0x0181);
  6222. /* Calculate RDMAC_MODE setting early, we need it to determine
  6223. * the RCVLPC_STATE_ENABLE mask.
  6224. */
  6225. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6226. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6227. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6228. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6229. RDMAC_MODE_LNGREAD_ENAB);
  6230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6232. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6233. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6234. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6235. /* If statement applies to 5705 and 5750 PCI devices only */
  6236. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6237. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6238. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6239. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6240. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6241. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6242. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6243. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6244. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6245. }
  6246. }
  6247. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6248. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6249. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6250. rdmac_mode |= (1 << 27);
  6251. /* Receive/send statistics. */
  6252. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6253. val = tr32(RCVLPC_STATS_ENABLE);
  6254. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6255. tw32(RCVLPC_STATS_ENABLE, val);
  6256. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6257. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6258. val = tr32(RCVLPC_STATS_ENABLE);
  6259. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6260. tw32(RCVLPC_STATS_ENABLE, val);
  6261. } else {
  6262. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6263. }
  6264. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6265. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6266. tw32(SNDDATAI_STATSCTRL,
  6267. (SNDDATAI_SCTRL_ENABLE |
  6268. SNDDATAI_SCTRL_FASTUPD));
  6269. /* Setup host coalescing engine. */
  6270. tw32(HOSTCC_MODE, 0);
  6271. for (i = 0; i < 2000; i++) {
  6272. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6273. break;
  6274. udelay(10);
  6275. }
  6276. __tg3_set_coalesce(tp, &tp->coal);
  6277. /* set status block DMA address */
  6278. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6279. ((u64) tp->status_mapping >> 32));
  6280. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6281. ((u64) tp->status_mapping & 0xffffffff));
  6282. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6283. /* Status/statistics block address. See tg3_timer,
  6284. * the tg3_periodic_fetch_stats call there, and
  6285. * tg3_get_stats to see how this works for 5705/5750 chips.
  6286. */
  6287. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6288. ((u64) tp->stats_mapping >> 32));
  6289. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6290. ((u64) tp->stats_mapping & 0xffffffff));
  6291. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6292. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6293. }
  6294. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6295. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6296. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6298. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6299. /* Clear statistics/status block in chip, and status block in ram. */
  6300. for (i = NIC_SRAM_STATS_BLK;
  6301. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6302. i += sizeof(u32)) {
  6303. tg3_write_mem(tp, i, 0);
  6304. udelay(40);
  6305. }
  6306. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6307. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6308. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6309. /* reset to prevent losing 1st rx packet intermittently */
  6310. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6311. udelay(10);
  6312. }
  6313. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6314. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6315. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6316. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6317. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6318. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6319. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6320. udelay(40);
  6321. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6322. * If TG3_FLG2_IS_NIC is zero, we should read the
  6323. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6324. * whether used as inputs or outputs, are set by boot code after
  6325. * reset.
  6326. */
  6327. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6328. u32 gpio_mask;
  6329. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6330. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6331. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6333. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6334. GRC_LCLCTRL_GPIO_OUTPUT3;
  6335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6336. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6337. tp->grc_local_ctrl &= ~gpio_mask;
  6338. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6339. /* GPIO1 must be driven high for eeprom write protect */
  6340. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6341. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6342. GRC_LCLCTRL_GPIO_OUTPUT1);
  6343. }
  6344. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6345. udelay(100);
  6346. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6347. tp->last_tag = 0;
  6348. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6349. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6350. udelay(40);
  6351. }
  6352. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6353. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6354. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6355. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6356. WDMAC_MODE_LNGREAD_ENAB);
  6357. /* If statement applies to 5705 and 5750 PCI devices only */
  6358. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6359. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6361. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6362. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6363. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6364. /* nothing */
  6365. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6366. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6367. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6368. val |= WDMAC_MODE_RX_ACCEL;
  6369. }
  6370. }
  6371. /* Enable host coalescing bug fix */
  6372. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6373. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6374. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6375. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6376. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6377. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6378. tw32_f(WDMAC_MODE, val);
  6379. udelay(40);
  6380. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6381. u16 pcix_cmd;
  6382. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6383. &pcix_cmd);
  6384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6385. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6386. pcix_cmd |= PCI_X_CMD_READ_2K;
  6387. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6388. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6389. pcix_cmd |= PCI_X_CMD_READ_2K;
  6390. }
  6391. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6392. pcix_cmd);
  6393. }
  6394. tw32_f(RDMAC_MODE, rdmac_mode);
  6395. udelay(40);
  6396. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6397. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6398. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6399. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6400. tw32(SNDDATAC_MODE,
  6401. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6402. else
  6403. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6404. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6405. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6406. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6407. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6408. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6409. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6410. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6411. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6412. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6413. err = tg3_load_5701_a0_firmware_fix(tp);
  6414. if (err)
  6415. return err;
  6416. }
  6417. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6418. err = tg3_load_tso_firmware(tp);
  6419. if (err)
  6420. return err;
  6421. }
  6422. tp->tx_mode = TX_MODE_ENABLE;
  6423. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6424. udelay(100);
  6425. tp->rx_mode = RX_MODE_ENABLE;
  6426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6430. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6431. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6432. udelay(10);
  6433. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6434. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6435. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6436. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6437. udelay(10);
  6438. }
  6439. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6440. udelay(10);
  6441. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6442. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6443. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6444. /* Set drive transmission level to 1.2V */
  6445. /* only if the signal pre-emphasis bit is not set */
  6446. val = tr32(MAC_SERDES_CFG);
  6447. val &= 0xfffff000;
  6448. val |= 0x880;
  6449. tw32(MAC_SERDES_CFG, val);
  6450. }
  6451. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6452. tw32(MAC_SERDES_CFG, 0x616000);
  6453. }
  6454. /* Prevent chip from dropping frames when flow control
  6455. * is enabled.
  6456. */
  6457. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6459. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6460. /* Use hardware link auto-negotiation */
  6461. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6462. }
  6463. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6464. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6465. u32 tmp;
  6466. tmp = tr32(SERDES_RX_CTRL);
  6467. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6468. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6469. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6470. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6471. }
  6472. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6473. if (tp->link_config.phy_is_low_power) {
  6474. tp->link_config.phy_is_low_power = 0;
  6475. tp->link_config.speed = tp->link_config.orig_speed;
  6476. tp->link_config.duplex = tp->link_config.orig_duplex;
  6477. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6478. }
  6479. err = tg3_setup_phy(tp, 0);
  6480. if (err)
  6481. return err;
  6482. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6483. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6484. u32 tmp;
  6485. /* Clear CRC stats. */
  6486. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6487. tg3_writephy(tp, MII_TG3_TEST1,
  6488. tmp | MII_TG3_TEST1_CRC_EN);
  6489. tg3_readphy(tp, 0x14, &tmp);
  6490. }
  6491. }
  6492. }
  6493. __tg3_set_rx_mode(tp->dev);
  6494. /* Initialize receive rules. */
  6495. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6496. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6497. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6498. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6499. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6500. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6501. limit = 8;
  6502. else
  6503. limit = 16;
  6504. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6505. limit -= 4;
  6506. switch (limit) {
  6507. case 16:
  6508. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6509. case 15:
  6510. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6511. case 14:
  6512. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6513. case 13:
  6514. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6515. case 12:
  6516. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6517. case 11:
  6518. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6519. case 10:
  6520. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6521. case 9:
  6522. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6523. case 8:
  6524. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6525. case 7:
  6526. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6527. case 6:
  6528. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6529. case 5:
  6530. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6531. case 4:
  6532. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6533. case 3:
  6534. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6535. case 2:
  6536. case 1:
  6537. default:
  6538. break;
  6539. }
  6540. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6541. /* Write our heartbeat update interval to APE. */
  6542. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6543. APE_HOST_HEARTBEAT_INT_DISABLE);
  6544. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6545. return 0;
  6546. }
  6547. /* Called at device open time to get the chip ready for
  6548. * packet processing. Invoked with tp->lock held.
  6549. */
  6550. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6551. {
  6552. int err;
  6553. /* Force the chip into D0. */
  6554. err = tg3_set_power_state(tp, PCI_D0);
  6555. if (err)
  6556. goto out;
  6557. tg3_switch_clocks(tp);
  6558. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6559. err = tg3_reset_hw(tp, reset_phy);
  6560. out:
  6561. return err;
  6562. }
  6563. #define TG3_STAT_ADD32(PSTAT, REG) \
  6564. do { u32 __val = tr32(REG); \
  6565. (PSTAT)->low += __val; \
  6566. if ((PSTAT)->low < __val) \
  6567. (PSTAT)->high += 1; \
  6568. } while (0)
  6569. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6570. {
  6571. struct tg3_hw_stats *sp = tp->hw_stats;
  6572. if (!netif_carrier_ok(tp->dev))
  6573. return;
  6574. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6575. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6576. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6577. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6578. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6579. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6580. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6581. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6582. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6583. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6584. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6585. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6586. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6587. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6588. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6589. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6590. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6591. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6592. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6593. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6594. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6595. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6596. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6597. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6598. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6599. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6600. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6601. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6602. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6603. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6604. }
  6605. static void tg3_timer(unsigned long __opaque)
  6606. {
  6607. struct tg3 *tp = (struct tg3 *) __opaque;
  6608. if (tp->irq_sync)
  6609. goto restart_timer;
  6610. spin_lock(&tp->lock);
  6611. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6612. /* All of this garbage is because when using non-tagged
  6613. * IRQ status the mailbox/status_block protocol the chip
  6614. * uses with the cpu is race prone.
  6615. */
  6616. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6617. tw32(GRC_LOCAL_CTRL,
  6618. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6619. } else {
  6620. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6621. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6622. }
  6623. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6624. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6625. spin_unlock(&tp->lock);
  6626. schedule_work(&tp->reset_task);
  6627. return;
  6628. }
  6629. }
  6630. /* This part only runs once per second. */
  6631. if (!--tp->timer_counter) {
  6632. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6633. tg3_periodic_fetch_stats(tp);
  6634. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6635. u32 mac_stat;
  6636. int phy_event;
  6637. mac_stat = tr32(MAC_STATUS);
  6638. phy_event = 0;
  6639. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6640. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6641. phy_event = 1;
  6642. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6643. phy_event = 1;
  6644. if (phy_event)
  6645. tg3_setup_phy(tp, 0);
  6646. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6647. u32 mac_stat = tr32(MAC_STATUS);
  6648. int need_setup = 0;
  6649. if (netif_carrier_ok(tp->dev) &&
  6650. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6651. need_setup = 1;
  6652. }
  6653. if (! netif_carrier_ok(tp->dev) &&
  6654. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6655. MAC_STATUS_SIGNAL_DET))) {
  6656. need_setup = 1;
  6657. }
  6658. if (need_setup) {
  6659. if (!tp->serdes_counter) {
  6660. tw32_f(MAC_MODE,
  6661. (tp->mac_mode &
  6662. ~MAC_MODE_PORT_MODE_MASK));
  6663. udelay(40);
  6664. tw32_f(MAC_MODE, tp->mac_mode);
  6665. udelay(40);
  6666. }
  6667. tg3_setup_phy(tp, 0);
  6668. }
  6669. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6670. tg3_serdes_parallel_detect(tp);
  6671. tp->timer_counter = tp->timer_multiplier;
  6672. }
  6673. /* Heartbeat is only sent once every 2 seconds.
  6674. *
  6675. * The heartbeat is to tell the ASF firmware that the host
  6676. * driver is still alive. In the event that the OS crashes,
  6677. * ASF needs to reset the hardware to free up the FIFO space
  6678. * that may be filled with rx packets destined for the host.
  6679. * If the FIFO is full, ASF will no longer function properly.
  6680. *
  6681. * Unintended resets have been reported on real time kernels
  6682. * where the timer doesn't run on time. Netpoll will also have
  6683. * same problem.
  6684. *
  6685. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6686. * to check the ring condition when the heartbeat is expiring
  6687. * before doing the reset. This will prevent most unintended
  6688. * resets.
  6689. */
  6690. if (!--tp->asf_counter) {
  6691. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6692. u32 val;
  6693. tg3_wait_for_event_ack(tp);
  6694. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6695. FWCMD_NICDRV_ALIVE3);
  6696. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6697. /* 5 seconds timeout */
  6698. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6699. val = tr32(GRC_RX_CPU_EVENT);
  6700. val |= GRC_RX_CPU_DRIVER_EVENT;
  6701. tw32_f(GRC_RX_CPU_EVENT, val);
  6702. }
  6703. tp->asf_counter = tp->asf_multiplier;
  6704. }
  6705. spin_unlock(&tp->lock);
  6706. restart_timer:
  6707. tp->timer.expires = jiffies + tp->timer_offset;
  6708. add_timer(&tp->timer);
  6709. }
  6710. static int tg3_request_irq(struct tg3 *tp)
  6711. {
  6712. irq_handler_t fn;
  6713. unsigned long flags;
  6714. struct net_device *dev = tp->dev;
  6715. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6716. fn = tg3_msi;
  6717. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6718. fn = tg3_msi_1shot;
  6719. flags = IRQF_SAMPLE_RANDOM;
  6720. } else {
  6721. fn = tg3_interrupt;
  6722. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6723. fn = tg3_interrupt_tagged;
  6724. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6725. }
  6726. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6727. }
  6728. static int tg3_test_interrupt(struct tg3 *tp)
  6729. {
  6730. struct net_device *dev = tp->dev;
  6731. int err, i, intr_ok = 0;
  6732. if (!netif_running(dev))
  6733. return -ENODEV;
  6734. tg3_disable_ints(tp);
  6735. free_irq(tp->pdev->irq, dev);
  6736. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6737. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6738. if (err)
  6739. return err;
  6740. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6741. tg3_enable_ints(tp);
  6742. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6743. HOSTCC_MODE_NOW);
  6744. for (i = 0; i < 5; i++) {
  6745. u32 int_mbox, misc_host_ctrl;
  6746. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6747. TG3_64BIT_REG_LOW);
  6748. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6749. if ((int_mbox != 0) ||
  6750. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6751. intr_ok = 1;
  6752. break;
  6753. }
  6754. msleep(10);
  6755. }
  6756. tg3_disable_ints(tp);
  6757. free_irq(tp->pdev->irq, dev);
  6758. err = tg3_request_irq(tp);
  6759. if (err)
  6760. return err;
  6761. if (intr_ok)
  6762. return 0;
  6763. return -EIO;
  6764. }
  6765. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6766. * successfully restored
  6767. */
  6768. static int tg3_test_msi(struct tg3 *tp)
  6769. {
  6770. struct net_device *dev = tp->dev;
  6771. int err;
  6772. u16 pci_cmd;
  6773. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6774. return 0;
  6775. /* Turn off SERR reporting in case MSI terminates with Master
  6776. * Abort.
  6777. */
  6778. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6779. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6780. pci_cmd & ~PCI_COMMAND_SERR);
  6781. err = tg3_test_interrupt(tp);
  6782. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6783. if (!err)
  6784. return 0;
  6785. /* other failures */
  6786. if (err != -EIO)
  6787. return err;
  6788. /* MSI test failed, go back to INTx mode */
  6789. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6790. "switching to INTx mode. Please report this failure to "
  6791. "the PCI maintainer and include system chipset information.\n",
  6792. tp->dev->name);
  6793. free_irq(tp->pdev->irq, dev);
  6794. pci_disable_msi(tp->pdev);
  6795. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6796. err = tg3_request_irq(tp);
  6797. if (err)
  6798. return err;
  6799. /* Need to reset the chip because the MSI cycle may have terminated
  6800. * with Master Abort.
  6801. */
  6802. tg3_full_lock(tp, 1);
  6803. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6804. err = tg3_init_hw(tp, 1);
  6805. tg3_full_unlock(tp);
  6806. if (err)
  6807. free_irq(tp->pdev->irq, dev);
  6808. return err;
  6809. }
  6810. static int tg3_open(struct net_device *dev)
  6811. {
  6812. struct tg3 *tp = netdev_priv(dev);
  6813. int err;
  6814. netif_carrier_off(tp->dev);
  6815. tg3_full_lock(tp, 0);
  6816. err = tg3_set_power_state(tp, PCI_D0);
  6817. if (err) {
  6818. tg3_full_unlock(tp);
  6819. return err;
  6820. }
  6821. tg3_disable_ints(tp);
  6822. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6823. tg3_full_unlock(tp);
  6824. /* The placement of this call is tied
  6825. * to the setup and use of Host TX descriptors.
  6826. */
  6827. err = tg3_alloc_consistent(tp);
  6828. if (err)
  6829. return err;
  6830. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6831. /* All MSI supporting chips should support tagged
  6832. * status. Assert that this is the case.
  6833. */
  6834. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6835. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6836. "Not using MSI.\n", tp->dev->name);
  6837. } else if (pci_enable_msi(tp->pdev) == 0) {
  6838. u32 msi_mode;
  6839. msi_mode = tr32(MSGINT_MODE);
  6840. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6841. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6842. }
  6843. }
  6844. err = tg3_request_irq(tp);
  6845. if (err) {
  6846. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6847. pci_disable_msi(tp->pdev);
  6848. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6849. }
  6850. tg3_free_consistent(tp);
  6851. return err;
  6852. }
  6853. napi_enable(&tp->napi);
  6854. tg3_full_lock(tp, 0);
  6855. err = tg3_init_hw(tp, 1);
  6856. if (err) {
  6857. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6858. tg3_free_rings(tp);
  6859. } else {
  6860. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6861. tp->timer_offset = HZ;
  6862. else
  6863. tp->timer_offset = HZ / 10;
  6864. BUG_ON(tp->timer_offset > HZ);
  6865. tp->timer_counter = tp->timer_multiplier =
  6866. (HZ / tp->timer_offset);
  6867. tp->asf_counter = tp->asf_multiplier =
  6868. ((HZ / tp->timer_offset) * 2);
  6869. init_timer(&tp->timer);
  6870. tp->timer.expires = jiffies + tp->timer_offset;
  6871. tp->timer.data = (unsigned long) tp;
  6872. tp->timer.function = tg3_timer;
  6873. }
  6874. tg3_full_unlock(tp);
  6875. if (err) {
  6876. napi_disable(&tp->napi);
  6877. free_irq(tp->pdev->irq, dev);
  6878. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6879. pci_disable_msi(tp->pdev);
  6880. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6881. }
  6882. tg3_free_consistent(tp);
  6883. return err;
  6884. }
  6885. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6886. err = tg3_test_msi(tp);
  6887. if (err) {
  6888. tg3_full_lock(tp, 0);
  6889. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6890. pci_disable_msi(tp->pdev);
  6891. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6892. }
  6893. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6894. tg3_free_rings(tp);
  6895. tg3_free_consistent(tp);
  6896. tg3_full_unlock(tp);
  6897. napi_disable(&tp->napi);
  6898. return err;
  6899. }
  6900. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6901. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6902. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6903. tw32(PCIE_TRANSACTION_CFG,
  6904. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6905. }
  6906. }
  6907. }
  6908. tg3_phy_start(tp);
  6909. tg3_full_lock(tp, 0);
  6910. add_timer(&tp->timer);
  6911. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6912. tg3_enable_ints(tp);
  6913. tg3_full_unlock(tp);
  6914. netif_start_queue(dev);
  6915. return 0;
  6916. }
  6917. #if 0
  6918. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6919. {
  6920. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6921. u16 val16;
  6922. int i;
  6923. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6924. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6925. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6926. val16, val32);
  6927. /* MAC block */
  6928. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6929. tr32(MAC_MODE), tr32(MAC_STATUS));
  6930. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6931. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6932. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6933. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6934. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6935. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6936. /* Send data initiator control block */
  6937. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6938. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6939. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6940. tr32(SNDDATAI_STATSCTRL));
  6941. /* Send data completion control block */
  6942. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6943. /* Send BD ring selector block */
  6944. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6945. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6946. /* Send BD initiator control block */
  6947. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6948. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6949. /* Send BD completion control block */
  6950. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6951. /* Receive list placement control block */
  6952. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6953. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6954. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6955. tr32(RCVLPC_STATSCTRL));
  6956. /* Receive data and receive BD initiator control block */
  6957. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6958. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6959. /* Receive data completion control block */
  6960. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6961. tr32(RCVDCC_MODE));
  6962. /* Receive BD initiator control block */
  6963. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6964. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6965. /* Receive BD completion control block */
  6966. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6967. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6968. /* Receive list selector control block */
  6969. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6970. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6971. /* Mbuf cluster free block */
  6972. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6973. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6974. /* Host coalescing control block */
  6975. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6976. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6977. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6978. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6979. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6980. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6981. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6982. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6983. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6984. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6985. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6986. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6987. /* Memory arbiter control block */
  6988. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6989. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6990. /* Buffer manager control block */
  6991. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6992. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6993. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6994. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6995. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6996. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6997. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6998. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6999. /* Read DMA control block */
  7000. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7001. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7002. /* Write DMA control block */
  7003. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7004. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7005. /* DMA completion block */
  7006. printk("DEBUG: DMAC_MODE[%08x]\n",
  7007. tr32(DMAC_MODE));
  7008. /* GRC block */
  7009. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7010. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7011. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7012. tr32(GRC_LOCAL_CTRL));
  7013. /* TG3_BDINFOs */
  7014. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7015. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7016. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7017. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7018. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7019. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7020. tr32(RCVDBDI_STD_BD + 0x0),
  7021. tr32(RCVDBDI_STD_BD + 0x4),
  7022. tr32(RCVDBDI_STD_BD + 0x8),
  7023. tr32(RCVDBDI_STD_BD + 0xc));
  7024. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7025. tr32(RCVDBDI_MINI_BD + 0x0),
  7026. tr32(RCVDBDI_MINI_BD + 0x4),
  7027. tr32(RCVDBDI_MINI_BD + 0x8),
  7028. tr32(RCVDBDI_MINI_BD + 0xc));
  7029. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7030. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7031. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7032. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7033. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7034. val32, val32_2, val32_3, val32_4);
  7035. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7036. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7037. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7038. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7039. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7040. val32, val32_2, val32_3, val32_4);
  7041. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7042. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7043. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7044. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7045. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7046. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7047. val32, val32_2, val32_3, val32_4, val32_5);
  7048. /* SW status block */
  7049. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7050. tp->hw_status->status,
  7051. tp->hw_status->status_tag,
  7052. tp->hw_status->rx_jumbo_consumer,
  7053. tp->hw_status->rx_consumer,
  7054. tp->hw_status->rx_mini_consumer,
  7055. tp->hw_status->idx[0].rx_producer,
  7056. tp->hw_status->idx[0].tx_consumer);
  7057. /* SW statistics block */
  7058. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7059. ((u32 *)tp->hw_stats)[0],
  7060. ((u32 *)tp->hw_stats)[1],
  7061. ((u32 *)tp->hw_stats)[2],
  7062. ((u32 *)tp->hw_stats)[3]);
  7063. /* Mailboxes */
  7064. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7065. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7066. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7067. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7068. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7069. /* NIC side send descriptors. */
  7070. for (i = 0; i < 6; i++) {
  7071. unsigned long txd;
  7072. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7073. + (i * sizeof(struct tg3_tx_buffer_desc));
  7074. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7075. i,
  7076. readl(txd + 0x0), readl(txd + 0x4),
  7077. readl(txd + 0x8), readl(txd + 0xc));
  7078. }
  7079. /* NIC side RX descriptors. */
  7080. for (i = 0; i < 6; i++) {
  7081. unsigned long rxd;
  7082. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7083. + (i * sizeof(struct tg3_rx_buffer_desc));
  7084. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7085. i,
  7086. readl(rxd + 0x0), readl(rxd + 0x4),
  7087. readl(rxd + 0x8), readl(rxd + 0xc));
  7088. rxd += (4 * sizeof(u32));
  7089. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7090. i,
  7091. readl(rxd + 0x0), readl(rxd + 0x4),
  7092. readl(rxd + 0x8), readl(rxd + 0xc));
  7093. }
  7094. for (i = 0; i < 6; i++) {
  7095. unsigned long rxd;
  7096. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7097. + (i * sizeof(struct tg3_rx_buffer_desc));
  7098. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7099. i,
  7100. readl(rxd + 0x0), readl(rxd + 0x4),
  7101. readl(rxd + 0x8), readl(rxd + 0xc));
  7102. rxd += (4 * sizeof(u32));
  7103. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7104. i,
  7105. readl(rxd + 0x0), readl(rxd + 0x4),
  7106. readl(rxd + 0x8), readl(rxd + 0xc));
  7107. }
  7108. }
  7109. #endif
  7110. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7111. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7112. static int tg3_close(struct net_device *dev)
  7113. {
  7114. struct tg3 *tp = netdev_priv(dev);
  7115. napi_disable(&tp->napi);
  7116. cancel_work_sync(&tp->reset_task);
  7117. netif_stop_queue(dev);
  7118. del_timer_sync(&tp->timer);
  7119. tg3_full_lock(tp, 1);
  7120. #if 0
  7121. tg3_dump_state(tp);
  7122. #endif
  7123. tg3_disable_ints(tp);
  7124. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7125. tg3_free_rings(tp);
  7126. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7127. tg3_full_unlock(tp);
  7128. free_irq(tp->pdev->irq, dev);
  7129. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7130. pci_disable_msi(tp->pdev);
  7131. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7132. }
  7133. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7134. sizeof(tp->net_stats_prev));
  7135. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7136. sizeof(tp->estats_prev));
  7137. tg3_free_consistent(tp);
  7138. tg3_set_power_state(tp, PCI_D3hot);
  7139. netif_carrier_off(tp->dev);
  7140. return 0;
  7141. }
  7142. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7143. {
  7144. unsigned long ret;
  7145. #if (BITS_PER_LONG == 32)
  7146. ret = val->low;
  7147. #else
  7148. ret = ((u64)val->high << 32) | ((u64)val->low);
  7149. #endif
  7150. return ret;
  7151. }
  7152. static unsigned long calc_crc_errors(struct tg3 *tp)
  7153. {
  7154. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7155. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7156. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7158. u32 val;
  7159. spin_lock_bh(&tp->lock);
  7160. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7161. tg3_writephy(tp, MII_TG3_TEST1,
  7162. val | MII_TG3_TEST1_CRC_EN);
  7163. tg3_readphy(tp, 0x14, &val);
  7164. } else
  7165. val = 0;
  7166. spin_unlock_bh(&tp->lock);
  7167. tp->phy_crc_errors += val;
  7168. return tp->phy_crc_errors;
  7169. }
  7170. return get_stat64(&hw_stats->rx_fcs_errors);
  7171. }
  7172. #define ESTAT_ADD(member) \
  7173. estats->member = old_estats->member + \
  7174. get_stat64(&hw_stats->member)
  7175. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7176. {
  7177. struct tg3_ethtool_stats *estats = &tp->estats;
  7178. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7179. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7180. if (!hw_stats)
  7181. return old_estats;
  7182. ESTAT_ADD(rx_octets);
  7183. ESTAT_ADD(rx_fragments);
  7184. ESTAT_ADD(rx_ucast_packets);
  7185. ESTAT_ADD(rx_mcast_packets);
  7186. ESTAT_ADD(rx_bcast_packets);
  7187. ESTAT_ADD(rx_fcs_errors);
  7188. ESTAT_ADD(rx_align_errors);
  7189. ESTAT_ADD(rx_xon_pause_rcvd);
  7190. ESTAT_ADD(rx_xoff_pause_rcvd);
  7191. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7192. ESTAT_ADD(rx_xoff_entered);
  7193. ESTAT_ADD(rx_frame_too_long_errors);
  7194. ESTAT_ADD(rx_jabbers);
  7195. ESTAT_ADD(rx_undersize_packets);
  7196. ESTAT_ADD(rx_in_length_errors);
  7197. ESTAT_ADD(rx_out_length_errors);
  7198. ESTAT_ADD(rx_64_or_less_octet_packets);
  7199. ESTAT_ADD(rx_65_to_127_octet_packets);
  7200. ESTAT_ADD(rx_128_to_255_octet_packets);
  7201. ESTAT_ADD(rx_256_to_511_octet_packets);
  7202. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7203. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7204. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7205. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7206. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7207. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7208. ESTAT_ADD(tx_octets);
  7209. ESTAT_ADD(tx_collisions);
  7210. ESTAT_ADD(tx_xon_sent);
  7211. ESTAT_ADD(tx_xoff_sent);
  7212. ESTAT_ADD(tx_flow_control);
  7213. ESTAT_ADD(tx_mac_errors);
  7214. ESTAT_ADD(tx_single_collisions);
  7215. ESTAT_ADD(tx_mult_collisions);
  7216. ESTAT_ADD(tx_deferred);
  7217. ESTAT_ADD(tx_excessive_collisions);
  7218. ESTAT_ADD(tx_late_collisions);
  7219. ESTAT_ADD(tx_collide_2times);
  7220. ESTAT_ADD(tx_collide_3times);
  7221. ESTAT_ADD(tx_collide_4times);
  7222. ESTAT_ADD(tx_collide_5times);
  7223. ESTAT_ADD(tx_collide_6times);
  7224. ESTAT_ADD(tx_collide_7times);
  7225. ESTAT_ADD(tx_collide_8times);
  7226. ESTAT_ADD(tx_collide_9times);
  7227. ESTAT_ADD(tx_collide_10times);
  7228. ESTAT_ADD(tx_collide_11times);
  7229. ESTAT_ADD(tx_collide_12times);
  7230. ESTAT_ADD(tx_collide_13times);
  7231. ESTAT_ADD(tx_collide_14times);
  7232. ESTAT_ADD(tx_collide_15times);
  7233. ESTAT_ADD(tx_ucast_packets);
  7234. ESTAT_ADD(tx_mcast_packets);
  7235. ESTAT_ADD(tx_bcast_packets);
  7236. ESTAT_ADD(tx_carrier_sense_errors);
  7237. ESTAT_ADD(tx_discards);
  7238. ESTAT_ADD(tx_errors);
  7239. ESTAT_ADD(dma_writeq_full);
  7240. ESTAT_ADD(dma_write_prioq_full);
  7241. ESTAT_ADD(rxbds_empty);
  7242. ESTAT_ADD(rx_discards);
  7243. ESTAT_ADD(rx_errors);
  7244. ESTAT_ADD(rx_threshold_hit);
  7245. ESTAT_ADD(dma_readq_full);
  7246. ESTAT_ADD(dma_read_prioq_full);
  7247. ESTAT_ADD(tx_comp_queue_full);
  7248. ESTAT_ADD(ring_set_send_prod_index);
  7249. ESTAT_ADD(ring_status_update);
  7250. ESTAT_ADD(nic_irqs);
  7251. ESTAT_ADD(nic_avoided_irqs);
  7252. ESTAT_ADD(nic_tx_threshold_hit);
  7253. return estats;
  7254. }
  7255. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7256. {
  7257. struct tg3 *tp = netdev_priv(dev);
  7258. struct net_device_stats *stats = &tp->net_stats;
  7259. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7260. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7261. if (!hw_stats)
  7262. return old_stats;
  7263. stats->rx_packets = old_stats->rx_packets +
  7264. get_stat64(&hw_stats->rx_ucast_packets) +
  7265. get_stat64(&hw_stats->rx_mcast_packets) +
  7266. get_stat64(&hw_stats->rx_bcast_packets);
  7267. stats->tx_packets = old_stats->tx_packets +
  7268. get_stat64(&hw_stats->tx_ucast_packets) +
  7269. get_stat64(&hw_stats->tx_mcast_packets) +
  7270. get_stat64(&hw_stats->tx_bcast_packets);
  7271. stats->rx_bytes = old_stats->rx_bytes +
  7272. get_stat64(&hw_stats->rx_octets);
  7273. stats->tx_bytes = old_stats->tx_bytes +
  7274. get_stat64(&hw_stats->tx_octets);
  7275. stats->rx_errors = old_stats->rx_errors +
  7276. get_stat64(&hw_stats->rx_errors);
  7277. stats->tx_errors = old_stats->tx_errors +
  7278. get_stat64(&hw_stats->tx_errors) +
  7279. get_stat64(&hw_stats->tx_mac_errors) +
  7280. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7281. get_stat64(&hw_stats->tx_discards);
  7282. stats->multicast = old_stats->multicast +
  7283. get_stat64(&hw_stats->rx_mcast_packets);
  7284. stats->collisions = old_stats->collisions +
  7285. get_stat64(&hw_stats->tx_collisions);
  7286. stats->rx_length_errors = old_stats->rx_length_errors +
  7287. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7288. get_stat64(&hw_stats->rx_undersize_packets);
  7289. stats->rx_over_errors = old_stats->rx_over_errors +
  7290. get_stat64(&hw_stats->rxbds_empty);
  7291. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7292. get_stat64(&hw_stats->rx_align_errors);
  7293. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7294. get_stat64(&hw_stats->tx_discards);
  7295. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7296. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7297. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7298. calc_crc_errors(tp);
  7299. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7300. get_stat64(&hw_stats->rx_discards);
  7301. return stats;
  7302. }
  7303. static inline u32 calc_crc(unsigned char *buf, int len)
  7304. {
  7305. u32 reg;
  7306. u32 tmp;
  7307. int j, k;
  7308. reg = 0xffffffff;
  7309. for (j = 0; j < len; j++) {
  7310. reg ^= buf[j];
  7311. for (k = 0; k < 8; k++) {
  7312. tmp = reg & 0x01;
  7313. reg >>= 1;
  7314. if (tmp) {
  7315. reg ^= 0xedb88320;
  7316. }
  7317. }
  7318. }
  7319. return ~reg;
  7320. }
  7321. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7322. {
  7323. /* accept or reject all multicast frames */
  7324. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7325. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7326. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7327. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7328. }
  7329. static void __tg3_set_rx_mode(struct net_device *dev)
  7330. {
  7331. struct tg3 *tp = netdev_priv(dev);
  7332. u32 rx_mode;
  7333. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7334. RX_MODE_KEEP_VLAN_TAG);
  7335. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7336. * flag clear.
  7337. */
  7338. #if TG3_VLAN_TAG_USED
  7339. if (!tp->vlgrp &&
  7340. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7341. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7342. #else
  7343. /* By definition, VLAN is disabled always in this
  7344. * case.
  7345. */
  7346. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7347. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7348. #endif
  7349. if (dev->flags & IFF_PROMISC) {
  7350. /* Promiscuous mode. */
  7351. rx_mode |= RX_MODE_PROMISC;
  7352. } else if (dev->flags & IFF_ALLMULTI) {
  7353. /* Accept all multicast. */
  7354. tg3_set_multi (tp, 1);
  7355. } else if (dev->mc_count < 1) {
  7356. /* Reject all multicast. */
  7357. tg3_set_multi (tp, 0);
  7358. } else {
  7359. /* Accept one or more multicast(s). */
  7360. struct dev_mc_list *mclist;
  7361. unsigned int i;
  7362. u32 mc_filter[4] = { 0, };
  7363. u32 regidx;
  7364. u32 bit;
  7365. u32 crc;
  7366. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7367. i++, mclist = mclist->next) {
  7368. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7369. bit = ~crc & 0x7f;
  7370. regidx = (bit & 0x60) >> 5;
  7371. bit &= 0x1f;
  7372. mc_filter[regidx] |= (1 << bit);
  7373. }
  7374. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7375. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7376. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7377. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7378. }
  7379. if (rx_mode != tp->rx_mode) {
  7380. tp->rx_mode = rx_mode;
  7381. tw32_f(MAC_RX_MODE, rx_mode);
  7382. udelay(10);
  7383. }
  7384. }
  7385. static void tg3_set_rx_mode(struct net_device *dev)
  7386. {
  7387. struct tg3 *tp = netdev_priv(dev);
  7388. if (!netif_running(dev))
  7389. return;
  7390. tg3_full_lock(tp, 0);
  7391. __tg3_set_rx_mode(dev);
  7392. tg3_full_unlock(tp);
  7393. }
  7394. #define TG3_REGDUMP_LEN (32 * 1024)
  7395. static int tg3_get_regs_len(struct net_device *dev)
  7396. {
  7397. return TG3_REGDUMP_LEN;
  7398. }
  7399. static void tg3_get_regs(struct net_device *dev,
  7400. struct ethtool_regs *regs, void *_p)
  7401. {
  7402. u32 *p = _p;
  7403. struct tg3 *tp = netdev_priv(dev);
  7404. u8 *orig_p = _p;
  7405. int i;
  7406. regs->version = 0;
  7407. memset(p, 0, TG3_REGDUMP_LEN);
  7408. if (tp->link_config.phy_is_low_power)
  7409. return;
  7410. tg3_full_lock(tp, 0);
  7411. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7412. #define GET_REG32_LOOP(base,len) \
  7413. do { p = (u32 *)(orig_p + (base)); \
  7414. for (i = 0; i < len; i += 4) \
  7415. __GET_REG32((base) + i); \
  7416. } while (0)
  7417. #define GET_REG32_1(reg) \
  7418. do { p = (u32 *)(orig_p + (reg)); \
  7419. __GET_REG32((reg)); \
  7420. } while (0)
  7421. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7422. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7423. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7424. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7425. GET_REG32_1(SNDDATAC_MODE);
  7426. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7427. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7428. GET_REG32_1(SNDBDC_MODE);
  7429. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7430. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7431. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7432. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7433. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7434. GET_REG32_1(RCVDCC_MODE);
  7435. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7436. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7437. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7438. GET_REG32_1(MBFREE_MODE);
  7439. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7440. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7441. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7442. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7443. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7444. GET_REG32_1(RX_CPU_MODE);
  7445. GET_REG32_1(RX_CPU_STATE);
  7446. GET_REG32_1(RX_CPU_PGMCTR);
  7447. GET_REG32_1(RX_CPU_HWBKPT);
  7448. GET_REG32_1(TX_CPU_MODE);
  7449. GET_REG32_1(TX_CPU_STATE);
  7450. GET_REG32_1(TX_CPU_PGMCTR);
  7451. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7452. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7453. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7454. GET_REG32_1(DMAC_MODE);
  7455. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7456. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7457. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7458. #undef __GET_REG32
  7459. #undef GET_REG32_LOOP
  7460. #undef GET_REG32_1
  7461. tg3_full_unlock(tp);
  7462. }
  7463. static int tg3_get_eeprom_len(struct net_device *dev)
  7464. {
  7465. struct tg3 *tp = netdev_priv(dev);
  7466. return tp->nvram_size;
  7467. }
  7468. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7469. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7470. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7471. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7472. {
  7473. struct tg3 *tp = netdev_priv(dev);
  7474. int ret;
  7475. u8 *pd;
  7476. u32 i, offset, len, b_offset, b_count;
  7477. __le32 val;
  7478. if (tp->link_config.phy_is_low_power)
  7479. return -EAGAIN;
  7480. offset = eeprom->offset;
  7481. len = eeprom->len;
  7482. eeprom->len = 0;
  7483. eeprom->magic = TG3_EEPROM_MAGIC;
  7484. if (offset & 3) {
  7485. /* adjustments to start on required 4 byte boundary */
  7486. b_offset = offset & 3;
  7487. b_count = 4 - b_offset;
  7488. if (b_count > len) {
  7489. /* i.e. offset=1 len=2 */
  7490. b_count = len;
  7491. }
  7492. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7493. if (ret)
  7494. return ret;
  7495. memcpy(data, ((char*)&val) + b_offset, b_count);
  7496. len -= b_count;
  7497. offset += b_count;
  7498. eeprom->len += b_count;
  7499. }
  7500. /* read bytes upto the last 4 byte boundary */
  7501. pd = &data[eeprom->len];
  7502. for (i = 0; i < (len - (len & 3)); i += 4) {
  7503. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7504. if (ret) {
  7505. eeprom->len += i;
  7506. return ret;
  7507. }
  7508. memcpy(pd + i, &val, 4);
  7509. }
  7510. eeprom->len += i;
  7511. if (len & 3) {
  7512. /* read last bytes not ending on 4 byte boundary */
  7513. pd = &data[eeprom->len];
  7514. b_count = len & 3;
  7515. b_offset = offset + len - b_count;
  7516. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7517. if (ret)
  7518. return ret;
  7519. memcpy(pd, &val, b_count);
  7520. eeprom->len += b_count;
  7521. }
  7522. return 0;
  7523. }
  7524. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7525. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7526. {
  7527. struct tg3 *tp = netdev_priv(dev);
  7528. int ret;
  7529. u32 offset, len, b_offset, odd_len;
  7530. u8 *buf;
  7531. __le32 start, end;
  7532. if (tp->link_config.phy_is_low_power)
  7533. return -EAGAIN;
  7534. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7535. return -EINVAL;
  7536. offset = eeprom->offset;
  7537. len = eeprom->len;
  7538. if ((b_offset = (offset & 3))) {
  7539. /* adjustments to start on required 4 byte boundary */
  7540. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7541. if (ret)
  7542. return ret;
  7543. len += b_offset;
  7544. offset &= ~3;
  7545. if (len < 4)
  7546. len = 4;
  7547. }
  7548. odd_len = 0;
  7549. if (len & 3) {
  7550. /* adjustments to end on required 4 byte boundary */
  7551. odd_len = 1;
  7552. len = (len + 3) & ~3;
  7553. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7554. if (ret)
  7555. return ret;
  7556. }
  7557. buf = data;
  7558. if (b_offset || odd_len) {
  7559. buf = kmalloc(len, GFP_KERNEL);
  7560. if (!buf)
  7561. return -ENOMEM;
  7562. if (b_offset)
  7563. memcpy(buf, &start, 4);
  7564. if (odd_len)
  7565. memcpy(buf+len-4, &end, 4);
  7566. memcpy(buf + b_offset, data, eeprom->len);
  7567. }
  7568. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7569. if (buf != data)
  7570. kfree(buf);
  7571. return ret;
  7572. }
  7573. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7574. {
  7575. struct tg3 *tp = netdev_priv(dev);
  7576. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7577. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7578. return -EAGAIN;
  7579. return phy_ethtool_gset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7580. }
  7581. cmd->supported = (SUPPORTED_Autoneg);
  7582. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7583. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7584. SUPPORTED_1000baseT_Full);
  7585. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7586. cmd->supported |= (SUPPORTED_100baseT_Half |
  7587. SUPPORTED_100baseT_Full |
  7588. SUPPORTED_10baseT_Half |
  7589. SUPPORTED_10baseT_Full |
  7590. SUPPORTED_TP);
  7591. cmd->port = PORT_TP;
  7592. } else {
  7593. cmd->supported |= SUPPORTED_FIBRE;
  7594. cmd->port = PORT_FIBRE;
  7595. }
  7596. cmd->advertising = tp->link_config.advertising;
  7597. if (netif_running(dev)) {
  7598. cmd->speed = tp->link_config.active_speed;
  7599. cmd->duplex = tp->link_config.active_duplex;
  7600. }
  7601. cmd->phy_address = PHY_ADDR;
  7602. cmd->transceiver = 0;
  7603. cmd->autoneg = tp->link_config.autoneg;
  7604. cmd->maxtxpkt = 0;
  7605. cmd->maxrxpkt = 0;
  7606. return 0;
  7607. }
  7608. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7609. {
  7610. struct tg3 *tp = netdev_priv(dev);
  7611. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7612. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7613. return -EAGAIN;
  7614. return phy_ethtool_sset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7615. }
  7616. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7617. /* These are the only valid advertisement bits allowed. */
  7618. if (cmd->autoneg == AUTONEG_ENABLE &&
  7619. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7620. ADVERTISED_1000baseT_Full |
  7621. ADVERTISED_Autoneg |
  7622. ADVERTISED_FIBRE)))
  7623. return -EINVAL;
  7624. /* Fiber can only do SPEED_1000. */
  7625. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7626. (cmd->speed != SPEED_1000))
  7627. return -EINVAL;
  7628. /* Copper cannot force SPEED_1000. */
  7629. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7630. (cmd->speed == SPEED_1000))
  7631. return -EINVAL;
  7632. else if ((cmd->speed == SPEED_1000) &&
  7633. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7634. return -EINVAL;
  7635. tg3_full_lock(tp, 0);
  7636. tp->link_config.autoneg = cmd->autoneg;
  7637. if (cmd->autoneg == AUTONEG_ENABLE) {
  7638. tp->link_config.advertising = (cmd->advertising |
  7639. ADVERTISED_Autoneg);
  7640. tp->link_config.speed = SPEED_INVALID;
  7641. tp->link_config.duplex = DUPLEX_INVALID;
  7642. } else {
  7643. tp->link_config.advertising = 0;
  7644. tp->link_config.speed = cmd->speed;
  7645. tp->link_config.duplex = cmd->duplex;
  7646. }
  7647. tp->link_config.orig_speed = tp->link_config.speed;
  7648. tp->link_config.orig_duplex = tp->link_config.duplex;
  7649. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7650. if (netif_running(dev))
  7651. tg3_setup_phy(tp, 1);
  7652. tg3_full_unlock(tp);
  7653. return 0;
  7654. }
  7655. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7656. {
  7657. struct tg3 *tp = netdev_priv(dev);
  7658. strcpy(info->driver, DRV_MODULE_NAME);
  7659. strcpy(info->version, DRV_MODULE_VERSION);
  7660. strcpy(info->fw_version, tp->fw_ver);
  7661. strcpy(info->bus_info, pci_name(tp->pdev));
  7662. }
  7663. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7664. {
  7665. struct tg3 *tp = netdev_priv(dev);
  7666. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7667. wol->supported = WAKE_MAGIC;
  7668. else
  7669. wol->supported = 0;
  7670. wol->wolopts = 0;
  7671. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7672. wol->wolopts = WAKE_MAGIC;
  7673. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7674. }
  7675. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7676. {
  7677. struct tg3 *tp = netdev_priv(dev);
  7678. if (wol->wolopts & ~WAKE_MAGIC)
  7679. return -EINVAL;
  7680. if ((wol->wolopts & WAKE_MAGIC) &&
  7681. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7682. return -EINVAL;
  7683. spin_lock_bh(&tp->lock);
  7684. if (wol->wolopts & WAKE_MAGIC)
  7685. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7686. else
  7687. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7688. spin_unlock_bh(&tp->lock);
  7689. return 0;
  7690. }
  7691. static u32 tg3_get_msglevel(struct net_device *dev)
  7692. {
  7693. struct tg3 *tp = netdev_priv(dev);
  7694. return tp->msg_enable;
  7695. }
  7696. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7697. {
  7698. struct tg3 *tp = netdev_priv(dev);
  7699. tp->msg_enable = value;
  7700. }
  7701. static int tg3_set_tso(struct net_device *dev, u32 value)
  7702. {
  7703. struct tg3 *tp = netdev_priv(dev);
  7704. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7705. if (value)
  7706. return -EINVAL;
  7707. return 0;
  7708. }
  7709. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7710. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7711. if (value) {
  7712. dev->features |= NETIF_F_TSO6;
  7713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7714. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7715. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7717. dev->features |= NETIF_F_TSO_ECN;
  7718. } else
  7719. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7720. }
  7721. return ethtool_op_set_tso(dev, value);
  7722. }
  7723. static int tg3_nway_reset(struct net_device *dev)
  7724. {
  7725. struct tg3 *tp = netdev_priv(dev);
  7726. int r;
  7727. if (!netif_running(dev))
  7728. return -EAGAIN;
  7729. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7730. return -EINVAL;
  7731. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7732. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7733. return -EAGAIN;
  7734. r = phy_start_aneg(tp->mdio_bus.phy_map[PHY_ADDR]);
  7735. } else {
  7736. u32 bmcr;
  7737. spin_lock_bh(&tp->lock);
  7738. r = -EINVAL;
  7739. tg3_readphy(tp, MII_BMCR, &bmcr);
  7740. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7741. ((bmcr & BMCR_ANENABLE) ||
  7742. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7743. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7744. BMCR_ANENABLE);
  7745. r = 0;
  7746. }
  7747. spin_unlock_bh(&tp->lock);
  7748. }
  7749. return r;
  7750. }
  7751. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7752. {
  7753. struct tg3 *tp = netdev_priv(dev);
  7754. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7755. ering->rx_mini_max_pending = 0;
  7756. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7757. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7758. else
  7759. ering->rx_jumbo_max_pending = 0;
  7760. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7761. ering->rx_pending = tp->rx_pending;
  7762. ering->rx_mini_pending = 0;
  7763. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7764. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7765. else
  7766. ering->rx_jumbo_pending = 0;
  7767. ering->tx_pending = tp->tx_pending;
  7768. }
  7769. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7770. {
  7771. struct tg3 *tp = netdev_priv(dev);
  7772. int irq_sync = 0, err = 0;
  7773. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7774. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7775. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7776. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7777. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7778. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7779. return -EINVAL;
  7780. if (netif_running(dev)) {
  7781. tg3_phy_stop(tp);
  7782. tg3_netif_stop(tp);
  7783. irq_sync = 1;
  7784. }
  7785. tg3_full_lock(tp, irq_sync);
  7786. tp->rx_pending = ering->rx_pending;
  7787. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7788. tp->rx_pending > 63)
  7789. tp->rx_pending = 63;
  7790. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7791. tp->tx_pending = ering->tx_pending;
  7792. if (netif_running(dev)) {
  7793. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7794. err = tg3_restart_hw(tp, 1);
  7795. if (!err)
  7796. tg3_netif_start(tp);
  7797. }
  7798. tg3_full_unlock(tp);
  7799. if (irq_sync && !err)
  7800. tg3_phy_start(tp);
  7801. return err;
  7802. }
  7803. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7804. {
  7805. struct tg3 *tp = netdev_priv(dev);
  7806. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7807. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7808. epause->rx_pause = 1;
  7809. else
  7810. epause->rx_pause = 0;
  7811. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7812. epause->tx_pause = 1;
  7813. else
  7814. epause->tx_pause = 0;
  7815. }
  7816. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7817. {
  7818. struct tg3 *tp = netdev_priv(dev);
  7819. int err = 0;
  7820. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7821. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7822. return -EAGAIN;
  7823. if (epause->autoneg) {
  7824. u32 newadv;
  7825. struct phy_device *phydev;
  7826. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  7827. if (epause->rx_pause) {
  7828. if (epause->tx_pause)
  7829. newadv = ADVERTISED_Pause;
  7830. else
  7831. newadv = ADVERTISED_Pause |
  7832. ADVERTISED_Asym_Pause;
  7833. } else if (epause->tx_pause) {
  7834. newadv = ADVERTISED_Asym_Pause;
  7835. } else
  7836. newadv = 0;
  7837. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7838. u32 oldadv = phydev->advertising &
  7839. (ADVERTISED_Pause |
  7840. ADVERTISED_Asym_Pause);
  7841. if (oldadv != newadv) {
  7842. phydev->advertising &=
  7843. ~(ADVERTISED_Pause |
  7844. ADVERTISED_Asym_Pause);
  7845. phydev->advertising |= newadv;
  7846. err = phy_start_aneg(phydev);
  7847. }
  7848. } else {
  7849. tp->link_config.advertising &=
  7850. ~(ADVERTISED_Pause |
  7851. ADVERTISED_Asym_Pause);
  7852. tp->link_config.advertising |= newadv;
  7853. }
  7854. } else {
  7855. if (epause->rx_pause)
  7856. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7857. else
  7858. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7859. if (epause->tx_pause)
  7860. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7861. else
  7862. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7863. if (netif_running(dev))
  7864. tg3_setup_flow_control(tp, 0, 0);
  7865. }
  7866. } else {
  7867. int irq_sync = 0;
  7868. if (netif_running(dev)) {
  7869. tg3_netif_stop(tp);
  7870. irq_sync = 1;
  7871. }
  7872. tg3_full_lock(tp, irq_sync);
  7873. if (epause->autoneg)
  7874. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7875. else
  7876. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7877. if (epause->rx_pause)
  7878. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7879. else
  7880. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7881. if (epause->tx_pause)
  7882. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7883. else
  7884. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7885. if (netif_running(dev)) {
  7886. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7887. err = tg3_restart_hw(tp, 1);
  7888. if (!err)
  7889. tg3_netif_start(tp);
  7890. }
  7891. tg3_full_unlock(tp);
  7892. }
  7893. return err;
  7894. }
  7895. static u32 tg3_get_rx_csum(struct net_device *dev)
  7896. {
  7897. struct tg3 *tp = netdev_priv(dev);
  7898. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7899. }
  7900. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7901. {
  7902. struct tg3 *tp = netdev_priv(dev);
  7903. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7904. if (data != 0)
  7905. return -EINVAL;
  7906. return 0;
  7907. }
  7908. spin_lock_bh(&tp->lock);
  7909. if (data)
  7910. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7911. else
  7912. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7913. spin_unlock_bh(&tp->lock);
  7914. return 0;
  7915. }
  7916. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7917. {
  7918. struct tg3 *tp = netdev_priv(dev);
  7919. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7920. if (data != 0)
  7921. return -EINVAL;
  7922. return 0;
  7923. }
  7924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7927. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7929. ethtool_op_set_tx_ipv6_csum(dev, data);
  7930. else
  7931. ethtool_op_set_tx_csum(dev, data);
  7932. return 0;
  7933. }
  7934. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7935. {
  7936. switch (sset) {
  7937. case ETH_SS_TEST:
  7938. return TG3_NUM_TEST;
  7939. case ETH_SS_STATS:
  7940. return TG3_NUM_STATS;
  7941. default:
  7942. return -EOPNOTSUPP;
  7943. }
  7944. }
  7945. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7946. {
  7947. switch (stringset) {
  7948. case ETH_SS_STATS:
  7949. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7950. break;
  7951. case ETH_SS_TEST:
  7952. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7953. break;
  7954. default:
  7955. WARN_ON(1); /* we need a WARN() */
  7956. break;
  7957. }
  7958. }
  7959. static int tg3_phys_id(struct net_device *dev, u32 data)
  7960. {
  7961. struct tg3 *tp = netdev_priv(dev);
  7962. int i;
  7963. if (!netif_running(tp->dev))
  7964. return -EAGAIN;
  7965. if (data == 0)
  7966. data = UINT_MAX / 2;
  7967. for (i = 0; i < (data * 2); i++) {
  7968. if ((i % 2) == 0)
  7969. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7970. LED_CTRL_1000MBPS_ON |
  7971. LED_CTRL_100MBPS_ON |
  7972. LED_CTRL_10MBPS_ON |
  7973. LED_CTRL_TRAFFIC_OVERRIDE |
  7974. LED_CTRL_TRAFFIC_BLINK |
  7975. LED_CTRL_TRAFFIC_LED);
  7976. else
  7977. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7978. LED_CTRL_TRAFFIC_OVERRIDE);
  7979. if (msleep_interruptible(500))
  7980. break;
  7981. }
  7982. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7983. return 0;
  7984. }
  7985. static void tg3_get_ethtool_stats (struct net_device *dev,
  7986. struct ethtool_stats *estats, u64 *tmp_stats)
  7987. {
  7988. struct tg3 *tp = netdev_priv(dev);
  7989. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7990. }
  7991. #define NVRAM_TEST_SIZE 0x100
  7992. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7993. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7994. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7995. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7996. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7997. static int tg3_test_nvram(struct tg3 *tp)
  7998. {
  7999. u32 csum, magic;
  8000. __le32 *buf;
  8001. int i, j, k, err = 0, size;
  8002. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8003. return -EIO;
  8004. if (magic == TG3_EEPROM_MAGIC)
  8005. size = NVRAM_TEST_SIZE;
  8006. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8007. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8008. TG3_EEPROM_SB_FORMAT_1) {
  8009. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8010. case TG3_EEPROM_SB_REVISION_0:
  8011. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8012. break;
  8013. case TG3_EEPROM_SB_REVISION_2:
  8014. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8015. break;
  8016. case TG3_EEPROM_SB_REVISION_3:
  8017. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8018. break;
  8019. default:
  8020. return 0;
  8021. }
  8022. } else
  8023. return 0;
  8024. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8025. size = NVRAM_SELFBOOT_HW_SIZE;
  8026. else
  8027. return -EIO;
  8028. buf = kmalloc(size, GFP_KERNEL);
  8029. if (buf == NULL)
  8030. return -ENOMEM;
  8031. err = -EIO;
  8032. for (i = 0, j = 0; i < size; i += 4, j++) {
  8033. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8034. break;
  8035. }
  8036. if (i < size)
  8037. goto out;
  8038. /* Selfboot format */
  8039. magic = swab32(le32_to_cpu(buf[0]));
  8040. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8041. TG3_EEPROM_MAGIC_FW) {
  8042. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8043. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8044. TG3_EEPROM_SB_REVISION_2) {
  8045. /* For rev 2, the csum doesn't include the MBA. */
  8046. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8047. csum8 += buf8[i];
  8048. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8049. csum8 += buf8[i];
  8050. } else {
  8051. for (i = 0; i < size; i++)
  8052. csum8 += buf8[i];
  8053. }
  8054. if (csum8 == 0) {
  8055. err = 0;
  8056. goto out;
  8057. }
  8058. err = -EIO;
  8059. goto out;
  8060. }
  8061. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8062. TG3_EEPROM_MAGIC_HW) {
  8063. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8064. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8065. u8 *buf8 = (u8 *) buf;
  8066. /* Separate the parity bits and the data bytes. */
  8067. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8068. if ((i == 0) || (i == 8)) {
  8069. int l;
  8070. u8 msk;
  8071. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8072. parity[k++] = buf8[i] & msk;
  8073. i++;
  8074. }
  8075. else if (i == 16) {
  8076. int l;
  8077. u8 msk;
  8078. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8079. parity[k++] = buf8[i] & msk;
  8080. i++;
  8081. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8082. parity[k++] = buf8[i] & msk;
  8083. i++;
  8084. }
  8085. data[j++] = buf8[i];
  8086. }
  8087. err = -EIO;
  8088. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8089. u8 hw8 = hweight8(data[i]);
  8090. if ((hw8 & 0x1) && parity[i])
  8091. goto out;
  8092. else if (!(hw8 & 0x1) && !parity[i])
  8093. goto out;
  8094. }
  8095. err = 0;
  8096. goto out;
  8097. }
  8098. /* Bootstrap checksum at offset 0x10 */
  8099. csum = calc_crc((unsigned char *) buf, 0x10);
  8100. if(csum != le32_to_cpu(buf[0x10/4]))
  8101. goto out;
  8102. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8103. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8104. if (csum != le32_to_cpu(buf[0xfc/4]))
  8105. goto out;
  8106. err = 0;
  8107. out:
  8108. kfree(buf);
  8109. return err;
  8110. }
  8111. #define TG3_SERDES_TIMEOUT_SEC 2
  8112. #define TG3_COPPER_TIMEOUT_SEC 6
  8113. static int tg3_test_link(struct tg3 *tp)
  8114. {
  8115. int i, max;
  8116. if (!netif_running(tp->dev))
  8117. return -ENODEV;
  8118. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8119. max = TG3_SERDES_TIMEOUT_SEC;
  8120. else
  8121. max = TG3_COPPER_TIMEOUT_SEC;
  8122. for (i = 0; i < max; i++) {
  8123. if (netif_carrier_ok(tp->dev))
  8124. return 0;
  8125. if (msleep_interruptible(1000))
  8126. break;
  8127. }
  8128. return -EIO;
  8129. }
  8130. /* Only test the commonly used registers */
  8131. static int tg3_test_registers(struct tg3 *tp)
  8132. {
  8133. int i, is_5705, is_5750;
  8134. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8135. static struct {
  8136. u16 offset;
  8137. u16 flags;
  8138. #define TG3_FL_5705 0x1
  8139. #define TG3_FL_NOT_5705 0x2
  8140. #define TG3_FL_NOT_5788 0x4
  8141. #define TG3_FL_NOT_5750 0x8
  8142. u32 read_mask;
  8143. u32 write_mask;
  8144. } reg_tbl[] = {
  8145. /* MAC Control Registers */
  8146. { MAC_MODE, TG3_FL_NOT_5705,
  8147. 0x00000000, 0x00ef6f8c },
  8148. { MAC_MODE, TG3_FL_5705,
  8149. 0x00000000, 0x01ef6b8c },
  8150. { MAC_STATUS, TG3_FL_NOT_5705,
  8151. 0x03800107, 0x00000000 },
  8152. { MAC_STATUS, TG3_FL_5705,
  8153. 0x03800100, 0x00000000 },
  8154. { MAC_ADDR_0_HIGH, 0x0000,
  8155. 0x00000000, 0x0000ffff },
  8156. { MAC_ADDR_0_LOW, 0x0000,
  8157. 0x00000000, 0xffffffff },
  8158. { MAC_RX_MTU_SIZE, 0x0000,
  8159. 0x00000000, 0x0000ffff },
  8160. { MAC_TX_MODE, 0x0000,
  8161. 0x00000000, 0x00000070 },
  8162. { MAC_TX_LENGTHS, 0x0000,
  8163. 0x00000000, 0x00003fff },
  8164. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8165. 0x00000000, 0x000007fc },
  8166. { MAC_RX_MODE, TG3_FL_5705,
  8167. 0x00000000, 0x000007dc },
  8168. { MAC_HASH_REG_0, 0x0000,
  8169. 0x00000000, 0xffffffff },
  8170. { MAC_HASH_REG_1, 0x0000,
  8171. 0x00000000, 0xffffffff },
  8172. { MAC_HASH_REG_2, 0x0000,
  8173. 0x00000000, 0xffffffff },
  8174. { MAC_HASH_REG_3, 0x0000,
  8175. 0x00000000, 0xffffffff },
  8176. /* Receive Data and Receive BD Initiator Control Registers. */
  8177. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8178. 0x00000000, 0xffffffff },
  8179. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8180. 0x00000000, 0xffffffff },
  8181. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8182. 0x00000000, 0x00000003 },
  8183. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8184. 0x00000000, 0xffffffff },
  8185. { RCVDBDI_STD_BD+0, 0x0000,
  8186. 0x00000000, 0xffffffff },
  8187. { RCVDBDI_STD_BD+4, 0x0000,
  8188. 0x00000000, 0xffffffff },
  8189. { RCVDBDI_STD_BD+8, 0x0000,
  8190. 0x00000000, 0xffff0002 },
  8191. { RCVDBDI_STD_BD+0xc, 0x0000,
  8192. 0x00000000, 0xffffffff },
  8193. /* Receive BD Initiator Control Registers. */
  8194. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8195. 0x00000000, 0xffffffff },
  8196. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8197. 0x00000000, 0x000003ff },
  8198. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8199. 0x00000000, 0xffffffff },
  8200. /* Host Coalescing Control Registers. */
  8201. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8202. 0x00000000, 0x00000004 },
  8203. { HOSTCC_MODE, TG3_FL_5705,
  8204. 0x00000000, 0x000000f6 },
  8205. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8206. 0x00000000, 0xffffffff },
  8207. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8208. 0x00000000, 0x000003ff },
  8209. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8210. 0x00000000, 0xffffffff },
  8211. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8212. 0x00000000, 0x000003ff },
  8213. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8214. 0x00000000, 0xffffffff },
  8215. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8216. 0x00000000, 0x000000ff },
  8217. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8218. 0x00000000, 0xffffffff },
  8219. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8220. 0x00000000, 0x000000ff },
  8221. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8222. 0x00000000, 0xffffffff },
  8223. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8224. 0x00000000, 0xffffffff },
  8225. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8226. 0x00000000, 0xffffffff },
  8227. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8228. 0x00000000, 0x000000ff },
  8229. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8230. 0x00000000, 0xffffffff },
  8231. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8232. 0x00000000, 0x000000ff },
  8233. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8234. 0x00000000, 0xffffffff },
  8235. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8236. 0x00000000, 0xffffffff },
  8237. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8238. 0x00000000, 0xffffffff },
  8239. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8240. 0x00000000, 0xffffffff },
  8241. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8242. 0x00000000, 0xffffffff },
  8243. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8244. 0xffffffff, 0x00000000 },
  8245. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8246. 0xffffffff, 0x00000000 },
  8247. /* Buffer Manager Control Registers. */
  8248. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8249. 0x00000000, 0x007fff80 },
  8250. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8251. 0x00000000, 0x007fffff },
  8252. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8253. 0x00000000, 0x0000003f },
  8254. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8255. 0x00000000, 0x000001ff },
  8256. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8257. 0x00000000, 0x000001ff },
  8258. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8259. 0xffffffff, 0x00000000 },
  8260. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8261. 0xffffffff, 0x00000000 },
  8262. /* Mailbox Registers */
  8263. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8264. 0x00000000, 0x000001ff },
  8265. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8266. 0x00000000, 0x000001ff },
  8267. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8268. 0x00000000, 0x000007ff },
  8269. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8270. 0x00000000, 0x000001ff },
  8271. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8272. };
  8273. is_5705 = is_5750 = 0;
  8274. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8275. is_5705 = 1;
  8276. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8277. is_5750 = 1;
  8278. }
  8279. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8280. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8281. continue;
  8282. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8283. continue;
  8284. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8285. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8286. continue;
  8287. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8288. continue;
  8289. offset = (u32) reg_tbl[i].offset;
  8290. read_mask = reg_tbl[i].read_mask;
  8291. write_mask = reg_tbl[i].write_mask;
  8292. /* Save the original register content */
  8293. save_val = tr32(offset);
  8294. /* Determine the read-only value. */
  8295. read_val = save_val & read_mask;
  8296. /* Write zero to the register, then make sure the read-only bits
  8297. * are not changed and the read/write bits are all zeros.
  8298. */
  8299. tw32(offset, 0);
  8300. val = tr32(offset);
  8301. /* Test the read-only and read/write bits. */
  8302. if (((val & read_mask) != read_val) || (val & write_mask))
  8303. goto out;
  8304. /* Write ones to all the bits defined by RdMask and WrMask, then
  8305. * make sure the read-only bits are not changed and the
  8306. * read/write bits are all ones.
  8307. */
  8308. tw32(offset, read_mask | write_mask);
  8309. val = tr32(offset);
  8310. /* Test the read-only bits. */
  8311. if ((val & read_mask) != read_val)
  8312. goto out;
  8313. /* Test the read/write bits. */
  8314. if ((val & write_mask) != write_mask)
  8315. goto out;
  8316. tw32(offset, save_val);
  8317. }
  8318. return 0;
  8319. out:
  8320. if (netif_msg_hw(tp))
  8321. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8322. offset);
  8323. tw32(offset, save_val);
  8324. return -EIO;
  8325. }
  8326. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8327. {
  8328. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8329. int i;
  8330. u32 j;
  8331. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8332. for (j = 0; j < len; j += 4) {
  8333. u32 val;
  8334. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8335. tg3_read_mem(tp, offset + j, &val);
  8336. if (val != test_pattern[i])
  8337. return -EIO;
  8338. }
  8339. }
  8340. return 0;
  8341. }
  8342. static int tg3_test_memory(struct tg3 *tp)
  8343. {
  8344. static struct mem_entry {
  8345. u32 offset;
  8346. u32 len;
  8347. } mem_tbl_570x[] = {
  8348. { 0x00000000, 0x00b50},
  8349. { 0x00002000, 0x1c000},
  8350. { 0xffffffff, 0x00000}
  8351. }, mem_tbl_5705[] = {
  8352. { 0x00000100, 0x0000c},
  8353. { 0x00000200, 0x00008},
  8354. { 0x00004000, 0x00800},
  8355. { 0x00006000, 0x01000},
  8356. { 0x00008000, 0x02000},
  8357. { 0x00010000, 0x0e000},
  8358. { 0xffffffff, 0x00000}
  8359. }, mem_tbl_5755[] = {
  8360. { 0x00000200, 0x00008},
  8361. { 0x00004000, 0x00800},
  8362. { 0x00006000, 0x00800},
  8363. { 0x00008000, 0x02000},
  8364. { 0x00010000, 0x0c000},
  8365. { 0xffffffff, 0x00000}
  8366. }, mem_tbl_5906[] = {
  8367. { 0x00000200, 0x00008},
  8368. { 0x00004000, 0x00400},
  8369. { 0x00006000, 0x00400},
  8370. { 0x00008000, 0x01000},
  8371. { 0x00010000, 0x01000},
  8372. { 0xffffffff, 0x00000}
  8373. };
  8374. struct mem_entry *mem_tbl;
  8375. int err = 0;
  8376. int i;
  8377. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8379. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8383. mem_tbl = mem_tbl_5755;
  8384. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8385. mem_tbl = mem_tbl_5906;
  8386. else
  8387. mem_tbl = mem_tbl_5705;
  8388. } else
  8389. mem_tbl = mem_tbl_570x;
  8390. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8391. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8392. mem_tbl[i].len)) != 0)
  8393. break;
  8394. }
  8395. return err;
  8396. }
  8397. #define TG3_MAC_LOOPBACK 0
  8398. #define TG3_PHY_LOOPBACK 1
  8399. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8400. {
  8401. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8402. u32 desc_idx;
  8403. struct sk_buff *skb, *rx_skb;
  8404. u8 *tx_data;
  8405. dma_addr_t map;
  8406. int num_pkts, tx_len, rx_len, i, err;
  8407. struct tg3_rx_buffer_desc *desc;
  8408. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8409. /* HW errata - mac loopback fails in some cases on 5780.
  8410. * Normal traffic and PHY loopback are not affected by
  8411. * errata.
  8412. */
  8413. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8414. return 0;
  8415. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8416. MAC_MODE_PORT_INT_LPBACK;
  8417. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8418. mac_mode |= MAC_MODE_LINK_POLARITY;
  8419. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8420. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8421. else
  8422. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8423. tw32(MAC_MODE, mac_mode);
  8424. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8425. u32 val;
  8426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8427. u32 phytest;
  8428. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8429. u32 phy;
  8430. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8431. phytest | MII_TG3_EPHY_SHADOW_EN);
  8432. if (!tg3_readphy(tp, 0x1b, &phy))
  8433. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8434. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8435. }
  8436. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8437. } else
  8438. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8439. tg3_phy_toggle_automdix(tp, 0);
  8440. tg3_writephy(tp, MII_BMCR, val);
  8441. udelay(40);
  8442. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8443. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8444. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8445. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8446. } else
  8447. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8448. /* reset to prevent losing 1st rx packet intermittently */
  8449. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8450. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8451. udelay(10);
  8452. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8453. }
  8454. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8455. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8456. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8457. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8458. mac_mode |= MAC_MODE_LINK_POLARITY;
  8459. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8460. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8461. }
  8462. tw32(MAC_MODE, mac_mode);
  8463. }
  8464. else
  8465. return -EINVAL;
  8466. err = -EIO;
  8467. tx_len = 1514;
  8468. skb = netdev_alloc_skb(tp->dev, tx_len);
  8469. if (!skb)
  8470. return -ENOMEM;
  8471. tx_data = skb_put(skb, tx_len);
  8472. memcpy(tx_data, tp->dev->dev_addr, 6);
  8473. memset(tx_data + 6, 0x0, 8);
  8474. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8475. for (i = 14; i < tx_len; i++)
  8476. tx_data[i] = (u8) (i & 0xff);
  8477. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8478. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8479. HOSTCC_MODE_NOW);
  8480. udelay(10);
  8481. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8482. num_pkts = 0;
  8483. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8484. tp->tx_prod++;
  8485. num_pkts++;
  8486. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8487. tp->tx_prod);
  8488. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8489. udelay(10);
  8490. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8491. for (i = 0; i < 25; i++) {
  8492. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8493. HOSTCC_MODE_NOW);
  8494. udelay(10);
  8495. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8496. rx_idx = tp->hw_status->idx[0].rx_producer;
  8497. if ((tx_idx == tp->tx_prod) &&
  8498. (rx_idx == (rx_start_idx + num_pkts)))
  8499. break;
  8500. }
  8501. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8502. dev_kfree_skb(skb);
  8503. if (tx_idx != tp->tx_prod)
  8504. goto out;
  8505. if (rx_idx != rx_start_idx + num_pkts)
  8506. goto out;
  8507. desc = &tp->rx_rcb[rx_start_idx];
  8508. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8509. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8510. if (opaque_key != RXD_OPAQUE_RING_STD)
  8511. goto out;
  8512. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8513. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8514. goto out;
  8515. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8516. if (rx_len != tx_len)
  8517. goto out;
  8518. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8519. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8520. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8521. for (i = 14; i < tx_len; i++) {
  8522. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8523. goto out;
  8524. }
  8525. err = 0;
  8526. /* tg3_free_rings will unmap and free the rx_skb */
  8527. out:
  8528. return err;
  8529. }
  8530. #define TG3_MAC_LOOPBACK_FAILED 1
  8531. #define TG3_PHY_LOOPBACK_FAILED 2
  8532. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8533. TG3_PHY_LOOPBACK_FAILED)
  8534. static int tg3_test_loopback(struct tg3 *tp)
  8535. {
  8536. int err = 0;
  8537. u32 cpmuctrl = 0;
  8538. if (!netif_running(tp->dev))
  8539. return TG3_LOOPBACK_FAILED;
  8540. err = tg3_reset_hw(tp, 1);
  8541. if (err)
  8542. return TG3_LOOPBACK_FAILED;
  8543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8546. int i;
  8547. u32 status;
  8548. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8549. /* Wait for up to 40 microseconds to acquire lock. */
  8550. for (i = 0; i < 4; i++) {
  8551. status = tr32(TG3_CPMU_MUTEX_GNT);
  8552. if (status == CPMU_MUTEX_GNT_DRIVER)
  8553. break;
  8554. udelay(10);
  8555. }
  8556. if (status != CPMU_MUTEX_GNT_DRIVER)
  8557. return TG3_LOOPBACK_FAILED;
  8558. /* Turn off link-based power management. */
  8559. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8560. tw32(TG3_CPMU_CTRL,
  8561. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8562. CPMU_CTRL_LINK_AWARE_MODE));
  8563. }
  8564. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8565. err |= TG3_MAC_LOOPBACK_FAILED;
  8566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8569. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8570. /* Release the mutex */
  8571. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8572. }
  8573. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8574. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8575. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8576. err |= TG3_PHY_LOOPBACK_FAILED;
  8577. }
  8578. return err;
  8579. }
  8580. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8581. u64 *data)
  8582. {
  8583. struct tg3 *tp = netdev_priv(dev);
  8584. if (tp->link_config.phy_is_low_power)
  8585. tg3_set_power_state(tp, PCI_D0);
  8586. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8587. if (tg3_test_nvram(tp) != 0) {
  8588. etest->flags |= ETH_TEST_FL_FAILED;
  8589. data[0] = 1;
  8590. }
  8591. if (tg3_test_link(tp) != 0) {
  8592. etest->flags |= ETH_TEST_FL_FAILED;
  8593. data[1] = 1;
  8594. }
  8595. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8596. int err, err2 = 0, irq_sync = 0;
  8597. if (netif_running(dev)) {
  8598. tg3_phy_stop(tp);
  8599. tg3_netif_stop(tp);
  8600. irq_sync = 1;
  8601. }
  8602. tg3_full_lock(tp, irq_sync);
  8603. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8604. err = tg3_nvram_lock(tp);
  8605. tg3_halt_cpu(tp, RX_CPU_BASE);
  8606. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8607. tg3_halt_cpu(tp, TX_CPU_BASE);
  8608. if (!err)
  8609. tg3_nvram_unlock(tp);
  8610. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8611. tg3_phy_reset(tp);
  8612. if (tg3_test_registers(tp) != 0) {
  8613. etest->flags |= ETH_TEST_FL_FAILED;
  8614. data[2] = 1;
  8615. }
  8616. if (tg3_test_memory(tp) != 0) {
  8617. etest->flags |= ETH_TEST_FL_FAILED;
  8618. data[3] = 1;
  8619. }
  8620. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8621. etest->flags |= ETH_TEST_FL_FAILED;
  8622. tg3_full_unlock(tp);
  8623. if (tg3_test_interrupt(tp) != 0) {
  8624. etest->flags |= ETH_TEST_FL_FAILED;
  8625. data[5] = 1;
  8626. }
  8627. tg3_full_lock(tp, 0);
  8628. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8629. if (netif_running(dev)) {
  8630. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8631. err2 = tg3_restart_hw(tp, 1);
  8632. if (!err2)
  8633. tg3_netif_start(tp);
  8634. }
  8635. tg3_full_unlock(tp);
  8636. if (irq_sync && !err2)
  8637. tg3_phy_start(tp);
  8638. }
  8639. if (tp->link_config.phy_is_low_power)
  8640. tg3_set_power_state(tp, PCI_D3hot);
  8641. }
  8642. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8643. {
  8644. struct mii_ioctl_data *data = if_mii(ifr);
  8645. struct tg3 *tp = netdev_priv(dev);
  8646. int err;
  8647. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8648. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8649. return -EAGAIN;
  8650. return phy_mii_ioctl(tp->mdio_bus.phy_map[PHY_ADDR], data, cmd);
  8651. }
  8652. switch(cmd) {
  8653. case SIOCGMIIPHY:
  8654. data->phy_id = PHY_ADDR;
  8655. /* fallthru */
  8656. case SIOCGMIIREG: {
  8657. u32 mii_regval;
  8658. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8659. break; /* We have no PHY */
  8660. if (tp->link_config.phy_is_low_power)
  8661. return -EAGAIN;
  8662. spin_lock_bh(&tp->lock);
  8663. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8664. spin_unlock_bh(&tp->lock);
  8665. data->val_out = mii_regval;
  8666. return err;
  8667. }
  8668. case SIOCSMIIREG:
  8669. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8670. break; /* We have no PHY */
  8671. if (!capable(CAP_NET_ADMIN))
  8672. return -EPERM;
  8673. if (tp->link_config.phy_is_low_power)
  8674. return -EAGAIN;
  8675. spin_lock_bh(&tp->lock);
  8676. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8677. spin_unlock_bh(&tp->lock);
  8678. return err;
  8679. default:
  8680. /* do nothing */
  8681. break;
  8682. }
  8683. return -EOPNOTSUPP;
  8684. }
  8685. #if TG3_VLAN_TAG_USED
  8686. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8687. {
  8688. struct tg3 *tp = netdev_priv(dev);
  8689. if (netif_running(dev))
  8690. tg3_netif_stop(tp);
  8691. tg3_full_lock(tp, 0);
  8692. tp->vlgrp = grp;
  8693. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8694. __tg3_set_rx_mode(dev);
  8695. if (netif_running(dev))
  8696. tg3_netif_start(tp);
  8697. tg3_full_unlock(tp);
  8698. }
  8699. #endif
  8700. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8701. {
  8702. struct tg3 *tp = netdev_priv(dev);
  8703. memcpy(ec, &tp->coal, sizeof(*ec));
  8704. return 0;
  8705. }
  8706. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8707. {
  8708. struct tg3 *tp = netdev_priv(dev);
  8709. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8710. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8711. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8712. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8713. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8714. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8715. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8716. }
  8717. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8718. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8719. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8720. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8721. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8722. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8723. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8724. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8725. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8726. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8727. return -EINVAL;
  8728. /* No rx interrupts will be generated if both are zero */
  8729. if ((ec->rx_coalesce_usecs == 0) &&
  8730. (ec->rx_max_coalesced_frames == 0))
  8731. return -EINVAL;
  8732. /* No tx interrupts will be generated if both are zero */
  8733. if ((ec->tx_coalesce_usecs == 0) &&
  8734. (ec->tx_max_coalesced_frames == 0))
  8735. return -EINVAL;
  8736. /* Only copy relevant parameters, ignore all others. */
  8737. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8738. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8739. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8740. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8741. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8742. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8743. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8744. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8745. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8746. if (netif_running(dev)) {
  8747. tg3_full_lock(tp, 0);
  8748. __tg3_set_coalesce(tp, &tp->coal);
  8749. tg3_full_unlock(tp);
  8750. }
  8751. return 0;
  8752. }
  8753. static const struct ethtool_ops tg3_ethtool_ops = {
  8754. .get_settings = tg3_get_settings,
  8755. .set_settings = tg3_set_settings,
  8756. .get_drvinfo = tg3_get_drvinfo,
  8757. .get_regs_len = tg3_get_regs_len,
  8758. .get_regs = tg3_get_regs,
  8759. .get_wol = tg3_get_wol,
  8760. .set_wol = tg3_set_wol,
  8761. .get_msglevel = tg3_get_msglevel,
  8762. .set_msglevel = tg3_set_msglevel,
  8763. .nway_reset = tg3_nway_reset,
  8764. .get_link = ethtool_op_get_link,
  8765. .get_eeprom_len = tg3_get_eeprom_len,
  8766. .get_eeprom = tg3_get_eeprom,
  8767. .set_eeprom = tg3_set_eeprom,
  8768. .get_ringparam = tg3_get_ringparam,
  8769. .set_ringparam = tg3_set_ringparam,
  8770. .get_pauseparam = tg3_get_pauseparam,
  8771. .set_pauseparam = tg3_set_pauseparam,
  8772. .get_rx_csum = tg3_get_rx_csum,
  8773. .set_rx_csum = tg3_set_rx_csum,
  8774. .set_tx_csum = tg3_set_tx_csum,
  8775. .set_sg = ethtool_op_set_sg,
  8776. .set_tso = tg3_set_tso,
  8777. .self_test = tg3_self_test,
  8778. .get_strings = tg3_get_strings,
  8779. .phys_id = tg3_phys_id,
  8780. .get_ethtool_stats = tg3_get_ethtool_stats,
  8781. .get_coalesce = tg3_get_coalesce,
  8782. .set_coalesce = tg3_set_coalesce,
  8783. .get_sset_count = tg3_get_sset_count,
  8784. };
  8785. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8786. {
  8787. u32 cursize, val, magic;
  8788. tp->nvram_size = EEPROM_CHIP_SIZE;
  8789. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8790. return;
  8791. if ((magic != TG3_EEPROM_MAGIC) &&
  8792. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8793. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8794. return;
  8795. /*
  8796. * Size the chip by reading offsets at increasing powers of two.
  8797. * When we encounter our validation signature, we know the addressing
  8798. * has wrapped around, and thus have our chip size.
  8799. */
  8800. cursize = 0x10;
  8801. while (cursize < tp->nvram_size) {
  8802. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8803. return;
  8804. if (val == magic)
  8805. break;
  8806. cursize <<= 1;
  8807. }
  8808. tp->nvram_size = cursize;
  8809. }
  8810. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8811. {
  8812. u32 val;
  8813. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8814. return;
  8815. /* Selfboot format */
  8816. if (val != TG3_EEPROM_MAGIC) {
  8817. tg3_get_eeprom_size(tp);
  8818. return;
  8819. }
  8820. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8821. if (val != 0) {
  8822. tp->nvram_size = (val >> 16) * 1024;
  8823. return;
  8824. }
  8825. }
  8826. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8827. }
  8828. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8829. {
  8830. u32 nvcfg1;
  8831. nvcfg1 = tr32(NVRAM_CFG1);
  8832. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8833. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8834. }
  8835. else {
  8836. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8837. tw32(NVRAM_CFG1, nvcfg1);
  8838. }
  8839. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8840. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8841. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8842. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8843. tp->nvram_jedecnum = JEDEC_ATMEL;
  8844. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8845. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8846. break;
  8847. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8848. tp->nvram_jedecnum = JEDEC_ATMEL;
  8849. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8850. break;
  8851. case FLASH_VENDOR_ATMEL_EEPROM:
  8852. tp->nvram_jedecnum = JEDEC_ATMEL;
  8853. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8854. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8855. break;
  8856. case FLASH_VENDOR_ST:
  8857. tp->nvram_jedecnum = JEDEC_ST;
  8858. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8859. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8860. break;
  8861. case FLASH_VENDOR_SAIFUN:
  8862. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8863. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8864. break;
  8865. case FLASH_VENDOR_SST_SMALL:
  8866. case FLASH_VENDOR_SST_LARGE:
  8867. tp->nvram_jedecnum = JEDEC_SST;
  8868. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8869. break;
  8870. }
  8871. }
  8872. else {
  8873. tp->nvram_jedecnum = JEDEC_ATMEL;
  8874. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8875. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8876. }
  8877. }
  8878. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8879. {
  8880. u32 nvcfg1;
  8881. nvcfg1 = tr32(NVRAM_CFG1);
  8882. /* NVRAM protection for TPM */
  8883. if (nvcfg1 & (1 << 27))
  8884. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8885. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8886. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8887. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8888. tp->nvram_jedecnum = JEDEC_ATMEL;
  8889. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8890. break;
  8891. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8892. tp->nvram_jedecnum = JEDEC_ATMEL;
  8893. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8894. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8895. break;
  8896. case FLASH_5752VENDOR_ST_M45PE10:
  8897. case FLASH_5752VENDOR_ST_M45PE20:
  8898. case FLASH_5752VENDOR_ST_M45PE40:
  8899. tp->nvram_jedecnum = JEDEC_ST;
  8900. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8901. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8902. break;
  8903. }
  8904. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8905. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8906. case FLASH_5752PAGE_SIZE_256:
  8907. tp->nvram_pagesize = 256;
  8908. break;
  8909. case FLASH_5752PAGE_SIZE_512:
  8910. tp->nvram_pagesize = 512;
  8911. break;
  8912. case FLASH_5752PAGE_SIZE_1K:
  8913. tp->nvram_pagesize = 1024;
  8914. break;
  8915. case FLASH_5752PAGE_SIZE_2K:
  8916. tp->nvram_pagesize = 2048;
  8917. break;
  8918. case FLASH_5752PAGE_SIZE_4K:
  8919. tp->nvram_pagesize = 4096;
  8920. break;
  8921. case FLASH_5752PAGE_SIZE_264:
  8922. tp->nvram_pagesize = 264;
  8923. break;
  8924. }
  8925. }
  8926. else {
  8927. /* For eeprom, set pagesize to maximum eeprom size */
  8928. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8929. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8930. tw32(NVRAM_CFG1, nvcfg1);
  8931. }
  8932. }
  8933. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8934. {
  8935. u32 nvcfg1, protect = 0;
  8936. nvcfg1 = tr32(NVRAM_CFG1);
  8937. /* NVRAM protection for TPM */
  8938. if (nvcfg1 & (1 << 27)) {
  8939. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8940. protect = 1;
  8941. }
  8942. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8943. switch (nvcfg1) {
  8944. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8945. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8946. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8947. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8948. tp->nvram_jedecnum = JEDEC_ATMEL;
  8949. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8950. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8951. tp->nvram_pagesize = 264;
  8952. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8953. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8954. tp->nvram_size = (protect ? 0x3e200 :
  8955. TG3_NVRAM_SIZE_512KB);
  8956. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8957. tp->nvram_size = (protect ? 0x1f200 :
  8958. TG3_NVRAM_SIZE_256KB);
  8959. else
  8960. tp->nvram_size = (protect ? 0x1f200 :
  8961. TG3_NVRAM_SIZE_128KB);
  8962. break;
  8963. case FLASH_5752VENDOR_ST_M45PE10:
  8964. case FLASH_5752VENDOR_ST_M45PE20:
  8965. case FLASH_5752VENDOR_ST_M45PE40:
  8966. tp->nvram_jedecnum = JEDEC_ST;
  8967. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8968. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8969. tp->nvram_pagesize = 256;
  8970. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8971. tp->nvram_size = (protect ?
  8972. TG3_NVRAM_SIZE_64KB :
  8973. TG3_NVRAM_SIZE_128KB);
  8974. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8975. tp->nvram_size = (protect ?
  8976. TG3_NVRAM_SIZE_64KB :
  8977. TG3_NVRAM_SIZE_256KB);
  8978. else
  8979. tp->nvram_size = (protect ?
  8980. TG3_NVRAM_SIZE_128KB :
  8981. TG3_NVRAM_SIZE_512KB);
  8982. break;
  8983. }
  8984. }
  8985. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8986. {
  8987. u32 nvcfg1;
  8988. nvcfg1 = tr32(NVRAM_CFG1);
  8989. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8990. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8991. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8992. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8993. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8994. tp->nvram_jedecnum = JEDEC_ATMEL;
  8995. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8996. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8997. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8998. tw32(NVRAM_CFG1, nvcfg1);
  8999. break;
  9000. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9001. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9002. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9003. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9004. tp->nvram_jedecnum = JEDEC_ATMEL;
  9005. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9006. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9007. tp->nvram_pagesize = 264;
  9008. break;
  9009. case FLASH_5752VENDOR_ST_M45PE10:
  9010. case FLASH_5752VENDOR_ST_M45PE20:
  9011. case FLASH_5752VENDOR_ST_M45PE40:
  9012. tp->nvram_jedecnum = JEDEC_ST;
  9013. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9014. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9015. tp->nvram_pagesize = 256;
  9016. break;
  9017. }
  9018. }
  9019. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9020. {
  9021. u32 nvcfg1, protect = 0;
  9022. nvcfg1 = tr32(NVRAM_CFG1);
  9023. /* NVRAM protection for TPM */
  9024. if (nvcfg1 & (1 << 27)) {
  9025. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9026. protect = 1;
  9027. }
  9028. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9029. switch (nvcfg1) {
  9030. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9031. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9032. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9033. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9034. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9035. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9036. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9037. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9038. tp->nvram_jedecnum = JEDEC_ATMEL;
  9039. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9040. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9041. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9042. tp->nvram_pagesize = 256;
  9043. break;
  9044. case FLASH_5761VENDOR_ST_A_M45PE20:
  9045. case FLASH_5761VENDOR_ST_A_M45PE40:
  9046. case FLASH_5761VENDOR_ST_A_M45PE80:
  9047. case FLASH_5761VENDOR_ST_A_M45PE16:
  9048. case FLASH_5761VENDOR_ST_M_M45PE20:
  9049. case FLASH_5761VENDOR_ST_M_M45PE40:
  9050. case FLASH_5761VENDOR_ST_M_M45PE80:
  9051. case FLASH_5761VENDOR_ST_M_M45PE16:
  9052. tp->nvram_jedecnum = JEDEC_ST;
  9053. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9054. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9055. tp->nvram_pagesize = 256;
  9056. break;
  9057. }
  9058. if (protect) {
  9059. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9060. } else {
  9061. switch (nvcfg1) {
  9062. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9063. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9064. case FLASH_5761VENDOR_ST_A_M45PE16:
  9065. case FLASH_5761VENDOR_ST_M_M45PE16:
  9066. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9067. break;
  9068. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9069. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9070. case FLASH_5761VENDOR_ST_A_M45PE80:
  9071. case FLASH_5761VENDOR_ST_M_M45PE80:
  9072. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9073. break;
  9074. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9075. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9076. case FLASH_5761VENDOR_ST_A_M45PE40:
  9077. case FLASH_5761VENDOR_ST_M_M45PE40:
  9078. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9079. break;
  9080. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9081. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9082. case FLASH_5761VENDOR_ST_A_M45PE20:
  9083. case FLASH_5761VENDOR_ST_M_M45PE20:
  9084. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9085. break;
  9086. }
  9087. }
  9088. }
  9089. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9090. {
  9091. tp->nvram_jedecnum = JEDEC_ATMEL;
  9092. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9093. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9094. }
  9095. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9096. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9097. {
  9098. tw32_f(GRC_EEPROM_ADDR,
  9099. (EEPROM_ADDR_FSM_RESET |
  9100. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9101. EEPROM_ADDR_CLKPERD_SHIFT)));
  9102. msleep(1);
  9103. /* Enable seeprom accesses. */
  9104. tw32_f(GRC_LOCAL_CTRL,
  9105. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9106. udelay(100);
  9107. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9108. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9109. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9110. if (tg3_nvram_lock(tp)) {
  9111. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9112. "tg3_nvram_init failed.\n", tp->dev->name);
  9113. return;
  9114. }
  9115. tg3_enable_nvram_access(tp);
  9116. tp->nvram_size = 0;
  9117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9118. tg3_get_5752_nvram_info(tp);
  9119. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9120. tg3_get_5755_nvram_info(tp);
  9121. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9122. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9124. tg3_get_5787_nvram_info(tp);
  9125. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9126. tg3_get_5761_nvram_info(tp);
  9127. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9128. tg3_get_5906_nvram_info(tp);
  9129. else
  9130. tg3_get_nvram_info(tp);
  9131. if (tp->nvram_size == 0)
  9132. tg3_get_nvram_size(tp);
  9133. tg3_disable_nvram_access(tp);
  9134. tg3_nvram_unlock(tp);
  9135. } else {
  9136. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9137. tg3_get_eeprom_size(tp);
  9138. }
  9139. }
  9140. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9141. u32 offset, u32 *val)
  9142. {
  9143. u32 tmp;
  9144. int i;
  9145. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9146. (offset % 4) != 0)
  9147. return -EINVAL;
  9148. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9149. EEPROM_ADDR_DEVID_MASK |
  9150. EEPROM_ADDR_READ);
  9151. tw32(GRC_EEPROM_ADDR,
  9152. tmp |
  9153. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9154. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9155. EEPROM_ADDR_ADDR_MASK) |
  9156. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9157. for (i = 0; i < 1000; i++) {
  9158. tmp = tr32(GRC_EEPROM_ADDR);
  9159. if (tmp & EEPROM_ADDR_COMPLETE)
  9160. break;
  9161. msleep(1);
  9162. }
  9163. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9164. return -EBUSY;
  9165. *val = tr32(GRC_EEPROM_DATA);
  9166. return 0;
  9167. }
  9168. #define NVRAM_CMD_TIMEOUT 10000
  9169. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9170. {
  9171. int i;
  9172. tw32(NVRAM_CMD, nvram_cmd);
  9173. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9174. udelay(10);
  9175. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9176. udelay(10);
  9177. break;
  9178. }
  9179. }
  9180. if (i == NVRAM_CMD_TIMEOUT) {
  9181. return -EBUSY;
  9182. }
  9183. return 0;
  9184. }
  9185. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9186. {
  9187. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9188. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9189. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9190. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9191. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9192. addr = ((addr / tp->nvram_pagesize) <<
  9193. ATMEL_AT45DB0X1B_PAGE_POS) +
  9194. (addr % tp->nvram_pagesize);
  9195. return addr;
  9196. }
  9197. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9198. {
  9199. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9200. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9201. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9202. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9203. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9204. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9205. tp->nvram_pagesize) +
  9206. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9207. return addr;
  9208. }
  9209. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9210. {
  9211. int ret;
  9212. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9213. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9214. offset = tg3_nvram_phys_addr(tp, offset);
  9215. if (offset > NVRAM_ADDR_MSK)
  9216. return -EINVAL;
  9217. ret = tg3_nvram_lock(tp);
  9218. if (ret)
  9219. return ret;
  9220. tg3_enable_nvram_access(tp);
  9221. tw32(NVRAM_ADDR, offset);
  9222. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9223. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9224. if (ret == 0)
  9225. *val = swab32(tr32(NVRAM_RDDATA));
  9226. tg3_disable_nvram_access(tp);
  9227. tg3_nvram_unlock(tp);
  9228. return ret;
  9229. }
  9230. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9231. {
  9232. u32 v;
  9233. int res = tg3_nvram_read(tp, offset, &v);
  9234. if (!res)
  9235. *val = cpu_to_le32(v);
  9236. return res;
  9237. }
  9238. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9239. {
  9240. int err;
  9241. u32 tmp;
  9242. err = tg3_nvram_read(tp, offset, &tmp);
  9243. *val = swab32(tmp);
  9244. return err;
  9245. }
  9246. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9247. u32 offset, u32 len, u8 *buf)
  9248. {
  9249. int i, j, rc = 0;
  9250. u32 val;
  9251. for (i = 0; i < len; i += 4) {
  9252. u32 addr;
  9253. __le32 data;
  9254. addr = offset + i;
  9255. memcpy(&data, buf + i, 4);
  9256. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9257. val = tr32(GRC_EEPROM_ADDR);
  9258. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9259. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9260. EEPROM_ADDR_READ);
  9261. tw32(GRC_EEPROM_ADDR, val |
  9262. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9263. (addr & EEPROM_ADDR_ADDR_MASK) |
  9264. EEPROM_ADDR_START |
  9265. EEPROM_ADDR_WRITE);
  9266. for (j = 0; j < 1000; j++) {
  9267. val = tr32(GRC_EEPROM_ADDR);
  9268. if (val & EEPROM_ADDR_COMPLETE)
  9269. break;
  9270. msleep(1);
  9271. }
  9272. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9273. rc = -EBUSY;
  9274. break;
  9275. }
  9276. }
  9277. return rc;
  9278. }
  9279. /* offset and length are dword aligned */
  9280. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9281. u8 *buf)
  9282. {
  9283. int ret = 0;
  9284. u32 pagesize = tp->nvram_pagesize;
  9285. u32 pagemask = pagesize - 1;
  9286. u32 nvram_cmd;
  9287. u8 *tmp;
  9288. tmp = kmalloc(pagesize, GFP_KERNEL);
  9289. if (tmp == NULL)
  9290. return -ENOMEM;
  9291. while (len) {
  9292. int j;
  9293. u32 phy_addr, page_off, size;
  9294. phy_addr = offset & ~pagemask;
  9295. for (j = 0; j < pagesize; j += 4) {
  9296. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9297. (__le32 *) (tmp + j))))
  9298. break;
  9299. }
  9300. if (ret)
  9301. break;
  9302. page_off = offset & pagemask;
  9303. size = pagesize;
  9304. if (len < size)
  9305. size = len;
  9306. len -= size;
  9307. memcpy(tmp + page_off, buf, size);
  9308. offset = offset + (pagesize - page_off);
  9309. tg3_enable_nvram_access(tp);
  9310. /*
  9311. * Before we can erase the flash page, we need
  9312. * to issue a special "write enable" command.
  9313. */
  9314. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9315. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9316. break;
  9317. /* Erase the target page */
  9318. tw32(NVRAM_ADDR, phy_addr);
  9319. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9320. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9321. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9322. break;
  9323. /* Issue another write enable to start the write. */
  9324. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9325. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9326. break;
  9327. for (j = 0; j < pagesize; j += 4) {
  9328. __be32 data;
  9329. data = *((__be32 *) (tmp + j));
  9330. /* swab32(le32_to_cpu(data)), actually */
  9331. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9332. tw32(NVRAM_ADDR, phy_addr + j);
  9333. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9334. NVRAM_CMD_WR;
  9335. if (j == 0)
  9336. nvram_cmd |= NVRAM_CMD_FIRST;
  9337. else if (j == (pagesize - 4))
  9338. nvram_cmd |= NVRAM_CMD_LAST;
  9339. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9340. break;
  9341. }
  9342. if (ret)
  9343. break;
  9344. }
  9345. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9346. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9347. kfree(tmp);
  9348. return ret;
  9349. }
  9350. /* offset and length are dword aligned */
  9351. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9352. u8 *buf)
  9353. {
  9354. int i, ret = 0;
  9355. for (i = 0; i < len; i += 4, offset += 4) {
  9356. u32 page_off, phy_addr, nvram_cmd;
  9357. __be32 data;
  9358. memcpy(&data, buf + i, 4);
  9359. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9360. page_off = offset % tp->nvram_pagesize;
  9361. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9362. tw32(NVRAM_ADDR, phy_addr);
  9363. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9364. if ((page_off == 0) || (i == 0))
  9365. nvram_cmd |= NVRAM_CMD_FIRST;
  9366. if (page_off == (tp->nvram_pagesize - 4))
  9367. nvram_cmd |= NVRAM_CMD_LAST;
  9368. if (i == (len - 4))
  9369. nvram_cmd |= NVRAM_CMD_LAST;
  9370. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9371. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9372. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9373. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9374. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9375. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9376. (tp->nvram_jedecnum == JEDEC_ST) &&
  9377. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9378. if ((ret = tg3_nvram_exec_cmd(tp,
  9379. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9380. NVRAM_CMD_DONE)))
  9381. break;
  9382. }
  9383. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9384. /* We always do complete word writes to eeprom. */
  9385. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9386. }
  9387. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9388. break;
  9389. }
  9390. return ret;
  9391. }
  9392. /* offset and length are dword aligned */
  9393. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9394. {
  9395. int ret;
  9396. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9397. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9398. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9399. udelay(40);
  9400. }
  9401. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9402. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9403. }
  9404. else {
  9405. u32 grc_mode;
  9406. ret = tg3_nvram_lock(tp);
  9407. if (ret)
  9408. return ret;
  9409. tg3_enable_nvram_access(tp);
  9410. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9411. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9412. tw32(NVRAM_WRITE1, 0x406);
  9413. grc_mode = tr32(GRC_MODE);
  9414. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9415. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9416. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9417. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9418. buf);
  9419. }
  9420. else {
  9421. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9422. buf);
  9423. }
  9424. grc_mode = tr32(GRC_MODE);
  9425. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9426. tg3_disable_nvram_access(tp);
  9427. tg3_nvram_unlock(tp);
  9428. }
  9429. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9430. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9431. udelay(40);
  9432. }
  9433. return ret;
  9434. }
  9435. struct subsys_tbl_ent {
  9436. u16 subsys_vendor, subsys_devid;
  9437. u32 phy_id;
  9438. };
  9439. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9440. /* Broadcom boards. */
  9441. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9442. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9443. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9444. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9445. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9446. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9447. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9448. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9449. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9450. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9451. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9452. /* 3com boards. */
  9453. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9454. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9455. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9456. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9457. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9458. /* DELL boards. */
  9459. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9460. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9461. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9462. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9463. /* Compaq boards. */
  9464. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9465. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9466. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9467. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9468. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9469. /* IBM boards. */
  9470. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9471. };
  9472. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9473. {
  9474. int i;
  9475. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9476. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9477. tp->pdev->subsystem_vendor) &&
  9478. (subsys_id_to_phy_id[i].subsys_devid ==
  9479. tp->pdev->subsystem_device))
  9480. return &subsys_id_to_phy_id[i];
  9481. }
  9482. return NULL;
  9483. }
  9484. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9485. {
  9486. u32 val;
  9487. u16 pmcsr;
  9488. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9489. * so need make sure we're in D0.
  9490. */
  9491. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9492. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9493. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9494. msleep(1);
  9495. /* Make sure register accesses (indirect or otherwise)
  9496. * will function correctly.
  9497. */
  9498. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9499. tp->misc_host_ctrl);
  9500. /* The memory arbiter has to be enabled in order for SRAM accesses
  9501. * to succeed. Normally on powerup the tg3 chip firmware will make
  9502. * sure it is enabled, but other entities such as system netboot
  9503. * code might disable it.
  9504. */
  9505. val = tr32(MEMARB_MODE);
  9506. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9507. tp->phy_id = PHY_ID_INVALID;
  9508. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9509. /* Assume an onboard device and WOL capable by default. */
  9510. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9512. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9513. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9514. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9515. }
  9516. val = tr32(VCPU_CFGSHDW);
  9517. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9518. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9519. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9520. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9521. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9522. return;
  9523. }
  9524. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9525. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9526. u32 nic_cfg, led_cfg;
  9527. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9528. int eeprom_phy_serdes = 0;
  9529. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9530. tp->nic_sram_data_cfg = nic_cfg;
  9531. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9532. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9533. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9534. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9535. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9536. (ver > 0) && (ver < 0x100))
  9537. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9539. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9540. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9541. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9542. eeprom_phy_serdes = 1;
  9543. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9544. if (nic_phy_id != 0) {
  9545. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9546. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9547. eeprom_phy_id = (id1 >> 16) << 10;
  9548. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9549. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9550. } else
  9551. eeprom_phy_id = 0;
  9552. tp->phy_id = eeprom_phy_id;
  9553. if (eeprom_phy_serdes) {
  9554. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9555. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9556. else
  9557. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9558. }
  9559. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9560. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9561. SHASTA_EXT_LED_MODE_MASK);
  9562. else
  9563. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9564. switch (led_cfg) {
  9565. default:
  9566. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9567. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9568. break;
  9569. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9570. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9571. break;
  9572. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9573. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9574. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9575. * read on some older 5700/5701 bootcode.
  9576. */
  9577. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9578. ASIC_REV_5700 ||
  9579. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9580. ASIC_REV_5701)
  9581. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9582. break;
  9583. case SHASTA_EXT_LED_SHARED:
  9584. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9585. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9586. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9587. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9588. LED_CTRL_MODE_PHY_2);
  9589. break;
  9590. case SHASTA_EXT_LED_MAC:
  9591. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9592. break;
  9593. case SHASTA_EXT_LED_COMBO:
  9594. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9595. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9596. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9597. LED_CTRL_MODE_PHY_2);
  9598. break;
  9599. }
  9600. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9602. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9603. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9604. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9605. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9606. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9607. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9608. if ((tp->pdev->subsystem_vendor ==
  9609. PCI_VENDOR_ID_ARIMA) &&
  9610. (tp->pdev->subsystem_device == 0x205a ||
  9611. tp->pdev->subsystem_device == 0x2063))
  9612. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9613. } else {
  9614. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9615. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9616. }
  9617. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9618. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9619. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9620. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9621. }
  9622. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9623. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9624. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9625. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9626. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9627. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9628. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9629. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9630. if (cfg2 & (1 << 17))
  9631. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9632. /* serdes signal pre-emphasis in register 0x590 set by */
  9633. /* bootcode if bit 18 is set */
  9634. if (cfg2 & (1 << 18))
  9635. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9636. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9637. u32 cfg3;
  9638. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9639. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9640. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9641. }
  9642. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9643. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9644. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9645. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9646. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9647. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9648. }
  9649. }
  9650. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9651. {
  9652. int i;
  9653. u32 val;
  9654. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9655. tw32(OTP_CTRL, cmd);
  9656. /* Wait for up to 1 ms for command to execute. */
  9657. for (i = 0; i < 100; i++) {
  9658. val = tr32(OTP_STATUS);
  9659. if (val & OTP_STATUS_CMD_DONE)
  9660. break;
  9661. udelay(10);
  9662. }
  9663. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9664. }
  9665. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9666. * configuration is a 32-bit value that straddles the alignment boundary.
  9667. * We do two 32-bit reads and then shift and merge the results.
  9668. */
  9669. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9670. {
  9671. u32 bhalf_otp, thalf_otp;
  9672. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9673. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9674. return 0;
  9675. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9676. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9677. return 0;
  9678. thalf_otp = tr32(OTP_READ_DATA);
  9679. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9680. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9681. return 0;
  9682. bhalf_otp = tr32(OTP_READ_DATA);
  9683. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9684. }
  9685. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9686. {
  9687. u32 hw_phy_id_1, hw_phy_id_2;
  9688. u32 hw_phy_id, hw_phy_id_masked;
  9689. int err;
  9690. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9691. return tg3_phy_init(tp);
  9692. /* Reading the PHY ID register can conflict with ASF
  9693. * firwmare access to the PHY hardware.
  9694. */
  9695. err = 0;
  9696. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9697. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9698. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9699. } else {
  9700. /* Now read the physical PHY_ID from the chip and verify
  9701. * that it is sane. If it doesn't look good, we fall back
  9702. * to either the hard-coded table based PHY_ID and failing
  9703. * that the value found in the eeprom area.
  9704. */
  9705. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9706. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9707. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9708. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9709. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9710. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9711. }
  9712. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9713. tp->phy_id = hw_phy_id;
  9714. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9715. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9716. else
  9717. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9718. } else {
  9719. if (tp->phy_id != PHY_ID_INVALID) {
  9720. /* Do nothing, phy ID already set up in
  9721. * tg3_get_eeprom_hw_cfg().
  9722. */
  9723. } else {
  9724. struct subsys_tbl_ent *p;
  9725. /* No eeprom signature? Try the hardcoded
  9726. * subsys device table.
  9727. */
  9728. p = lookup_by_subsys(tp);
  9729. if (!p)
  9730. return -ENODEV;
  9731. tp->phy_id = p->phy_id;
  9732. if (!tp->phy_id ||
  9733. tp->phy_id == PHY_ID_BCM8002)
  9734. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9735. }
  9736. }
  9737. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9738. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9739. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9740. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9741. tg3_readphy(tp, MII_BMSR, &bmsr);
  9742. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9743. (bmsr & BMSR_LSTATUS))
  9744. goto skip_phy_reset;
  9745. err = tg3_phy_reset(tp);
  9746. if (err)
  9747. return err;
  9748. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9749. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9750. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9751. tg3_ctrl = 0;
  9752. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9753. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9754. MII_TG3_CTRL_ADV_1000_FULL);
  9755. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9756. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9757. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9758. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9759. }
  9760. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9761. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9762. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9763. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9764. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9765. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9766. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9767. tg3_writephy(tp, MII_BMCR,
  9768. BMCR_ANENABLE | BMCR_ANRESTART);
  9769. }
  9770. tg3_phy_set_wirespeed(tp);
  9771. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9772. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9773. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9774. }
  9775. skip_phy_reset:
  9776. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9777. err = tg3_init_5401phy_dsp(tp);
  9778. if (err)
  9779. return err;
  9780. }
  9781. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9782. err = tg3_init_5401phy_dsp(tp);
  9783. }
  9784. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9785. tp->link_config.advertising =
  9786. (ADVERTISED_1000baseT_Half |
  9787. ADVERTISED_1000baseT_Full |
  9788. ADVERTISED_Autoneg |
  9789. ADVERTISED_FIBRE);
  9790. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9791. tp->link_config.advertising &=
  9792. ~(ADVERTISED_1000baseT_Half |
  9793. ADVERTISED_1000baseT_Full);
  9794. return err;
  9795. }
  9796. static void __devinit tg3_read_partno(struct tg3 *tp)
  9797. {
  9798. unsigned char vpd_data[256];
  9799. unsigned int i;
  9800. u32 magic;
  9801. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9802. goto out_not_found;
  9803. if (magic == TG3_EEPROM_MAGIC) {
  9804. for (i = 0; i < 256; i += 4) {
  9805. u32 tmp;
  9806. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9807. goto out_not_found;
  9808. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9809. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9810. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9811. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9812. }
  9813. } else {
  9814. int vpd_cap;
  9815. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9816. for (i = 0; i < 256; i += 4) {
  9817. u32 tmp, j = 0;
  9818. __le32 v;
  9819. u16 tmp16;
  9820. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9821. i);
  9822. while (j++ < 100) {
  9823. pci_read_config_word(tp->pdev, vpd_cap +
  9824. PCI_VPD_ADDR, &tmp16);
  9825. if (tmp16 & 0x8000)
  9826. break;
  9827. msleep(1);
  9828. }
  9829. if (!(tmp16 & 0x8000))
  9830. goto out_not_found;
  9831. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9832. &tmp);
  9833. v = cpu_to_le32(tmp);
  9834. memcpy(&vpd_data[i], &v, 4);
  9835. }
  9836. }
  9837. /* Now parse and find the part number. */
  9838. for (i = 0; i < 254; ) {
  9839. unsigned char val = vpd_data[i];
  9840. unsigned int block_end;
  9841. if (val == 0x82 || val == 0x91) {
  9842. i = (i + 3 +
  9843. (vpd_data[i + 1] +
  9844. (vpd_data[i + 2] << 8)));
  9845. continue;
  9846. }
  9847. if (val != 0x90)
  9848. goto out_not_found;
  9849. block_end = (i + 3 +
  9850. (vpd_data[i + 1] +
  9851. (vpd_data[i + 2] << 8)));
  9852. i += 3;
  9853. if (block_end > 256)
  9854. goto out_not_found;
  9855. while (i < (block_end - 2)) {
  9856. if (vpd_data[i + 0] == 'P' &&
  9857. vpd_data[i + 1] == 'N') {
  9858. int partno_len = vpd_data[i + 2];
  9859. i += 3;
  9860. if (partno_len > 24 || (partno_len + i) > 256)
  9861. goto out_not_found;
  9862. memcpy(tp->board_part_number,
  9863. &vpd_data[i], partno_len);
  9864. /* Success. */
  9865. return;
  9866. }
  9867. i += 3 + vpd_data[i + 2];
  9868. }
  9869. /* Part number not found. */
  9870. goto out_not_found;
  9871. }
  9872. out_not_found:
  9873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9874. strcpy(tp->board_part_number, "BCM95906");
  9875. else
  9876. strcpy(tp->board_part_number, "none");
  9877. }
  9878. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9879. {
  9880. u32 val;
  9881. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9882. (val & 0xfc000000) != 0x0c000000 ||
  9883. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9884. val != 0)
  9885. return 0;
  9886. return 1;
  9887. }
  9888. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9889. {
  9890. u32 val, offset, start;
  9891. u32 ver_offset;
  9892. int i, bcnt;
  9893. if (tg3_nvram_read_swab(tp, 0, &val))
  9894. return;
  9895. if (val != TG3_EEPROM_MAGIC)
  9896. return;
  9897. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9898. tg3_nvram_read_swab(tp, 0x4, &start))
  9899. return;
  9900. offset = tg3_nvram_logical_addr(tp, offset);
  9901. if (!tg3_fw_img_is_valid(tp, offset) ||
  9902. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9903. return;
  9904. offset = offset + ver_offset - start;
  9905. for (i = 0; i < 16; i += 4) {
  9906. __le32 v;
  9907. if (tg3_nvram_read_le(tp, offset + i, &v))
  9908. return;
  9909. memcpy(tp->fw_ver + i, &v, 4);
  9910. }
  9911. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9912. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9913. return;
  9914. for (offset = TG3_NVM_DIR_START;
  9915. offset < TG3_NVM_DIR_END;
  9916. offset += TG3_NVM_DIRENT_SIZE) {
  9917. if (tg3_nvram_read_swab(tp, offset, &val))
  9918. return;
  9919. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9920. break;
  9921. }
  9922. if (offset == TG3_NVM_DIR_END)
  9923. return;
  9924. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9925. start = 0x08000000;
  9926. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9927. return;
  9928. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9929. !tg3_fw_img_is_valid(tp, offset) ||
  9930. tg3_nvram_read_swab(tp, offset + 8, &val))
  9931. return;
  9932. offset += val - start;
  9933. bcnt = strlen(tp->fw_ver);
  9934. tp->fw_ver[bcnt++] = ',';
  9935. tp->fw_ver[bcnt++] = ' ';
  9936. for (i = 0; i < 4; i++) {
  9937. __le32 v;
  9938. if (tg3_nvram_read_le(tp, offset, &v))
  9939. return;
  9940. offset += sizeof(v);
  9941. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9942. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9943. break;
  9944. }
  9945. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9946. bcnt += sizeof(v);
  9947. }
  9948. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9949. }
  9950. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9951. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9952. {
  9953. static struct pci_device_id write_reorder_chipsets[] = {
  9954. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9955. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9956. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9957. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9958. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9959. PCI_DEVICE_ID_VIA_8385_0) },
  9960. { },
  9961. };
  9962. u32 misc_ctrl_reg;
  9963. u32 cacheline_sz_reg;
  9964. u32 pci_state_reg, grc_misc_cfg;
  9965. u32 val;
  9966. u16 pci_cmd;
  9967. int err, pcie_cap;
  9968. /* Force memory write invalidate off. If we leave it on,
  9969. * then on 5700_BX chips we have to enable a workaround.
  9970. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9971. * to match the cacheline size. The Broadcom driver have this
  9972. * workaround but turns MWI off all the times so never uses
  9973. * it. This seems to suggest that the workaround is insufficient.
  9974. */
  9975. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9976. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9977. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9978. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9979. * has the register indirect write enable bit set before
  9980. * we try to access any of the MMIO registers. It is also
  9981. * critical that the PCI-X hw workaround situation is decided
  9982. * before that as well.
  9983. */
  9984. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9985. &misc_ctrl_reg);
  9986. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9987. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9989. u32 prod_id_asic_rev;
  9990. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9991. &prod_id_asic_rev);
  9992. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9993. }
  9994. /* Wrong chip ID in 5752 A0. This code can be removed later
  9995. * as A0 is not in production.
  9996. */
  9997. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9998. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9999. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10000. * we need to disable memory and use config. cycles
  10001. * only to access all registers. The 5702/03 chips
  10002. * can mistakenly decode the special cycles from the
  10003. * ICH chipsets as memory write cycles, causing corruption
  10004. * of register and memory space. Only certain ICH bridges
  10005. * will drive special cycles with non-zero data during the
  10006. * address phase which can fall within the 5703's address
  10007. * range. This is not an ICH bug as the PCI spec allows
  10008. * non-zero address during special cycles. However, only
  10009. * these ICH bridges are known to drive non-zero addresses
  10010. * during special cycles.
  10011. *
  10012. * Since special cycles do not cross PCI bridges, we only
  10013. * enable this workaround if the 5703 is on the secondary
  10014. * bus of these ICH bridges.
  10015. */
  10016. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10017. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10018. static struct tg3_dev_id {
  10019. u32 vendor;
  10020. u32 device;
  10021. u32 rev;
  10022. } ich_chipsets[] = {
  10023. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10024. PCI_ANY_ID },
  10025. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10026. PCI_ANY_ID },
  10027. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10028. 0xa },
  10029. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10030. PCI_ANY_ID },
  10031. { },
  10032. };
  10033. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10034. struct pci_dev *bridge = NULL;
  10035. while (pci_id->vendor != 0) {
  10036. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10037. bridge);
  10038. if (!bridge) {
  10039. pci_id++;
  10040. continue;
  10041. }
  10042. if (pci_id->rev != PCI_ANY_ID) {
  10043. if (bridge->revision > pci_id->rev)
  10044. continue;
  10045. }
  10046. if (bridge->subordinate &&
  10047. (bridge->subordinate->number ==
  10048. tp->pdev->bus->number)) {
  10049. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10050. pci_dev_put(bridge);
  10051. break;
  10052. }
  10053. }
  10054. }
  10055. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10056. static struct tg3_dev_id {
  10057. u32 vendor;
  10058. u32 device;
  10059. } bridge_chipsets[] = {
  10060. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10061. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10062. { },
  10063. };
  10064. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10065. struct pci_dev *bridge = NULL;
  10066. while (pci_id->vendor != 0) {
  10067. bridge = pci_get_device(pci_id->vendor,
  10068. pci_id->device,
  10069. bridge);
  10070. if (!bridge) {
  10071. pci_id++;
  10072. continue;
  10073. }
  10074. if (bridge->subordinate &&
  10075. (bridge->subordinate->number <=
  10076. tp->pdev->bus->number) &&
  10077. (bridge->subordinate->subordinate >=
  10078. tp->pdev->bus->number)) {
  10079. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10080. pci_dev_put(bridge);
  10081. break;
  10082. }
  10083. }
  10084. }
  10085. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10086. * DMA addresses > 40-bit. This bridge may have other additional
  10087. * 57xx devices behind it in some 4-port NIC designs for example.
  10088. * Any tg3 device found behind the bridge will also need the 40-bit
  10089. * DMA workaround.
  10090. */
  10091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10093. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10094. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10095. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10096. }
  10097. else {
  10098. struct pci_dev *bridge = NULL;
  10099. do {
  10100. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10101. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10102. bridge);
  10103. if (bridge && bridge->subordinate &&
  10104. (bridge->subordinate->number <=
  10105. tp->pdev->bus->number) &&
  10106. (bridge->subordinate->subordinate >=
  10107. tp->pdev->bus->number)) {
  10108. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10109. pci_dev_put(bridge);
  10110. break;
  10111. }
  10112. } while (bridge);
  10113. }
  10114. /* Initialize misc host control in PCI block. */
  10115. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10116. MISC_HOST_CTRL_CHIPREV);
  10117. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10118. tp->misc_host_ctrl);
  10119. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10120. &cacheline_sz_reg);
  10121. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10122. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10123. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10124. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10125. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10126. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10127. tp->pdev_peer = tg3_find_peer(tp);
  10128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10136. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10137. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10138. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10139. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10140. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10141. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10142. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10143. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10144. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10145. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10146. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10147. tp->pdev_peer == tp->pdev))
  10148. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10155. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10156. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10157. } else {
  10158. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10159. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10160. ASIC_REV_5750 &&
  10161. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10162. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10163. }
  10164. }
  10165. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10166. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10167. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10168. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10169. if (pcie_cap != 0) {
  10170. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10171. pcie_set_readrq(tp->pdev, 4096);
  10172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10173. u16 lnkctl;
  10174. pci_read_config_word(tp->pdev,
  10175. pcie_cap + PCI_EXP_LNKCTL,
  10176. &lnkctl);
  10177. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10178. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10179. }
  10180. }
  10181. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10182. * reordering to the mailbox registers done by the host
  10183. * controller can cause major troubles. We read back from
  10184. * every mailbox register write to force the writes to be
  10185. * posted to the chip in order.
  10186. */
  10187. if (pci_dev_present(write_reorder_chipsets) &&
  10188. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10189. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10191. tp->pci_lat_timer < 64) {
  10192. tp->pci_lat_timer = 64;
  10193. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10194. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10195. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10196. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10197. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10198. cacheline_sz_reg);
  10199. }
  10200. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10201. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10202. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10203. if (!tp->pcix_cap) {
  10204. printk(KERN_ERR PFX "Cannot find PCI-X "
  10205. "capability, aborting.\n");
  10206. return -EIO;
  10207. }
  10208. }
  10209. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10210. &pci_state_reg);
  10211. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10212. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10213. /* If this is a 5700 BX chipset, and we are in PCI-X
  10214. * mode, enable register write workaround.
  10215. *
  10216. * The workaround is to use indirect register accesses
  10217. * for all chip writes not to mailbox registers.
  10218. */
  10219. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10220. u32 pm_reg;
  10221. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10222. /* The chip can have it's power management PCI config
  10223. * space registers clobbered due to this bug.
  10224. * So explicitly force the chip into D0 here.
  10225. */
  10226. pci_read_config_dword(tp->pdev,
  10227. tp->pm_cap + PCI_PM_CTRL,
  10228. &pm_reg);
  10229. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10230. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10231. pci_write_config_dword(tp->pdev,
  10232. tp->pm_cap + PCI_PM_CTRL,
  10233. pm_reg);
  10234. /* Also, force SERR#/PERR# in PCI command. */
  10235. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10236. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10237. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10238. }
  10239. }
  10240. /* 5700 BX chips need to have their TX producer index mailboxes
  10241. * written twice to workaround a bug.
  10242. */
  10243. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10244. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10245. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10246. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10247. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10248. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10249. /* Chip-specific fixup from Broadcom driver */
  10250. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10251. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10252. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10253. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10254. }
  10255. /* Default fast path register access methods */
  10256. tp->read32 = tg3_read32;
  10257. tp->write32 = tg3_write32;
  10258. tp->read32_mbox = tg3_read32;
  10259. tp->write32_mbox = tg3_write32;
  10260. tp->write32_tx_mbox = tg3_write32;
  10261. tp->write32_rx_mbox = tg3_write32;
  10262. /* Various workaround register access methods */
  10263. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10264. tp->write32 = tg3_write_indirect_reg32;
  10265. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10266. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10267. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10268. /*
  10269. * Back to back register writes can cause problems on these
  10270. * chips, the workaround is to read back all reg writes
  10271. * except those to mailbox regs.
  10272. *
  10273. * See tg3_write_indirect_reg32().
  10274. */
  10275. tp->write32 = tg3_write_flush_reg32;
  10276. }
  10277. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10278. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10279. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10280. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10281. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10282. }
  10283. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10284. tp->read32 = tg3_read_indirect_reg32;
  10285. tp->write32 = tg3_write_indirect_reg32;
  10286. tp->read32_mbox = tg3_read_indirect_mbox;
  10287. tp->write32_mbox = tg3_write_indirect_mbox;
  10288. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10289. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10290. iounmap(tp->regs);
  10291. tp->regs = NULL;
  10292. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10293. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10294. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10295. }
  10296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10297. tp->read32_mbox = tg3_read32_mbox_5906;
  10298. tp->write32_mbox = tg3_write32_mbox_5906;
  10299. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10300. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10301. }
  10302. if (tp->write32 == tg3_write_indirect_reg32 ||
  10303. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10304. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10306. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10307. /* Get eeprom hw config before calling tg3_set_power_state().
  10308. * In particular, the TG3_FLG2_IS_NIC flag must be
  10309. * determined before calling tg3_set_power_state() so that
  10310. * we know whether or not to switch out of Vaux power.
  10311. * When the flag is set, it means that GPIO1 is used for eeprom
  10312. * write protect and also implies that it is a LOM where GPIOs
  10313. * are not used to switch power.
  10314. */
  10315. tg3_get_eeprom_hw_cfg(tp);
  10316. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10317. /* Allow reads and writes to the
  10318. * APE register and memory space.
  10319. */
  10320. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10321. PCISTATE_ALLOW_APE_SHMEM_WR;
  10322. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10323. pci_state_reg);
  10324. }
  10325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10327. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10328. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10329. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10330. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10331. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10332. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10333. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10334. }
  10335. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10336. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10337. * It is also used as eeprom write protect on LOMs.
  10338. */
  10339. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10340. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10341. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10342. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10343. GRC_LCLCTRL_GPIO_OUTPUT1);
  10344. /* Unused GPIO3 must be driven as output on 5752 because there
  10345. * are no pull-up resistors on unused GPIO pins.
  10346. */
  10347. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10348. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10350. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10351. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10352. /* Turn off the debug UART. */
  10353. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10354. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10355. /* Keep VMain power. */
  10356. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10357. GRC_LCLCTRL_GPIO_OUTPUT0;
  10358. }
  10359. /* Force the chip into D0. */
  10360. err = tg3_set_power_state(tp, PCI_D0);
  10361. if (err) {
  10362. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10363. pci_name(tp->pdev));
  10364. return err;
  10365. }
  10366. /* 5700 B0 chips do not support checksumming correctly due
  10367. * to hardware bugs.
  10368. */
  10369. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10370. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10371. /* Derive initial jumbo mode from MTU assigned in
  10372. * ether_setup() via the alloc_etherdev() call
  10373. */
  10374. if (tp->dev->mtu > ETH_DATA_LEN &&
  10375. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10376. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10377. /* Determine WakeOnLan speed to use. */
  10378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10379. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10380. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10381. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10382. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10383. } else {
  10384. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10385. }
  10386. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10387. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10388. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10389. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10390. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10391. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10392. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10393. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10394. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10395. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10396. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10397. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10398. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10399. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10404. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10405. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10406. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10407. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10408. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10409. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10410. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10411. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10412. }
  10413. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10414. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10415. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10416. if (tp->phy_otp == 0)
  10417. tp->phy_otp = TG3_OTP_DEFAULT;
  10418. }
  10419. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10420. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10421. else
  10422. tp->mi_mode = MAC_MI_MODE_BASE;
  10423. tp->coalesce_mode = 0;
  10424. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10425. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10426. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10428. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10429. err = tg3_mdio_init(tp);
  10430. if (err)
  10431. return err;
  10432. /* Initialize data/descriptor byte/word swapping. */
  10433. val = tr32(GRC_MODE);
  10434. val &= GRC_MODE_HOST_STACKUP;
  10435. tw32(GRC_MODE, val | tp->grc_mode);
  10436. tg3_switch_clocks(tp);
  10437. /* Clear this out for sanity. */
  10438. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10439. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10440. &pci_state_reg);
  10441. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10442. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10443. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10444. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10445. chiprevid == CHIPREV_ID_5701_B0 ||
  10446. chiprevid == CHIPREV_ID_5701_B2 ||
  10447. chiprevid == CHIPREV_ID_5701_B5) {
  10448. void __iomem *sram_base;
  10449. /* Write some dummy words into the SRAM status block
  10450. * area, see if it reads back correctly. If the return
  10451. * value is bad, force enable the PCIX workaround.
  10452. */
  10453. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10454. writel(0x00000000, sram_base);
  10455. writel(0x00000000, sram_base + 4);
  10456. writel(0xffffffff, sram_base + 4);
  10457. if (readl(sram_base) != 0x00000000)
  10458. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10459. }
  10460. }
  10461. udelay(50);
  10462. tg3_nvram_init(tp);
  10463. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10464. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10465. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10466. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10467. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10468. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10469. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10470. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10471. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10472. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10473. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10474. HOSTCC_MODE_CLRTICK_TXBD);
  10475. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10476. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10477. tp->misc_host_ctrl);
  10478. }
  10479. /* these are limited to 10/100 only */
  10480. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10481. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10482. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10483. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10484. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10485. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10486. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10487. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10488. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10489. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10490. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10491. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10492. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10493. err = tg3_phy_probe(tp);
  10494. if (err) {
  10495. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10496. pci_name(tp->pdev), err);
  10497. /* ... but do not return immediately ... */
  10498. tg3_mdio_fini(tp);
  10499. }
  10500. tg3_read_partno(tp);
  10501. tg3_read_fw_ver(tp);
  10502. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10503. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10504. } else {
  10505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10506. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10507. else
  10508. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10509. }
  10510. /* 5700 {AX,BX} chips have a broken status block link
  10511. * change bit implementation, so we must use the
  10512. * status register in those cases.
  10513. */
  10514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10515. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10516. else
  10517. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10518. /* The led_ctrl is set during tg3_phy_probe, here we might
  10519. * have to force the link status polling mechanism based
  10520. * upon subsystem IDs.
  10521. */
  10522. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10524. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10525. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10526. TG3_FLAG_USE_LINKCHG_REG);
  10527. }
  10528. /* For all SERDES we poll the MAC status register. */
  10529. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10530. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10531. else
  10532. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10533. /* All chips before 5787 can get confused if TX buffers
  10534. * straddle the 4GB address boundary in some cases.
  10535. */
  10536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10542. tp->dev->hard_start_xmit = tg3_start_xmit;
  10543. else
  10544. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10545. tp->rx_offset = 2;
  10546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10547. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10548. tp->rx_offset = 0;
  10549. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10550. /* Increment the rx prod index on the rx std ring by at most
  10551. * 8 for these chips to workaround hw errata.
  10552. */
  10553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10556. tp->rx_std_max_post = 8;
  10557. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10558. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10559. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10560. return err;
  10561. }
  10562. #ifdef CONFIG_SPARC
  10563. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10564. {
  10565. struct net_device *dev = tp->dev;
  10566. struct pci_dev *pdev = tp->pdev;
  10567. struct device_node *dp = pci_device_to_OF_node(pdev);
  10568. const unsigned char *addr;
  10569. int len;
  10570. addr = of_get_property(dp, "local-mac-address", &len);
  10571. if (addr && len == 6) {
  10572. memcpy(dev->dev_addr, addr, 6);
  10573. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10574. return 0;
  10575. }
  10576. return -ENODEV;
  10577. }
  10578. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10579. {
  10580. struct net_device *dev = tp->dev;
  10581. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10582. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10583. return 0;
  10584. }
  10585. #endif
  10586. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10587. {
  10588. struct net_device *dev = tp->dev;
  10589. u32 hi, lo, mac_offset;
  10590. int addr_ok = 0;
  10591. #ifdef CONFIG_SPARC
  10592. if (!tg3_get_macaddr_sparc(tp))
  10593. return 0;
  10594. #endif
  10595. mac_offset = 0x7c;
  10596. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10597. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10598. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10599. mac_offset = 0xcc;
  10600. if (tg3_nvram_lock(tp))
  10601. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10602. else
  10603. tg3_nvram_unlock(tp);
  10604. }
  10605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10606. mac_offset = 0x10;
  10607. /* First try to get it from MAC address mailbox. */
  10608. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10609. if ((hi >> 16) == 0x484b) {
  10610. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10611. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10612. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10613. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10614. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10615. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10616. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10617. /* Some old bootcode may report a 0 MAC address in SRAM */
  10618. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10619. }
  10620. if (!addr_ok) {
  10621. /* Next, try NVRAM. */
  10622. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10623. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10624. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10625. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10626. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10627. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10628. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10629. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10630. }
  10631. /* Finally just fetch it out of the MAC control regs. */
  10632. else {
  10633. hi = tr32(MAC_ADDR_0_HIGH);
  10634. lo = tr32(MAC_ADDR_0_LOW);
  10635. dev->dev_addr[5] = lo & 0xff;
  10636. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10637. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10638. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10639. dev->dev_addr[1] = hi & 0xff;
  10640. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10641. }
  10642. }
  10643. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10644. #ifdef CONFIG_SPARC
  10645. if (!tg3_get_default_macaddr_sparc(tp))
  10646. return 0;
  10647. #endif
  10648. return -EINVAL;
  10649. }
  10650. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10651. return 0;
  10652. }
  10653. #define BOUNDARY_SINGLE_CACHELINE 1
  10654. #define BOUNDARY_MULTI_CACHELINE 2
  10655. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10656. {
  10657. int cacheline_size;
  10658. u8 byte;
  10659. int goal;
  10660. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10661. if (byte == 0)
  10662. cacheline_size = 1024;
  10663. else
  10664. cacheline_size = (int) byte * 4;
  10665. /* On 5703 and later chips, the boundary bits have no
  10666. * effect.
  10667. */
  10668. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10669. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10670. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10671. goto out;
  10672. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10673. goal = BOUNDARY_MULTI_CACHELINE;
  10674. #else
  10675. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10676. goal = BOUNDARY_SINGLE_CACHELINE;
  10677. #else
  10678. goal = 0;
  10679. #endif
  10680. #endif
  10681. if (!goal)
  10682. goto out;
  10683. /* PCI controllers on most RISC systems tend to disconnect
  10684. * when a device tries to burst across a cache-line boundary.
  10685. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10686. *
  10687. * Unfortunately, for PCI-E there are only limited
  10688. * write-side controls for this, and thus for reads
  10689. * we will still get the disconnects. We'll also waste
  10690. * these PCI cycles for both read and write for chips
  10691. * other than 5700 and 5701 which do not implement the
  10692. * boundary bits.
  10693. */
  10694. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10695. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10696. switch (cacheline_size) {
  10697. case 16:
  10698. case 32:
  10699. case 64:
  10700. case 128:
  10701. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10702. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10703. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10704. } else {
  10705. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10706. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10707. }
  10708. break;
  10709. case 256:
  10710. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10711. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10712. break;
  10713. default:
  10714. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10715. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10716. break;
  10717. }
  10718. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10719. switch (cacheline_size) {
  10720. case 16:
  10721. case 32:
  10722. case 64:
  10723. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10724. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10725. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10726. break;
  10727. }
  10728. /* fallthrough */
  10729. case 128:
  10730. default:
  10731. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10732. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10733. break;
  10734. }
  10735. } else {
  10736. switch (cacheline_size) {
  10737. case 16:
  10738. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10739. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10740. DMA_RWCTRL_WRITE_BNDRY_16);
  10741. break;
  10742. }
  10743. /* fallthrough */
  10744. case 32:
  10745. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10746. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10747. DMA_RWCTRL_WRITE_BNDRY_32);
  10748. break;
  10749. }
  10750. /* fallthrough */
  10751. case 64:
  10752. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10753. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10754. DMA_RWCTRL_WRITE_BNDRY_64);
  10755. break;
  10756. }
  10757. /* fallthrough */
  10758. case 128:
  10759. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10760. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10761. DMA_RWCTRL_WRITE_BNDRY_128);
  10762. break;
  10763. }
  10764. /* fallthrough */
  10765. case 256:
  10766. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10767. DMA_RWCTRL_WRITE_BNDRY_256);
  10768. break;
  10769. case 512:
  10770. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10771. DMA_RWCTRL_WRITE_BNDRY_512);
  10772. break;
  10773. case 1024:
  10774. default:
  10775. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10776. DMA_RWCTRL_WRITE_BNDRY_1024);
  10777. break;
  10778. }
  10779. }
  10780. out:
  10781. return val;
  10782. }
  10783. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10784. {
  10785. struct tg3_internal_buffer_desc test_desc;
  10786. u32 sram_dma_descs;
  10787. int i, ret;
  10788. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10789. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10790. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10791. tw32(RDMAC_STATUS, 0);
  10792. tw32(WDMAC_STATUS, 0);
  10793. tw32(BUFMGR_MODE, 0);
  10794. tw32(FTQ_RESET, 0);
  10795. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10796. test_desc.addr_lo = buf_dma & 0xffffffff;
  10797. test_desc.nic_mbuf = 0x00002100;
  10798. test_desc.len = size;
  10799. /*
  10800. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10801. * the *second* time the tg3 driver was getting loaded after an
  10802. * initial scan.
  10803. *
  10804. * Broadcom tells me:
  10805. * ...the DMA engine is connected to the GRC block and a DMA
  10806. * reset may affect the GRC block in some unpredictable way...
  10807. * The behavior of resets to individual blocks has not been tested.
  10808. *
  10809. * Broadcom noted the GRC reset will also reset all sub-components.
  10810. */
  10811. if (to_device) {
  10812. test_desc.cqid_sqid = (13 << 8) | 2;
  10813. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10814. udelay(40);
  10815. } else {
  10816. test_desc.cqid_sqid = (16 << 8) | 7;
  10817. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10818. udelay(40);
  10819. }
  10820. test_desc.flags = 0x00000005;
  10821. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10822. u32 val;
  10823. val = *(((u32 *)&test_desc) + i);
  10824. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10825. sram_dma_descs + (i * sizeof(u32)));
  10826. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10827. }
  10828. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10829. if (to_device) {
  10830. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10831. } else {
  10832. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10833. }
  10834. ret = -ENODEV;
  10835. for (i = 0; i < 40; i++) {
  10836. u32 val;
  10837. if (to_device)
  10838. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10839. else
  10840. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10841. if ((val & 0xffff) == sram_dma_descs) {
  10842. ret = 0;
  10843. break;
  10844. }
  10845. udelay(100);
  10846. }
  10847. return ret;
  10848. }
  10849. #define TEST_BUFFER_SIZE 0x2000
  10850. static int __devinit tg3_test_dma(struct tg3 *tp)
  10851. {
  10852. dma_addr_t buf_dma;
  10853. u32 *buf, saved_dma_rwctrl;
  10854. int ret;
  10855. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10856. if (!buf) {
  10857. ret = -ENOMEM;
  10858. goto out_nofree;
  10859. }
  10860. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10861. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10862. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10863. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10864. /* DMA read watermark not used on PCIE */
  10865. tp->dma_rwctrl |= 0x00180000;
  10866. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10869. tp->dma_rwctrl |= 0x003f0000;
  10870. else
  10871. tp->dma_rwctrl |= 0x003f000f;
  10872. } else {
  10873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10875. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10876. u32 read_water = 0x7;
  10877. /* If the 5704 is behind the EPB bridge, we can
  10878. * do the less restrictive ONE_DMA workaround for
  10879. * better performance.
  10880. */
  10881. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10883. tp->dma_rwctrl |= 0x8000;
  10884. else if (ccval == 0x6 || ccval == 0x7)
  10885. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10887. read_water = 4;
  10888. /* Set bit 23 to enable PCIX hw bug fix */
  10889. tp->dma_rwctrl |=
  10890. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10891. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10892. (1 << 23);
  10893. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10894. /* 5780 always in PCIX mode */
  10895. tp->dma_rwctrl |= 0x00144000;
  10896. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10897. /* 5714 always in PCIX mode */
  10898. tp->dma_rwctrl |= 0x00148000;
  10899. } else {
  10900. tp->dma_rwctrl |= 0x001b000f;
  10901. }
  10902. }
  10903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10904. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10905. tp->dma_rwctrl &= 0xfffffff0;
  10906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10908. /* Remove this if it causes problems for some boards. */
  10909. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10910. /* On 5700/5701 chips, we need to set this bit.
  10911. * Otherwise the chip will issue cacheline transactions
  10912. * to streamable DMA memory with not all the byte
  10913. * enables turned on. This is an error on several
  10914. * RISC PCI controllers, in particular sparc64.
  10915. *
  10916. * On 5703/5704 chips, this bit has been reassigned
  10917. * a different meaning. In particular, it is used
  10918. * on those chips to enable a PCI-X workaround.
  10919. */
  10920. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10921. }
  10922. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10923. #if 0
  10924. /* Unneeded, already done by tg3_get_invariants. */
  10925. tg3_switch_clocks(tp);
  10926. #endif
  10927. ret = 0;
  10928. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10929. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10930. goto out;
  10931. /* It is best to perform DMA test with maximum write burst size
  10932. * to expose the 5700/5701 write DMA bug.
  10933. */
  10934. saved_dma_rwctrl = tp->dma_rwctrl;
  10935. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10936. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10937. while (1) {
  10938. u32 *p = buf, i;
  10939. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10940. p[i] = i;
  10941. /* Send the buffer to the chip. */
  10942. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10943. if (ret) {
  10944. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10945. break;
  10946. }
  10947. #if 0
  10948. /* validate data reached card RAM correctly. */
  10949. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10950. u32 val;
  10951. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10952. if (le32_to_cpu(val) != p[i]) {
  10953. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10954. /* ret = -ENODEV here? */
  10955. }
  10956. p[i] = 0;
  10957. }
  10958. #endif
  10959. /* Now read it back. */
  10960. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10961. if (ret) {
  10962. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10963. break;
  10964. }
  10965. /* Verify it. */
  10966. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10967. if (p[i] == i)
  10968. continue;
  10969. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10970. DMA_RWCTRL_WRITE_BNDRY_16) {
  10971. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10972. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10973. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10974. break;
  10975. } else {
  10976. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10977. ret = -ENODEV;
  10978. goto out;
  10979. }
  10980. }
  10981. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10982. /* Success. */
  10983. ret = 0;
  10984. break;
  10985. }
  10986. }
  10987. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10988. DMA_RWCTRL_WRITE_BNDRY_16) {
  10989. static struct pci_device_id dma_wait_state_chipsets[] = {
  10990. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10991. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10992. { },
  10993. };
  10994. /* DMA test passed without adjusting DMA boundary,
  10995. * now look for chipsets that are known to expose the
  10996. * DMA bug without failing the test.
  10997. */
  10998. if (pci_dev_present(dma_wait_state_chipsets)) {
  10999. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11000. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11001. }
  11002. else
  11003. /* Safe to use the calculated DMA boundary. */
  11004. tp->dma_rwctrl = saved_dma_rwctrl;
  11005. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11006. }
  11007. out:
  11008. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11009. out_nofree:
  11010. return ret;
  11011. }
  11012. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11013. {
  11014. tp->link_config.advertising =
  11015. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11016. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11017. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11018. ADVERTISED_Autoneg | ADVERTISED_MII);
  11019. tp->link_config.speed = SPEED_INVALID;
  11020. tp->link_config.duplex = DUPLEX_INVALID;
  11021. tp->link_config.autoneg = AUTONEG_ENABLE;
  11022. tp->link_config.active_speed = SPEED_INVALID;
  11023. tp->link_config.active_duplex = DUPLEX_INVALID;
  11024. tp->link_config.phy_is_low_power = 0;
  11025. tp->link_config.orig_speed = SPEED_INVALID;
  11026. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11027. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11028. }
  11029. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11030. {
  11031. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11032. tp->bufmgr_config.mbuf_read_dma_low_water =
  11033. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11034. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11035. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11036. tp->bufmgr_config.mbuf_high_water =
  11037. DEFAULT_MB_HIGH_WATER_5705;
  11038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11039. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11040. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11041. tp->bufmgr_config.mbuf_high_water =
  11042. DEFAULT_MB_HIGH_WATER_5906;
  11043. }
  11044. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11045. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11046. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11047. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11048. tp->bufmgr_config.mbuf_high_water_jumbo =
  11049. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11050. } else {
  11051. tp->bufmgr_config.mbuf_read_dma_low_water =
  11052. DEFAULT_MB_RDMA_LOW_WATER;
  11053. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11054. DEFAULT_MB_MACRX_LOW_WATER;
  11055. tp->bufmgr_config.mbuf_high_water =
  11056. DEFAULT_MB_HIGH_WATER;
  11057. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11058. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11059. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11060. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11061. tp->bufmgr_config.mbuf_high_water_jumbo =
  11062. DEFAULT_MB_HIGH_WATER_JUMBO;
  11063. }
  11064. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11065. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11066. }
  11067. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11068. {
  11069. switch (tp->phy_id & PHY_ID_MASK) {
  11070. case PHY_ID_BCM5400: return "5400";
  11071. case PHY_ID_BCM5401: return "5401";
  11072. case PHY_ID_BCM5411: return "5411";
  11073. case PHY_ID_BCM5701: return "5701";
  11074. case PHY_ID_BCM5703: return "5703";
  11075. case PHY_ID_BCM5704: return "5704";
  11076. case PHY_ID_BCM5705: return "5705";
  11077. case PHY_ID_BCM5750: return "5750";
  11078. case PHY_ID_BCM5752: return "5752";
  11079. case PHY_ID_BCM5714: return "5714";
  11080. case PHY_ID_BCM5780: return "5780";
  11081. case PHY_ID_BCM5755: return "5755";
  11082. case PHY_ID_BCM5787: return "5787";
  11083. case PHY_ID_BCM5784: return "5784";
  11084. case PHY_ID_BCM5756: return "5722/5756";
  11085. case PHY_ID_BCM5906: return "5906";
  11086. case PHY_ID_BCM5761: return "5761";
  11087. case PHY_ID_BCM8002: return "8002/serdes";
  11088. case 0: return "serdes";
  11089. default: return "unknown";
  11090. }
  11091. }
  11092. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11093. {
  11094. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11095. strcpy(str, "PCI Express");
  11096. return str;
  11097. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11098. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11099. strcpy(str, "PCIX:");
  11100. if ((clock_ctrl == 7) ||
  11101. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11102. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11103. strcat(str, "133MHz");
  11104. else if (clock_ctrl == 0)
  11105. strcat(str, "33MHz");
  11106. else if (clock_ctrl == 2)
  11107. strcat(str, "50MHz");
  11108. else if (clock_ctrl == 4)
  11109. strcat(str, "66MHz");
  11110. else if (clock_ctrl == 6)
  11111. strcat(str, "100MHz");
  11112. } else {
  11113. strcpy(str, "PCI:");
  11114. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11115. strcat(str, "66MHz");
  11116. else
  11117. strcat(str, "33MHz");
  11118. }
  11119. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11120. strcat(str, ":32-bit");
  11121. else
  11122. strcat(str, ":64-bit");
  11123. return str;
  11124. }
  11125. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11126. {
  11127. struct pci_dev *peer;
  11128. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11129. for (func = 0; func < 8; func++) {
  11130. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11131. if (peer && peer != tp->pdev)
  11132. break;
  11133. pci_dev_put(peer);
  11134. }
  11135. /* 5704 can be configured in single-port mode, set peer to
  11136. * tp->pdev in that case.
  11137. */
  11138. if (!peer) {
  11139. peer = tp->pdev;
  11140. return peer;
  11141. }
  11142. /*
  11143. * We don't need to keep the refcount elevated; there's no way
  11144. * to remove one half of this device without removing the other
  11145. */
  11146. pci_dev_put(peer);
  11147. return peer;
  11148. }
  11149. static void __devinit tg3_init_coal(struct tg3 *tp)
  11150. {
  11151. struct ethtool_coalesce *ec = &tp->coal;
  11152. memset(ec, 0, sizeof(*ec));
  11153. ec->cmd = ETHTOOL_GCOALESCE;
  11154. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11155. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11156. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11157. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11158. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11159. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11160. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11161. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11162. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11163. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11164. HOSTCC_MODE_CLRTICK_TXBD)) {
  11165. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11166. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11167. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11168. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11169. }
  11170. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11171. ec->rx_coalesce_usecs_irq = 0;
  11172. ec->tx_coalesce_usecs_irq = 0;
  11173. ec->stats_block_coalesce_usecs = 0;
  11174. }
  11175. }
  11176. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11177. const struct pci_device_id *ent)
  11178. {
  11179. static int tg3_version_printed = 0;
  11180. resource_size_t tg3reg_base;
  11181. unsigned long tg3reg_len;
  11182. struct net_device *dev;
  11183. struct tg3 *tp;
  11184. int err, pm_cap;
  11185. char str[40];
  11186. u64 dma_mask, persist_dma_mask;
  11187. DECLARE_MAC_BUF(mac);
  11188. if (tg3_version_printed++ == 0)
  11189. printk(KERN_INFO "%s", version);
  11190. err = pci_enable_device(pdev);
  11191. if (err) {
  11192. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11193. "aborting.\n");
  11194. return err;
  11195. }
  11196. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11197. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11198. "base address, aborting.\n");
  11199. err = -ENODEV;
  11200. goto err_out_disable_pdev;
  11201. }
  11202. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11203. if (err) {
  11204. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11205. "aborting.\n");
  11206. goto err_out_disable_pdev;
  11207. }
  11208. pci_set_master(pdev);
  11209. /* Find power-management capability. */
  11210. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11211. if (pm_cap == 0) {
  11212. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11213. "aborting.\n");
  11214. err = -EIO;
  11215. goto err_out_free_res;
  11216. }
  11217. tg3reg_base = pci_resource_start(pdev, 0);
  11218. tg3reg_len = pci_resource_len(pdev, 0);
  11219. dev = alloc_etherdev(sizeof(*tp));
  11220. if (!dev) {
  11221. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11222. err = -ENOMEM;
  11223. goto err_out_free_res;
  11224. }
  11225. SET_NETDEV_DEV(dev, &pdev->dev);
  11226. #if TG3_VLAN_TAG_USED
  11227. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11228. dev->vlan_rx_register = tg3_vlan_rx_register;
  11229. #endif
  11230. tp = netdev_priv(dev);
  11231. tp->pdev = pdev;
  11232. tp->dev = dev;
  11233. tp->pm_cap = pm_cap;
  11234. tp->mac_mode = TG3_DEF_MAC_MODE;
  11235. tp->rx_mode = TG3_DEF_RX_MODE;
  11236. tp->tx_mode = TG3_DEF_TX_MODE;
  11237. if (tg3_debug > 0)
  11238. tp->msg_enable = tg3_debug;
  11239. else
  11240. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11241. /* The word/byte swap controls here control register access byte
  11242. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11243. * setting below.
  11244. */
  11245. tp->misc_host_ctrl =
  11246. MISC_HOST_CTRL_MASK_PCI_INT |
  11247. MISC_HOST_CTRL_WORD_SWAP |
  11248. MISC_HOST_CTRL_INDIR_ACCESS |
  11249. MISC_HOST_CTRL_PCISTATE_RW;
  11250. /* The NONFRM (non-frame) byte/word swap controls take effect
  11251. * on descriptor entries, anything which isn't packet data.
  11252. *
  11253. * The StrongARM chips on the board (one for tx, one for rx)
  11254. * are running in big-endian mode.
  11255. */
  11256. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11257. GRC_MODE_WSWAP_NONFRM_DATA);
  11258. #ifdef __BIG_ENDIAN
  11259. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11260. #endif
  11261. spin_lock_init(&tp->lock);
  11262. spin_lock_init(&tp->indirect_lock);
  11263. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11264. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11265. if (!tp->regs) {
  11266. printk(KERN_ERR PFX "Cannot map device registers, "
  11267. "aborting.\n");
  11268. err = -ENOMEM;
  11269. goto err_out_free_dev;
  11270. }
  11271. tg3_init_link_config(tp);
  11272. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11273. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11274. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11275. dev->open = tg3_open;
  11276. dev->stop = tg3_close;
  11277. dev->get_stats = tg3_get_stats;
  11278. dev->set_multicast_list = tg3_set_rx_mode;
  11279. dev->set_mac_address = tg3_set_mac_addr;
  11280. dev->do_ioctl = tg3_ioctl;
  11281. dev->tx_timeout = tg3_tx_timeout;
  11282. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11283. dev->ethtool_ops = &tg3_ethtool_ops;
  11284. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11285. dev->change_mtu = tg3_change_mtu;
  11286. dev->irq = pdev->irq;
  11287. #ifdef CONFIG_NET_POLL_CONTROLLER
  11288. dev->poll_controller = tg3_poll_controller;
  11289. #endif
  11290. err = tg3_get_invariants(tp);
  11291. if (err) {
  11292. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11293. "aborting.\n");
  11294. goto err_out_iounmap;
  11295. }
  11296. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11297. * device behind the EPB cannot support DMA addresses > 40-bit.
  11298. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11299. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11300. * do DMA address check in tg3_start_xmit().
  11301. */
  11302. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11303. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11304. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11305. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11306. #ifdef CONFIG_HIGHMEM
  11307. dma_mask = DMA_64BIT_MASK;
  11308. #endif
  11309. } else
  11310. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11311. /* Configure DMA attributes. */
  11312. if (dma_mask > DMA_32BIT_MASK) {
  11313. err = pci_set_dma_mask(pdev, dma_mask);
  11314. if (!err) {
  11315. dev->features |= NETIF_F_HIGHDMA;
  11316. err = pci_set_consistent_dma_mask(pdev,
  11317. persist_dma_mask);
  11318. if (err < 0) {
  11319. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11320. "DMA for consistent allocations\n");
  11321. goto err_out_iounmap;
  11322. }
  11323. }
  11324. }
  11325. if (err || dma_mask == DMA_32BIT_MASK) {
  11326. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11327. if (err) {
  11328. printk(KERN_ERR PFX "No usable DMA configuration, "
  11329. "aborting.\n");
  11330. goto err_out_iounmap;
  11331. }
  11332. }
  11333. tg3_init_bufmgr_config(tp);
  11334. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11335. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11336. }
  11337. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11339. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11341. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11342. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11343. } else {
  11344. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11345. }
  11346. /* TSO is on by default on chips that support hardware TSO.
  11347. * Firmware TSO on older chips gives lower performance, so it
  11348. * is off by default, but can be enabled using ethtool.
  11349. */
  11350. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11351. dev->features |= NETIF_F_TSO;
  11352. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11353. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11354. dev->features |= NETIF_F_TSO6;
  11355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11356. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11357. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11359. dev->features |= NETIF_F_TSO_ECN;
  11360. }
  11361. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11362. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11363. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11364. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11365. tp->rx_pending = 63;
  11366. }
  11367. err = tg3_get_device_address(tp);
  11368. if (err) {
  11369. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11370. "aborting.\n");
  11371. goto err_out_iounmap;
  11372. }
  11373. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11374. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11375. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11376. "base address for APE, aborting.\n");
  11377. err = -ENODEV;
  11378. goto err_out_iounmap;
  11379. }
  11380. tg3reg_base = pci_resource_start(pdev, 2);
  11381. tg3reg_len = pci_resource_len(pdev, 2);
  11382. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11383. if (!tp->aperegs) {
  11384. printk(KERN_ERR PFX "Cannot map APE registers, "
  11385. "aborting.\n");
  11386. err = -ENOMEM;
  11387. goto err_out_iounmap;
  11388. }
  11389. tg3_ape_lock_init(tp);
  11390. }
  11391. /*
  11392. * Reset chip in case UNDI or EFI driver did not shutdown
  11393. * DMA self test will enable WDMAC and we'll see (spurious)
  11394. * pending DMA on the PCI bus at that point.
  11395. */
  11396. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11397. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11398. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11399. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11400. }
  11401. err = tg3_test_dma(tp);
  11402. if (err) {
  11403. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11404. goto err_out_apeunmap;
  11405. }
  11406. /* Tigon3 can do ipv4 only... and some chips have buggy
  11407. * checksumming.
  11408. */
  11409. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11410. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11414. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11415. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11416. dev->features |= NETIF_F_IPV6_CSUM;
  11417. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11418. } else
  11419. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11420. /* flow control autonegotiation is default behavior */
  11421. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11422. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11423. tg3_init_coal(tp);
  11424. pci_set_drvdata(pdev, dev);
  11425. err = register_netdev(dev);
  11426. if (err) {
  11427. printk(KERN_ERR PFX "Cannot register net device, "
  11428. "aborting.\n");
  11429. goto err_out_apeunmap;
  11430. }
  11431. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11432. "(%s) %s Ethernet %s\n",
  11433. dev->name,
  11434. tp->board_part_number,
  11435. tp->pci_chip_rev_id,
  11436. tg3_phy_string(tp),
  11437. tg3_bus_string(tp, str),
  11438. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11439. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11440. "10/100/1000Base-T")),
  11441. print_mac(mac, dev->dev_addr));
  11442. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11443. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11444. dev->name,
  11445. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11446. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11447. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11448. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11449. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11450. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11451. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11452. dev->name, tp->dma_rwctrl,
  11453. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11454. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11455. return 0;
  11456. err_out_apeunmap:
  11457. if (tp->aperegs) {
  11458. iounmap(tp->aperegs);
  11459. tp->aperegs = NULL;
  11460. }
  11461. err_out_iounmap:
  11462. if (tp->regs) {
  11463. iounmap(tp->regs);
  11464. tp->regs = NULL;
  11465. }
  11466. err_out_free_dev:
  11467. free_netdev(dev);
  11468. err_out_free_res:
  11469. pci_release_regions(pdev);
  11470. err_out_disable_pdev:
  11471. pci_disable_device(pdev);
  11472. pci_set_drvdata(pdev, NULL);
  11473. return err;
  11474. }
  11475. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11476. {
  11477. struct net_device *dev = pci_get_drvdata(pdev);
  11478. if (dev) {
  11479. struct tg3 *tp = netdev_priv(dev);
  11480. flush_scheduled_work();
  11481. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11482. tg3_phy_fini(tp);
  11483. tg3_mdio_fini(tp);
  11484. }
  11485. unregister_netdev(dev);
  11486. if (tp->aperegs) {
  11487. iounmap(tp->aperegs);
  11488. tp->aperegs = NULL;
  11489. }
  11490. if (tp->regs) {
  11491. iounmap(tp->regs);
  11492. tp->regs = NULL;
  11493. }
  11494. free_netdev(dev);
  11495. pci_release_regions(pdev);
  11496. pci_disable_device(pdev);
  11497. pci_set_drvdata(pdev, NULL);
  11498. }
  11499. }
  11500. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11501. {
  11502. struct net_device *dev = pci_get_drvdata(pdev);
  11503. struct tg3 *tp = netdev_priv(dev);
  11504. int err;
  11505. /* PCI register 4 needs to be saved whether netif_running() or not.
  11506. * MSI address and data need to be saved if using MSI and
  11507. * netif_running().
  11508. */
  11509. pci_save_state(pdev);
  11510. if (!netif_running(dev))
  11511. return 0;
  11512. flush_scheduled_work();
  11513. tg3_phy_stop(tp);
  11514. tg3_netif_stop(tp);
  11515. del_timer_sync(&tp->timer);
  11516. tg3_full_lock(tp, 1);
  11517. tg3_disable_ints(tp);
  11518. tg3_full_unlock(tp);
  11519. netif_device_detach(dev);
  11520. tg3_full_lock(tp, 0);
  11521. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11522. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11523. tg3_full_unlock(tp);
  11524. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  11525. if (err) {
  11526. int err2;
  11527. tg3_full_lock(tp, 0);
  11528. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11529. err2 = tg3_restart_hw(tp, 1);
  11530. if (err2)
  11531. goto out;
  11532. tp->timer.expires = jiffies + tp->timer_offset;
  11533. add_timer(&tp->timer);
  11534. netif_device_attach(dev);
  11535. tg3_netif_start(tp);
  11536. out:
  11537. tg3_full_unlock(tp);
  11538. if (!err2)
  11539. tg3_phy_start(tp);
  11540. }
  11541. return err;
  11542. }
  11543. static int tg3_resume(struct pci_dev *pdev)
  11544. {
  11545. struct net_device *dev = pci_get_drvdata(pdev);
  11546. struct tg3 *tp = netdev_priv(dev);
  11547. int err;
  11548. pci_restore_state(tp->pdev);
  11549. if (!netif_running(dev))
  11550. return 0;
  11551. err = tg3_set_power_state(tp, PCI_D0);
  11552. if (err)
  11553. return err;
  11554. netif_device_attach(dev);
  11555. tg3_full_lock(tp, 0);
  11556. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11557. err = tg3_restart_hw(tp, 1);
  11558. if (err)
  11559. goto out;
  11560. tp->timer.expires = jiffies + tp->timer_offset;
  11561. add_timer(&tp->timer);
  11562. tg3_netif_start(tp);
  11563. out:
  11564. tg3_full_unlock(tp);
  11565. if (!err)
  11566. tg3_phy_start(tp);
  11567. return err;
  11568. }
  11569. static struct pci_driver tg3_driver = {
  11570. .name = DRV_MODULE_NAME,
  11571. .id_table = tg3_pci_tbl,
  11572. .probe = tg3_init_one,
  11573. .remove = __devexit_p(tg3_remove_one),
  11574. .suspend = tg3_suspend,
  11575. .resume = tg3_resume
  11576. };
  11577. static int __init tg3_init(void)
  11578. {
  11579. return pci_register_driver(&tg3_driver);
  11580. }
  11581. static void __exit tg3_cleanup(void)
  11582. {
  11583. pci_unregister_driver(&tg3_driver);
  11584. }
  11585. module_init(tg3_init);
  11586. module_exit(tg3_cleanup);