sky2.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.22"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. /* Access to PHY via serial interconnect */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  141. if (ctrl == 0xffff)
  142. goto io_error;
  143. if (!(ctrl & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(10);
  146. }
  147. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. io_error:
  150. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  151. return -EIO;
  152. }
  153. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  154. {
  155. int i;
  156. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  157. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  158. for (i = 0; i < PHY_RETRIES; i++) {
  159. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  160. if (ctrl == 0xffff)
  161. goto io_error;
  162. if (ctrl & GM_SMI_CT_RD_VAL) {
  163. *val = gma_read16(hw, port, GM_SMI_DATA);
  164. return 0;
  165. }
  166. udelay(10);
  167. }
  168. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  169. return -ETIMEDOUT;
  170. io_error:
  171. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  172. return -EIO;
  173. }
  174. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  175. {
  176. u16 v;
  177. __gm_phy_read(hw, port, reg, &v);
  178. return v;
  179. }
  180. static void sky2_power_on(struct sky2_hw *hw)
  181. {
  182. /* switch power to VCC (WA for VAUX problem) */
  183. sky2_write8(hw, B0_POWER_CTRL,
  184. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  185. /* disable Core Clock Division, */
  186. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  187. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  188. /* enable bits are inverted */
  189. sky2_write8(hw, B2_Y2_CLK_GATE,
  190. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  191. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  192. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  193. else
  194. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  195. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  196. u32 reg;
  197. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  198. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  199. /* set all bits to 0 except bits 15..12 and 8 */
  200. reg &= P_ASPM_CONTROL_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  202. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  203. /* set all bits to 0 except bits 28 & 27 */
  204. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  205. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  206. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  207. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  208. reg = sky2_read32(hw, B2_GP_IO);
  209. reg |= GLB_GPIO_STAT_RACE_DIS;
  210. sky2_write32(hw, B2_GP_IO, reg);
  211. sky2_read32(hw, B2_GP_IO);
  212. }
  213. }
  214. static void sky2_power_aux(struct sky2_hw *hw)
  215. {
  216. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  217. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  218. else
  219. /* enable bits are inverted */
  220. sky2_write8(hw, B2_Y2_CLK_GATE,
  221. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  222. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  223. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  224. /* switch power to VAUX */
  225. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  226. sky2_write8(hw, B0_POWER_CTRL,
  227. (PC_VAUX_ENA | PC_VCC_ENA |
  228. PC_VAUX_ON | PC_VCC_OFF));
  229. }
  230. static void sky2_power_state(struct sky2_hw *hw, pci_power_t state)
  231. {
  232. u16 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  233. int pex = pci_find_capability(hw->pdev, PCI_CAP_ID_EXP);
  234. u32 reg;
  235. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  236. switch (state) {
  237. case PCI_D0:
  238. break;
  239. case PCI_D1:
  240. power_control |= 1;
  241. break;
  242. case PCI_D2:
  243. power_control |= 2;
  244. break;
  245. case PCI_D3hot:
  246. case PCI_D3cold:
  247. power_control |= 3;
  248. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  249. /* additional power saving measurements */
  250. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  251. /* set gating core clock for LTSSM in L1 state */
  252. reg |= P_PEX_LTSSM_STAT(P_PEX_LTSSM_L1_STAT) |
  253. /* auto clock gated scheme controlled by CLKREQ */
  254. P_ASPM_A1_MODE_SELECT |
  255. /* enable Gate Root Core Clock */
  256. P_CLK_GATE_ROOT_COR_ENA;
  257. if (pex && (hw->flags & SKY2_HW_CLK_POWER)) {
  258. /* enable Clock Power Management (CLKREQ) */
  259. u16 ctrl = sky2_pci_read16(hw, pex + PCI_EXP_DEVCTL);
  260. ctrl |= PCI_EXP_DEVCTL_AUX_PME;
  261. sky2_pci_write16(hw, pex + PCI_EXP_DEVCTL, ctrl);
  262. } else
  263. /* force CLKREQ Enable in Our4 (A1b only) */
  264. reg |= P_ASPM_FORCE_CLKREQ_ENA;
  265. /* set Mask Register for Release/Gate Clock */
  266. sky2_pci_write32(hw, PCI_DEV_REG5,
  267. P_REL_PCIE_EXIT_L1_ST | P_GAT_PCIE_ENTER_L1_ST |
  268. P_REL_PCIE_RX_EX_IDLE | P_GAT_PCIE_RX_EL_IDLE |
  269. P_REL_GPHY_LINK_UP | P_GAT_GPHY_LINK_DOWN);
  270. } else
  271. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_CLK_HALT);
  272. /* put CPU into reset state */
  273. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_RESET);
  274. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev == CHIP_REV_YU_SU_A0)
  275. /* put CPU into halt state */
  276. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_HALTED);
  277. if (pex && !(hw->flags & SKY2_HW_RAM_BUFFER)) {
  278. reg = sky2_pci_read32(hw, PCI_DEV_REG1);
  279. /* force to PCIe L1 */
  280. reg |= PCI_FORCE_PEX_L1;
  281. sky2_pci_write32(hw, PCI_DEV_REG1, reg);
  282. }
  283. break;
  284. default:
  285. dev_warn(&hw->pdev->dev, PFX "Invalid power state (%d) ",
  286. state);
  287. return;
  288. }
  289. power_control |= PCI_PM_CTRL_PME_ENABLE;
  290. /* Finally, set the new power state. */
  291. sky2_pci_write32(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  292. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  293. sky2_pci_read32(hw, B0_CTST);
  294. }
  295. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  296. {
  297. u16 reg;
  298. /* disable all GMAC IRQ's */
  299. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  300. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  301. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  302. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  303. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  304. reg = gma_read16(hw, port, GM_RX_CTRL);
  305. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  306. gma_write16(hw, port, GM_RX_CTRL, reg);
  307. }
  308. /* flow control to advertise bits */
  309. static const u16 copper_fc_adv[] = {
  310. [FC_NONE] = 0,
  311. [FC_TX] = PHY_M_AN_ASP,
  312. [FC_RX] = PHY_M_AN_PC,
  313. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  314. };
  315. /* flow control to advertise bits when using 1000BaseX */
  316. static const u16 fiber_fc_adv[] = {
  317. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  318. [FC_TX] = PHY_M_P_ASYM_MD_X,
  319. [FC_RX] = PHY_M_P_SYM_MD_X,
  320. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  321. };
  322. /* flow control to GMA disable bits */
  323. static const u16 gm_fc_disable[] = {
  324. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  325. [FC_TX] = GM_GPCR_FC_RX_DIS,
  326. [FC_RX] = GM_GPCR_FC_TX_DIS,
  327. [FC_BOTH] = 0,
  328. };
  329. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  330. {
  331. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  332. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  333. if (sky2->autoneg == AUTONEG_ENABLE &&
  334. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  335. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  336. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  337. PHY_M_EC_MAC_S_MSK);
  338. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  339. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  340. if (hw->chip_id == CHIP_ID_YUKON_EC)
  341. /* set downshift counter to 3x and enable downshift */
  342. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  343. else
  344. /* set master & slave downshift counter to 1x */
  345. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  346. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  347. }
  348. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  349. if (sky2_is_copper(hw)) {
  350. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  351. /* enable automatic crossover */
  352. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  353. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  354. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  355. u16 spec;
  356. /* Enable Class A driver for FE+ A0 */
  357. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  358. spec |= PHY_M_FESC_SEL_CL_A;
  359. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  360. }
  361. } else {
  362. /* disable energy detect */
  363. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  364. /* enable automatic crossover */
  365. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  366. /* downshift on PHY 88E1112 and 88E1149 is changed */
  367. if (sky2->autoneg == AUTONEG_ENABLE
  368. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  369. /* set downshift counter to 3x and enable downshift */
  370. ctrl &= ~PHY_M_PC_DSC_MSK;
  371. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  372. }
  373. }
  374. } else {
  375. /* workaround for deviation #4.88 (CRC errors) */
  376. /* disable Automatic Crossover */
  377. ctrl &= ~PHY_M_PC_MDIX_MSK;
  378. }
  379. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  380. /* special setup for PHY 88E1112 Fiber */
  381. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  382. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  383. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  384. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  385. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  386. ctrl &= ~PHY_M_MAC_MD_MSK;
  387. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  388. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  389. if (hw->pmd_type == 'P') {
  390. /* select page 1 to access Fiber registers */
  391. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  392. /* for SFP-module set SIGDET polarity to low */
  393. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  394. ctrl |= PHY_M_FIB_SIGD_POL;
  395. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  396. }
  397. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  398. }
  399. ctrl = PHY_CT_RESET;
  400. ct1000 = 0;
  401. adv = PHY_AN_CSMA;
  402. reg = 0;
  403. if (sky2->autoneg == AUTONEG_ENABLE) {
  404. if (sky2_is_copper(hw)) {
  405. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  406. ct1000 |= PHY_M_1000C_AFD;
  407. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  408. ct1000 |= PHY_M_1000C_AHD;
  409. if (sky2->advertising & ADVERTISED_100baseT_Full)
  410. adv |= PHY_M_AN_100_FD;
  411. if (sky2->advertising & ADVERTISED_100baseT_Half)
  412. adv |= PHY_M_AN_100_HD;
  413. if (sky2->advertising & ADVERTISED_10baseT_Full)
  414. adv |= PHY_M_AN_10_FD;
  415. if (sky2->advertising & ADVERTISED_10baseT_Half)
  416. adv |= PHY_M_AN_10_HD;
  417. adv |= copper_fc_adv[sky2->flow_mode];
  418. } else { /* special defines for FIBER (88E1040S only) */
  419. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  420. adv |= PHY_M_AN_1000X_AFD;
  421. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  422. adv |= PHY_M_AN_1000X_AHD;
  423. adv |= fiber_fc_adv[sky2->flow_mode];
  424. }
  425. /* Restart Auto-negotiation */
  426. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  427. } else {
  428. /* forced speed/duplex settings */
  429. ct1000 = PHY_M_1000C_MSE;
  430. /* Disable auto update for duplex flow control and speed */
  431. reg |= GM_GPCR_AU_ALL_DIS;
  432. switch (sky2->speed) {
  433. case SPEED_1000:
  434. ctrl |= PHY_CT_SP1000;
  435. reg |= GM_GPCR_SPEED_1000;
  436. break;
  437. case SPEED_100:
  438. ctrl |= PHY_CT_SP100;
  439. reg |= GM_GPCR_SPEED_100;
  440. break;
  441. }
  442. if (sky2->duplex == DUPLEX_FULL) {
  443. reg |= GM_GPCR_DUP_FULL;
  444. ctrl |= PHY_CT_DUP_MD;
  445. } else if (sky2->speed < SPEED_1000)
  446. sky2->flow_mode = FC_NONE;
  447. reg |= gm_fc_disable[sky2->flow_mode];
  448. /* Forward pause packets to GMAC? */
  449. if (sky2->flow_mode & FC_RX)
  450. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  451. else
  452. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  453. }
  454. gma_write16(hw, port, GM_GP_CTRL, reg);
  455. if (hw->flags & SKY2_HW_GIGABIT)
  456. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  457. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  458. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  459. /* Setup Phy LED's */
  460. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  461. ledover = 0;
  462. switch (hw->chip_id) {
  463. case CHIP_ID_YUKON_FE:
  464. /* on 88E3082 these bits are at 11..9 (shifted left) */
  465. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  466. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  467. /* delete ACT LED control bits */
  468. ctrl &= ~PHY_M_FELP_LED1_MSK;
  469. /* change ACT LED control to blink mode */
  470. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  471. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  472. break;
  473. case CHIP_ID_YUKON_FE_P:
  474. /* Enable Link Partner Next Page */
  475. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  476. ctrl |= PHY_M_PC_ENA_LIP_NP;
  477. /* disable Energy Detect and enable scrambler */
  478. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  479. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  480. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  481. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  482. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  483. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  484. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  485. break;
  486. case CHIP_ID_YUKON_XL:
  487. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  488. /* select page 3 to access LED control register */
  489. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  490. /* set LED Function Control register */
  491. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  492. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  493. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  494. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  495. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  496. /* set Polarity Control register */
  497. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  498. (PHY_M_POLC_LS1_P_MIX(4) |
  499. PHY_M_POLC_IS0_P_MIX(4) |
  500. PHY_M_POLC_LOS_CTRL(2) |
  501. PHY_M_POLC_INIT_CTRL(2) |
  502. PHY_M_POLC_STA1_CTRL(2) |
  503. PHY_M_POLC_STA0_CTRL(2)));
  504. /* restore page register */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  506. break;
  507. case CHIP_ID_YUKON_EC_U:
  508. case CHIP_ID_YUKON_EX:
  509. case CHIP_ID_YUKON_SUPR:
  510. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  511. /* select page 3 to access LED control register */
  512. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  513. /* set LED Function Control register */
  514. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  515. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  516. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  517. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  518. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  519. /* set Blink Rate in LED Timer Control Register */
  520. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  521. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  522. /* restore page register */
  523. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  524. break;
  525. default:
  526. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  527. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  528. /* turn off the Rx LED (LED_RX) */
  529. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  530. }
  531. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  532. /* apply fixes in PHY AFE */
  533. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  534. /* increase differential signal amplitude in 10BASE-T */
  535. gm_phy_write(hw, port, 0x18, 0xaa99);
  536. gm_phy_write(hw, port, 0x17, 0x2011);
  537. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  538. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  539. gm_phy_write(hw, port, 0x18, 0xa204);
  540. gm_phy_write(hw, port, 0x17, 0x2002);
  541. }
  542. /* set page register to 0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  544. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  545. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  546. /* apply workaround for integrated resistors calibration */
  547. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  548. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  549. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  550. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  551. /* no effect on Yukon-XL */
  552. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  553. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  554. /* turn on 100 Mbps LED (LED_LINK100) */
  555. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  556. }
  557. if (ledover)
  558. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  559. }
  560. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  561. if (sky2->autoneg == AUTONEG_ENABLE)
  562. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  563. else
  564. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  565. }
  566. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  567. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  568. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  569. {
  570. u32 reg1;
  571. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  572. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  573. reg1 &= ~phy_power[port];
  574. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  575. reg1 |= coma_mode[port];
  576. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  577. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  578. sky2_pci_read32(hw, PCI_DEV_REG1);
  579. }
  580. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  581. {
  582. u32 reg1;
  583. u16 ctrl;
  584. /* release GPHY Control reset */
  585. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  586. /* release GMAC reset */
  587. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  588. if (hw->flags & SKY2_HW_NEWER_PHY) {
  589. /* select page 2 to access MAC control register */
  590. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  591. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  592. /* allow GMII Power Down */
  593. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  594. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  595. /* set page register back to 0 */
  596. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  597. }
  598. /* setup General Purpose Control Register */
  599. gma_write16(hw, port, GM_GP_CTRL,
  600. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  601. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  602. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  603. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  604. /* enable Power Down */
  605. ctrl |= PHY_M_PC_POW_D_ENA;
  606. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  607. }
  608. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  609. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  610. }
  611. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  612. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  613. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  614. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  615. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  616. }
  617. /* Force a renegotiation */
  618. static void sky2_phy_reinit(struct sky2_port *sky2)
  619. {
  620. spin_lock_bh(&sky2->phy_lock);
  621. sky2_phy_init(sky2->hw, sky2->port);
  622. spin_unlock_bh(&sky2->phy_lock);
  623. }
  624. /* Put device in state to listen for Wake On Lan */
  625. static void sky2_wol_init(struct sky2_port *sky2)
  626. {
  627. struct sky2_hw *hw = sky2->hw;
  628. unsigned port = sky2->port;
  629. enum flow_control save_mode;
  630. u16 ctrl;
  631. u32 reg1;
  632. /* Bring hardware out of reset */
  633. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  634. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  635. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  636. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  637. /* Force to 10/100
  638. * sky2_reset will re-enable on resume
  639. */
  640. save_mode = sky2->flow_mode;
  641. ctrl = sky2->advertising;
  642. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  643. sky2->flow_mode = FC_NONE;
  644. spin_lock_bh(&sky2->phy_lock);
  645. sky2_phy_power_up(hw, port);
  646. sky2_phy_init(hw, port);
  647. spin_unlock_bh(&sky2->phy_lock);
  648. sky2->flow_mode = save_mode;
  649. sky2->advertising = ctrl;
  650. /* Set GMAC to no flow control and auto update for speed/duplex */
  651. gma_write16(hw, port, GM_GP_CTRL,
  652. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  653. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  654. /* Set WOL address */
  655. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  656. sky2->netdev->dev_addr, ETH_ALEN);
  657. /* Turn on appropriate WOL control bits */
  658. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  659. ctrl = 0;
  660. if (sky2->wol & WAKE_PHY)
  661. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  662. else
  663. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  664. if (sky2->wol & WAKE_MAGIC)
  665. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  666. else
  667. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  668. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  669. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  670. /* Turn on legacy PCI-Express PME mode */
  671. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  672. reg1 |= PCI_Y2_PME_LEGACY;
  673. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  674. /* block receiver */
  675. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  676. }
  677. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  678. {
  679. struct net_device *dev = hw->dev[port];
  680. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  681. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  682. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  683. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  684. /* Yukon-Extreme B0 and further Extreme devices */
  685. /* enable Store & Forward mode for TX */
  686. if (dev->mtu <= ETH_DATA_LEN)
  687. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  688. TX_JUMBO_DIS | TX_STFW_ENA);
  689. else
  690. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  691. TX_JUMBO_ENA| TX_STFW_ENA);
  692. } else {
  693. if (dev->mtu <= ETH_DATA_LEN)
  694. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  695. else {
  696. /* set Tx GMAC FIFO Almost Empty Threshold */
  697. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  698. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  699. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  700. /* Can't do offload because of lack of store/forward */
  701. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  702. }
  703. }
  704. }
  705. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  706. {
  707. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  708. u16 reg;
  709. u32 rx_reg;
  710. int i;
  711. const u8 *addr = hw->dev[port]->dev_addr;
  712. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  713. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  714. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  715. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  716. /* WA DEV_472 -- looks like crossed wires on port 2 */
  717. /* clear GMAC 1 Control reset */
  718. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  719. do {
  720. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  721. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  722. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  723. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  724. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  725. }
  726. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  727. /* Enable Transmit FIFO Underrun */
  728. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  729. spin_lock_bh(&sky2->phy_lock);
  730. sky2_phy_power_up(hw, port);
  731. sky2_phy_init(hw, port);
  732. spin_unlock_bh(&sky2->phy_lock);
  733. /* MIB clear */
  734. reg = gma_read16(hw, port, GM_PHY_ADDR);
  735. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  736. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  737. gma_read16(hw, port, i);
  738. gma_write16(hw, port, GM_PHY_ADDR, reg);
  739. /* transmit control */
  740. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  741. /* receive control reg: unicast + multicast + no FCS */
  742. gma_write16(hw, port, GM_RX_CTRL,
  743. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  744. /* transmit flow control */
  745. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  746. /* transmit parameter */
  747. gma_write16(hw, port, GM_TX_PARAM,
  748. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  749. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  750. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  751. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  752. /* serial mode register */
  753. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  754. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  755. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  756. reg |= GM_SMOD_JUMBO_ENA;
  757. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  758. /* virtual address for data */
  759. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  760. /* physical address: used for pause frames */
  761. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  762. /* ignore counter overflows */
  763. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  764. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  765. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  766. /* Configure Rx MAC FIFO */
  767. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  768. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  769. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  770. hw->chip_id == CHIP_ID_YUKON_FE_P)
  771. rx_reg |= GMF_RX_OVER_ON;
  772. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  773. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  774. /* Hardware errata - clear flush mask */
  775. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  776. } else {
  777. /* Flush Rx MAC FIFO on any flow control or error */
  778. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  779. }
  780. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  781. reg = RX_GMF_FL_THR_DEF + 1;
  782. /* Another magic mystery workaround from sk98lin */
  783. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  784. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  785. reg = 0x178;
  786. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  787. /* Configure Tx MAC FIFO */
  788. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  789. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  790. /* On chips without ram buffer, pause is controled by MAC level */
  791. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  792. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  793. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  794. sky2_set_tx_stfwd(hw, port);
  795. }
  796. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  797. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  798. /* disable dynamic watermark */
  799. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  800. reg &= ~TX_DYN_WM_ENA;
  801. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  802. }
  803. }
  804. /* Assign Ram Buffer allocation to queue */
  805. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  806. {
  807. u32 end;
  808. /* convert from K bytes to qwords used for hw register */
  809. start *= 1024/8;
  810. space *= 1024/8;
  811. end = start + space - 1;
  812. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  813. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  814. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  815. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  816. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  817. if (q == Q_R1 || q == Q_R2) {
  818. u32 tp = space - space/4;
  819. /* On receive queue's set the thresholds
  820. * give receiver priority when > 3/4 full
  821. * send pause when down to 2K
  822. */
  823. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  824. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  825. tp = space - 2048/8;
  826. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  827. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  828. } else {
  829. /* Enable store & forward on Tx queue's because
  830. * Tx FIFO is only 1K on Yukon
  831. */
  832. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  833. }
  834. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  835. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  836. }
  837. /* Setup Bus Memory Interface */
  838. static void sky2_qset(struct sky2_hw *hw, u16 q)
  839. {
  840. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  841. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  842. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  843. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  844. }
  845. /* Setup prefetch unit registers. This is the interface between
  846. * hardware and driver list elements
  847. */
  848. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  849. u64 addr, u32 last)
  850. {
  851. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  852. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  853. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  854. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  855. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  856. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  857. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  858. }
  859. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  860. {
  861. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  862. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  863. le->ctrl = 0;
  864. return le;
  865. }
  866. static void tx_init(struct sky2_port *sky2)
  867. {
  868. struct sky2_tx_le *le;
  869. sky2->tx_prod = sky2->tx_cons = 0;
  870. sky2->tx_tcpsum = 0;
  871. sky2->tx_last_mss = 0;
  872. le = get_tx_le(sky2);
  873. le->addr = 0;
  874. le->opcode = OP_ADDR64 | HW_OWNER;
  875. }
  876. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  877. struct sky2_tx_le *le)
  878. {
  879. return sky2->tx_ring + (le - sky2->tx_le);
  880. }
  881. /* Update chip's next pointer */
  882. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  883. {
  884. /* Make sure write' to descriptors are complete before we tell hardware */
  885. wmb();
  886. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  887. /* Synchronize I/O on since next processor may write to tail */
  888. mmiowb();
  889. }
  890. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  891. {
  892. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  893. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  894. le->ctrl = 0;
  895. return le;
  896. }
  897. /* Build description to hardware for one receive segment */
  898. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  899. dma_addr_t map, unsigned len)
  900. {
  901. struct sky2_rx_le *le;
  902. if (sizeof(dma_addr_t) > sizeof(u32)) {
  903. le = sky2_next_rx(sky2);
  904. le->addr = cpu_to_le32(upper_32_bits(map));
  905. le->opcode = OP_ADDR64 | HW_OWNER;
  906. }
  907. le = sky2_next_rx(sky2);
  908. le->addr = cpu_to_le32((u32) map);
  909. le->length = cpu_to_le16(len);
  910. le->opcode = op | HW_OWNER;
  911. }
  912. /* Build description to hardware for one possibly fragmented skb */
  913. static void sky2_rx_submit(struct sky2_port *sky2,
  914. const struct rx_ring_info *re)
  915. {
  916. int i;
  917. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  918. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  919. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  920. }
  921. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  922. unsigned size)
  923. {
  924. struct sk_buff *skb = re->skb;
  925. int i;
  926. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  927. pci_unmap_len_set(re, data_size, size);
  928. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  929. re->frag_addr[i] = pci_map_page(pdev,
  930. skb_shinfo(skb)->frags[i].page,
  931. skb_shinfo(skb)->frags[i].page_offset,
  932. skb_shinfo(skb)->frags[i].size,
  933. PCI_DMA_FROMDEVICE);
  934. }
  935. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  936. {
  937. struct sk_buff *skb = re->skb;
  938. int i;
  939. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  940. PCI_DMA_FROMDEVICE);
  941. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  942. pci_unmap_page(pdev, re->frag_addr[i],
  943. skb_shinfo(skb)->frags[i].size,
  944. PCI_DMA_FROMDEVICE);
  945. }
  946. /* Tell chip where to start receive checksum.
  947. * Actually has two checksums, but set both same to avoid possible byte
  948. * order problems.
  949. */
  950. static void rx_set_checksum(struct sky2_port *sky2)
  951. {
  952. struct sky2_rx_le *le = sky2_next_rx(sky2);
  953. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  954. le->ctrl = 0;
  955. le->opcode = OP_TCPSTART | HW_OWNER;
  956. sky2_write32(sky2->hw,
  957. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  958. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  959. }
  960. /*
  961. * The RX Stop command will not work for Yukon-2 if the BMU does not
  962. * reach the end of packet and since we can't make sure that we have
  963. * incoming data, we must reset the BMU while it is not doing a DMA
  964. * transfer. Since it is possible that the RX path is still active,
  965. * the RX RAM buffer will be stopped first, so any possible incoming
  966. * data will not trigger a DMA. After the RAM buffer is stopped, the
  967. * BMU is polled until any DMA in progress is ended and only then it
  968. * will be reset.
  969. */
  970. static void sky2_rx_stop(struct sky2_port *sky2)
  971. {
  972. struct sky2_hw *hw = sky2->hw;
  973. unsigned rxq = rxqaddr[sky2->port];
  974. int i;
  975. /* disable the RAM Buffer receive queue */
  976. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  977. for (i = 0; i < 0xffff; i++)
  978. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  979. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  980. goto stopped;
  981. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  982. sky2->netdev->name);
  983. stopped:
  984. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  985. /* reset the Rx prefetch unit */
  986. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  987. mmiowb();
  988. }
  989. /* Clean out receive buffer area, assumes receiver hardware stopped */
  990. static void sky2_rx_clean(struct sky2_port *sky2)
  991. {
  992. unsigned i;
  993. memset(sky2->rx_le, 0, RX_LE_BYTES);
  994. for (i = 0; i < sky2->rx_pending; i++) {
  995. struct rx_ring_info *re = sky2->rx_ring + i;
  996. if (re->skb) {
  997. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  998. kfree_skb(re->skb);
  999. re->skb = NULL;
  1000. }
  1001. }
  1002. }
  1003. /* Basic MII support */
  1004. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1005. {
  1006. struct mii_ioctl_data *data = if_mii(ifr);
  1007. struct sky2_port *sky2 = netdev_priv(dev);
  1008. struct sky2_hw *hw = sky2->hw;
  1009. int err = -EOPNOTSUPP;
  1010. if (!netif_running(dev))
  1011. return -ENODEV; /* Phy still in reset */
  1012. switch (cmd) {
  1013. case SIOCGMIIPHY:
  1014. data->phy_id = PHY_ADDR_MARV;
  1015. /* fallthru */
  1016. case SIOCGMIIREG: {
  1017. u16 val = 0;
  1018. spin_lock_bh(&sky2->phy_lock);
  1019. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1020. spin_unlock_bh(&sky2->phy_lock);
  1021. data->val_out = val;
  1022. break;
  1023. }
  1024. case SIOCSMIIREG:
  1025. if (!capable(CAP_NET_ADMIN))
  1026. return -EPERM;
  1027. spin_lock_bh(&sky2->phy_lock);
  1028. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1029. data->val_in);
  1030. spin_unlock_bh(&sky2->phy_lock);
  1031. break;
  1032. }
  1033. return err;
  1034. }
  1035. #ifdef SKY2_VLAN_TAG_USED
  1036. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1037. {
  1038. if (onoff) {
  1039. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1040. RX_VLAN_STRIP_ON);
  1041. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1042. TX_VLAN_TAG_ON);
  1043. } else {
  1044. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1045. RX_VLAN_STRIP_OFF);
  1046. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1047. TX_VLAN_TAG_OFF);
  1048. }
  1049. }
  1050. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1051. {
  1052. struct sky2_port *sky2 = netdev_priv(dev);
  1053. struct sky2_hw *hw = sky2->hw;
  1054. u16 port = sky2->port;
  1055. netif_tx_lock_bh(dev);
  1056. napi_disable(&hw->napi);
  1057. sky2->vlgrp = grp;
  1058. sky2_set_vlan_mode(hw, port, grp != NULL);
  1059. sky2_read32(hw, B0_Y2_SP_LISR);
  1060. napi_enable(&hw->napi);
  1061. netif_tx_unlock_bh(dev);
  1062. }
  1063. #endif
  1064. /*
  1065. * Allocate an skb for receiving. If the MTU is large enough
  1066. * make the skb non-linear with a fragment list of pages.
  1067. */
  1068. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1069. {
  1070. struct sk_buff *skb;
  1071. int i;
  1072. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1073. unsigned char *start;
  1074. /*
  1075. * Workaround for a bug in FIFO that cause hang
  1076. * if the FIFO if the receive buffer is not 64 byte aligned.
  1077. * The buffer returned from netdev_alloc_skb is
  1078. * aligned except if slab debugging is enabled.
  1079. */
  1080. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1081. if (!skb)
  1082. goto nomem;
  1083. start = PTR_ALIGN(skb->data, 8);
  1084. skb_reserve(skb, start - skb->data);
  1085. } else {
  1086. skb = netdev_alloc_skb(sky2->netdev,
  1087. sky2->rx_data_size + NET_IP_ALIGN);
  1088. if (!skb)
  1089. goto nomem;
  1090. skb_reserve(skb, NET_IP_ALIGN);
  1091. }
  1092. for (i = 0; i < sky2->rx_nfrags; i++) {
  1093. struct page *page = alloc_page(GFP_ATOMIC);
  1094. if (!page)
  1095. goto free_partial;
  1096. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1097. }
  1098. return skb;
  1099. free_partial:
  1100. kfree_skb(skb);
  1101. nomem:
  1102. return NULL;
  1103. }
  1104. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1105. {
  1106. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1107. }
  1108. /*
  1109. * Allocate and setup receiver buffer pool.
  1110. * Normal case this ends up creating one list element for skb
  1111. * in the receive ring. Worst case if using large MTU and each
  1112. * allocation falls on a different 64 bit region, that results
  1113. * in 6 list elements per ring entry.
  1114. * One element is used for checksum enable/disable, and one
  1115. * extra to avoid wrap.
  1116. */
  1117. static int sky2_rx_start(struct sky2_port *sky2)
  1118. {
  1119. struct sky2_hw *hw = sky2->hw;
  1120. struct rx_ring_info *re;
  1121. unsigned rxq = rxqaddr[sky2->port];
  1122. unsigned i, size, thresh;
  1123. sky2->rx_put = sky2->rx_next = 0;
  1124. sky2_qset(hw, rxq);
  1125. /* On PCI express lowering the watermark gives better performance */
  1126. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1127. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1128. /* These chips have no ram buffer?
  1129. * MAC Rx RAM Read is controlled by hardware */
  1130. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1131. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1132. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1133. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1134. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1135. if (!(hw->flags & SKY2_HW_NEW_LE))
  1136. rx_set_checksum(sky2);
  1137. /* Space needed for frame data + headers rounded up */
  1138. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1139. /* Stopping point for hardware truncation */
  1140. thresh = (size - 8) / sizeof(u32);
  1141. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1142. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1143. /* Compute residue after pages */
  1144. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1145. /* Optimize to handle small packets and headers */
  1146. if (size < copybreak)
  1147. size = copybreak;
  1148. if (size < ETH_HLEN)
  1149. size = ETH_HLEN;
  1150. sky2->rx_data_size = size;
  1151. /* Fill Rx ring */
  1152. for (i = 0; i < sky2->rx_pending; i++) {
  1153. re = sky2->rx_ring + i;
  1154. re->skb = sky2_rx_alloc(sky2);
  1155. if (!re->skb)
  1156. goto nomem;
  1157. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1158. sky2_rx_submit(sky2, re);
  1159. }
  1160. /*
  1161. * The receiver hangs if it receives frames larger than the
  1162. * packet buffer. As a workaround, truncate oversize frames, but
  1163. * the register is limited to 9 bits, so if you do frames > 2052
  1164. * you better get the MTU right!
  1165. */
  1166. if (thresh > 0x1ff)
  1167. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1168. else {
  1169. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1170. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1171. }
  1172. /* Tell chip about available buffers */
  1173. sky2_rx_update(sky2, rxq);
  1174. return 0;
  1175. nomem:
  1176. sky2_rx_clean(sky2);
  1177. return -ENOMEM;
  1178. }
  1179. /* Bring up network interface. */
  1180. static int sky2_up(struct net_device *dev)
  1181. {
  1182. struct sky2_port *sky2 = netdev_priv(dev);
  1183. struct sky2_hw *hw = sky2->hw;
  1184. unsigned port = sky2->port;
  1185. u32 imask, ramsize;
  1186. int cap, err = -ENOMEM;
  1187. struct net_device *otherdev = hw->dev[sky2->port^1];
  1188. /*
  1189. * On dual port PCI-X card, there is an problem where status
  1190. * can be received out of order due to split transactions
  1191. */
  1192. if (otherdev && netif_running(otherdev) &&
  1193. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1194. u16 cmd;
  1195. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1196. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1197. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1198. }
  1199. if (netif_msg_ifup(sky2))
  1200. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1201. netif_carrier_off(dev);
  1202. /* must be power of 2 */
  1203. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1204. TX_RING_SIZE *
  1205. sizeof(struct sky2_tx_le),
  1206. &sky2->tx_le_map);
  1207. if (!sky2->tx_le)
  1208. goto err_out;
  1209. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1210. GFP_KERNEL);
  1211. if (!sky2->tx_ring)
  1212. goto err_out;
  1213. tx_init(sky2);
  1214. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1215. &sky2->rx_le_map);
  1216. if (!sky2->rx_le)
  1217. goto err_out;
  1218. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1219. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1220. GFP_KERNEL);
  1221. if (!sky2->rx_ring)
  1222. goto err_out;
  1223. sky2_mac_init(hw, port);
  1224. /* Register is number of 4K blocks on internal RAM buffer. */
  1225. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1226. if (ramsize > 0) {
  1227. u32 rxspace;
  1228. hw->flags |= SKY2_HW_RAM_BUFFER;
  1229. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1230. if (ramsize < 16)
  1231. rxspace = ramsize / 2;
  1232. else
  1233. rxspace = 8 + (2*(ramsize - 16))/3;
  1234. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1235. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1236. /* Make sure SyncQ is disabled */
  1237. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1238. RB_RST_SET);
  1239. }
  1240. sky2_qset(hw, txqaddr[port]);
  1241. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1242. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1243. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1244. /* Set almost empty threshold */
  1245. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1246. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1247. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1248. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1249. TX_RING_SIZE - 1);
  1250. #ifdef SKY2_VLAN_TAG_USED
  1251. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1252. #endif
  1253. err = sky2_rx_start(sky2);
  1254. if (err)
  1255. goto err_out;
  1256. /* Enable interrupts from phy/mac for port */
  1257. imask = sky2_read32(hw, B0_IMSK);
  1258. imask |= portirq_msk[port];
  1259. sky2_write32(hw, B0_IMSK, imask);
  1260. sky2_set_multicast(dev);
  1261. return 0;
  1262. err_out:
  1263. if (sky2->rx_le) {
  1264. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1265. sky2->rx_le, sky2->rx_le_map);
  1266. sky2->rx_le = NULL;
  1267. }
  1268. if (sky2->tx_le) {
  1269. pci_free_consistent(hw->pdev,
  1270. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1271. sky2->tx_le, sky2->tx_le_map);
  1272. sky2->tx_le = NULL;
  1273. }
  1274. kfree(sky2->tx_ring);
  1275. kfree(sky2->rx_ring);
  1276. sky2->tx_ring = NULL;
  1277. sky2->rx_ring = NULL;
  1278. return err;
  1279. }
  1280. /* Modular subtraction in ring */
  1281. static inline int tx_dist(unsigned tail, unsigned head)
  1282. {
  1283. return (head - tail) & (TX_RING_SIZE - 1);
  1284. }
  1285. /* Number of list elements available for next tx */
  1286. static inline int tx_avail(const struct sky2_port *sky2)
  1287. {
  1288. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1289. }
  1290. /* Estimate of number of transmit list elements required */
  1291. static unsigned tx_le_req(const struct sk_buff *skb)
  1292. {
  1293. unsigned count;
  1294. count = sizeof(dma_addr_t) / sizeof(u32);
  1295. count += skb_shinfo(skb)->nr_frags * count;
  1296. if (skb_is_gso(skb))
  1297. ++count;
  1298. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1299. ++count;
  1300. return count;
  1301. }
  1302. /*
  1303. * Put one packet in ring for transmit.
  1304. * A single packet can generate multiple list elements, and
  1305. * the number of ring elements will probably be less than the number
  1306. * of list elements used.
  1307. */
  1308. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1309. {
  1310. struct sky2_port *sky2 = netdev_priv(dev);
  1311. struct sky2_hw *hw = sky2->hw;
  1312. struct sky2_tx_le *le = NULL;
  1313. struct tx_ring_info *re;
  1314. unsigned i, len;
  1315. dma_addr_t mapping;
  1316. u16 mss;
  1317. u8 ctrl;
  1318. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1319. return NETDEV_TX_BUSY;
  1320. if (unlikely(netif_msg_tx_queued(sky2)))
  1321. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1322. dev->name, sky2->tx_prod, skb->len);
  1323. len = skb_headlen(skb);
  1324. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1325. /* Send high bits if needed */
  1326. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1327. le = get_tx_le(sky2);
  1328. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1329. le->opcode = OP_ADDR64 | HW_OWNER;
  1330. }
  1331. /* Check for TCP Segmentation Offload */
  1332. mss = skb_shinfo(skb)->gso_size;
  1333. if (mss != 0) {
  1334. if (!(hw->flags & SKY2_HW_NEW_LE))
  1335. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1336. if (mss != sky2->tx_last_mss) {
  1337. le = get_tx_le(sky2);
  1338. le->addr = cpu_to_le32(mss);
  1339. if (hw->flags & SKY2_HW_NEW_LE)
  1340. le->opcode = OP_MSS | HW_OWNER;
  1341. else
  1342. le->opcode = OP_LRGLEN | HW_OWNER;
  1343. sky2->tx_last_mss = mss;
  1344. }
  1345. }
  1346. ctrl = 0;
  1347. #ifdef SKY2_VLAN_TAG_USED
  1348. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1349. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1350. if (!le) {
  1351. le = get_tx_le(sky2);
  1352. le->addr = 0;
  1353. le->opcode = OP_VLAN|HW_OWNER;
  1354. } else
  1355. le->opcode |= OP_VLAN;
  1356. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1357. ctrl |= INS_VLAN;
  1358. }
  1359. #endif
  1360. /* Handle TCP checksum offload */
  1361. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1362. /* On Yukon EX (some versions) encoding change. */
  1363. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1364. ctrl |= CALSUM; /* auto checksum */
  1365. else {
  1366. const unsigned offset = skb_transport_offset(skb);
  1367. u32 tcpsum;
  1368. tcpsum = offset << 16; /* sum start */
  1369. tcpsum |= offset + skb->csum_offset; /* sum write */
  1370. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1371. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1372. ctrl |= UDPTCP;
  1373. if (tcpsum != sky2->tx_tcpsum) {
  1374. sky2->tx_tcpsum = tcpsum;
  1375. le = get_tx_le(sky2);
  1376. le->addr = cpu_to_le32(tcpsum);
  1377. le->length = 0; /* initial checksum value */
  1378. le->ctrl = 1; /* one packet */
  1379. le->opcode = OP_TCPLISW | HW_OWNER;
  1380. }
  1381. }
  1382. }
  1383. le = get_tx_le(sky2);
  1384. le->addr = cpu_to_le32((u32) mapping);
  1385. le->length = cpu_to_le16(len);
  1386. le->ctrl = ctrl;
  1387. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1388. re = tx_le_re(sky2, le);
  1389. re->skb = skb;
  1390. pci_unmap_addr_set(re, mapaddr, mapping);
  1391. pci_unmap_len_set(re, maplen, len);
  1392. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1393. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1394. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1395. frag->size, PCI_DMA_TODEVICE);
  1396. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1397. le = get_tx_le(sky2);
  1398. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1399. le->ctrl = 0;
  1400. le->opcode = OP_ADDR64 | HW_OWNER;
  1401. }
  1402. le = get_tx_le(sky2);
  1403. le->addr = cpu_to_le32((u32) mapping);
  1404. le->length = cpu_to_le16(frag->size);
  1405. le->ctrl = ctrl;
  1406. le->opcode = OP_BUFFER | HW_OWNER;
  1407. re = tx_le_re(sky2, le);
  1408. re->skb = skb;
  1409. pci_unmap_addr_set(re, mapaddr, mapping);
  1410. pci_unmap_len_set(re, maplen, frag->size);
  1411. }
  1412. le->ctrl |= EOP;
  1413. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1414. netif_stop_queue(dev);
  1415. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1416. dev->trans_start = jiffies;
  1417. return NETDEV_TX_OK;
  1418. }
  1419. /*
  1420. * Free ring elements from starting at tx_cons until "done"
  1421. *
  1422. * NB: the hardware will tell us about partial completion of multi-part
  1423. * buffers so make sure not to free skb to early.
  1424. */
  1425. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1426. {
  1427. struct net_device *dev = sky2->netdev;
  1428. struct pci_dev *pdev = sky2->hw->pdev;
  1429. unsigned idx;
  1430. BUG_ON(done >= TX_RING_SIZE);
  1431. for (idx = sky2->tx_cons; idx != done;
  1432. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1433. struct sky2_tx_le *le = sky2->tx_le + idx;
  1434. struct tx_ring_info *re = sky2->tx_ring + idx;
  1435. switch(le->opcode & ~HW_OWNER) {
  1436. case OP_LARGESEND:
  1437. case OP_PACKET:
  1438. pci_unmap_single(pdev,
  1439. pci_unmap_addr(re, mapaddr),
  1440. pci_unmap_len(re, maplen),
  1441. PCI_DMA_TODEVICE);
  1442. break;
  1443. case OP_BUFFER:
  1444. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1445. pci_unmap_len(re, maplen),
  1446. PCI_DMA_TODEVICE);
  1447. break;
  1448. }
  1449. if (le->ctrl & EOP) {
  1450. if (unlikely(netif_msg_tx_done(sky2)))
  1451. printk(KERN_DEBUG "%s: tx done %u\n",
  1452. dev->name, idx);
  1453. dev->stats.tx_packets++;
  1454. dev->stats.tx_bytes += re->skb->len;
  1455. dev_kfree_skb_any(re->skb);
  1456. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1457. }
  1458. }
  1459. sky2->tx_cons = idx;
  1460. smp_mb();
  1461. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1462. netif_wake_queue(dev);
  1463. }
  1464. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1465. static void sky2_tx_clean(struct net_device *dev)
  1466. {
  1467. struct sky2_port *sky2 = netdev_priv(dev);
  1468. netif_tx_lock_bh(dev);
  1469. sky2_tx_complete(sky2, sky2->tx_prod);
  1470. netif_tx_unlock_bh(dev);
  1471. }
  1472. /* Network shutdown */
  1473. static int sky2_down(struct net_device *dev)
  1474. {
  1475. struct sky2_port *sky2 = netdev_priv(dev);
  1476. struct sky2_hw *hw = sky2->hw;
  1477. unsigned port = sky2->port;
  1478. u16 ctrl;
  1479. u32 imask;
  1480. /* Never really got started! */
  1481. if (!sky2->tx_le)
  1482. return 0;
  1483. if (netif_msg_ifdown(sky2))
  1484. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1485. /* Stop more packets from being queued */
  1486. netif_stop_queue(dev);
  1487. /* Disable port IRQ */
  1488. imask = sky2_read32(hw, B0_IMSK);
  1489. imask &= ~portirq_msk[port];
  1490. sky2_write32(hw, B0_IMSK, imask);
  1491. synchronize_irq(hw->pdev->irq);
  1492. sky2_gmac_reset(hw, port);
  1493. /* Stop transmitter */
  1494. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1495. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1496. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1497. RB_RST_SET | RB_DIS_OP_MD);
  1498. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1499. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1500. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1501. /* Make sure no packets are pending */
  1502. napi_synchronize(&hw->napi);
  1503. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1504. /* Workaround shared GMAC reset */
  1505. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1506. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1507. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1508. /* Disable Force Sync bit and Enable Alloc bit */
  1509. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1510. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1511. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1512. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1513. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1514. /* Reset the PCI FIFO of the async Tx queue */
  1515. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1516. BMU_RST_SET | BMU_FIFO_RST);
  1517. /* Reset the Tx prefetch units */
  1518. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1519. PREF_UNIT_RST_SET);
  1520. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1521. sky2_rx_stop(sky2);
  1522. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1523. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1524. sky2_phy_power_down(hw, port);
  1525. netif_carrier_off(dev);
  1526. /* turn off LED's */
  1527. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1528. sky2_tx_clean(dev);
  1529. sky2_rx_clean(sky2);
  1530. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1531. sky2->rx_le, sky2->rx_le_map);
  1532. kfree(sky2->rx_ring);
  1533. pci_free_consistent(hw->pdev,
  1534. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1535. sky2->tx_le, sky2->tx_le_map);
  1536. kfree(sky2->tx_ring);
  1537. sky2->tx_le = NULL;
  1538. sky2->rx_le = NULL;
  1539. sky2->rx_ring = NULL;
  1540. sky2->tx_ring = NULL;
  1541. return 0;
  1542. }
  1543. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1544. {
  1545. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1546. return SPEED_1000;
  1547. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1548. if (aux & PHY_M_PS_SPEED_100)
  1549. return SPEED_100;
  1550. else
  1551. return SPEED_10;
  1552. }
  1553. switch (aux & PHY_M_PS_SPEED_MSK) {
  1554. case PHY_M_PS_SPEED_1000:
  1555. return SPEED_1000;
  1556. case PHY_M_PS_SPEED_100:
  1557. return SPEED_100;
  1558. default:
  1559. return SPEED_10;
  1560. }
  1561. }
  1562. static void sky2_link_up(struct sky2_port *sky2)
  1563. {
  1564. struct sky2_hw *hw = sky2->hw;
  1565. unsigned port = sky2->port;
  1566. u16 reg;
  1567. static const char *fc_name[] = {
  1568. [FC_NONE] = "none",
  1569. [FC_TX] = "tx",
  1570. [FC_RX] = "rx",
  1571. [FC_BOTH] = "both",
  1572. };
  1573. /* enable Rx/Tx */
  1574. reg = gma_read16(hw, port, GM_GP_CTRL);
  1575. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1576. gma_write16(hw, port, GM_GP_CTRL, reg);
  1577. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1578. netif_carrier_on(sky2->netdev);
  1579. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1580. /* Turn on link LED */
  1581. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1582. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1583. if (netif_msg_link(sky2))
  1584. printk(KERN_INFO PFX
  1585. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1586. sky2->netdev->name, sky2->speed,
  1587. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1588. fc_name[sky2->flow_status]);
  1589. }
  1590. static void sky2_link_down(struct sky2_port *sky2)
  1591. {
  1592. struct sky2_hw *hw = sky2->hw;
  1593. unsigned port = sky2->port;
  1594. u16 reg;
  1595. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1596. reg = gma_read16(hw, port, GM_GP_CTRL);
  1597. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1598. gma_write16(hw, port, GM_GP_CTRL, reg);
  1599. netif_carrier_off(sky2->netdev);
  1600. /* Turn on link LED */
  1601. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1602. if (netif_msg_link(sky2))
  1603. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1604. sky2_phy_init(hw, port);
  1605. }
  1606. static enum flow_control sky2_flow(int rx, int tx)
  1607. {
  1608. if (rx)
  1609. return tx ? FC_BOTH : FC_RX;
  1610. else
  1611. return tx ? FC_TX : FC_NONE;
  1612. }
  1613. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1614. {
  1615. struct sky2_hw *hw = sky2->hw;
  1616. unsigned port = sky2->port;
  1617. u16 advert, lpa;
  1618. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1619. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1620. if (lpa & PHY_M_AN_RF) {
  1621. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1622. return -1;
  1623. }
  1624. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1625. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1626. sky2->netdev->name);
  1627. return -1;
  1628. }
  1629. sky2->speed = sky2_phy_speed(hw, aux);
  1630. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1631. /* Since the pause result bits seem to in different positions on
  1632. * different chips. look at registers.
  1633. */
  1634. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1635. /* Shift for bits in fiber PHY */
  1636. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1637. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1638. if (advert & ADVERTISE_1000XPAUSE)
  1639. advert |= ADVERTISE_PAUSE_CAP;
  1640. if (advert & ADVERTISE_1000XPSE_ASYM)
  1641. advert |= ADVERTISE_PAUSE_ASYM;
  1642. if (lpa & LPA_1000XPAUSE)
  1643. lpa |= LPA_PAUSE_CAP;
  1644. if (lpa & LPA_1000XPAUSE_ASYM)
  1645. lpa |= LPA_PAUSE_ASYM;
  1646. }
  1647. sky2->flow_status = FC_NONE;
  1648. if (advert & ADVERTISE_PAUSE_CAP) {
  1649. if (lpa & LPA_PAUSE_CAP)
  1650. sky2->flow_status = FC_BOTH;
  1651. else if (advert & ADVERTISE_PAUSE_ASYM)
  1652. sky2->flow_status = FC_RX;
  1653. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1654. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1655. sky2->flow_status = FC_TX;
  1656. }
  1657. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1658. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1659. sky2->flow_status = FC_NONE;
  1660. if (sky2->flow_status & FC_TX)
  1661. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1662. else
  1663. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1664. return 0;
  1665. }
  1666. /* Interrupt from PHY */
  1667. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1668. {
  1669. struct net_device *dev = hw->dev[port];
  1670. struct sky2_port *sky2 = netdev_priv(dev);
  1671. u16 istatus, phystat;
  1672. if (!netif_running(dev))
  1673. return;
  1674. spin_lock(&sky2->phy_lock);
  1675. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1676. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1677. if (netif_msg_intr(sky2))
  1678. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1679. sky2->netdev->name, istatus, phystat);
  1680. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1681. if (sky2_autoneg_done(sky2, phystat) == 0)
  1682. sky2_link_up(sky2);
  1683. goto out;
  1684. }
  1685. if (istatus & PHY_M_IS_LSP_CHANGE)
  1686. sky2->speed = sky2_phy_speed(hw, phystat);
  1687. if (istatus & PHY_M_IS_DUP_CHANGE)
  1688. sky2->duplex =
  1689. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1690. if (istatus & PHY_M_IS_LST_CHANGE) {
  1691. if (phystat & PHY_M_PS_LINK_UP)
  1692. sky2_link_up(sky2);
  1693. else
  1694. sky2_link_down(sky2);
  1695. }
  1696. out:
  1697. spin_unlock(&sky2->phy_lock);
  1698. }
  1699. /* Transmit timeout is only called if we are running, carrier is up
  1700. * and tx queue is full (stopped).
  1701. */
  1702. static void sky2_tx_timeout(struct net_device *dev)
  1703. {
  1704. struct sky2_port *sky2 = netdev_priv(dev);
  1705. struct sky2_hw *hw = sky2->hw;
  1706. if (netif_msg_timer(sky2))
  1707. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1708. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1709. dev->name, sky2->tx_cons, sky2->tx_prod,
  1710. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1711. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1712. /* can't restart safely under softirq */
  1713. schedule_work(&hw->restart_work);
  1714. }
  1715. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1716. {
  1717. struct sky2_port *sky2 = netdev_priv(dev);
  1718. struct sky2_hw *hw = sky2->hw;
  1719. unsigned port = sky2->port;
  1720. int err;
  1721. u16 ctl, mode;
  1722. u32 imask;
  1723. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1724. return -EINVAL;
  1725. if (new_mtu > ETH_DATA_LEN &&
  1726. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1727. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1728. return -EINVAL;
  1729. if (!netif_running(dev)) {
  1730. dev->mtu = new_mtu;
  1731. return 0;
  1732. }
  1733. imask = sky2_read32(hw, B0_IMSK);
  1734. sky2_write32(hw, B0_IMSK, 0);
  1735. dev->trans_start = jiffies; /* prevent tx timeout */
  1736. netif_stop_queue(dev);
  1737. napi_disable(&hw->napi);
  1738. synchronize_irq(hw->pdev->irq);
  1739. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1740. sky2_set_tx_stfwd(hw, port);
  1741. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1742. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1743. sky2_rx_stop(sky2);
  1744. sky2_rx_clean(sky2);
  1745. dev->mtu = new_mtu;
  1746. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1747. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1748. if (dev->mtu > ETH_DATA_LEN)
  1749. mode |= GM_SMOD_JUMBO_ENA;
  1750. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1751. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1752. err = sky2_rx_start(sky2);
  1753. sky2_write32(hw, B0_IMSK, imask);
  1754. sky2_read32(hw, B0_Y2_SP_LISR);
  1755. napi_enable(&hw->napi);
  1756. if (err)
  1757. dev_close(dev);
  1758. else {
  1759. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1760. netif_wake_queue(dev);
  1761. }
  1762. return err;
  1763. }
  1764. /* For small just reuse existing skb for next receive */
  1765. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1766. const struct rx_ring_info *re,
  1767. unsigned length)
  1768. {
  1769. struct sk_buff *skb;
  1770. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1771. if (likely(skb)) {
  1772. skb_reserve(skb, 2);
  1773. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1774. length, PCI_DMA_FROMDEVICE);
  1775. skb_copy_from_linear_data(re->skb, skb->data, length);
  1776. skb->ip_summed = re->skb->ip_summed;
  1777. skb->csum = re->skb->csum;
  1778. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1779. length, PCI_DMA_FROMDEVICE);
  1780. re->skb->ip_summed = CHECKSUM_NONE;
  1781. skb_put(skb, length);
  1782. }
  1783. return skb;
  1784. }
  1785. /* Adjust length of skb with fragments to match received data */
  1786. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1787. unsigned int length)
  1788. {
  1789. int i, num_frags;
  1790. unsigned int size;
  1791. /* put header into skb */
  1792. size = min(length, hdr_space);
  1793. skb->tail += size;
  1794. skb->len += size;
  1795. length -= size;
  1796. num_frags = skb_shinfo(skb)->nr_frags;
  1797. for (i = 0; i < num_frags; i++) {
  1798. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1799. if (length == 0) {
  1800. /* don't need this page */
  1801. __free_page(frag->page);
  1802. --skb_shinfo(skb)->nr_frags;
  1803. } else {
  1804. size = min(length, (unsigned) PAGE_SIZE);
  1805. frag->size = size;
  1806. skb->data_len += size;
  1807. skb->truesize += size;
  1808. skb->len += size;
  1809. length -= size;
  1810. }
  1811. }
  1812. }
  1813. /* Normal packet - take skb from ring element and put in a new one */
  1814. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1815. struct rx_ring_info *re,
  1816. unsigned int length)
  1817. {
  1818. struct sk_buff *skb, *nskb;
  1819. unsigned hdr_space = sky2->rx_data_size;
  1820. /* Don't be tricky about reusing pages (yet) */
  1821. nskb = sky2_rx_alloc(sky2);
  1822. if (unlikely(!nskb))
  1823. return NULL;
  1824. skb = re->skb;
  1825. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1826. prefetch(skb->data);
  1827. re->skb = nskb;
  1828. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1829. if (skb_shinfo(skb)->nr_frags)
  1830. skb_put_frags(skb, hdr_space, length);
  1831. else
  1832. skb_put(skb, length);
  1833. return skb;
  1834. }
  1835. /*
  1836. * Receive one packet.
  1837. * For larger packets, get new buffer.
  1838. */
  1839. static struct sk_buff *sky2_receive(struct net_device *dev,
  1840. u16 length, u32 status)
  1841. {
  1842. struct sky2_port *sky2 = netdev_priv(dev);
  1843. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1844. struct sk_buff *skb = NULL;
  1845. u16 count = (status & GMR_FS_LEN) >> 16;
  1846. #ifdef SKY2_VLAN_TAG_USED
  1847. /* Account for vlan tag */
  1848. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1849. count -= VLAN_HLEN;
  1850. #endif
  1851. if (unlikely(netif_msg_rx_status(sky2)))
  1852. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1853. dev->name, sky2->rx_next, status, length);
  1854. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1855. prefetch(sky2->rx_ring + sky2->rx_next);
  1856. /* This chip has hardware problems that generates bogus status.
  1857. * So do only marginal checking and expect higher level protocols
  1858. * to handle crap frames.
  1859. */
  1860. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1861. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1862. length != count)
  1863. goto okay;
  1864. if (status & GMR_FS_ANY_ERR)
  1865. goto error;
  1866. if (!(status & GMR_FS_RX_OK))
  1867. goto resubmit;
  1868. /* if length reported by DMA does not match PHY, packet was truncated */
  1869. if (length != count)
  1870. goto len_error;
  1871. okay:
  1872. if (length < copybreak)
  1873. skb = receive_copy(sky2, re, length);
  1874. else
  1875. skb = receive_new(sky2, re, length);
  1876. resubmit:
  1877. sky2_rx_submit(sky2, re);
  1878. return skb;
  1879. len_error:
  1880. /* Truncation of overlength packets
  1881. causes PHY length to not match MAC length */
  1882. ++dev->stats.rx_length_errors;
  1883. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1884. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1885. dev->name, status, length);
  1886. goto resubmit;
  1887. error:
  1888. ++dev->stats.rx_errors;
  1889. if (status & GMR_FS_RX_FF_OV) {
  1890. dev->stats.rx_over_errors++;
  1891. goto resubmit;
  1892. }
  1893. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1894. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1895. dev->name, status, length);
  1896. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1897. dev->stats.rx_length_errors++;
  1898. if (status & GMR_FS_FRAGMENT)
  1899. dev->stats.rx_frame_errors++;
  1900. if (status & GMR_FS_CRC_ERR)
  1901. dev->stats.rx_crc_errors++;
  1902. goto resubmit;
  1903. }
  1904. /* Transmit complete */
  1905. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1906. {
  1907. struct sky2_port *sky2 = netdev_priv(dev);
  1908. if (netif_running(dev)) {
  1909. netif_tx_lock(dev);
  1910. sky2_tx_complete(sky2, last);
  1911. netif_tx_unlock(dev);
  1912. }
  1913. }
  1914. /* Process status response ring */
  1915. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1916. {
  1917. int work_done = 0;
  1918. unsigned rx[2] = { 0, 0 };
  1919. rmb();
  1920. do {
  1921. struct sky2_port *sky2;
  1922. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1923. unsigned port;
  1924. struct net_device *dev;
  1925. struct sk_buff *skb;
  1926. u32 status;
  1927. u16 length;
  1928. u8 opcode = le->opcode;
  1929. if (!(opcode & HW_OWNER))
  1930. break;
  1931. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1932. port = le->css & CSS_LINK_BIT;
  1933. dev = hw->dev[port];
  1934. sky2 = netdev_priv(dev);
  1935. length = le16_to_cpu(le->length);
  1936. status = le32_to_cpu(le->status);
  1937. le->opcode = 0;
  1938. switch (opcode & ~HW_OWNER) {
  1939. case OP_RXSTAT:
  1940. ++rx[port];
  1941. skb = sky2_receive(dev, length, status);
  1942. if (unlikely(!skb)) {
  1943. dev->stats.rx_dropped++;
  1944. break;
  1945. }
  1946. /* This chip reports checksum status differently */
  1947. if (hw->flags & SKY2_HW_NEW_LE) {
  1948. if (sky2->rx_csum &&
  1949. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1950. (le->css & CSS_TCPUDPCSOK))
  1951. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1952. else
  1953. skb->ip_summed = CHECKSUM_NONE;
  1954. }
  1955. skb->protocol = eth_type_trans(skb, dev);
  1956. dev->stats.rx_packets++;
  1957. dev->stats.rx_bytes += skb->len;
  1958. dev->last_rx = jiffies;
  1959. #ifdef SKY2_VLAN_TAG_USED
  1960. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1961. vlan_hwaccel_receive_skb(skb,
  1962. sky2->vlgrp,
  1963. be16_to_cpu(sky2->rx_tag));
  1964. } else
  1965. #endif
  1966. netif_receive_skb(skb);
  1967. /* Stop after net poll weight */
  1968. if (++work_done >= to_do)
  1969. goto exit_loop;
  1970. break;
  1971. #ifdef SKY2_VLAN_TAG_USED
  1972. case OP_RXVLAN:
  1973. sky2->rx_tag = length;
  1974. break;
  1975. case OP_RXCHKSVLAN:
  1976. sky2->rx_tag = length;
  1977. /* fall through */
  1978. #endif
  1979. case OP_RXCHKS:
  1980. if (!sky2->rx_csum)
  1981. break;
  1982. /* If this happens then driver assuming wrong format */
  1983. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1984. if (net_ratelimit())
  1985. printk(KERN_NOTICE "%s: unexpected"
  1986. " checksum status\n",
  1987. dev->name);
  1988. break;
  1989. }
  1990. /* Both checksum counters are programmed to start at
  1991. * the same offset, so unless there is a problem they
  1992. * should match. This failure is an early indication that
  1993. * hardware receive checksumming won't work.
  1994. */
  1995. if (likely(status >> 16 == (status & 0xffff))) {
  1996. skb = sky2->rx_ring[sky2->rx_next].skb;
  1997. skb->ip_summed = CHECKSUM_COMPLETE;
  1998. skb->csum = status & 0xffff;
  1999. } else {
  2000. printk(KERN_NOTICE PFX "%s: hardware receive "
  2001. "checksum problem (status = %#x)\n",
  2002. dev->name, status);
  2003. sky2->rx_csum = 0;
  2004. sky2_write32(sky2->hw,
  2005. Q_ADDR(rxqaddr[port], Q_CSR),
  2006. BMU_DIS_RX_CHKSUM);
  2007. }
  2008. break;
  2009. case OP_TXINDEXLE:
  2010. /* TX index reports status for both ports */
  2011. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  2012. sky2_tx_done(hw->dev[0], status & 0xfff);
  2013. if (hw->dev[1])
  2014. sky2_tx_done(hw->dev[1],
  2015. ((status >> 24) & 0xff)
  2016. | (u16)(length & 0xf) << 8);
  2017. break;
  2018. default:
  2019. if (net_ratelimit())
  2020. printk(KERN_WARNING PFX
  2021. "unknown status opcode 0x%x\n", opcode);
  2022. }
  2023. } while (hw->st_idx != idx);
  2024. /* Fully processed status ring so clear irq */
  2025. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2026. exit_loop:
  2027. if (rx[0])
  2028. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  2029. if (rx[1])
  2030. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  2031. return work_done;
  2032. }
  2033. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2034. {
  2035. struct net_device *dev = hw->dev[port];
  2036. if (net_ratelimit())
  2037. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2038. dev->name, status);
  2039. if (status & Y2_IS_PAR_RD1) {
  2040. if (net_ratelimit())
  2041. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2042. dev->name);
  2043. /* Clear IRQ */
  2044. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2045. }
  2046. if (status & Y2_IS_PAR_WR1) {
  2047. if (net_ratelimit())
  2048. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2049. dev->name);
  2050. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2051. }
  2052. if (status & Y2_IS_PAR_MAC1) {
  2053. if (net_ratelimit())
  2054. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2055. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2056. }
  2057. if (status & Y2_IS_PAR_RX1) {
  2058. if (net_ratelimit())
  2059. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2060. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2061. }
  2062. if (status & Y2_IS_TCP_TXA1) {
  2063. if (net_ratelimit())
  2064. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2065. dev->name);
  2066. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2067. }
  2068. }
  2069. static void sky2_hw_intr(struct sky2_hw *hw)
  2070. {
  2071. struct pci_dev *pdev = hw->pdev;
  2072. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2073. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2074. status &= hwmsk;
  2075. if (status & Y2_IS_TIST_OV)
  2076. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2077. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2078. u16 pci_err;
  2079. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2080. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2081. if (net_ratelimit())
  2082. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2083. pci_err);
  2084. sky2_pci_write16(hw, PCI_STATUS,
  2085. pci_err | PCI_STATUS_ERROR_BITS);
  2086. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2087. }
  2088. if (status & Y2_IS_PCI_EXP) {
  2089. /* PCI-Express uncorrectable Error occurred */
  2090. u32 err;
  2091. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2092. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2093. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2094. 0xfffffffful);
  2095. if (net_ratelimit())
  2096. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2097. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2098. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2099. }
  2100. if (status & Y2_HWE_L1_MASK)
  2101. sky2_hw_error(hw, 0, status);
  2102. status >>= 8;
  2103. if (status & Y2_HWE_L1_MASK)
  2104. sky2_hw_error(hw, 1, status);
  2105. }
  2106. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2107. {
  2108. struct net_device *dev = hw->dev[port];
  2109. struct sky2_port *sky2 = netdev_priv(dev);
  2110. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2111. if (netif_msg_intr(sky2))
  2112. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2113. dev->name, status);
  2114. if (status & GM_IS_RX_CO_OV)
  2115. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2116. if (status & GM_IS_TX_CO_OV)
  2117. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2118. if (status & GM_IS_RX_FF_OR) {
  2119. ++dev->stats.rx_fifo_errors;
  2120. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2121. }
  2122. if (status & GM_IS_TX_FF_UR) {
  2123. ++dev->stats.tx_fifo_errors;
  2124. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2125. }
  2126. }
  2127. /* This should never happen it is a bug. */
  2128. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2129. u16 q, unsigned ring_size)
  2130. {
  2131. struct net_device *dev = hw->dev[port];
  2132. struct sky2_port *sky2 = netdev_priv(dev);
  2133. unsigned idx;
  2134. const u64 *le = (q == Q_R1 || q == Q_R2)
  2135. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2136. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2137. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2138. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2139. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2140. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2141. }
  2142. static int sky2_rx_hung(struct net_device *dev)
  2143. {
  2144. struct sky2_port *sky2 = netdev_priv(dev);
  2145. struct sky2_hw *hw = sky2->hw;
  2146. unsigned port = sky2->port;
  2147. unsigned rxq = rxqaddr[port];
  2148. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2149. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2150. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2151. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2152. /* If idle and MAC or PCI is stuck */
  2153. if (sky2->check.last == dev->last_rx &&
  2154. ((mac_rp == sky2->check.mac_rp &&
  2155. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2156. /* Check if the PCI RX hang */
  2157. (fifo_rp == sky2->check.fifo_rp &&
  2158. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2159. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2160. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2161. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2162. return 1;
  2163. } else {
  2164. sky2->check.last = dev->last_rx;
  2165. sky2->check.mac_rp = mac_rp;
  2166. sky2->check.mac_lev = mac_lev;
  2167. sky2->check.fifo_rp = fifo_rp;
  2168. sky2->check.fifo_lev = fifo_lev;
  2169. return 0;
  2170. }
  2171. }
  2172. static void sky2_watchdog(unsigned long arg)
  2173. {
  2174. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2175. /* Check for lost IRQ once a second */
  2176. if (sky2_read32(hw, B0_ISRC)) {
  2177. napi_schedule(&hw->napi);
  2178. } else {
  2179. int i, active = 0;
  2180. for (i = 0; i < hw->ports; i++) {
  2181. struct net_device *dev = hw->dev[i];
  2182. if (!netif_running(dev))
  2183. continue;
  2184. ++active;
  2185. /* For chips with Rx FIFO, check if stuck */
  2186. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2187. sky2_rx_hung(dev)) {
  2188. pr_info(PFX "%s: receiver hang detected\n",
  2189. dev->name);
  2190. schedule_work(&hw->restart_work);
  2191. return;
  2192. }
  2193. }
  2194. if (active == 0)
  2195. return;
  2196. }
  2197. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2198. }
  2199. /* Hardware/software error handling */
  2200. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2201. {
  2202. if (net_ratelimit())
  2203. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2204. if (status & Y2_IS_HW_ERR)
  2205. sky2_hw_intr(hw);
  2206. if (status & Y2_IS_IRQ_MAC1)
  2207. sky2_mac_intr(hw, 0);
  2208. if (status & Y2_IS_IRQ_MAC2)
  2209. sky2_mac_intr(hw, 1);
  2210. if (status & Y2_IS_CHK_RX1)
  2211. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2212. if (status & Y2_IS_CHK_RX2)
  2213. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2214. if (status & Y2_IS_CHK_TXA1)
  2215. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2216. if (status & Y2_IS_CHK_TXA2)
  2217. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2218. }
  2219. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2220. {
  2221. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2222. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2223. int work_done = 0;
  2224. u16 idx;
  2225. if (unlikely(status & Y2_IS_ERROR))
  2226. sky2_err_intr(hw, status);
  2227. if (status & Y2_IS_IRQ_PHY1)
  2228. sky2_phy_intr(hw, 0);
  2229. if (status & Y2_IS_IRQ_PHY2)
  2230. sky2_phy_intr(hw, 1);
  2231. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2232. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2233. if (work_done >= work_limit)
  2234. goto done;
  2235. }
  2236. /* Bug/Errata workaround?
  2237. * Need to kick the TX irq moderation timer.
  2238. */
  2239. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2240. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2241. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2242. }
  2243. napi_complete(napi);
  2244. sky2_read32(hw, B0_Y2_SP_LISR);
  2245. done:
  2246. return work_done;
  2247. }
  2248. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2249. {
  2250. struct sky2_hw *hw = dev_id;
  2251. u32 status;
  2252. /* Reading this mask interrupts as side effect */
  2253. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2254. if (status == 0 || status == ~0)
  2255. return IRQ_NONE;
  2256. prefetch(&hw->st_le[hw->st_idx]);
  2257. napi_schedule(&hw->napi);
  2258. return IRQ_HANDLED;
  2259. }
  2260. #ifdef CONFIG_NET_POLL_CONTROLLER
  2261. static void sky2_netpoll(struct net_device *dev)
  2262. {
  2263. struct sky2_port *sky2 = netdev_priv(dev);
  2264. napi_schedule(&sky2->hw->napi);
  2265. }
  2266. #endif
  2267. /* Chip internal frequency for clock calculations */
  2268. static u32 sky2_mhz(const struct sky2_hw *hw)
  2269. {
  2270. switch (hw->chip_id) {
  2271. case CHIP_ID_YUKON_EC:
  2272. case CHIP_ID_YUKON_EC_U:
  2273. case CHIP_ID_YUKON_EX:
  2274. case CHIP_ID_YUKON_SUPR:
  2275. case CHIP_ID_YUKON_UL_2:
  2276. return 125;
  2277. case CHIP_ID_YUKON_FE:
  2278. return 100;
  2279. case CHIP_ID_YUKON_FE_P:
  2280. return 50;
  2281. case CHIP_ID_YUKON_XL:
  2282. return 156;
  2283. default:
  2284. BUG();
  2285. }
  2286. }
  2287. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2288. {
  2289. return sky2_mhz(hw) * us;
  2290. }
  2291. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2292. {
  2293. return clk / sky2_mhz(hw);
  2294. }
  2295. static int __devinit sky2_init(struct sky2_hw *hw)
  2296. {
  2297. u8 t8;
  2298. /* Enable all clocks and check for bad PCI access */
  2299. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2300. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2301. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2302. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2303. switch(hw->chip_id) {
  2304. case CHIP_ID_YUKON_XL:
  2305. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2306. break;
  2307. case CHIP_ID_YUKON_EC_U:
  2308. hw->flags = SKY2_HW_GIGABIT
  2309. | SKY2_HW_NEWER_PHY
  2310. | SKY2_HW_ADV_POWER_CTL;
  2311. /* check for Rev. A1 dev 4200 */
  2312. if (sky2_read16(hw, Q_ADDR(Q_XA1, Q_WM)) == 0)
  2313. hw->flags |= SKY2_HW_CLK_POWER;
  2314. break;
  2315. case CHIP_ID_YUKON_EX:
  2316. hw->flags = SKY2_HW_GIGABIT
  2317. | SKY2_HW_NEWER_PHY
  2318. | SKY2_HW_NEW_LE
  2319. | SKY2_HW_ADV_POWER_CTL;
  2320. /* New transmit checksum */
  2321. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2322. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2323. break;
  2324. case CHIP_ID_YUKON_EC:
  2325. /* This rev is really old, and requires untested workarounds */
  2326. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2327. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2328. return -EOPNOTSUPP;
  2329. }
  2330. hw->flags = SKY2_HW_GIGABIT;
  2331. break;
  2332. case CHIP_ID_YUKON_FE:
  2333. break;
  2334. case CHIP_ID_YUKON_FE_P:
  2335. hw->flags = SKY2_HW_NEWER_PHY
  2336. | SKY2_HW_NEW_LE
  2337. | SKY2_HW_AUTO_TX_SUM
  2338. | SKY2_HW_ADV_POWER_CTL;
  2339. break;
  2340. case CHIP_ID_YUKON_SUPR:
  2341. hw->flags = SKY2_HW_GIGABIT
  2342. | SKY2_HW_NEWER_PHY
  2343. | SKY2_HW_NEW_LE
  2344. | SKY2_HW_AUTO_TX_SUM
  2345. | SKY2_HW_ADV_POWER_CTL;
  2346. break;
  2347. case CHIP_ID_YUKON_UL_2:
  2348. hw->flags = SKY2_HW_GIGABIT
  2349. | SKY2_HW_ADV_POWER_CTL;
  2350. break;
  2351. default:
  2352. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2353. hw->chip_id);
  2354. return -EOPNOTSUPP;
  2355. }
  2356. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2357. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2358. hw->flags |= SKY2_HW_FIBRE_PHY;
  2359. hw->pm_cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PM);
  2360. if (hw->pm_cap == 0) {
  2361. dev_err(&hw->pdev->dev, "cannot find PowerManagement capability\n");
  2362. return -EIO;
  2363. }
  2364. hw->ports = 1;
  2365. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2366. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2367. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2368. ++hw->ports;
  2369. }
  2370. return 0;
  2371. }
  2372. static void sky2_reset(struct sky2_hw *hw)
  2373. {
  2374. struct pci_dev *pdev = hw->pdev;
  2375. u16 status;
  2376. int i, cap;
  2377. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2378. /* disable ASF */
  2379. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2380. status = sky2_read16(hw, HCU_CCSR);
  2381. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2382. HCU_CCSR_UC_STATE_MSK);
  2383. sky2_write16(hw, HCU_CCSR, status);
  2384. } else
  2385. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2386. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2387. /* do a SW reset */
  2388. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2389. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2390. /* allow writes to PCI config */
  2391. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2392. /* clear PCI errors, if any */
  2393. status = sky2_pci_read16(hw, PCI_STATUS);
  2394. status |= PCI_STATUS_ERROR_BITS;
  2395. sky2_pci_write16(hw, PCI_STATUS, status);
  2396. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2397. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2398. if (cap) {
  2399. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2400. 0xfffffffful);
  2401. /* If error bit is stuck on ignore it */
  2402. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2403. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2404. else
  2405. hwe_mask |= Y2_IS_PCI_EXP;
  2406. }
  2407. sky2_power_on(hw);
  2408. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2409. for (i = 0; i < hw->ports; i++) {
  2410. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2411. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2412. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2413. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2414. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2415. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2416. | GMC_BYP_RETR_ON);
  2417. }
  2418. /* Clear I2C IRQ noise */
  2419. sky2_write32(hw, B2_I2C_IRQ, 1);
  2420. /* turn off hardware timer (unused) */
  2421. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2422. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2423. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2424. /* Turn off descriptor polling */
  2425. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2426. /* Turn off receive timestamp */
  2427. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2428. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2429. /* enable the Tx Arbiters */
  2430. for (i = 0; i < hw->ports; i++)
  2431. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2432. /* Initialize ram interface */
  2433. for (i = 0; i < hw->ports; i++) {
  2434. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2435. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2436. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2437. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2438. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2439. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2440. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2441. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2442. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2443. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2444. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2445. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2446. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2447. }
  2448. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2449. for (i = 0; i < hw->ports; i++)
  2450. sky2_gmac_reset(hw, i);
  2451. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2452. hw->st_idx = 0;
  2453. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2454. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2455. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2456. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2457. /* Set the list last index */
  2458. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2459. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2460. sky2_write8(hw, STAT_FIFO_WM, 16);
  2461. /* set Status-FIFO ISR watermark */
  2462. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2463. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2464. else
  2465. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2466. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2467. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2468. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2469. /* enable status unit */
  2470. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2471. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2472. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2473. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2474. }
  2475. static void sky2_restart(struct work_struct *work)
  2476. {
  2477. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2478. struct net_device *dev;
  2479. int i, err;
  2480. rtnl_lock();
  2481. for (i = 0; i < hw->ports; i++) {
  2482. dev = hw->dev[i];
  2483. if (netif_running(dev))
  2484. sky2_down(dev);
  2485. }
  2486. napi_disable(&hw->napi);
  2487. sky2_write32(hw, B0_IMSK, 0);
  2488. sky2_reset(hw);
  2489. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2490. napi_enable(&hw->napi);
  2491. for (i = 0; i < hw->ports; i++) {
  2492. dev = hw->dev[i];
  2493. if (netif_running(dev)) {
  2494. err = sky2_up(dev);
  2495. if (err) {
  2496. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2497. dev->name, err);
  2498. dev_close(dev);
  2499. }
  2500. }
  2501. }
  2502. rtnl_unlock();
  2503. }
  2504. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2505. {
  2506. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2507. }
  2508. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2509. {
  2510. const struct sky2_port *sky2 = netdev_priv(dev);
  2511. wol->supported = sky2_wol_supported(sky2->hw);
  2512. wol->wolopts = sky2->wol;
  2513. }
  2514. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2515. {
  2516. struct sky2_port *sky2 = netdev_priv(dev);
  2517. struct sky2_hw *hw = sky2->hw;
  2518. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2519. return -EOPNOTSUPP;
  2520. sky2->wol = wol->wolopts;
  2521. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2522. hw->chip_id == CHIP_ID_YUKON_EX ||
  2523. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2524. sky2_write32(hw, B0_CTST, sky2->wol
  2525. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2526. if (!netif_running(dev))
  2527. sky2_wol_init(sky2);
  2528. return 0;
  2529. }
  2530. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2531. {
  2532. if (sky2_is_copper(hw)) {
  2533. u32 modes = SUPPORTED_10baseT_Half
  2534. | SUPPORTED_10baseT_Full
  2535. | SUPPORTED_100baseT_Half
  2536. | SUPPORTED_100baseT_Full
  2537. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2538. if (hw->flags & SKY2_HW_GIGABIT)
  2539. modes |= SUPPORTED_1000baseT_Half
  2540. | SUPPORTED_1000baseT_Full;
  2541. return modes;
  2542. } else
  2543. return SUPPORTED_1000baseT_Half
  2544. | SUPPORTED_1000baseT_Full
  2545. | SUPPORTED_Autoneg
  2546. | SUPPORTED_FIBRE;
  2547. }
  2548. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2549. {
  2550. struct sky2_port *sky2 = netdev_priv(dev);
  2551. struct sky2_hw *hw = sky2->hw;
  2552. ecmd->transceiver = XCVR_INTERNAL;
  2553. ecmd->supported = sky2_supported_modes(hw);
  2554. ecmd->phy_address = PHY_ADDR_MARV;
  2555. if (sky2_is_copper(hw)) {
  2556. ecmd->port = PORT_TP;
  2557. ecmd->speed = sky2->speed;
  2558. } else {
  2559. ecmd->speed = SPEED_1000;
  2560. ecmd->port = PORT_FIBRE;
  2561. }
  2562. ecmd->advertising = sky2->advertising;
  2563. ecmd->autoneg = sky2->autoneg;
  2564. ecmd->duplex = sky2->duplex;
  2565. return 0;
  2566. }
  2567. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2568. {
  2569. struct sky2_port *sky2 = netdev_priv(dev);
  2570. const struct sky2_hw *hw = sky2->hw;
  2571. u32 supported = sky2_supported_modes(hw);
  2572. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2573. ecmd->advertising = supported;
  2574. sky2->duplex = -1;
  2575. sky2->speed = -1;
  2576. } else {
  2577. u32 setting;
  2578. switch (ecmd->speed) {
  2579. case SPEED_1000:
  2580. if (ecmd->duplex == DUPLEX_FULL)
  2581. setting = SUPPORTED_1000baseT_Full;
  2582. else if (ecmd->duplex == DUPLEX_HALF)
  2583. setting = SUPPORTED_1000baseT_Half;
  2584. else
  2585. return -EINVAL;
  2586. break;
  2587. case SPEED_100:
  2588. if (ecmd->duplex == DUPLEX_FULL)
  2589. setting = SUPPORTED_100baseT_Full;
  2590. else if (ecmd->duplex == DUPLEX_HALF)
  2591. setting = SUPPORTED_100baseT_Half;
  2592. else
  2593. return -EINVAL;
  2594. break;
  2595. case SPEED_10:
  2596. if (ecmd->duplex == DUPLEX_FULL)
  2597. setting = SUPPORTED_10baseT_Full;
  2598. else if (ecmd->duplex == DUPLEX_HALF)
  2599. setting = SUPPORTED_10baseT_Half;
  2600. else
  2601. return -EINVAL;
  2602. break;
  2603. default:
  2604. return -EINVAL;
  2605. }
  2606. if ((setting & supported) == 0)
  2607. return -EINVAL;
  2608. sky2->speed = ecmd->speed;
  2609. sky2->duplex = ecmd->duplex;
  2610. }
  2611. sky2->autoneg = ecmd->autoneg;
  2612. sky2->advertising = ecmd->advertising;
  2613. if (netif_running(dev)) {
  2614. sky2_phy_reinit(sky2);
  2615. sky2_set_multicast(dev);
  2616. }
  2617. return 0;
  2618. }
  2619. static void sky2_get_drvinfo(struct net_device *dev,
  2620. struct ethtool_drvinfo *info)
  2621. {
  2622. struct sky2_port *sky2 = netdev_priv(dev);
  2623. strcpy(info->driver, DRV_NAME);
  2624. strcpy(info->version, DRV_VERSION);
  2625. strcpy(info->fw_version, "N/A");
  2626. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2627. }
  2628. static const struct sky2_stat {
  2629. char name[ETH_GSTRING_LEN];
  2630. u16 offset;
  2631. } sky2_stats[] = {
  2632. { "tx_bytes", GM_TXO_OK_HI },
  2633. { "rx_bytes", GM_RXO_OK_HI },
  2634. { "tx_broadcast", GM_TXF_BC_OK },
  2635. { "rx_broadcast", GM_RXF_BC_OK },
  2636. { "tx_multicast", GM_TXF_MC_OK },
  2637. { "rx_multicast", GM_RXF_MC_OK },
  2638. { "tx_unicast", GM_TXF_UC_OK },
  2639. { "rx_unicast", GM_RXF_UC_OK },
  2640. { "tx_mac_pause", GM_TXF_MPAUSE },
  2641. { "rx_mac_pause", GM_RXF_MPAUSE },
  2642. { "collisions", GM_TXF_COL },
  2643. { "late_collision",GM_TXF_LAT_COL },
  2644. { "aborted", GM_TXF_ABO_COL },
  2645. { "single_collisions", GM_TXF_SNG_COL },
  2646. { "multi_collisions", GM_TXF_MUL_COL },
  2647. { "rx_short", GM_RXF_SHT },
  2648. { "rx_runt", GM_RXE_FRAG },
  2649. { "rx_64_byte_packets", GM_RXF_64B },
  2650. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2651. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2652. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2653. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2654. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2655. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2656. { "rx_too_long", GM_RXF_LNG_ERR },
  2657. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2658. { "rx_jabber", GM_RXF_JAB_PKT },
  2659. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2660. { "tx_64_byte_packets", GM_TXF_64B },
  2661. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2662. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2663. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2664. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2665. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2666. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2667. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2668. };
  2669. static u32 sky2_get_rx_csum(struct net_device *dev)
  2670. {
  2671. struct sky2_port *sky2 = netdev_priv(dev);
  2672. return sky2->rx_csum;
  2673. }
  2674. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2675. {
  2676. struct sky2_port *sky2 = netdev_priv(dev);
  2677. sky2->rx_csum = data;
  2678. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2679. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2680. return 0;
  2681. }
  2682. static u32 sky2_get_msglevel(struct net_device *netdev)
  2683. {
  2684. struct sky2_port *sky2 = netdev_priv(netdev);
  2685. return sky2->msg_enable;
  2686. }
  2687. static int sky2_nway_reset(struct net_device *dev)
  2688. {
  2689. struct sky2_port *sky2 = netdev_priv(dev);
  2690. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2691. return -EINVAL;
  2692. sky2_phy_reinit(sky2);
  2693. sky2_set_multicast(dev);
  2694. return 0;
  2695. }
  2696. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2697. {
  2698. struct sky2_hw *hw = sky2->hw;
  2699. unsigned port = sky2->port;
  2700. int i;
  2701. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2702. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2703. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2704. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2705. for (i = 2; i < count; i++)
  2706. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2707. }
  2708. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2709. {
  2710. struct sky2_port *sky2 = netdev_priv(netdev);
  2711. sky2->msg_enable = value;
  2712. }
  2713. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2714. {
  2715. switch (sset) {
  2716. case ETH_SS_STATS:
  2717. return ARRAY_SIZE(sky2_stats);
  2718. default:
  2719. return -EOPNOTSUPP;
  2720. }
  2721. }
  2722. static void sky2_get_ethtool_stats(struct net_device *dev,
  2723. struct ethtool_stats *stats, u64 * data)
  2724. {
  2725. struct sky2_port *sky2 = netdev_priv(dev);
  2726. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2727. }
  2728. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2729. {
  2730. int i;
  2731. switch (stringset) {
  2732. case ETH_SS_STATS:
  2733. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2734. memcpy(data + i * ETH_GSTRING_LEN,
  2735. sky2_stats[i].name, ETH_GSTRING_LEN);
  2736. break;
  2737. }
  2738. }
  2739. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2740. {
  2741. struct sky2_port *sky2 = netdev_priv(dev);
  2742. struct sky2_hw *hw = sky2->hw;
  2743. unsigned port = sky2->port;
  2744. const struct sockaddr *addr = p;
  2745. if (!is_valid_ether_addr(addr->sa_data))
  2746. return -EADDRNOTAVAIL;
  2747. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2748. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2749. dev->dev_addr, ETH_ALEN);
  2750. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2751. dev->dev_addr, ETH_ALEN);
  2752. /* virtual address for data */
  2753. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2754. /* physical address: used for pause frames */
  2755. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2756. return 0;
  2757. }
  2758. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2759. {
  2760. u32 bit;
  2761. bit = ether_crc(ETH_ALEN, addr) & 63;
  2762. filter[bit >> 3] |= 1 << (bit & 7);
  2763. }
  2764. static void sky2_set_multicast(struct net_device *dev)
  2765. {
  2766. struct sky2_port *sky2 = netdev_priv(dev);
  2767. struct sky2_hw *hw = sky2->hw;
  2768. unsigned port = sky2->port;
  2769. struct dev_mc_list *list = dev->mc_list;
  2770. u16 reg;
  2771. u8 filter[8];
  2772. int rx_pause;
  2773. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2774. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2775. memset(filter, 0, sizeof(filter));
  2776. reg = gma_read16(hw, port, GM_RX_CTRL);
  2777. reg |= GM_RXCR_UCF_ENA;
  2778. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2779. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2780. else if (dev->flags & IFF_ALLMULTI)
  2781. memset(filter, 0xff, sizeof(filter));
  2782. else if (dev->mc_count == 0 && !rx_pause)
  2783. reg &= ~GM_RXCR_MCF_ENA;
  2784. else {
  2785. int i;
  2786. reg |= GM_RXCR_MCF_ENA;
  2787. if (rx_pause)
  2788. sky2_add_filter(filter, pause_mc_addr);
  2789. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2790. sky2_add_filter(filter, list->dmi_addr);
  2791. }
  2792. gma_write16(hw, port, GM_MC_ADDR_H1,
  2793. (u16) filter[0] | ((u16) filter[1] << 8));
  2794. gma_write16(hw, port, GM_MC_ADDR_H2,
  2795. (u16) filter[2] | ((u16) filter[3] << 8));
  2796. gma_write16(hw, port, GM_MC_ADDR_H3,
  2797. (u16) filter[4] | ((u16) filter[5] << 8));
  2798. gma_write16(hw, port, GM_MC_ADDR_H4,
  2799. (u16) filter[6] | ((u16) filter[7] << 8));
  2800. gma_write16(hw, port, GM_RX_CTRL, reg);
  2801. }
  2802. /* Can have one global because blinking is controlled by
  2803. * ethtool and that is always under RTNL mutex
  2804. */
  2805. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2806. {
  2807. struct sky2_hw *hw = sky2->hw;
  2808. unsigned port = sky2->port;
  2809. spin_lock_bh(&sky2->phy_lock);
  2810. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2811. hw->chip_id == CHIP_ID_YUKON_EX ||
  2812. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2813. u16 pg;
  2814. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2815. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2816. switch (mode) {
  2817. case MO_LED_OFF:
  2818. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2819. PHY_M_LEDC_LOS_CTRL(8) |
  2820. PHY_M_LEDC_INIT_CTRL(8) |
  2821. PHY_M_LEDC_STA1_CTRL(8) |
  2822. PHY_M_LEDC_STA0_CTRL(8));
  2823. break;
  2824. case MO_LED_ON:
  2825. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2826. PHY_M_LEDC_LOS_CTRL(9) |
  2827. PHY_M_LEDC_INIT_CTRL(9) |
  2828. PHY_M_LEDC_STA1_CTRL(9) |
  2829. PHY_M_LEDC_STA0_CTRL(9));
  2830. break;
  2831. case MO_LED_BLINK:
  2832. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2833. PHY_M_LEDC_LOS_CTRL(0xa) |
  2834. PHY_M_LEDC_INIT_CTRL(0xa) |
  2835. PHY_M_LEDC_STA1_CTRL(0xa) |
  2836. PHY_M_LEDC_STA0_CTRL(0xa));
  2837. break;
  2838. case MO_LED_NORM:
  2839. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2840. PHY_M_LEDC_LOS_CTRL(1) |
  2841. PHY_M_LEDC_INIT_CTRL(8) |
  2842. PHY_M_LEDC_STA1_CTRL(7) |
  2843. PHY_M_LEDC_STA0_CTRL(7));
  2844. }
  2845. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2846. } else
  2847. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2848. PHY_M_LED_MO_DUP(mode) |
  2849. PHY_M_LED_MO_10(mode) |
  2850. PHY_M_LED_MO_100(mode) |
  2851. PHY_M_LED_MO_1000(mode) |
  2852. PHY_M_LED_MO_RX(mode) |
  2853. PHY_M_LED_MO_TX(mode));
  2854. spin_unlock_bh(&sky2->phy_lock);
  2855. }
  2856. /* blink LED's for finding board */
  2857. static int sky2_phys_id(struct net_device *dev, u32 data)
  2858. {
  2859. struct sky2_port *sky2 = netdev_priv(dev);
  2860. unsigned int i;
  2861. if (data == 0)
  2862. data = UINT_MAX;
  2863. for (i = 0; i < data; i++) {
  2864. sky2_led(sky2, MO_LED_ON);
  2865. if (msleep_interruptible(500))
  2866. break;
  2867. sky2_led(sky2, MO_LED_OFF);
  2868. if (msleep_interruptible(500))
  2869. break;
  2870. }
  2871. sky2_led(sky2, MO_LED_NORM);
  2872. return 0;
  2873. }
  2874. static void sky2_get_pauseparam(struct net_device *dev,
  2875. struct ethtool_pauseparam *ecmd)
  2876. {
  2877. struct sky2_port *sky2 = netdev_priv(dev);
  2878. switch (sky2->flow_mode) {
  2879. case FC_NONE:
  2880. ecmd->tx_pause = ecmd->rx_pause = 0;
  2881. break;
  2882. case FC_TX:
  2883. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2884. break;
  2885. case FC_RX:
  2886. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2887. break;
  2888. case FC_BOTH:
  2889. ecmd->tx_pause = ecmd->rx_pause = 1;
  2890. }
  2891. ecmd->autoneg = sky2->autoneg;
  2892. }
  2893. static int sky2_set_pauseparam(struct net_device *dev,
  2894. struct ethtool_pauseparam *ecmd)
  2895. {
  2896. struct sky2_port *sky2 = netdev_priv(dev);
  2897. sky2->autoneg = ecmd->autoneg;
  2898. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2899. if (netif_running(dev))
  2900. sky2_phy_reinit(sky2);
  2901. return 0;
  2902. }
  2903. static int sky2_get_coalesce(struct net_device *dev,
  2904. struct ethtool_coalesce *ecmd)
  2905. {
  2906. struct sky2_port *sky2 = netdev_priv(dev);
  2907. struct sky2_hw *hw = sky2->hw;
  2908. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2909. ecmd->tx_coalesce_usecs = 0;
  2910. else {
  2911. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2912. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2913. }
  2914. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2915. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2916. ecmd->rx_coalesce_usecs = 0;
  2917. else {
  2918. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2919. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2920. }
  2921. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2922. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2923. ecmd->rx_coalesce_usecs_irq = 0;
  2924. else {
  2925. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2926. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2927. }
  2928. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2929. return 0;
  2930. }
  2931. /* Note: this affect both ports */
  2932. static int sky2_set_coalesce(struct net_device *dev,
  2933. struct ethtool_coalesce *ecmd)
  2934. {
  2935. struct sky2_port *sky2 = netdev_priv(dev);
  2936. struct sky2_hw *hw = sky2->hw;
  2937. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2938. if (ecmd->tx_coalesce_usecs > tmax ||
  2939. ecmd->rx_coalesce_usecs > tmax ||
  2940. ecmd->rx_coalesce_usecs_irq > tmax)
  2941. return -EINVAL;
  2942. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2943. return -EINVAL;
  2944. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2945. return -EINVAL;
  2946. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2947. return -EINVAL;
  2948. if (ecmd->tx_coalesce_usecs == 0)
  2949. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2950. else {
  2951. sky2_write32(hw, STAT_TX_TIMER_INI,
  2952. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2953. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2954. }
  2955. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2956. if (ecmd->rx_coalesce_usecs == 0)
  2957. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2958. else {
  2959. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2960. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2961. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2962. }
  2963. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2964. if (ecmd->rx_coalesce_usecs_irq == 0)
  2965. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2966. else {
  2967. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2968. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2969. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2970. }
  2971. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2972. return 0;
  2973. }
  2974. static void sky2_get_ringparam(struct net_device *dev,
  2975. struct ethtool_ringparam *ering)
  2976. {
  2977. struct sky2_port *sky2 = netdev_priv(dev);
  2978. ering->rx_max_pending = RX_MAX_PENDING;
  2979. ering->rx_mini_max_pending = 0;
  2980. ering->rx_jumbo_max_pending = 0;
  2981. ering->tx_max_pending = TX_RING_SIZE - 1;
  2982. ering->rx_pending = sky2->rx_pending;
  2983. ering->rx_mini_pending = 0;
  2984. ering->rx_jumbo_pending = 0;
  2985. ering->tx_pending = sky2->tx_pending;
  2986. }
  2987. static int sky2_set_ringparam(struct net_device *dev,
  2988. struct ethtool_ringparam *ering)
  2989. {
  2990. struct sky2_port *sky2 = netdev_priv(dev);
  2991. int err = 0;
  2992. if (ering->rx_pending > RX_MAX_PENDING ||
  2993. ering->rx_pending < 8 ||
  2994. ering->tx_pending < MAX_SKB_TX_LE ||
  2995. ering->tx_pending > TX_RING_SIZE - 1)
  2996. return -EINVAL;
  2997. if (netif_running(dev))
  2998. sky2_down(dev);
  2999. sky2->rx_pending = ering->rx_pending;
  3000. sky2->tx_pending = ering->tx_pending;
  3001. if (netif_running(dev)) {
  3002. err = sky2_up(dev);
  3003. if (err)
  3004. dev_close(dev);
  3005. }
  3006. return err;
  3007. }
  3008. static int sky2_get_regs_len(struct net_device *dev)
  3009. {
  3010. return 0x4000;
  3011. }
  3012. /*
  3013. * Returns copy of control register region
  3014. * Note: ethtool_get_regs always provides full size (16k) buffer
  3015. */
  3016. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3017. void *p)
  3018. {
  3019. const struct sky2_port *sky2 = netdev_priv(dev);
  3020. const void __iomem *io = sky2->hw->regs;
  3021. unsigned int b;
  3022. regs->version = 1;
  3023. for (b = 0; b < 128; b++) {
  3024. /* This complicated switch statement is to make sure and
  3025. * only access regions that are unreserved.
  3026. * Some blocks are only valid on dual port cards.
  3027. * and block 3 has some special diagnostic registers that
  3028. * are poison.
  3029. */
  3030. switch (b) {
  3031. case 3:
  3032. /* skip diagnostic ram region */
  3033. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3034. break;
  3035. /* dual port cards only */
  3036. case 5: /* Tx Arbiter 2 */
  3037. case 9: /* RX2 */
  3038. case 14 ... 15: /* TX2 */
  3039. case 17: case 19: /* Ram Buffer 2 */
  3040. case 22 ... 23: /* Tx Ram Buffer 2 */
  3041. case 25: /* Rx MAC Fifo 1 */
  3042. case 27: /* Tx MAC Fifo 2 */
  3043. case 31: /* GPHY 2 */
  3044. case 40 ... 47: /* Pattern Ram 2 */
  3045. case 52: case 54: /* TCP Segmentation 2 */
  3046. case 112 ... 116: /* GMAC 2 */
  3047. if (sky2->hw->ports == 1)
  3048. goto reserved;
  3049. /* fall through */
  3050. case 0: /* Control */
  3051. case 2: /* Mac address */
  3052. case 4: /* Tx Arbiter 1 */
  3053. case 7: /* PCI express reg */
  3054. case 8: /* RX1 */
  3055. case 12 ... 13: /* TX1 */
  3056. case 16: case 18:/* Rx Ram Buffer 1 */
  3057. case 20 ... 21: /* Tx Ram Buffer 1 */
  3058. case 24: /* Rx MAC Fifo 1 */
  3059. case 26: /* Tx MAC Fifo 1 */
  3060. case 28 ... 29: /* Descriptor and status unit */
  3061. case 30: /* GPHY 1*/
  3062. case 32 ... 39: /* Pattern Ram 1 */
  3063. case 48: case 50: /* TCP Segmentation 1 */
  3064. case 56 ... 60: /* PCI space */
  3065. case 80 ... 84: /* GMAC 1 */
  3066. memcpy_fromio(p, io, 128);
  3067. break;
  3068. default:
  3069. reserved:
  3070. memset(p, 0, 128);
  3071. }
  3072. p += 128;
  3073. io += 128;
  3074. }
  3075. }
  3076. /* In order to do Jumbo packets on these chips, need to turn off the
  3077. * transmit store/forward. Therefore checksum offload won't work.
  3078. */
  3079. static int no_tx_offload(struct net_device *dev)
  3080. {
  3081. const struct sky2_port *sky2 = netdev_priv(dev);
  3082. const struct sky2_hw *hw = sky2->hw;
  3083. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3084. }
  3085. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3086. {
  3087. if (data && no_tx_offload(dev))
  3088. return -EINVAL;
  3089. return ethtool_op_set_tx_csum(dev, data);
  3090. }
  3091. static int sky2_set_tso(struct net_device *dev, u32 data)
  3092. {
  3093. if (data && no_tx_offload(dev))
  3094. return -EINVAL;
  3095. return ethtool_op_set_tso(dev, data);
  3096. }
  3097. static int sky2_get_eeprom_len(struct net_device *dev)
  3098. {
  3099. struct sky2_port *sky2 = netdev_priv(dev);
  3100. struct sky2_hw *hw = sky2->hw;
  3101. u16 reg2;
  3102. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3103. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3104. }
  3105. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3106. {
  3107. u32 val;
  3108. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3109. do {
  3110. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3111. } while (!(offset & PCI_VPD_ADDR_F));
  3112. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3113. return val;
  3114. }
  3115. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3116. {
  3117. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3118. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3119. do {
  3120. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3121. } while (offset & PCI_VPD_ADDR_F);
  3122. }
  3123. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3124. u8 *data)
  3125. {
  3126. struct sky2_port *sky2 = netdev_priv(dev);
  3127. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3128. int length = eeprom->len;
  3129. u16 offset = eeprom->offset;
  3130. if (!cap)
  3131. return -EINVAL;
  3132. eeprom->magic = SKY2_EEPROM_MAGIC;
  3133. while (length > 0) {
  3134. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3135. int n = min_t(int, length, sizeof(val));
  3136. memcpy(data, &val, n);
  3137. length -= n;
  3138. data += n;
  3139. offset += n;
  3140. }
  3141. return 0;
  3142. }
  3143. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3144. u8 *data)
  3145. {
  3146. struct sky2_port *sky2 = netdev_priv(dev);
  3147. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3148. int length = eeprom->len;
  3149. u16 offset = eeprom->offset;
  3150. if (!cap)
  3151. return -EINVAL;
  3152. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3153. return -EINVAL;
  3154. while (length > 0) {
  3155. u32 val;
  3156. int n = min_t(int, length, sizeof(val));
  3157. if (n < sizeof(val))
  3158. val = sky2_vpd_read(sky2->hw, cap, offset);
  3159. memcpy(&val, data, n);
  3160. sky2_vpd_write(sky2->hw, cap, offset, val);
  3161. length -= n;
  3162. data += n;
  3163. offset += n;
  3164. }
  3165. return 0;
  3166. }
  3167. static const struct ethtool_ops sky2_ethtool_ops = {
  3168. .get_settings = sky2_get_settings,
  3169. .set_settings = sky2_set_settings,
  3170. .get_drvinfo = sky2_get_drvinfo,
  3171. .get_wol = sky2_get_wol,
  3172. .set_wol = sky2_set_wol,
  3173. .get_msglevel = sky2_get_msglevel,
  3174. .set_msglevel = sky2_set_msglevel,
  3175. .nway_reset = sky2_nway_reset,
  3176. .get_regs_len = sky2_get_regs_len,
  3177. .get_regs = sky2_get_regs,
  3178. .get_link = ethtool_op_get_link,
  3179. .get_eeprom_len = sky2_get_eeprom_len,
  3180. .get_eeprom = sky2_get_eeprom,
  3181. .set_eeprom = sky2_set_eeprom,
  3182. .set_sg = ethtool_op_set_sg,
  3183. .set_tx_csum = sky2_set_tx_csum,
  3184. .set_tso = sky2_set_tso,
  3185. .get_rx_csum = sky2_get_rx_csum,
  3186. .set_rx_csum = sky2_set_rx_csum,
  3187. .get_strings = sky2_get_strings,
  3188. .get_coalesce = sky2_get_coalesce,
  3189. .set_coalesce = sky2_set_coalesce,
  3190. .get_ringparam = sky2_get_ringparam,
  3191. .set_ringparam = sky2_set_ringparam,
  3192. .get_pauseparam = sky2_get_pauseparam,
  3193. .set_pauseparam = sky2_set_pauseparam,
  3194. .phys_id = sky2_phys_id,
  3195. .get_sset_count = sky2_get_sset_count,
  3196. .get_ethtool_stats = sky2_get_ethtool_stats,
  3197. };
  3198. #ifdef CONFIG_SKY2_DEBUG
  3199. static struct dentry *sky2_debug;
  3200. static int sky2_debug_show(struct seq_file *seq, void *v)
  3201. {
  3202. struct net_device *dev = seq->private;
  3203. const struct sky2_port *sky2 = netdev_priv(dev);
  3204. struct sky2_hw *hw = sky2->hw;
  3205. unsigned port = sky2->port;
  3206. unsigned idx, last;
  3207. int sop;
  3208. if (!netif_running(dev))
  3209. return -ENETDOWN;
  3210. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3211. sky2_read32(hw, B0_ISRC),
  3212. sky2_read32(hw, B0_IMSK),
  3213. sky2_read32(hw, B0_Y2_SP_ICR));
  3214. napi_disable(&hw->napi);
  3215. last = sky2_read16(hw, STAT_PUT_IDX);
  3216. if (hw->st_idx == last)
  3217. seq_puts(seq, "Status ring (empty)\n");
  3218. else {
  3219. seq_puts(seq, "Status ring\n");
  3220. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3221. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3222. const struct sky2_status_le *le = hw->st_le + idx;
  3223. seq_printf(seq, "[%d] %#x %d %#x\n",
  3224. idx, le->opcode, le->length, le->status);
  3225. }
  3226. seq_puts(seq, "\n");
  3227. }
  3228. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3229. sky2->tx_cons, sky2->tx_prod,
  3230. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3231. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3232. /* Dump contents of tx ring */
  3233. sop = 1;
  3234. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3235. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3236. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3237. u32 a = le32_to_cpu(le->addr);
  3238. if (sop)
  3239. seq_printf(seq, "%u:", idx);
  3240. sop = 0;
  3241. switch(le->opcode & ~HW_OWNER) {
  3242. case OP_ADDR64:
  3243. seq_printf(seq, " %#x:", a);
  3244. break;
  3245. case OP_LRGLEN:
  3246. seq_printf(seq, " mtu=%d", a);
  3247. break;
  3248. case OP_VLAN:
  3249. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3250. break;
  3251. case OP_TCPLISW:
  3252. seq_printf(seq, " csum=%#x", a);
  3253. break;
  3254. case OP_LARGESEND:
  3255. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3256. break;
  3257. case OP_PACKET:
  3258. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3259. break;
  3260. case OP_BUFFER:
  3261. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3262. break;
  3263. default:
  3264. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3265. a, le16_to_cpu(le->length));
  3266. }
  3267. if (le->ctrl & EOP) {
  3268. seq_putc(seq, '\n');
  3269. sop = 1;
  3270. }
  3271. }
  3272. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3273. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3274. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3275. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3276. sky2_read32(hw, B0_Y2_SP_LISR);
  3277. napi_enable(&hw->napi);
  3278. return 0;
  3279. }
  3280. static int sky2_debug_open(struct inode *inode, struct file *file)
  3281. {
  3282. return single_open(file, sky2_debug_show, inode->i_private);
  3283. }
  3284. static const struct file_operations sky2_debug_fops = {
  3285. .owner = THIS_MODULE,
  3286. .open = sky2_debug_open,
  3287. .read = seq_read,
  3288. .llseek = seq_lseek,
  3289. .release = single_release,
  3290. };
  3291. /*
  3292. * Use network device events to create/remove/rename
  3293. * debugfs file entries
  3294. */
  3295. static int sky2_device_event(struct notifier_block *unused,
  3296. unsigned long event, void *ptr)
  3297. {
  3298. struct net_device *dev = ptr;
  3299. struct sky2_port *sky2 = netdev_priv(dev);
  3300. if (dev->open != sky2_up || !sky2_debug)
  3301. return NOTIFY_DONE;
  3302. switch(event) {
  3303. case NETDEV_CHANGENAME:
  3304. if (sky2->debugfs) {
  3305. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3306. sky2_debug, dev->name);
  3307. }
  3308. break;
  3309. case NETDEV_GOING_DOWN:
  3310. if (sky2->debugfs) {
  3311. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3312. dev->name);
  3313. debugfs_remove(sky2->debugfs);
  3314. sky2->debugfs = NULL;
  3315. }
  3316. break;
  3317. case NETDEV_UP:
  3318. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3319. sky2_debug, dev,
  3320. &sky2_debug_fops);
  3321. if (IS_ERR(sky2->debugfs))
  3322. sky2->debugfs = NULL;
  3323. }
  3324. return NOTIFY_DONE;
  3325. }
  3326. static struct notifier_block sky2_notifier = {
  3327. .notifier_call = sky2_device_event,
  3328. };
  3329. static __init void sky2_debug_init(void)
  3330. {
  3331. struct dentry *ent;
  3332. ent = debugfs_create_dir("sky2", NULL);
  3333. if (!ent || IS_ERR(ent))
  3334. return;
  3335. sky2_debug = ent;
  3336. register_netdevice_notifier(&sky2_notifier);
  3337. }
  3338. static __exit void sky2_debug_cleanup(void)
  3339. {
  3340. if (sky2_debug) {
  3341. unregister_netdevice_notifier(&sky2_notifier);
  3342. debugfs_remove(sky2_debug);
  3343. sky2_debug = NULL;
  3344. }
  3345. }
  3346. #else
  3347. #define sky2_debug_init()
  3348. #define sky2_debug_cleanup()
  3349. #endif
  3350. /* Initialize network device */
  3351. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3352. unsigned port,
  3353. int highmem, int wol)
  3354. {
  3355. struct sky2_port *sky2;
  3356. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3357. if (!dev) {
  3358. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3359. return NULL;
  3360. }
  3361. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3362. dev->irq = hw->pdev->irq;
  3363. dev->open = sky2_up;
  3364. dev->stop = sky2_down;
  3365. dev->do_ioctl = sky2_ioctl;
  3366. dev->hard_start_xmit = sky2_xmit_frame;
  3367. dev->set_multicast_list = sky2_set_multicast;
  3368. dev->set_mac_address = sky2_set_mac_address;
  3369. dev->change_mtu = sky2_change_mtu;
  3370. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3371. dev->tx_timeout = sky2_tx_timeout;
  3372. dev->watchdog_timeo = TX_WATCHDOG;
  3373. #ifdef CONFIG_NET_POLL_CONTROLLER
  3374. if (port == 0)
  3375. dev->poll_controller = sky2_netpoll;
  3376. #endif
  3377. sky2 = netdev_priv(dev);
  3378. sky2->netdev = dev;
  3379. sky2->hw = hw;
  3380. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3381. /* Auto speed and flow control */
  3382. sky2->autoneg = AUTONEG_ENABLE;
  3383. sky2->flow_mode = FC_BOTH;
  3384. sky2->duplex = -1;
  3385. sky2->speed = -1;
  3386. sky2->advertising = sky2_supported_modes(hw);
  3387. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3388. sky2->wol = wol;
  3389. spin_lock_init(&sky2->phy_lock);
  3390. sky2->tx_pending = TX_DEF_PENDING;
  3391. sky2->rx_pending = RX_DEF_PENDING;
  3392. hw->dev[port] = dev;
  3393. sky2->port = port;
  3394. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3395. if (highmem)
  3396. dev->features |= NETIF_F_HIGHDMA;
  3397. #ifdef SKY2_VLAN_TAG_USED
  3398. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3399. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3400. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3401. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3402. dev->vlan_rx_register = sky2_vlan_rx_register;
  3403. }
  3404. #endif
  3405. /* read the mac address */
  3406. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3407. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3408. return dev;
  3409. }
  3410. static void __devinit sky2_show_addr(struct net_device *dev)
  3411. {
  3412. const struct sky2_port *sky2 = netdev_priv(dev);
  3413. DECLARE_MAC_BUF(mac);
  3414. if (netif_msg_probe(sky2))
  3415. printk(KERN_INFO PFX "%s: addr %s\n",
  3416. dev->name, print_mac(mac, dev->dev_addr));
  3417. }
  3418. /* Handle software interrupt used during MSI test */
  3419. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3420. {
  3421. struct sky2_hw *hw = dev_id;
  3422. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3423. if (status == 0)
  3424. return IRQ_NONE;
  3425. if (status & Y2_IS_IRQ_SW) {
  3426. hw->flags |= SKY2_HW_USE_MSI;
  3427. wake_up(&hw->msi_wait);
  3428. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3429. }
  3430. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3431. return IRQ_HANDLED;
  3432. }
  3433. /* Test interrupt path by forcing a a software IRQ */
  3434. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3435. {
  3436. struct pci_dev *pdev = hw->pdev;
  3437. int err;
  3438. init_waitqueue_head (&hw->msi_wait);
  3439. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3440. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3441. if (err) {
  3442. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3443. return err;
  3444. }
  3445. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3446. sky2_read8(hw, B0_CTST);
  3447. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3448. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3449. /* MSI test failed, go back to INTx mode */
  3450. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3451. "switching to INTx mode.\n");
  3452. err = -EOPNOTSUPP;
  3453. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3454. }
  3455. sky2_write32(hw, B0_IMSK, 0);
  3456. sky2_read32(hw, B0_IMSK);
  3457. free_irq(pdev->irq, hw);
  3458. return err;
  3459. }
  3460. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3461. {
  3462. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3463. u16 value;
  3464. if (!pm)
  3465. return 0;
  3466. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3467. return 0;
  3468. return value & PCI_PM_CTRL_PME_ENABLE;
  3469. }
  3470. /* This driver supports yukon2 chipset only */
  3471. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3472. {
  3473. const char *name[] = {
  3474. "XL", /* 0xb3 */
  3475. "EC Ultra", /* 0xb4 */
  3476. "Extreme", /* 0xb5 */
  3477. "EC", /* 0xb6 */
  3478. "FE", /* 0xb7 */
  3479. "FE+", /* 0xb8 */
  3480. "Supreme", /* 0xb9 */
  3481. "UL 2", /* 0xba */
  3482. };
  3483. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3484. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3485. else
  3486. snprintf(buf, sz, "(chip %#x)", chipid);
  3487. return buf;
  3488. }
  3489. static int __devinit sky2_probe(struct pci_dev *pdev,
  3490. const struct pci_device_id *ent)
  3491. {
  3492. struct net_device *dev;
  3493. struct sky2_hw *hw;
  3494. int err, using_dac = 0, wol_default;
  3495. char buf1[16];
  3496. err = pci_enable_device(pdev);
  3497. if (err) {
  3498. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3499. goto err_out;
  3500. }
  3501. err = pci_request_regions(pdev, DRV_NAME);
  3502. if (err) {
  3503. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3504. goto err_out_disable;
  3505. }
  3506. pci_set_master(pdev);
  3507. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3508. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3509. using_dac = 1;
  3510. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3511. if (err < 0) {
  3512. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3513. "for consistent allocations\n");
  3514. goto err_out_free_regions;
  3515. }
  3516. } else {
  3517. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3518. if (err) {
  3519. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3520. goto err_out_free_regions;
  3521. }
  3522. }
  3523. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3524. err = -ENOMEM;
  3525. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3526. if (!hw) {
  3527. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3528. goto err_out_free_regions;
  3529. }
  3530. hw->pdev = pdev;
  3531. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3532. if (!hw->regs) {
  3533. dev_err(&pdev->dev, "cannot map device registers\n");
  3534. goto err_out_free_hw;
  3535. }
  3536. #ifdef __BIG_ENDIAN
  3537. /* The sk98lin vendor driver uses hardware byte swapping but
  3538. * this driver uses software swapping.
  3539. */
  3540. {
  3541. u32 reg;
  3542. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3543. reg &= ~PCI_REV_DESC;
  3544. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3545. }
  3546. #endif
  3547. /* ring for status responses */
  3548. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3549. if (!hw->st_le)
  3550. goto err_out_iounmap;
  3551. err = sky2_init(hw);
  3552. if (err)
  3553. goto err_out_iounmap;
  3554. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
  3555. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3556. pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
  3557. hw->chip_rev);
  3558. sky2_reset(hw);
  3559. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3560. if (!dev) {
  3561. err = -ENOMEM;
  3562. goto err_out_free_pci;
  3563. }
  3564. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3565. err = sky2_test_msi(hw);
  3566. if (err == -EOPNOTSUPP)
  3567. pci_disable_msi(pdev);
  3568. else if (err)
  3569. goto err_out_free_netdev;
  3570. }
  3571. err = register_netdev(dev);
  3572. if (err) {
  3573. dev_err(&pdev->dev, "cannot register net device\n");
  3574. goto err_out_free_netdev;
  3575. }
  3576. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3577. err = request_irq(pdev->irq, sky2_intr,
  3578. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3579. dev->name, hw);
  3580. if (err) {
  3581. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3582. goto err_out_unregister;
  3583. }
  3584. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3585. napi_enable(&hw->napi);
  3586. sky2_show_addr(dev);
  3587. if (hw->ports > 1) {
  3588. struct net_device *dev1;
  3589. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3590. if (!dev1)
  3591. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3592. else if ((err = register_netdev(dev1))) {
  3593. dev_warn(&pdev->dev,
  3594. "register of second port failed (%d)\n", err);
  3595. hw->dev[1] = NULL;
  3596. free_netdev(dev1);
  3597. } else
  3598. sky2_show_addr(dev1);
  3599. }
  3600. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3601. INIT_WORK(&hw->restart_work, sky2_restart);
  3602. pci_set_drvdata(pdev, hw);
  3603. return 0;
  3604. err_out_unregister:
  3605. if (hw->flags & SKY2_HW_USE_MSI)
  3606. pci_disable_msi(pdev);
  3607. unregister_netdev(dev);
  3608. err_out_free_netdev:
  3609. free_netdev(dev);
  3610. err_out_free_pci:
  3611. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3612. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3613. err_out_iounmap:
  3614. iounmap(hw->regs);
  3615. err_out_free_hw:
  3616. kfree(hw);
  3617. err_out_free_regions:
  3618. pci_release_regions(pdev);
  3619. err_out_disable:
  3620. pci_disable_device(pdev);
  3621. err_out:
  3622. pci_set_drvdata(pdev, NULL);
  3623. return err;
  3624. }
  3625. static void __devexit sky2_remove(struct pci_dev *pdev)
  3626. {
  3627. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3628. int i;
  3629. if (!hw)
  3630. return;
  3631. del_timer_sync(&hw->watchdog_timer);
  3632. cancel_work_sync(&hw->restart_work);
  3633. for (i = hw->ports-1; i >= 0; --i)
  3634. unregister_netdev(hw->dev[i]);
  3635. sky2_write32(hw, B0_IMSK, 0);
  3636. sky2_power_aux(hw);
  3637. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3638. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3639. sky2_read8(hw, B0_CTST);
  3640. free_irq(pdev->irq, hw);
  3641. if (hw->flags & SKY2_HW_USE_MSI)
  3642. pci_disable_msi(pdev);
  3643. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3644. pci_release_regions(pdev);
  3645. pci_disable_device(pdev);
  3646. for (i = hw->ports-1; i >= 0; --i)
  3647. free_netdev(hw->dev[i]);
  3648. iounmap(hw->regs);
  3649. kfree(hw);
  3650. pci_set_drvdata(pdev, NULL);
  3651. }
  3652. #ifdef CONFIG_PM
  3653. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3654. {
  3655. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3656. int i, wol = 0;
  3657. if (!hw)
  3658. return 0;
  3659. del_timer_sync(&hw->watchdog_timer);
  3660. cancel_work_sync(&hw->restart_work);
  3661. for (i = 0; i < hw->ports; i++) {
  3662. struct net_device *dev = hw->dev[i];
  3663. struct sky2_port *sky2 = netdev_priv(dev);
  3664. netif_device_detach(dev);
  3665. if (netif_running(dev))
  3666. sky2_down(dev);
  3667. if (sky2->wol)
  3668. sky2_wol_init(sky2);
  3669. wol |= sky2->wol;
  3670. }
  3671. sky2_write32(hw, B0_IMSK, 0);
  3672. napi_disable(&hw->napi);
  3673. sky2_power_aux(hw);
  3674. pci_save_state(pdev);
  3675. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3676. sky2_power_state(hw, pci_choose_state(pdev, state));
  3677. return 0;
  3678. }
  3679. static int sky2_resume(struct pci_dev *pdev)
  3680. {
  3681. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3682. int i, err;
  3683. if (!hw)
  3684. return 0;
  3685. sky2_power_state(hw, PCI_D0);
  3686. err = pci_restore_state(pdev);
  3687. if (err)
  3688. goto out;
  3689. pci_enable_wake(pdev, PCI_D0, 0);
  3690. /* Re-enable all clocks */
  3691. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3692. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3693. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3694. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3695. sky2_reset(hw);
  3696. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3697. napi_enable(&hw->napi);
  3698. for (i = 0; i < hw->ports; i++) {
  3699. struct net_device *dev = hw->dev[i];
  3700. netif_device_attach(dev);
  3701. if (netif_running(dev)) {
  3702. err = sky2_up(dev);
  3703. if (err) {
  3704. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3705. dev->name, err);
  3706. rtnl_lock();
  3707. dev_close(dev);
  3708. rtnl_unlock();
  3709. goto out;
  3710. }
  3711. }
  3712. }
  3713. return 0;
  3714. out:
  3715. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3716. pci_disable_device(pdev);
  3717. return err;
  3718. }
  3719. #endif
  3720. static void sky2_shutdown(struct pci_dev *pdev)
  3721. {
  3722. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3723. int i, wol = 0;
  3724. if (!hw)
  3725. return;
  3726. del_timer_sync(&hw->watchdog_timer);
  3727. for (i = 0; i < hw->ports; i++) {
  3728. struct net_device *dev = hw->dev[i];
  3729. struct sky2_port *sky2 = netdev_priv(dev);
  3730. if (sky2->wol) {
  3731. wol = 1;
  3732. sky2_wol_init(sky2);
  3733. }
  3734. }
  3735. if (wol)
  3736. sky2_power_aux(hw);
  3737. pci_enable_wake(pdev, PCI_D3hot, wol);
  3738. pci_enable_wake(pdev, PCI_D3cold, wol);
  3739. pci_disable_device(pdev);
  3740. sky2_power_state(hw, PCI_D3hot);
  3741. }
  3742. static struct pci_driver sky2_driver = {
  3743. .name = DRV_NAME,
  3744. .id_table = sky2_id_table,
  3745. .probe = sky2_probe,
  3746. .remove = __devexit_p(sky2_remove),
  3747. #ifdef CONFIG_PM
  3748. .suspend = sky2_suspend,
  3749. .resume = sky2_resume,
  3750. #endif
  3751. .shutdown = sky2_shutdown,
  3752. };
  3753. static int __init sky2_init_module(void)
  3754. {
  3755. sky2_debug_init();
  3756. return pci_register_driver(&sky2_driver);
  3757. }
  3758. static void __exit sky2_cleanup_module(void)
  3759. {
  3760. pci_unregister_driver(&sky2_driver);
  3761. sky2_debug_cleanup();
  3762. }
  3763. module_init(sky2_init_module);
  3764. module_exit(sky2_cleanup_module);
  3765. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3766. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3767. MODULE_LICENSE("GPL");
  3768. MODULE_VERSION(DRV_VERSION);