netxen_nic_hw.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <net/ip.h>
  37. struct netxen_recv_crb recv_crb_registers[] = {
  38. /*
  39. * Instance 0.
  40. */
  41. {
  42. /* rcv_desc_crb: */
  43. {
  44. {
  45. /* crb_rcv_producer_offset: */
  46. NETXEN_NIC_REG(0x100),
  47. /* crb_rcv_consumer_offset: */
  48. NETXEN_NIC_REG(0x104),
  49. /* crb_gloablrcv_ring: */
  50. NETXEN_NIC_REG(0x108),
  51. /* crb_rcv_ring_size */
  52. NETXEN_NIC_REG(0x10c),
  53. },
  54. /* Jumbo frames */
  55. {
  56. /* crb_rcv_producer_offset: */
  57. NETXEN_NIC_REG(0x110),
  58. /* crb_rcv_consumer_offset: */
  59. NETXEN_NIC_REG(0x114),
  60. /* crb_gloablrcv_ring: */
  61. NETXEN_NIC_REG(0x118),
  62. /* crb_rcv_ring_size */
  63. NETXEN_NIC_REG(0x11c),
  64. },
  65. /* LRO */
  66. {
  67. /* crb_rcv_producer_offset: */
  68. NETXEN_NIC_REG(0x120),
  69. /* crb_rcv_consumer_offset: */
  70. NETXEN_NIC_REG(0x124),
  71. /* crb_gloablrcv_ring: */
  72. NETXEN_NIC_REG(0x128),
  73. /* crb_rcv_ring_size */
  74. NETXEN_NIC_REG(0x12c),
  75. }
  76. },
  77. /* crb_rcvstatus_ring: */
  78. NETXEN_NIC_REG(0x130),
  79. /* crb_rcv_status_producer: */
  80. NETXEN_NIC_REG(0x134),
  81. /* crb_rcv_status_consumer: */
  82. NETXEN_NIC_REG(0x138),
  83. /* crb_rcvpeg_state: */
  84. NETXEN_NIC_REG(0x13c),
  85. /* crb_status_ring_size */
  86. NETXEN_NIC_REG(0x140),
  87. },
  88. /*
  89. * Instance 1,
  90. */
  91. {
  92. /* rcv_desc_crb: */
  93. {
  94. {
  95. /* crb_rcv_producer_offset: */
  96. NETXEN_NIC_REG(0x144),
  97. /* crb_rcv_consumer_offset: */
  98. NETXEN_NIC_REG(0x148),
  99. /* crb_globalrcv_ring: */
  100. NETXEN_NIC_REG(0x14c),
  101. /* crb_rcv_ring_size */
  102. NETXEN_NIC_REG(0x150),
  103. },
  104. /* Jumbo frames */
  105. {
  106. /* crb_rcv_producer_offset: */
  107. NETXEN_NIC_REG(0x154),
  108. /* crb_rcv_consumer_offset: */
  109. NETXEN_NIC_REG(0x158),
  110. /* crb_globalrcv_ring: */
  111. NETXEN_NIC_REG(0x15c),
  112. /* crb_rcv_ring_size */
  113. NETXEN_NIC_REG(0x160),
  114. },
  115. /* LRO */
  116. {
  117. /* crb_rcv_producer_offset: */
  118. NETXEN_NIC_REG(0x164),
  119. /* crb_rcv_consumer_offset: */
  120. NETXEN_NIC_REG(0x168),
  121. /* crb_globalrcv_ring: */
  122. NETXEN_NIC_REG(0x16c),
  123. /* crb_rcv_ring_size */
  124. NETXEN_NIC_REG(0x170),
  125. }
  126. },
  127. /* crb_rcvstatus_ring: */
  128. NETXEN_NIC_REG(0x174),
  129. /* crb_rcv_status_producer: */
  130. NETXEN_NIC_REG(0x178),
  131. /* crb_rcv_status_consumer: */
  132. NETXEN_NIC_REG(0x17c),
  133. /* crb_rcvpeg_state: */
  134. NETXEN_NIC_REG(0x180),
  135. /* crb_status_ring_size */
  136. NETXEN_NIC_REG(0x184),
  137. },
  138. /*
  139. * Instance 2,
  140. */
  141. {
  142. {
  143. {
  144. /* crb_rcv_producer_offset: */
  145. NETXEN_NIC_REG(0x1d8),
  146. /* crb_rcv_consumer_offset: */
  147. NETXEN_NIC_REG(0x1dc),
  148. /* crb_gloablrcv_ring: */
  149. NETXEN_NIC_REG(0x1f0),
  150. /* crb_rcv_ring_size */
  151. NETXEN_NIC_REG(0x1f4),
  152. },
  153. /* Jumbo frames */
  154. {
  155. /* crb_rcv_producer_offset: */
  156. NETXEN_NIC_REG(0x1f8),
  157. /* crb_rcv_consumer_offset: */
  158. NETXEN_NIC_REG(0x1fc),
  159. /* crb_gloablrcv_ring: */
  160. NETXEN_NIC_REG(0x200),
  161. /* crb_rcv_ring_size */
  162. NETXEN_NIC_REG(0x204),
  163. },
  164. /* LRO */
  165. {
  166. /* crb_rcv_producer_offset: */
  167. NETXEN_NIC_REG(0x208),
  168. /* crb_rcv_consumer_offset: */
  169. NETXEN_NIC_REG(0x20c),
  170. /* crb_gloablrcv_ring: */
  171. NETXEN_NIC_REG(0x210),
  172. /* crb_rcv_ring_size */
  173. NETXEN_NIC_REG(0x214),
  174. }
  175. },
  176. /* crb_rcvstatus_ring: */
  177. NETXEN_NIC_REG(0x218),
  178. /* crb_rcv_status_producer: */
  179. NETXEN_NIC_REG(0x21c),
  180. /* crb_rcv_status_consumer: */
  181. NETXEN_NIC_REG(0x220),
  182. /* crb_rcvpeg_state: */
  183. NETXEN_NIC_REG(0x224),
  184. /* crb_status_ring_size */
  185. NETXEN_NIC_REG(0x228),
  186. },
  187. /*
  188. * Instance 3,
  189. */
  190. {
  191. {
  192. {
  193. /* crb_rcv_producer_offset: */
  194. NETXEN_NIC_REG(0x22c),
  195. /* crb_rcv_consumer_offset: */
  196. NETXEN_NIC_REG(0x230),
  197. /* crb_gloablrcv_ring: */
  198. NETXEN_NIC_REG(0x234),
  199. /* crb_rcv_ring_size */
  200. NETXEN_NIC_REG(0x238),
  201. },
  202. /* Jumbo frames */
  203. {
  204. /* crb_rcv_producer_offset: */
  205. NETXEN_NIC_REG(0x23c),
  206. /* crb_rcv_consumer_offset: */
  207. NETXEN_NIC_REG(0x240),
  208. /* crb_gloablrcv_ring: */
  209. NETXEN_NIC_REG(0x244),
  210. /* crb_rcv_ring_size */
  211. NETXEN_NIC_REG(0x248),
  212. },
  213. /* LRO */
  214. {
  215. /* crb_rcv_producer_offset: */
  216. NETXEN_NIC_REG(0x24c),
  217. /* crb_rcv_consumer_offset: */
  218. NETXEN_NIC_REG(0x250),
  219. /* crb_gloablrcv_ring: */
  220. NETXEN_NIC_REG(0x254),
  221. /* crb_rcv_ring_size */
  222. NETXEN_NIC_REG(0x258),
  223. }
  224. },
  225. /* crb_rcvstatus_ring: */
  226. NETXEN_NIC_REG(0x25c),
  227. /* crb_rcv_status_producer: */
  228. NETXEN_NIC_REG(0x260),
  229. /* crb_rcv_status_consumer: */
  230. NETXEN_NIC_REG(0x264),
  231. /* crb_rcvpeg_state: */
  232. NETXEN_NIC_REG(0x268),
  233. /* crb_status_ring_size */
  234. NETXEN_NIC_REG(0x26c),
  235. },
  236. };
  237. static u64 ctx_addr_sig_regs[][3] = {
  238. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  239. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  240. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  241. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  242. };
  243. #define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
  244. #define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
  245. #define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
  246. /* PCI Windowing for DDR regions. */
  247. #define ADDR_IN_RANGE(addr, low, high) \
  248. (((addr) <= (high)) && ((addr) >= (low)))
  249. #define NETXEN_FLASH_BASE (NETXEN_BOOTLD_START)
  250. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  251. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  252. #define NETXEN_MIN_MTU 64
  253. #define NETXEN_ETH_FCS_SIZE 4
  254. #define NETXEN_ENET_HEADER_SIZE 14
  255. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  256. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  257. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  258. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  259. #define lower32(x) ((u32)((x) & 0xffffffff))
  260. #define upper32(x) \
  261. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  262. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  263. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  264. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  265. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  266. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  267. static unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  268. unsigned long long addr);
  269. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  270. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  271. {
  272. struct netxen_adapter *adapter = netdev_priv(netdev);
  273. struct sockaddr *addr = p;
  274. if (netif_running(netdev))
  275. return -EBUSY;
  276. if (!is_valid_ether_addr(addr->sa_data))
  277. return -EADDRNOTAVAIL;
  278. DPRINTK(INFO, "valid ether addr\n");
  279. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  280. if (adapter->macaddr_set)
  281. adapter->macaddr_set(adapter, addr->sa_data);
  282. return 0;
  283. }
  284. /*
  285. * netxen_nic_set_multi - Multicast
  286. */
  287. void netxen_nic_set_multi(struct net_device *netdev)
  288. {
  289. struct netxen_adapter *adapter = netdev_priv(netdev);
  290. struct dev_mc_list *mc_ptr;
  291. mc_ptr = netdev->mc_list;
  292. if (netdev->flags & IFF_PROMISC) {
  293. if (adapter->set_promisc)
  294. adapter->set_promisc(adapter,
  295. NETXEN_NIU_PROMISC_MODE);
  296. } else {
  297. if (adapter->unset_promisc)
  298. adapter->unset_promisc(adapter,
  299. NETXEN_NIU_NON_PROMISC_MODE);
  300. }
  301. }
  302. /*
  303. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  304. * @returns 0 on success, negative on failure
  305. */
  306. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  307. {
  308. struct netxen_adapter *adapter = netdev_priv(netdev);
  309. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  310. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  311. printk(KERN_ERR "%s: %s %d is not supported.\n",
  312. netxen_nic_driver_name, netdev->name, mtu);
  313. return -EINVAL;
  314. }
  315. if (adapter->set_mtu)
  316. adapter->set_mtu(adapter, mtu);
  317. netdev->mtu = mtu;
  318. return 0;
  319. }
  320. /*
  321. * check if the firmware has been downloaded and ready to run and
  322. * setup the address for the descriptors in the adapter
  323. */
  324. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  325. {
  326. struct netxen_hardware_context *hw = &adapter->ahw;
  327. u32 state = 0;
  328. void *addr;
  329. int loops = 0, err = 0;
  330. int ctx, ring;
  331. struct netxen_recv_context *recv_ctx;
  332. struct netxen_rcv_desc_ctx *rcv_desc;
  333. int func_id = adapter->portnum;
  334. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  335. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  336. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  337. pci_base_offset(adapter, NETXEN_CRB_CAM));
  338. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  339. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  340. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  341. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  342. loops = 0;
  343. state = 0;
  344. /* Window 1 call */
  345. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  346. recv_crb_registers[ctx].
  347. crb_rcvpeg_state));
  348. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  349. msleep(1);
  350. /* Window 1 call */
  351. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  352. recv_crb_registers
  353. [ctx].
  354. crb_rcvpeg_state));
  355. loops++;
  356. }
  357. if (loops >= 20) {
  358. printk(KERN_ERR "Rcv Peg initialization not complete:"
  359. "%x.\n", state);
  360. err = -EIO;
  361. return err;
  362. }
  363. }
  364. adapter->intr_scheme = readl(
  365. NETXEN_CRB_NORMALIZE(adapter, CRB_NIC_CAPABILITIES_FW));
  366. adapter->msi_mode = readl(
  367. NETXEN_CRB_NORMALIZE(adapter, CRB_NIC_MSI_MODE_FW));
  368. addr = netxen_alloc(adapter->ahw.pdev,
  369. sizeof(struct netxen_ring_ctx) +
  370. sizeof(uint32_t),
  371. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  372. &adapter->ctx_desc_pdev);
  373. if (addr == NULL) {
  374. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  375. err = -ENOMEM;
  376. return err;
  377. }
  378. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  379. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  380. adapter->ctx_desc->ctx_id = cpu_to_le32(adapter->portnum);
  381. adapter->ctx_desc->cmd_consumer_offset =
  382. cpu_to_le64(adapter->ctx_desc_phys_addr +
  383. sizeof(struct netxen_ring_ctx));
  384. adapter->cmd_consumer = (__le32 *) (((char *)addr) +
  385. sizeof(struct netxen_ring_ctx));
  386. addr = netxen_alloc(adapter->ahw.pdev,
  387. sizeof(struct cmd_desc_type0) *
  388. adapter->max_tx_desc_count,
  389. (dma_addr_t *) & hw->cmd_desc_phys_addr,
  390. &adapter->ahw.cmd_desc_pdev);
  391. if (addr == NULL) {
  392. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  393. netxen_free_hw_resources(adapter);
  394. return -ENOMEM;
  395. }
  396. adapter->ctx_desc->cmd_ring_addr =
  397. cpu_to_le64(hw->cmd_desc_phys_addr);
  398. adapter->ctx_desc->cmd_ring_size =
  399. cpu_to_le32(adapter->max_tx_desc_count);
  400. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  401. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  402. recv_ctx = &adapter->recv_ctx[ctx];
  403. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  404. rcv_desc = &recv_ctx->rcv_desc[ring];
  405. addr = netxen_alloc(adapter->ahw.pdev,
  406. RCV_DESC_RINGSIZE,
  407. &rcv_desc->phys_addr,
  408. &rcv_desc->phys_pdev);
  409. if (addr == NULL) {
  410. DPRINTK(ERR, "bad return from "
  411. "pci_alloc_consistent\n");
  412. netxen_free_hw_resources(adapter);
  413. err = -ENOMEM;
  414. return err;
  415. }
  416. rcv_desc->desc_head = (struct rcv_desc *)addr;
  417. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  418. cpu_to_le64(rcv_desc->phys_addr);
  419. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  420. cpu_to_le32(rcv_desc->max_rx_desc_count);
  421. }
  422. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  423. &recv_ctx->rcv_status_desc_phys_addr,
  424. &recv_ctx->rcv_status_desc_pdev);
  425. if (addr == NULL) {
  426. DPRINTK(ERR, "bad return from"
  427. " pci_alloc_consistent\n");
  428. netxen_free_hw_resources(adapter);
  429. err = -ENOMEM;
  430. return err;
  431. }
  432. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  433. adapter->ctx_desc->sts_ring_addr =
  434. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  435. adapter->ctx_desc->sts_ring_size =
  436. cpu_to_le32(adapter->max_rx_desc_count);
  437. }
  438. /* Window = 1 */
  439. writel(lower32(adapter->ctx_desc_phys_addr),
  440. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO(func_id)));
  441. writel(upper32(adapter->ctx_desc_phys_addr),
  442. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI(func_id)));
  443. writel(NETXEN_CTX_SIGNATURE | func_id,
  444. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG(func_id)));
  445. return err;
  446. }
  447. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  448. {
  449. struct netxen_recv_context *recv_ctx;
  450. struct netxen_rcv_desc_ctx *rcv_desc;
  451. int ctx, ring;
  452. if (adapter->ctx_desc != NULL) {
  453. pci_free_consistent(adapter->ctx_desc_pdev,
  454. sizeof(struct netxen_ring_ctx) +
  455. sizeof(uint32_t),
  456. adapter->ctx_desc,
  457. adapter->ctx_desc_phys_addr);
  458. adapter->ctx_desc = NULL;
  459. }
  460. if (adapter->ahw.cmd_desc_head != NULL) {
  461. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  462. sizeof(struct cmd_desc_type0) *
  463. adapter->max_tx_desc_count,
  464. adapter->ahw.cmd_desc_head,
  465. adapter->ahw.cmd_desc_phys_addr);
  466. adapter->ahw.cmd_desc_head = NULL;
  467. }
  468. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  469. recv_ctx = &adapter->recv_ctx[ctx];
  470. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  471. rcv_desc = &recv_ctx->rcv_desc[ring];
  472. if (rcv_desc->desc_head != NULL) {
  473. pci_free_consistent(rcv_desc->phys_pdev,
  474. RCV_DESC_RINGSIZE,
  475. rcv_desc->desc_head,
  476. rcv_desc->phys_addr);
  477. rcv_desc->desc_head = NULL;
  478. }
  479. }
  480. if (recv_ctx->rcv_status_desc_head != NULL) {
  481. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  482. STATUS_DESC_RINGSIZE,
  483. recv_ctx->rcv_status_desc_head,
  484. recv_ctx->
  485. rcv_status_desc_phys_addr);
  486. recv_ctx->rcv_status_desc_head = NULL;
  487. }
  488. }
  489. }
  490. void netxen_tso_check(struct netxen_adapter *adapter,
  491. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  492. {
  493. if (desc->mss) {
  494. desc->total_hdr_length = (sizeof(struct ethhdr) +
  495. ip_hdrlen(skb) + tcp_hdrlen(skb));
  496. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  497. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  498. if (ip_hdr(skb)->protocol == IPPROTO_TCP) {
  499. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  500. } else if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
  501. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  502. } else {
  503. return;
  504. }
  505. }
  506. desc->tcp_hdr_offset = skb_transport_offset(skb);
  507. desc->ip_hdr_offset = skb_network_offset(skb);
  508. }
  509. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  510. {
  511. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  512. int addr, val01, val02, i, j;
  513. /* if the flash size less than 4Mb, make huge war cry and die */
  514. for (j = 1; j < 4; j++) {
  515. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  516. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  517. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  518. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  519. &val02) == 0) {
  520. if (val01 == val02)
  521. return -1;
  522. } else
  523. return -1;
  524. }
  525. }
  526. return 0;
  527. }
  528. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  529. int size, __le32 * buf)
  530. {
  531. int i, addr;
  532. __le32 *ptr32;
  533. u32 v;
  534. addr = base;
  535. ptr32 = buf;
  536. for (i = 0; i < size / sizeof(u32); i++) {
  537. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  538. return -1;
  539. *ptr32 = cpu_to_le32(v);
  540. ptr32++;
  541. addr += sizeof(u32);
  542. }
  543. if ((char *)buf + size > (char *)ptr32) {
  544. __le32 local;
  545. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  546. return -1;
  547. local = cpu_to_le32(v);
  548. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  549. }
  550. return 0;
  551. }
  552. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 mac[])
  553. {
  554. __le32 *pmac = (__le32 *) & mac[0];
  555. if (netxen_get_flash_block(adapter,
  556. NETXEN_USER_START +
  557. offsetof(struct netxen_new_user_info,
  558. mac_addr),
  559. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  560. return -1;
  561. }
  562. if (*mac == cpu_to_le64(~0ULL)) {
  563. if (netxen_get_flash_block(adapter,
  564. NETXEN_USER_START_OLD +
  565. offsetof(struct netxen_user_old_info,
  566. mac_addr),
  567. FLASH_NUM_PORTS * sizeof(u64),
  568. pmac) == -1)
  569. return -1;
  570. if (*mac == cpu_to_le64(~0ULL))
  571. return -1;
  572. }
  573. return 0;
  574. }
  575. /*
  576. * Changes the CRB window to the specified window.
  577. */
  578. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  579. {
  580. void __iomem *offset;
  581. u32 tmp;
  582. int count = 0;
  583. if (adapter->curr_window == wndw)
  584. return;
  585. switch(adapter->ahw.pci_func) {
  586. case 0:
  587. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  588. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  589. break;
  590. case 1:
  591. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  592. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F1));
  593. break;
  594. case 2:
  595. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  596. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F2));
  597. break;
  598. case 3:
  599. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  600. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F3));
  601. break;
  602. default:
  603. printk(KERN_INFO "Changing the window for PCI function "
  604. "%d\n", adapter->ahw.pci_func);
  605. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  606. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  607. break;
  608. }
  609. /*
  610. * Move the CRB window.
  611. * We need to write to the "direct access" region of PCI
  612. * to avoid a race condition where the window register has
  613. * not been successfully written across CRB before the target
  614. * register address is received by PCI. The direct region bypasses
  615. * the CRB bus.
  616. */
  617. if (wndw & 0x1)
  618. wndw = NETXEN_WINDOW_ONE;
  619. writel(wndw, offset);
  620. /* MUST make sure window is set before we forge on... */
  621. while ((tmp = readl(offset)) != wndw) {
  622. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  623. "registered properly: 0x%08x.\n",
  624. netxen_nic_driver_name, __FUNCTION__, tmp);
  625. mdelay(1);
  626. if (count >= 10)
  627. break;
  628. count++;
  629. }
  630. if (wndw == NETXEN_WINDOW_ONE)
  631. adapter->curr_window = 1;
  632. else
  633. adapter->curr_window = 0;
  634. }
  635. int netxen_load_firmware(struct netxen_adapter *adapter)
  636. {
  637. int i;
  638. u32 data, size = 0;
  639. u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  640. u64 off;
  641. void __iomem *addr;
  642. size = NETXEN_FIRMWARE_LEN;
  643. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  644. for (i = 0; i < size; i++) {
  645. int retries = 10;
  646. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
  647. return -EIO;
  648. off = netxen_nic_pci_set_window(adapter, memaddr);
  649. addr = pci_base_offset(adapter, off);
  650. writel(data, addr);
  651. do {
  652. if (readl(addr) == data)
  653. break;
  654. msleep(100);
  655. writel(data, addr);
  656. } while (--retries);
  657. if (!retries) {
  658. printk(KERN_ERR "%s: firmware load aborted, write failed at 0x%x\n",
  659. netxen_nic_driver_name, memaddr);
  660. return -EIO;
  661. }
  662. flashaddr += 4;
  663. memaddr += 4;
  664. }
  665. udelay(100);
  666. /* make sure Casper is powered on */
  667. writel(0x3fff,
  668. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  669. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  670. return 0;
  671. }
  672. int
  673. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  674. int len)
  675. {
  676. void __iomem *addr;
  677. if (ADDR_IN_WINDOW1(off)) {
  678. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  679. } else { /* Window 0 */
  680. addr = pci_base_offset(adapter, off);
  681. netxen_nic_pci_change_crbwindow(adapter, 0);
  682. }
  683. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  684. " data %llx len %d\n",
  685. pci_base(adapter, off), off, addr,
  686. *(unsigned long long *)data, len);
  687. if (!addr) {
  688. netxen_nic_pci_change_crbwindow(adapter, 1);
  689. return 1;
  690. }
  691. switch (len) {
  692. case 1:
  693. writeb(*(u8 *) data, addr);
  694. break;
  695. case 2:
  696. writew(*(u16 *) data, addr);
  697. break;
  698. case 4:
  699. writel(*(u32 *) data, addr);
  700. break;
  701. case 8:
  702. writeq(*(u64 *) data, addr);
  703. break;
  704. default:
  705. DPRINTK(INFO,
  706. "writing data %lx to offset %llx, num words=%d\n",
  707. *(unsigned long *)data, off, (len >> 3));
  708. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  709. (len >> 3));
  710. break;
  711. }
  712. if (!ADDR_IN_WINDOW1(off))
  713. netxen_nic_pci_change_crbwindow(adapter, 1);
  714. return 0;
  715. }
  716. int
  717. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  718. int len)
  719. {
  720. void __iomem *addr;
  721. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  722. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  723. } else { /* Window 0 */
  724. addr = pci_base_offset(adapter, off);
  725. netxen_nic_pci_change_crbwindow(adapter, 0);
  726. }
  727. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  728. pci_base(adapter, off), off, addr);
  729. if (!addr) {
  730. netxen_nic_pci_change_crbwindow(adapter, 1);
  731. return 1;
  732. }
  733. switch (len) {
  734. case 1:
  735. *(u8 *) data = readb(addr);
  736. break;
  737. case 2:
  738. *(u16 *) data = readw(addr);
  739. break;
  740. case 4:
  741. *(u32 *) data = readl(addr);
  742. break;
  743. case 8:
  744. *(u64 *) data = readq(addr);
  745. break;
  746. default:
  747. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  748. (len >> 3));
  749. break;
  750. }
  751. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  752. if (!ADDR_IN_WINDOW1(off))
  753. netxen_nic_pci_change_crbwindow(adapter, 1);
  754. return 0;
  755. }
  756. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  757. { /* Only for window 1 */
  758. void __iomem *addr;
  759. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  760. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  761. pci_base(adapter, off), off, addr, val);
  762. writel(val, addr);
  763. }
  764. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  765. { /* Only for window 1 */
  766. void __iomem *addr;
  767. int val;
  768. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  769. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  770. pci_base(adapter, off), off, addr);
  771. val = readl(addr);
  772. writel(val, addr);
  773. return val;
  774. }
  775. /* Change the window to 0, write and change back to window 1. */
  776. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  777. {
  778. void __iomem *addr;
  779. netxen_nic_pci_change_crbwindow(adapter, 0);
  780. addr = pci_base_offset(adapter, index);
  781. writel(value, addr);
  782. netxen_nic_pci_change_crbwindow(adapter, 1);
  783. }
  784. /* Change the window to 0, read and change back to window 1. */
  785. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  786. {
  787. void __iomem *addr;
  788. addr = pci_base_offset(adapter, index);
  789. netxen_nic_pci_change_crbwindow(adapter, 0);
  790. *value = readl(addr);
  791. netxen_nic_pci_change_crbwindow(adapter, 1);
  792. }
  793. static int netxen_pci_set_window_warning_count;
  794. static unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  795. unsigned long long addr)
  796. {
  797. static int ddr_mn_window = -1;
  798. static int qdr_sn_window = -1;
  799. int window;
  800. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  801. /* DDR network side */
  802. addr -= NETXEN_ADDR_DDR_NET;
  803. window = (addr >> 25) & 0x3ff;
  804. if (ddr_mn_window != window) {
  805. ddr_mn_window = window;
  806. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  807. NETXEN_PCIX_PH_REG
  808. (PCIX_MN_WINDOW(adapter->ahw.pci_func))));
  809. /* MUST make sure window is set before we forge on... */
  810. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  811. NETXEN_PCIX_PH_REG
  812. (PCIX_MN_WINDOW(adapter->ahw.pci_func))));
  813. }
  814. addr -= (window * NETXEN_WINDOW_ONE);
  815. addr += NETXEN_PCI_DDR_NET;
  816. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  817. addr -= NETXEN_ADDR_OCM0;
  818. addr += NETXEN_PCI_OCM0;
  819. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  820. addr -= NETXEN_ADDR_OCM1;
  821. addr += NETXEN_PCI_OCM1;
  822. } else
  823. if (ADDR_IN_RANGE
  824. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  825. /* QDR network side */
  826. addr -= NETXEN_ADDR_QDR_NET;
  827. window = (addr >> 22) & 0x3f;
  828. if (qdr_sn_window != window) {
  829. qdr_sn_window = window;
  830. writel((window << 22),
  831. PCI_OFFSET_SECOND_RANGE(adapter,
  832. NETXEN_PCIX_PH_REG
  833. (PCIX_SN_WINDOW(adapter->ahw.pci_func))));
  834. /* MUST make sure window is set before we forge on... */
  835. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  836. NETXEN_PCIX_PH_REG
  837. (PCIX_SN_WINDOW(adapter->ahw.pci_func))));
  838. }
  839. addr -= (window * 0x400000);
  840. addr += NETXEN_PCI_QDR_NET;
  841. } else {
  842. /*
  843. * peg gdb frequently accesses memory that doesn't exist,
  844. * this limits the chit chat so debugging isn't slowed down.
  845. */
  846. if ((netxen_pci_set_window_warning_count++ < 8)
  847. || (netxen_pci_set_window_warning_count % 64 == 0))
  848. printk("%s: Warning:netxen_nic_pci_set_window()"
  849. " Unknown address range!\n",
  850. netxen_nic_driver_name);
  851. }
  852. return addr;
  853. }
  854. #if 0
  855. int
  856. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  857. {
  858. if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
  859. printk(KERN_ERR "%s: erase pxe failed\n",
  860. netxen_nic_driver_name);
  861. return -1;
  862. }
  863. return 0;
  864. }
  865. #endif /* 0 */
  866. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  867. {
  868. int rv = 0;
  869. int addr = NETXEN_BRDCFG_START;
  870. struct netxen_board_info *boardinfo;
  871. int index;
  872. u32 *ptr32;
  873. boardinfo = &adapter->ahw.boardcfg;
  874. ptr32 = (u32 *) boardinfo;
  875. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  876. index++) {
  877. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  878. return -EIO;
  879. }
  880. ptr32++;
  881. addr += sizeof(u32);
  882. }
  883. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  884. printk("%s: ERROR reading %s board config."
  885. " Read %x, expected %x\n", netxen_nic_driver_name,
  886. netxen_nic_driver_name,
  887. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  888. rv = -1;
  889. }
  890. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  891. printk("%s: Unknown board config version."
  892. " Read %x, expected %x\n", netxen_nic_driver_name,
  893. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  894. rv = -1;
  895. }
  896. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  897. switch ((netxen_brdtype_t) boardinfo->board_type) {
  898. case NETXEN_BRDTYPE_P2_SB35_4G:
  899. adapter->ahw.board_type = NETXEN_NIC_GBE;
  900. break;
  901. case NETXEN_BRDTYPE_P2_SB31_10G:
  902. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  903. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  904. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  905. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  906. break;
  907. case NETXEN_BRDTYPE_P1_BD:
  908. case NETXEN_BRDTYPE_P1_SB:
  909. case NETXEN_BRDTYPE_P1_SMAX:
  910. case NETXEN_BRDTYPE_P1_SOCK:
  911. adapter->ahw.board_type = NETXEN_NIC_GBE;
  912. break;
  913. default:
  914. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  915. boardinfo->board_type);
  916. break;
  917. }
  918. return rv;
  919. }
  920. /* NIU access sections */
  921. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  922. {
  923. netxen_nic_write_w0(adapter,
  924. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  925. new_mtu);
  926. return 0;
  927. }
  928. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  929. {
  930. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  931. if (adapter->physical_port == 0)
  932. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  933. new_mtu);
  934. else
  935. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  936. new_mtu);
  937. return 0;
  938. }
  939. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  940. {
  941. netxen_niu_gbe_init_port(adapter, adapter->physical_port);
  942. }
  943. void
  944. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  945. int data)
  946. {
  947. void __iomem *addr;
  948. if (ADDR_IN_WINDOW1(off)) {
  949. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  950. } else {
  951. netxen_nic_pci_change_crbwindow(adapter, 0);
  952. addr = pci_base_offset(adapter, off);
  953. writel(data, addr);
  954. netxen_nic_pci_change_crbwindow(adapter, 1);
  955. }
  956. }
  957. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  958. {
  959. __u32 status;
  960. __u32 autoneg;
  961. __u32 mode;
  962. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  963. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  964. if (adapter->phy_read
  965. && adapter->
  966. phy_read(adapter,
  967. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  968. &status) == 0) {
  969. if (netxen_get_phy_link(status)) {
  970. switch (netxen_get_phy_speed(status)) {
  971. case 0:
  972. adapter->link_speed = SPEED_10;
  973. break;
  974. case 1:
  975. adapter->link_speed = SPEED_100;
  976. break;
  977. case 2:
  978. adapter->link_speed = SPEED_1000;
  979. break;
  980. default:
  981. adapter->link_speed = -1;
  982. break;
  983. }
  984. switch (netxen_get_phy_duplex(status)) {
  985. case 0:
  986. adapter->link_duplex = DUPLEX_HALF;
  987. break;
  988. case 1:
  989. adapter->link_duplex = DUPLEX_FULL;
  990. break;
  991. default:
  992. adapter->link_duplex = -1;
  993. break;
  994. }
  995. if (adapter->phy_read
  996. && adapter->
  997. phy_read(adapter,
  998. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  999. &autoneg) != 0)
  1000. adapter->link_autoneg = autoneg;
  1001. } else
  1002. goto link_down;
  1003. } else {
  1004. link_down:
  1005. adapter->link_speed = -1;
  1006. adapter->link_duplex = -1;
  1007. }
  1008. }
  1009. }
  1010. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1011. {
  1012. u32 fw_major = 0;
  1013. u32 fw_minor = 0;
  1014. u32 fw_build = 0;
  1015. char brd_name[NETXEN_MAX_SHORT_NAME];
  1016. char serial_num[32];
  1017. int i, addr;
  1018. __le32 *ptr32;
  1019. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1020. adapter->driver_mismatch = 0;
  1021. ptr32 = (u32 *)&serial_num;
  1022. addr = NETXEN_USER_START +
  1023. offsetof(struct netxen_new_user_info, serial_num);
  1024. for (i = 0; i < 8; i++) {
  1025. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1026. printk("%s: ERROR reading %s board userarea.\n",
  1027. netxen_nic_driver_name,
  1028. netxen_nic_driver_name);
  1029. adapter->driver_mismatch = 1;
  1030. return;
  1031. }
  1032. ptr32++;
  1033. addr += sizeof(u32);
  1034. }
  1035. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  1036. NETXEN_FW_VERSION_MAJOR));
  1037. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  1038. NETXEN_FW_VERSION_MINOR));
  1039. fw_build =
  1040. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  1041. if (adapter->portnum == 0) {
  1042. get_brd_name_by_type(board_info->board_type, brd_name);
  1043. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  1044. brd_name, serial_num, board_info->chip_id);
  1045. printk("NetXen Firmware version %d.%d.%d\n", fw_major,
  1046. fw_minor, fw_build);
  1047. }
  1048. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  1049. adapter->driver_mismatch = 1;
  1050. }
  1051. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  1052. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  1053. adapter->driver_mismatch = 1;
  1054. }
  1055. if (adapter->driver_mismatch) {
  1056. printk(KERN_ERR "%s: driver and firmware version mismatch\n",
  1057. adapter->netdev->name);
  1058. return;
  1059. }
  1060. switch (adapter->ahw.board_type) {
  1061. case NETXEN_NIC_GBE:
  1062. dev_info(&adapter->pdev->dev, "%s: GbE port initialized\n",
  1063. adapter->netdev->name);
  1064. break;
  1065. case NETXEN_NIC_XGBE:
  1066. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  1067. adapter->netdev->name);
  1068. break;
  1069. }
  1070. }