bnx2x.h 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. /* error/debug prints */
  20. #define DRV_MODULE_NAME "bnx2x"
  21. #define PFX DRV_MODULE_NAME ": "
  22. /* for messages that are currently off */
  23. #define BNX2X_MSG_OFF 0
  24. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  25. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  26. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  27. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  28. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  29. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  30. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  31. /* regular debug print */
  32. #define DP(__mask, __fmt, __args...) do { \
  33. if (bp->msglevel & (__mask)) \
  34. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  35. bp->dev?(bp->dev->name):"?", ##__args); \
  36. } while (0)
  37. /* errors debug print */
  38. #define BNX2X_DBG_ERR(__fmt, __args...) do { \
  39. if (bp->msglevel & NETIF_MSG_PROBE) \
  40. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  41. bp->dev?(bp->dev->name):"?", ##__args); \
  42. } while (0)
  43. /* for errors (never masked) */
  44. #define BNX2X_ERR(__fmt, __args...) do { \
  45. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  46. bp->dev?(bp->dev->name):"?", ##__args); \
  47. } while (0)
  48. /* before we have a dev->name use dev_info() */
  49. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  50. if (bp->msglevel & NETIF_MSG_PROBE) \
  51. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  52. } while (0)
  53. #ifdef BNX2X_STOP_ON_ERROR
  54. #define bnx2x_panic() do { \
  55. bp->panic = 1; \
  56. BNX2X_ERR("driver assert\n"); \
  57. bnx2x_int_disable(bp); \
  58. bnx2x_panic_dump(bp); \
  59. } while (0)
  60. #else
  61. #define bnx2x_panic() do { \
  62. BNX2X_ERR("driver assert\n"); \
  63. bnx2x_panic_dump(bp); \
  64. } while (0)
  65. #endif
  66. #ifdef NETIF_F_HW_VLAN_TX
  67. #define BCM_VLAN 1
  68. #endif
  69. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  70. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  71. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  72. #define REG_ADDR(bp, offset) (bp->regview + offset)
  73. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  74. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  75. #define REG_RD64(bp, offset) readq(REG_ADDR(bp, offset))
  76. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  77. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  78. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  79. #define REG_WR32(bp, offset, val) REG_WR(bp, offset, val)
  80. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  81. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  82. #define REG_RD_DMAE(bp, offset, valp, len32) \
  83. do { \
  84. bnx2x_read_dmae(bp, offset, len32);\
  85. memcpy(valp, bnx2x_sp(bp, wb_data[0]), len32 * 4); \
  86. } while (0)
  87. #define REG_WR_DMAE(bp, offset, valp, len32) \
  88. do { \
  89. memcpy(bnx2x_sp(bp, wb_data[0]), valp, len32 * 4); \
  90. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  91. offset, len32); \
  92. } while (0)
  93. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  94. offsetof(struct shmem_region, field))
  95. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  96. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  97. #define NIG_WR(reg, val) REG_WR(bp, reg, val)
  98. #define EMAC_WR(reg, val) REG_WR(bp, emac_base + reg, val)
  99. #define BMAC_WR(reg, val) REG_WR(bp, GRCBASE_NIG + bmac_addr + reg, val)
  100. #define for_each_queue(bp, var) for (var = 0; var < bp->num_queues; var++)
  101. #define for_each_nondefault_queue(bp, var) \
  102. for (var = 1; var < bp->num_queues; var++)
  103. #define is_multi(bp) (bp->num_queues > 1)
  104. /* fast path */
  105. struct sw_rx_bd {
  106. struct sk_buff *skb;
  107. DECLARE_PCI_UNMAP_ADDR(mapping)
  108. };
  109. struct sw_tx_bd {
  110. struct sk_buff *skb;
  111. u16 first_bd;
  112. };
  113. struct sw_rx_page {
  114. struct page *page;
  115. DECLARE_PCI_UNMAP_ADDR(mapping)
  116. };
  117. /* MC hsi */
  118. #define BCM_PAGE_SHIFT 12
  119. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  120. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  121. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  122. #define PAGES_PER_SGE_SHIFT 0
  123. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  124. /* SGE ring related macros */
  125. #define NUM_RX_SGE_PAGES 2
  126. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  127. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  128. /* RX_SGE_CNT is promissed to be a power of 2 */
  129. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  130. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  131. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  132. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  133. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  134. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  135. /* SGE producer mask related macros */
  136. /* Number of bits in one sge_mask array element */
  137. #define RX_SGE_MASK_ELEM_SZ 64
  138. #define RX_SGE_MASK_ELEM_SHIFT 6
  139. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  140. /* Creates a bitmask of all ones in less significant bits.
  141. idx - index of the most significant bit in the created mask */
  142. #define RX_SGE_ONES_MASK(idx) \
  143. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  144. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  145. /* Number of u64 elements in SGE mask array */
  146. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  147. RX_SGE_MASK_ELEM_SZ)
  148. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  149. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  150. struct bnx2x_fastpath {
  151. struct napi_struct napi;
  152. struct host_status_block *status_blk;
  153. dma_addr_t status_blk_mapping;
  154. struct eth_tx_db_data *hw_tx_prods;
  155. dma_addr_t tx_prods_mapping;
  156. struct sw_tx_bd *tx_buf_ring;
  157. struct eth_tx_bd *tx_desc_ring;
  158. dma_addr_t tx_desc_mapping;
  159. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  160. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  161. struct eth_rx_bd *rx_desc_ring;
  162. dma_addr_t rx_desc_mapping;
  163. union eth_rx_cqe *rx_comp_ring;
  164. dma_addr_t rx_comp_mapping;
  165. /* SGE ring */
  166. struct eth_rx_sge *rx_sge_ring;
  167. dma_addr_t rx_sge_mapping;
  168. u64 sge_mask[RX_SGE_MASK_LEN];
  169. int state;
  170. #define BNX2X_FP_STATE_CLOSED 0
  171. #define BNX2X_FP_STATE_IRQ 0x80000
  172. #define BNX2X_FP_STATE_OPENING 0x90000
  173. #define BNX2X_FP_STATE_OPEN 0xa0000
  174. #define BNX2X_FP_STATE_HALTING 0xb0000
  175. #define BNX2X_FP_STATE_HALTED 0xc0000
  176. u8 index; /* number in fp array */
  177. u8 cl_id; /* eth client id */
  178. u8 sb_id; /* status block number in HW */
  179. #define FP_IDX(fp) (fp->index)
  180. #define FP_CL_ID(fp) (fp->cl_id)
  181. #define BP_CL_ID(bp) (bp->fp[0].cl_id)
  182. #define FP_SB_ID(fp) (fp->sb_id)
  183. #define CNIC_SB_ID 0
  184. u16 tx_pkt_prod;
  185. u16 tx_pkt_cons;
  186. u16 tx_bd_prod;
  187. u16 tx_bd_cons;
  188. u16 *tx_cons_sb;
  189. u16 fp_c_idx;
  190. u16 fp_u_idx;
  191. u16 rx_bd_prod;
  192. u16 rx_bd_cons;
  193. u16 rx_comp_prod;
  194. u16 rx_comp_cons;
  195. u16 rx_sge_prod;
  196. /* The last maximal completed SGE */
  197. u16 last_max_sge;
  198. u16 *rx_cons_sb;
  199. u16 *rx_bd_cons_sb;
  200. unsigned long tx_pkt,
  201. rx_pkt,
  202. rx_calls,
  203. rx_alloc_failed;
  204. /* TPA related */
  205. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  206. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  207. #define BNX2X_TPA_START 1
  208. #define BNX2X_TPA_STOP 2
  209. u8 disable_tpa;
  210. #ifdef BNX2X_STOP_ON_ERROR
  211. u64 tpa_queue_used;
  212. #endif
  213. struct bnx2x *bp; /* parent */
  214. };
  215. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  216. /* MC hsi */
  217. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  218. #define RX_COPY_THRESH 92
  219. #define NUM_TX_RINGS 16
  220. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_tx_bd))
  221. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  222. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  223. #define MAX_TX_BD (NUM_TX_BD - 1)
  224. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  225. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  226. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  227. #define TX_BD(x) ((x) & MAX_TX_BD)
  228. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  229. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  230. #define NUM_RX_RINGS 8
  231. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  232. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  233. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  234. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  235. #define MAX_RX_BD (NUM_RX_BD - 1)
  236. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  237. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  238. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  239. #define RX_BD(x) ((x) & MAX_RX_BD)
  240. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  241. 4 times more pages for CQ ring in order to keep it balanced with
  242. BD ring */
  243. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  244. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  245. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  246. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  247. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  248. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  249. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  250. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  251. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  252. /* This is needed for determening of last_max */
  253. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  254. #define __SGE_MASK_SET_BIT(el, bit) \
  255. do { \
  256. el = ((el) | ((u64)0x1 << (bit))); \
  257. } while (0)
  258. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  259. do { \
  260. el = ((el) & (~((u64)0x1 << (bit)))); \
  261. } while (0)
  262. #define SGE_MASK_SET_BIT(fp, idx) \
  263. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  264. ((idx) & RX_SGE_MASK_ELEM_MASK))
  265. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  266. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  267. ((idx) & RX_SGE_MASK_ELEM_MASK))
  268. /* used on a CID received from the HW */
  269. #define SW_CID(x) (le32_to_cpu(x) & \
  270. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  271. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  272. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  273. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  274. le32_to_cpu((bd)->addr_lo))
  275. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  276. #define DPM_TRIGER_TYPE 0x40
  277. #define DOORBELL(bp, cid, val) \
  278. do { \
  279. writel((u32)val, (bp)->doorbells + (BCM_PAGE_SIZE * cid) + \
  280. DPM_TRIGER_TYPE); \
  281. } while (0)
  282. /* TX CSUM helpers */
  283. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  284. skb->csum_offset)
  285. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  286. skb->csum_offset))
  287. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  288. #define XMIT_PLAIN 0
  289. #define XMIT_CSUM_V4 0x1
  290. #define XMIT_CSUM_V6 0x2
  291. #define XMIT_CSUM_TCP 0x4
  292. #define XMIT_GSO_V4 0x8
  293. #define XMIT_GSO_V6 0x10
  294. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  295. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  296. /* stuff added to make the code fit 80Col */
  297. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  298. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  299. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  300. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  301. (TPA_TYPE_START | TPA_TYPE_END))
  302. #define BNX2X_RX_SUM_OK(cqe) \
  303. (!(cqe->fast_path_cqe.status_flags & \
  304. (ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG | \
  305. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG)))
  306. #define BNX2X_RX_SUM_FIX(cqe) \
  307. ((le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) & \
  308. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) == \
  309. (1 << PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT))
  310. #define ETH_RX_ERROR_FALGS (ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG | \
  311. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG | \
  312. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)
  313. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  314. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  315. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  316. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  317. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  318. #define BNX2X_RX_SB_INDEX \
  319. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  320. #define BNX2X_RX_SB_BD_INDEX \
  321. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  322. #define BNX2X_RX_SB_INDEX_NUM \
  323. (((U_SB_ETH_RX_CQ_INDEX << \
  324. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  325. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  326. ((U_SB_ETH_RX_BD_INDEX << \
  327. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  328. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  329. #define BNX2X_TX_SB_INDEX \
  330. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  331. /* end of fast path */
  332. /* common */
  333. struct bnx2x_common {
  334. u32 chip_id;
  335. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  336. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  337. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  338. #define CHIP_NUM_57710 0x164e
  339. #define CHIP_NUM_57711 0x164f
  340. #define CHIP_NUM_57711E 0x1650
  341. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  342. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  343. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  344. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  345. CHIP_IS_57711E(bp))
  346. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  347. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  348. #define CHIP_REV_Ax 0x00000000
  349. /* assume maximum 5 revisions */
  350. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  351. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  352. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  353. !(CHIP_REV(bp) & 0x00001000))
  354. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  355. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  356. (CHIP_REV(bp) & 0x00001000))
  357. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  358. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  359. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  360. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  361. int flash_size;
  362. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  363. #define NVRAM_TIMEOUT_COUNT 30000
  364. #define NVRAM_PAGE_SIZE 256
  365. u32 shmem_base;
  366. u32 hw_config;
  367. u32 board;
  368. u32 bc_ver;
  369. char *name;
  370. };
  371. /* end of common */
  372. /* port */
  373. struct nig_stats {
  374. u32 brb_discard;
  375. u32 brb_packet;
  376. u32 brb_truncate;
  377. u32 flow_ctrl_discard;
  378. u32 flow_ctrl_octets;
  379. u32 flow_ctrl_packet;
  380. u32 mng_discard;
  381. u32 mng_octet_inp;
  382. u32 mng_octet_out;
  383. u32 mng_packet_inp;
  384. u32 mng_packet_out;
  385. u32 pbf_octets;
  386. u32 pbf_packet;
  387. u32 safc_inp;
  388. u32 egress_mac_pkt0_lo;
  389. u32 egress_mac_pkt0_hi;
  390. u32 egress_mac_pkt1_lo;
  391. u32 egress_mac_pkt1_hi;
  392. };
  393. struct bnx2x_port {
  394. u32 pmf;
  395. u32 link_config;
  396. u32 supported;
  397. /* link settings - missing defines */
  398. #define SUPPORTED_2500baseX_Full (1 << 15)
  399. u32 advertising;
  400. /* link settings - missing defines */
  401. #define ADVERTISED_2500baseX_Full (1 << 15)
  402. u32 phy_addr;
  403. /* used to synchronize phy accesses */
  404. struct mutex phy_mutex;
  405. u32 port_stx;
  406. struct nig_stats old_nig_stats;
  407. };
  408. /* end of port */
  409. enum bnx2x_stats_event {
  410. STATS_EVENT_PMF = 0,
  411. STATS_EVENT_LINK_UP,
  412. STATS_EVENT_UPDATE,
  413. STATS_EVENT_STOP,
  414. STATS_EVENT_MAX
  415. };
  416. enum bnx2x_stats_state {
  417. STATS_STATE_DISABLED = 0,
  418. STATS_STATE_ENABLED,
  419. STATS_STATE_MAX
  420. };
  421. struct bnx2x_eth_stats {
  422. u32 total_bytes_received_hi;
  423. u32 total_bytes_received_lo;
  424. u32 total_bytes_transmitted_hi;
  425. u32 total_bytes_transmitted_lo;
  426. u32 total_unicast_packets_received_hi;
  427. u32 total_unicast_packets_received_lo;
  428. u32 total_multicast_packets_received_hi;
  429. u32 total_multicast_packets_received_lo;
  430. u32 total_broadcast_packets_received_hi;
  431. u32 total_broadcast_packets_received_lo;
  432. u32 total_unicast_packets_transmitted_hi;
  433. u32 total_unicast_packets_transmitted_lo;
  434. u32 total_multicast_packets_transmitted_hi;
  435. u32 total_multicast_packets_transmitted_lo;
  436. u32 total_broadcast_packets_transmitted_hi;
  437. u32 total_broadcast_packets_transmitted_lo;
  438. u32 valid_bytes_received_hi;
  439. u32 valid_bytes_received_lo;
  440. u32 error_bytes_received_hi;
  441. u32 error_bytes_received_lo;
  442. u32 rx_stat_ifhcinbadoctets_hi;
  443. u32 rx_stat_ifhcinbadoctets_lo;
  444. u32 tx_stat_ifhcoutbadoctets_hi;
  445. u32 tx_stat_ifhcoutbadoctets_lo;
  446. u32 rx_stat_dot3statsfcserrors_hi;
  447. u32 rx_stat_dot3statsfcserrors_lo;
  448. u32 rx_stat_dot3statsalignmenterrors_hi;
  449. u32 rx_stat_dot3statsalignmenterrors_lo;
  450. u32 rx_stat_dot3statscarriersenseerrors_hi;
  451. u32 rx_stat_dot3statscarriersenseerrors_lo;
  452. u32 rx_stat_falsecarriererrors_hi;
  453. u32 rx_stat_falsecarriererrors_lo;
  454. u32 rx_stat_etherstatsundersizepkts_hi;
  455. u32 rx_stat_etherstatsundersizepkts_lo;
  456. u32 rx_stat_dot3statsframestoolong_hi;
  457. u32 rx_stat_dot3statsframestoolong_lo;
  458. u32 rx_stat_etherstatsfragments_hi;
  459. u32 rx_stat_etherstatsfragments_lo;
  460. u32 rx_stat_etherstatsjabbers_hi;
  461. u32 rx_stat_etherstatsjabbers_lo;
  462. u32 rx_stat_maccontrolframesreceived_hi;
  463. u32 rx_stat_maccontrolframesreceived_lo;
  464. u32 rx_stat_bmac_xpf_hi;
  465. u32 rx_stat_bmac_xpf_lo;
  466. u32 rx_stat_bmac_xcf_hi;
  467. u32 rx_stat_bmac_xcf_lo;
  468. u32 rx_stat_xoffstateentered_hi;
  469. u32 rx_stat_xoffstateentered_lo;
  470. u32 rx_stat_xonpauseframesreceived_hi;
  471. u32 rx_stat_xonpauseframesreceived_lo;
  472. u32 rx_stat_xoffpauseframesreceived_hi;
  473. u32 rx_stat_xoffpauseframesreceived_lo;
  474. u32 tx_stat_outxonsent_hi;
  475. u32 tx_stat_outxonsent_lo;
  476. u32 tx_stat_outxoffsent_hi;
  477. u32 tx_stat_outxoffsent_lo;
  478. u32 tx_stat_flowcontroldone_hi;
  479. u32 tx_stat_flowcontroldone_lo;
  480. u32 tx_stat_etherstatscollisions_hi;
  481. u32 tx_stat_etherstatscollisions_lo;
  482. u32 tx_stat_dot3statssinglecollisionframes_hi;
  483. u32 tx_stat_dot3statssinglecollisionframes_lo;
  484. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  485. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  486. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  487. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  488. u32 tx_stat_dot3statsexcessivecollisions_hi;
  489. u32 tx_stat_dot3statsexcessivecollisions_lo;
  490. u32 tx_stat_dot3statslatecollisions_hi;
  491. u32 tx_stat_dot3statslatecollisions_lo;
  492. u32 tx_stat_etherstatspkts64octets_hi;
  493. u32 tx_stat_etherstatspkts64octets_lo;
  494. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  495. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  496. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  497. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  498. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  499. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  500. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  501. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  502. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  503. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  504. u32 tx_stat_etherstatspktsover1522octets_hi;
  505. u32 tx_stat_etherstatspktsover1522octets_lo;
  506. u32 tx_stat_bmac_2047_hi;
  507. u32 tx_stat_bmac_2047_lo;
  508. u32 tx_stat_bmac_4095_hi;
  509. u32 tx_stat_bmac_4095_lo;
  510. u32 tx_stat_bmac_9216_hi;
  511. u32 tx_stat_bmac_9216_lo;
  512. u32 tx_stat_bmac_16383_hi;
  513. u32 tx_stat_bmac_16383_lo;
  514. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  515. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  516. u32 tx_stat_bmac_ufl_hi;
  517. u32 tx_stat_bmac_ufl_lo;
  518. u32 brb_drop_hi;
  519. u32 brb_drop_lo;
  520. u32 jabber_packets_received;
  521. u32 etherstatspkts1024octetsto1522octets_hi;
  522. u32 etherstatspkts1024octetsto1522octets_lo;
  523. u32 etherstatspktsover1522octets_hi;
  524. u32 etherstatspktsover1522octets_lo;
  525. u32 no_buff_discard;
  526. u32 mac_filter_discard;
  527. u32 xxoverflow_discard;
  528. u32 brb_truncate_discard;
  529. u32 mac_discard;
  530. u32 driver_xoff;
  531. };
  532. #define STATS_OFFSET32(stat_name) \
  533. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  534. #ifdef BNX2X_MULTI
  535. #define MAX_CONTEXT 16
  536. #else
  537. #define MAX_CONTEXT 1
  538. #endif
  539. union cdu_context {
  540. struct eth_context eth;
  541. char pad[1024];
  542. };
  543. #define MAX_DMAE_C 8
  544. /* DMA memory not used in fastpath */
  545. struct bnx2x_slowpath {
  546. union cdu_context context[MAX_CONTEXT];
  547. struct eth_stats_query fw_stats;
  548. struct mac_configuration_cmd mac_config;
  549. struct mac_configuration_cmd mcast_config;
  550. /* used by dmae command executer */
  551. struct dmae_command dmae[MAX_DMAE_C];
  552. u32 stats_comp;
  553. union mac_stats mac_stats;
  554. struct nig_stats nig_stats;
  555. struct host_port_stats port_stats;
  556. struct host_func_stats func_stats;
  557. u32 wb_comp;
  558. u32 wb_data[4];
  559. };
  560. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  561. #define bnx2x_sp_mapping(bp, var) \
  562. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  563. /* attn group wiring */
  564. #define MAX_DYNAMIC_ATTN_GRPS 8
  565. struct attn_route {
  566. u32 sig[4];
  567. };
  568. struct bnx2x {
  569. /* Fields used in the tx and intr/napi performance paths
  570. * are grouped together in the beginning of the structure
  571. */
  572. struct bnx2x_fastpath fp[MAX_CONTEXT];
  573. void __iomem *regview;
  574. void __iomem *doorbells;
  575. #define BNX2X_DB_SIZE (16*2048)
  576. struct net_device *dev;
  577. struct pci_dev *pdev;
  578. atomic_t intr_sem;
  579. struct msix_entry msix_table[MAX_CONTEXT+1];
  580. int tx_ring_size;
  581. #ifdef BCM_VLAN
  582. struct vlan_group *vlgrp;
  583. #endif
  584. u32 rx_csum;
  585. u32 rx_offset;
  586. u32 rx_buf_use_size; /* useable size */
  587. u32 rx_buf_size; /* with alignment */
  588. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  589. #define ETH_MIN_PACKET_SIZE 60
  590. #define ETH_MAX_PACKET_SIZE 1500
  591. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  592. struct host_def_status_block *def_status_blk;
  593. #define DEF_SB_ID 16
  594. u16 def_c_idx;
  595. u16 def_u_idx;
  596. u16 def_x_idx;
  597. u16 def_t_idx;
  598. u16 def_att_idx;
  599. u32 attn_state;
  600. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  601. u32 aeu_mask;
  602. u32 nig_mask;
  603. /* slow path ring */
  604. struct eth_spe *spq;
  605. dma_addr_t spq_mapping;
  606. u16 spq_prod_idx;
  607. struct eth_spe *spq_prod_bd;
  608. struct eth_spe *spq_last_bd;
  609. u16 *dsb_sp_prod;
  610. u16 spq_left; /* serialize spq */
  611. /* used to synchronize spq accesses */
  612. spinlock_t spq_lock;
  613. /* Flags for marking that there is a STAT_QUERY or
  614. SET_MAC ramrod pending */
  615. u8 stats_pending;
  616. u8 set_mac_pending;
  617. /* End of fileds used in the performance code paths */
  618. int panic;
  619. int msglevel;
  620. u32 flags;
  621. #define PCIX_FLAG 1
  622. #define PCI_32BIT_FLAG 2
  623. #define ONE_TDMA_FLAG 4 /* no longer used */
  624. #define NO_WOL_FLAG 8
  625. #define USING_DAC_FLAG 0x10
  626. #define USING_MSIX_FLAG 0x20
  627. #define ASF_ENABLE_FLAG 0x40
  628. #define TPA_ENABLE_FLAG 0x80
  629. #define NO_MCP_FLAG 0x100
  630. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  631. int func;
  632. #define BP_PORT(bp) (bp->func % PORT_MAX)
  633. #define BP_FUNC(bp) (bp->func)
  634. #define BP_E1HVN(bp) (bp->func >> 1)
  635. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  636. /* assorted E1HVN */
  637. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  638. #define BP_MAX_QUEUES(bp) (IS_E1HMF(bp) ? 4 : 16)
  639. int pm_cap;
  640. int pcie_cap;
  641. struct work_struct sp_task;
  642. struct work_struct reset_task;
  643. struct timer_list timer;
  644. int timer_interval;
  645. int current_interval;
  646. u16 fw_seq;
  647. u16 fw_drv_pulse_wr_seq;
  648. u32 func_stx;
  649. struct link_params link_params;
  650. struct link_vars link_vars;
  651. struct bnx2x_common common;
  652. struct bnx2x_port port;
  653. u32 mf_config;
  654. u16 e1hov;
  655. u8 e1hmf;
  656. u8 wol;
  657. int rx_ring_size;
  658. u16 tx_quick_cons_trip_int;
  659. u16 tx_quick_cons_trip;
  660. u16 tx_ticks_int;
  661. u16 tx_ticks;
  662. u16 rx_quick_cons_trip_int;
  663. u16 rx_quick_cons_trip;
  664. u16 rx_ticks_int;
  665. u16 rx_ticks;
  666. u32 stats_ticks;
  667. u32 lin_cnt;
  668. int state;
  669. #define BNX2X_STATE_CLOSED 0x0
  670. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  671. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  672. #define BNX2X_STATE_OPEN 0x3000
  673. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  674. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  675. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  676. #define BNX2X_STATE_DISABLED 0xd000
  677. #define BNX2X_STATE_DIAG 0xe000
  678. #define BNX2X_STATE_ERROR 0xf000
  679. int num_queues;
  680. u32 rx_mode;
  681. #define BNX2X_RX_MODE_NONE 0
  682. #define BNX2X_RX_MODE_NORMAL 1
  683. #define BNX2X_RX_MODE_ALLMULTI 2
  684. #define BNX2X_RX_MODE_PROMISC 3
  685. #define BNX2X_MAX_MULTICAST 64
  686. #define BNX2X_MAX_EMUL_MULTI 16
  687. dma_addr_t def_status_blk_mapping;
  688. struct bnx2x_slowpath *slowpath;
  689. dma_addr_t slowpath_mapping;
  690. #ifdef BCM_ISCSI
  691. void *t1;
  692. dma_addr_t t1_mapping;
  693. void *t2;
  694. dma_addr_t t2_mapping;
  695. void *timers;
  696. dma_addr_t timers_mapping;
  697. void *qm;
  698. dma_addr_t qm_mapping;
  699. #endif
  700. int dmae_ready;
  701. /* used to synchronize dmae accesses */
  702. struct mutex dmae_mutex;
  703. struct dmae_command init_dmae;
  704. /* used to synchronize stats collecting */
  705. int stats_state;
  706. /* used by dmae command loader */
  707. struct dmae_command stats_dmae;
  708. int executer_idx;
  709. u16 stats_counter;
  710. struct tstorm_per_client_stats old_tclient;
  711. struct xstorm_per_client_stats old_xclient;
  712. struct bnx2x_eth_stats eth_stats;
  713. struct z_stream_s *strm;
  714. void *gunzip_buf;
  715. dma_addr_t gunzip_mapping;
  716. int gunzip_outlen;
  717. #define FW_BUF_SIZE 0x8000
  718. };
  719. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  720. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  721. u32 len32);
  722. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode);
  723. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  724. int wait)
  725. {
  726. u32 val;
  727. do {
  728. val = REG_RD(bp, reg);
  729. if (val == expected)
  730. break;
  731. ms -= wait;
  732. msleep(wait);
  733. } while (ms > 0);
  734. return val;
  735. }
  736. /* load/unload mode */
  737. #define LOAD_NORMAL 0
  738. #define LOAD_OPEN 1
  739. #define LOAD_DIAG 2
  740. #define UNLOAD_NORMAL 0
  741. #define UNLOAD_CLOSE 1
  742. /* DMAE command defines */
  743. #define DMAE_CMD_SRC_PCI 0
  744. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  745. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  746. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  747. #define DMAE_CMD_C_DST_PCI 0
  748. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  749. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  750. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  751. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  752. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  753. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  754. #define DMAE_CMD_PORT_0 0
  755. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  756. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  757. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  758. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  759. #define DMAE_LEN32_RD_MAX 0x80
  760. #define DMAE_LEN32_WR_MAX 0x400
  761. #define DMAE_COMP_VAL 0xe0d0d0ae
  762. #define MAX_DMAE_C_PER_PORT 8
  763. #define INIT_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  764. BP_E1HVN(bp))
  765. #define PMF_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  766. E1HVN_MAX)
  767. /* PCIE link and speed */
  768. #define PCICFG_LINK_WIDTH 0x1f00000
  769. #define PCICFG_LINK_WIDTH_SHIFT 20
  770. #define PCICFG_LINK_SPEED 0xf0000
  771. #define PCICFG_LINK_SPEED_SHIFT 16
  772. #define BNX2X_NUM_STATS 39
  773. #define BNX2X_NUM_TESTS 8
  774. #define BNX2X_MAC_LOOPBACK 0
  775. #define BNX2X_PHY_LOOPBACK 1
  776. #define BNX2X_MAC_LOOPBACK_FAILED 1
  777. #define BNX2X_PHY_LOOPBACK_FAILED 2
  778. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  779. BNX2X_PHY_LOOPBACK_FAILED)
  780. #define STROM_ASSERT_ARRAY_SIZE 50
  781. /* must be used on a CID before placing it on a HW ring */
  782. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | (BP_E1HVN(bp) << 17) | x)
  783. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  784. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  785. #define BNX2X_BTR 3
  786. #define MAX_SPQ_PENDING 8
  787. /* CMNG constants
  788. derived from lab experiments, and not from system spec calculations !!! */
  789. #define DEF_MIN_RATE 100
  790. /* resolution of the rate shaping timer - 100 usec */
  791. #define RS_PERIODIC_TIMEOUT_USEC 100
  792. /* resolution of fairness algorithm in usecs -
  793. coefficient for clauclating the actuall t fair */
  794. #define T_FAIR_COEF 10000000
  795. /* number of bytes in single QM arbitration cycle -
  796. coeffiecnt for calculating the fairness timer */
  797. #define QM_ARB_BYTES 40000
  798. #define FAIR_MEM 2
  799. #define ATTN_NIG_FOR_FUNC (1L << 8)
  800. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  801. #define GPIO_2_FUNC (1L << 10)
  802. #define GPIO_3_FUNC (1L << 11)
  803. #define GPIO_4_FUNC (1L << 12)
  804. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  805. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  806. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  807. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  808. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  809. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  810. #define ATTN_HARD_WIRED_MASK 0xff00
  811. #define ATTENTION_ID 4
  812. /* stuff added to make the code fit 80Col */
  813. #define BNX2X_PMF_LINK_ASSERT \
  814. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  815. #define BNX2X_MC_ASSERT_BITS \
  816. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  817. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  818. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  819. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  820. #define BNX2X_MCP_ASSERT \
  821. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  822. #define BNX2X_DOORQ_ASSERT \
  823. AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT
  824. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  825. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  826. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  827. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  828. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  829. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  830. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  831. #define HW_INTERRUT_ASSERT_SET_0 \
  832. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  833. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  834. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  835. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  836. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  837. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  838. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  839. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  840. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  841. #define HW_INTERRUT_ASSERT_SET_1 \
  842. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  843. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  844. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  845. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  846. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  847. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  848. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  849. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  850. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  851. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  852. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  853. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  854. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  855. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  856. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  857. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  858. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  859. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  860. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  861. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  862. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  863. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  864. #define HW_INTERRUT_ASSERT_SET_2 \
  865. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  866. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  867. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  868. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  869. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  870. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  871. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  872. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  873. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  874. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  875. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  876. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  877. #define MULTI_FLAGS \
  878. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  879. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  880. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  881. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  882. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE)
  883. #define MULTI_MASK 0x7f
  884. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  885. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  886. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  887. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  888. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  889. #define BNX2X_SP_DSB_INDEX \
  890. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  891. #define CAM_IS_INVALID(x) \
  892. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  893. #define CAM_INVALIDATE(x) \
  894. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  895. /* Number of u32 elements in MC hash array */
  896. #define MC_HASH_SIZE 8
  897. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  898. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  899. #ifndef PXP2_REG_PXP2_INT_STS
  900. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  901. #endif
  902. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  903. #endif /* bnx2x.h */