dispc.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <plat/sram.h>
  34. #include <plat/clock.h>
  35. #include <plat/display.h>
  36. #include "dss.h"
  37. #include "dss_features.h"
  38. /* DISPC */
  39. #define DISPC_BASE 0x48050400
  40. #define DISPC_SZ_REGS SZ_4K
  41. struct dispc_reg { u16 idx; };
  42. #define DISPC_REG(idx) ((const struct dispc_reg) { idx })
  43. /*
  44. * DISPC common registers and
  45. * DISPC channel registers , ch = 0 for LCD, ch = 1 for
  46. * DIGIT, and ch = 2 for LCD2
  47. */
  48. #define DISPC_REVISION DISPC_REG(0x0000)
  49. #define DISPC_SYSCONFIG DISPC_REG(0x0010)
  50. #define DISPC_SYSSTATUS DISPC_REG(0x0014)
  51. #define DISPC_IRQSTATUS DISPC_REG(0x0018)
  52. #define DISPC_IRQENABLE DISPC_REG(0x001C)
  53. #define DISPC_CONTROL DISPC_REG(0x0040)
  54. #define DISPC_CONTROL2 DISPC_REG(0x0238)
  55. #define DISPC_CONFIG DISPC_REG(0x0044)
  56. #define DISPC_CONFIG2 DISPC_REG(0x0620)
  57. #define DISPC_CAPABLE DISPC_REG(0x0048)
  58. #define DISPC_DEFAULT_COLOR(ch) DISPC_REG(ch == 0 ? 0x004C : \
  59. (ch == 1 ? 0x0050 : 0x03AC))
  60. #define DISPC_TRANS_COLOR(ch) DISPC_REG(ch == 0 ? 0x0054 : \
  61. (ch == 1 ? 0x0058 : 0x03B0))
  62. #define DISPC_LINE_STATUS DISPC_REG(0x005C)
  63. #define DISPC_LINE_NUMBER DISPC_REG(0x0060)
  64. #define DISPC_TIMING_H(ch) DISPC_REG(ch != 2 ? 0x0064 : 0x0400)
  65. #define DISPC_TIMING_V(ch) DISPC_REG(ch != 2 ? 0x0068 : 0x0404)
  66. #define DISPC_POL_FREQ(ch) DISPC_REG(ch != 2 ? 0x006C : 0x0408)
  67. #define DISPC_DIVISOR(ch) DISPC_REG(ch != 2 ? 0x0070 : 0x040C)
  68. #define DISPC_GLOBAL_ALPHA DISPC_REG(0x0074)
  69. #define DISPC_SIZE_DIG DISPC_REG(0x0078)
  70. #define DISPC_SIZE_LCD(ch) DISPC_REG(ch != 2 ? 0x007C : 0x03CC)
  71. /* DISPC GFX plane */
  72. #define DISPC_GFX_BA0 DISPC_REG(0x0080)
  73. #define DISPC_GFX_BA1 DISPC_REG(0x0084)
  74. #define DISPC_GFX_POSITION DISPC_REG(0x0088)
  75. #define DISPC_GFX_SIZE DISPC_REG(0x008C)
  76. #define DISPC_GFX_ATTRIBUTES DISPC_REG(0x00A0)
  77. #define DISPC_GFX_FIFO_THRESHOLD DISPC_REG(0x00A4)
  78. #define DISPC_GFX_FIFO_SIZE_STATUS DISPC_REG(0x00A8)
  79. #define DISPC_GFX_ROW_INC DISPC_REG(0x00AC)
  80. #define DISPC_GFX_PIXEL_INC DISPC_REG(0x00B0)
  81. #define DISPC_GFX_WINDOW_SKIP DISPC_REG(0x00B4)
  82. #define DISPC_GFX_TABLE_BA DISPC_REG(0x00B8)
  83. #define DISPC_DATA_CYCLE1(ch) DISPC_REG(ch != 2 ? 0x01D4 : 0x03C0)
  84. #define DISPC_DATA_CYCLE2(ch) DISPC_REG(ch != 2 ? 0x01D8 : 0x03C4)
  85. #define DISPC_DATA_CYCLE3(ch) DISPC_REG(ch != 2 ? 0x01DC : 0x03C8)
  86. #define DISPC_CPR_COEF_R(ch) DISPC_REG(ch != 2 ? 0x0220 : 0x03BC)
  87. #define DISPC_CPR_COEF_G(ch) DISPC_REG(ch != 2 ? 0x0224 : 0x03B8)
  88. #define DISPC_CPR_COEF_B(ch) DISPC_REG(ch != 2 ? 0x0228 : 0x03B4)
  89. #define DISPC_GFX_PRELOAD DISPC_REG(0x022C)
  90. /* DISPC Video plane, n = 0 for VID1 and n = 1 for VID2 */
  91. #define DISPC_VID_REG(n, idx) DISPC_REG(0x00BC + (n)*0x90 + idx)
  92. #define DISPC_VID_BA0(n) DISPC_VID_REG(n, 0x0000)
  93. #define DISPC_VID_BA1(n) DISPC_VID_REG(n, 0x0004)
  94. #define DISPC_VID_POSITION(n) DISPC_VID_REG(n, 0x0008)
  95. #define DISPC_VID_SIZE(n) DISPC_VID_REG(n, 0x000C)
  96. #define DISPC_VID_ATTRIBUTES(n) DISPC_VID_REG(n, 0x0010)
  97. #define DISPC_VID_FIFO_THRESHOLD(n) DISPC_VID_REG(n, 0x0014)
  98. #define DISPC_VID_FIFO_SIZE_STATUS(n) DISPC_VID_REG(n, 0x0018)
  99. #define DISPC_VID_ROW_INC(n) DISPC_VID_REG(n, 0x001C)
  100. #define DISPC_VID_PIXEL_INC(n) DISPC_VID_REG(n, 0x0020)
  101. #define DISPC_VID_FIR(n) DISPC_VID_REG(n, 0x0024)
  102. #define DISPC_VID_PICTURE_SIZE(n) DISPC_VID_REG(n, 0x0028)
  103. #define DISPC_VID_ACCU0(n) DISPC_VID_REG(n, 0x002C)
  104. #define DISPC_VID_ACCU1(n) DISPC_VID_REG(n, 0x0030)
  105. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  106. #define DISPC_VID_FIR_COEF_H(n, i) DISPC_REG(0x00F0 + (n)*0x90 + (i)*0x8)
  107. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  108. #define DISPC_VID_FIR_COEF_HV(n, i) DISPC_REG(0x00F4 + (n)*0x90 + (i)*0x8)
  109. /* coef index i = {0, 1, 2, 3, 4} */
  110. #define DISPC_VID_CONV_COEF(n, i) DISPC_REG(0x0130 + (n)*0x90 + (i)*0x4)
  111. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  112. #define DISPC_VID_FIR_COEF_V(n, i) DISPC_REG(0x01E0 + (n)*0x20 + (i)*0x4)
  113. #define DISPC_VID_PRELOAD(n) DISPC_REG(0x230 + (n)*0x04)
  114. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  115. DISPC_IRQ_OCP_ERR | \
  116. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  117. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  118. DISPC_IRQ_SYNC_LOST | \
  119. DISPC_IRQ_SYNC_LOST_DIGIT)
  120. #define DISPC_MAX_NR_ISRS 8
  121. struct omap_dispc_isr_data {
  122. omap_dispc_isr_t isr;
  123. void *arg;
  124. u32 mask;
  125. };
  126. struct dispc_h_coef {
  127. s8 hc4;
  128. s8 hc3;
  129. u8 hc2;
  130. s8 hc1;
  131. s8 hc0;
  132. };
  133. struct dispc_v_coef {
  134. s8 vc22;
  135. s8 vc2;
  136. u8 vc1;
  137. s8 vc0;
  138. s8 vc00;
  139. };
  140. #define REG_GET(idx, start, end) \
  141. FLD_GET(dispc_read_reg(idx), start, end)
  142. #define REG_FLD_MOD(idx, val, start, end) \
  143. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  144. static const struct dispc_reg dispc_reg_att[] = { DISPC_GFX_ATTRIBUTES,
  145. DISPC_VID_ATTRIBUTES(0),
  146. DISPC_VID_ATTRIBUTES(1) };
  147. struct dispc_irq_stats {
  148. unsigned long last_reset;
  149. unsigned irq_count;
  150. unsigned irqs[32];
  151. };
  152. static struct {
  153. void __iomem *base;
  154. u32 fifo_size[3];
  155. spinlock_t irq_lock;
  156. u32 irq_error_mask;
  157. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  158. u32 error_irqs;
  159. struct work_struct error_work;
  160. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  161. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  162. spinlock_t irq_stats_lock;
  163. struct dispc_irq_stats irq_stats;
  164. #endif
  165. } dispc;
  166. static void _omap_dispc_set_irqs(void);
  167. static inline void dispc_write_reg(const struct dispc_reg idx, u32 val)
  168. {
  169. __raw_writel(val, dispc.base + idx.idx);
  170. }
  171. static inline u32 dispc_read_reg(const struct dispc_reg idx)
  172. {
  173. return __raw_readl(dispc.base + idx.idx);
  174. }
  175. #define SR(reg) \
  176. dispc.ctx[(DISPC_##reg).idx / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  177. #define RR(reg) \
  178. dispc_write_reg(DISPC_##reg, dispc.ctx[(DISPC_##reg).idx / sizeof(u32)])
  179. void dispc_save_context(void)
  180. {
  181. if (cpu_is_omap24xx())
  182. return;
  183. SR(SYSCONFIG);
  184. SR(IRQENABLE);
  185. SR(CONTROL);
  186. SR(CONFIG);
  187. SR(DEFAULT_COLOR(0));
  188. SR(DEFAULT_COLOR(1));
  189. SR(TRANS_COLOR(0));
  190. SR(TRANS_COLOR(1));
  191. SR(LINE_NUMBER);
  192. SR(TIMING_H(0));
  193. SR(TIMING_V(0));
  194. SR(POL_FREQ(0));
  195. SR(DIVISOR(0));
  196. SR(GLOBAL_ALPHA);
  197. SR(SIZE_DIG);
  198. SR(SIZE_LCD(0));
  199. SR(GFX_BA0);
  200. SR(GFX_BA1);
  201. SR(GFX_POSITION);
  202. SR(GFX_SIZE);
  203. SR(GFX_ATTRIBUTES);
  204. SR(GFX_FIFO_THRESHOLD);
  205. SR(GFX_ROW_INC);
  206. SR(GFX_PIXEL_INC);
  207. SR(GFX_WINDOW_SKIP);
  208. SR(GFX_TABLE_BA);
  209. SR(DATA_CYCLE1(0));
  210. SR(DATA_CYCLE2(0));
  211. SR(DATA_CYCLE3(0));
  212. SR(CPR_COEF_R(0));
  213. SR(CPR_COEF_G(0));
  214. SR(CPR_COEF_B(0));
  215. SR(GFX_PRELOAD);
  216. /* VID1 */
  217. SR(VID_BA0(0));
  218. SR(VID_BA1(0));
  219. SR(VID_POSITION(0));
  220. SR(VID_SIZE(0));
  221. SR(VID_ATTRIBUTES(0));
  222. SR(VID_FIFO_THRESHOLD(0));
  223. SR(VID_ROW_INC(0));
  224. SR(VID_PIXEL_INC(0));
  225. SR(VID_FIR(0));
  226. SR(VID_PICTURE_SIZE(0));
  227. SR(VID_ACCU0(0));
  228. SR(VID_ACCU1(0));
  229. SR(VID_FIR_COEF_H(0, 0));
  230. SR(VID_FIR_COEF_H(0, 1));
  231. SR(VID_FIR_COEF_H(0, 2));
  232. SR(VID_FIR_COEF_H(0, 3));
  233. SR(VID_FIR_COEF_H(0, 4));
  234. SR(VID_FIR_COEF_H(0, 5));
  235. SR(VID_FIR_COEF_H(0, 6));
  236. SR(VID_FIR_COEF_H(0, 7));
  237. SR(VID_FIR_COEF_HV(0, 0));
  238. SR(VID_FIR_COEF_HV(0, 1));
  239. SR(VID_FIR_COEF_HV(0, 2));
  240. SR(VID_FIR_COEF_HV(0, 3));
  241. SR(VID_FIR_COEF_HV(0, 4));
  242. SR(VID_FIR_COEF_HV(0, 5));
  243. SR(VID_FIR_COEF_HV(0, 6));
  244. SR(VID_FIR_COEF_HV(0, 7));
  245. SR(VID_CONV_COEF(0, 0));
  246. SR(VID_CONV_COEF(0, 1));
  247. SR(VID_CONV_COEF(0, 2));
  248. SR(VID_CONV_COEF(0, 3));
  249. SR(VID_CONV_COEF(0, 4));
  250. SR(VID_FIR_COEF_V(0, 0));
  251. SR(VID_FIR_COEF_V(0, 1));
  252. SR(VID_FIR_COEF_V(0, 2));
  253. SR(VID_FIR_COEF_V(0, 3));
  254. SR(VID_FIR_COEF_V(0, 4));
  255. SR(VID_FIR_COEF_V(0, 5));
  256. SR(VID_FIR_COEF_V(0, 6));
  257. SR(VID_FIR_COEF_V(0, 7));
  258. SR(VID_PRELOAD(0));
  259. /* VID2 */
  260. SR(VID_BA0(1));
  261. SR(VID_BA1(1));
  262. SR(VID_POSITION(1));
  263. SR(VID_SIZE(1));
  264. SR(VID_ATTRIBUTES(1));
  265. SR(VID_FIFO_THRESHOLD(1));
  266. SR(VID_ROW_INC(1));
  267. SR(VID_PIXEL_INC(1));
  268. SR(VID_FIR(1));
  269. SR(VID_PICTURE_SIZE(1));
  270. SR(VID_ACCU0(1));
  271. SR(VID_ACCU1(1));
  272. SR(VID_FIR_COEF_H(1, 0));
  273. SR(VID_FIR_COEF_H(1, 1));
  274. SR(VID_FIR_COEF_H(1, 2));
  275. SR(VID_FIR_COEF_H(1, 3));
  276. SR(VID_FIR_COEF_H(1, 4));
  277. SR(VID_FIR_COEF_H(1, 5));
  278. SR(VID_FIR_COEF_H(1, 6));
  279. SR(VID_FIR_COEF_H(1, 7));
  280. SR(VID_FIR_COEF_HV(1, 0));
  281. SR(VID_FIR_COEF_HV(1, 1));
  282. SR(VID_FIR_COEF_HV(1, 2));
  283. SR(VID_FIR_COEF_HV(1, 3));
  284. SR(VID_FIR_COEF_HV(1, 4));
  285. SR(VID_FIR_COEF_HV(1, 5));
  286. SR(VID_FIR_COEF_HV(1, 6));
  287. SR(VID_FIR_COEF_HV(1, 7));
  288. SR(VID_CONV_COEF(1, 0));
  289. SR(VID_CONV_COEF(1, 1));
  290. SR(VID_CONV_COEF(1, 2));
  291. SR(VID_CONV_COEF(1, 3));
  292. SR(VID_CONV_COEF(1, 4));
  293. SR(VID_FIR_COEF_V(1, 0));
  294. SR(VID_FIR_COEF_V(1, 1));
  295. SR(VID_FIR_COEF_V(1, 2));
  296. SR(VID_FIR_COEF_V(1, 3));
  297. SR(VID_FIR_COEF_V(1, 4));
  298. SR(VID_FIR_COEF_V(1, 5));
  299. SR(VID_FIR_COEF_V(1, 6));
  300. SR(VID_FIR_COEF_V(1, 7));
  301. SR(VID_PRELOAD(1));
  302. }
  303. void dispc_restore_context(void)
  304. {
  305. RR(SYSCONFIG);
  306. /*RR(IRQENABLE);*/
  307. /*RR(CONTROL);*/
  308. RR(CONFIG);
  309. RR(DEFAULT_COLOR(0));
  310. RR(DEFAULT_COLOR(1));
  311. RR(TRANS_COLOR(0));
  312. RR(TRANS_COLOR(1));
  313. RR(LINE_NUMBER);
  314. RR(TIMING_H(0));
  315. RR(TIMING_V(0));
  316. RR(POL_FREQ(0));
  317. RR(DIVISOR(0));
  318. RR(GLOBAL_ALPHA);
  319. RR(SIZE_DIG);
  320. RR(SIZE_LCD(0));
  321. RR(GFX_BA0);
  322. RR(GFX_BA1);
  323. RR(GFX_POSITION);
  324. RR(GFX_SIZE);
  325. RR(GFX_ATTRIBUTES);
  326. RR(GFX_FIFO_THRESHOLD);
  327. RR(GFX_ROW_INC);
  328. RR(GFX_PIXEL_INC);
  329. RR(GFX_WINDOW_SKIP);
  330. RR(GFX_TABLE_BA);
  331. RR(DATA_CYCLE1(0));
  332. RR(DATA_CYCLE2(0));
  333. RR(DATA_CYCLE3(0));
  334. RR(CPR_COEF_R(0));
  335. RR(CPR_COEF_G(0));
  336. RR(CPR_COEF_B(0));
  337. RR(GFX_PRELOAD);
  338. /* VID1 */
  339. RR(VID_BA0(0));
  340. RR(VID_BA1(0));
  341. RR(VID_POSITION(0));
  342. RR(VID_SIZE(0));
  343. RR(VID_ATTRIBUTES(0));
  344. RR(VID_FIFO_THRESHOLD(0));
  345. RR(VID_ROW_INC(0));
  346. RR(VID_PIXEL_INC(0));
  347. RR(VID_FIR(0));
  348. RR(VID_PICTURE_SIZE(0));
  349. RR(VID_ACCU0(0));
  350. RR(VID_ACCU1(0));
  351. RR(VID_FIR_COEF_H(0, 0));
  352. RR(VID_FIR_COEF_H(0, 1));
  353. RR(VID_FIR_COEF_H(0, 2));
  354. RR(VID_FIR_COEF_H(0, 3));
  355. RR(VID_FIR_COEF_H(0, 4));
  356. RR(VID_FIR_COEF_H(0, 5));
  357. RR(VID_FIR_COEF_H(0, 6));
  358. RR(VID_FIR_COEF_H(0, 7));
  359. RR(VID_FIR_COEF_HV(0, 0));
  360. RR(VID_FIR_COEF_HV(0, 1));
  361. RR(VID_FIR_COEF_HV(0, 2));
  362. RR(VID_FIR_COEF_HV(0, 3));
  363. RR(VID_FIR_COEF_HV(0, 4));
  364. RR(VID_FIR_COEF_HV(0, 5));
  365. RR(VID_FIR_COEF_HV(0, 6));
  366. RR(VID_FIR_COEF_HV(0, 7));
  367. RR(VID_CONV_COEF(0, 0));
  368. RR(VID_CONV_COEF(0, 1));
  369. RR(VID_CONV_COEF(0, 2));
  370. RR(VID_CONV_COEF(0, 3));
  371. RR(VID_CONV_COEF(0, 4));
  372. RR(VID_FIR_COEF_V(0, 0));
  373. RR(VID_FIR_COEF_V(0, 1));
  374. RR(VID_FIR_COEF_V(0, 2));
  375. RR(VID_FIR_COEF_V(0, 3));
  376. RR(VID_FIR_COEF_V(0, 4));
  377. RR(VID_FIR_COEF_V(0, 5));
  378. RR(VID_FIR_COEF_V(0, 6));
  379. RR(VID_FIR_COEF_V(0, 7));
  380. RR(VID_PRELOAD(0));
  381. /* VID2 */
  382. RR(VID_BA0(1));
  383. RR(VID_BA1(1));
  384. RR(VID_POSITION(1));
  385. RR(VID_SIZE(1));
  386. RR(VID_ATTRIBUTES(1));
  387. RR(VID_FIFO_THRESHOLD(1));
  388. RR(VID_ROW_INC(1));
  389. RR(VID_PIXEL_INC(1));
  390. RR(VID_FIR(1));
  391. RR(VID_PICTURE_SIZE(1));
  392. RR(VID_ACCU0(1));
  393. RR(VID_ACCU1(1));
  394. RR(VID_FIR_COEF_H(1, 0));
  395. RR(VID_FIR_COEF_H(1, 1));
  396. RR(VID_FIR_COEF_H(1, 2));
  397. RR(VID_FIR_COEF_H(1, 3));
  398. RR(VID_FIR_COEF_H(1, 4));
  399. RR(VID_FIR_COEF_H(1, 5));
  400. RR(VID_FIR_COEF_H(1, 6));
  401. RR(VID_FIR_COEF_H(1, 7));
  402. RR(VID_FIR_COEF_HV(1, 0));
  403. RR(VID_FIR_COEF_HV(1, 1));
  404. RR(VID_FIR_COEF_HV(1, 2));
  405. RR(VID_FIR_COEF_HV(1, 3));
  406. RR(VID_FIR_COEF_HV(1, 4));
  407. RR(VID_FIR_COEF_HV(1, 5));
  408. RR(VID_FIR_COEF_HV(1, 6));
  409. RR(VID_FIR_COEF_HV(1, 7));
  410. RR(VID_CONV_COEF(1, 0));
  411. RR(VID_CONV_COEF(1, 1));
  412. RR(VID_CONV_COEF(1, 2));
  413. RR(VID_CONV_COEF(1, 3));
  414. RR(VID_CONV_COEF(1, 4));
  415. RR(VID_FIR_COEF_V(1, 0));
  416. RR(VID_FIR_COEF_V(1, 1));
  417. RR(VID_FIR_COEF_V(1, 2));
  418. RR(VID_FIR_COEF_V(1, 3));
  419. RR(VID_FIR_COEF_V(1, 4));
  420. RR(VID_FIR_COEF_V(1, 5));
  421. RR(VID_FIR_COEF_V(1, 6));
  422. RR(VID_FIR_COEF_V(1, 7));
  423. RR(VID_PRELOAD(1));
  424. /* enable last, because LCD & DIGIT enable are here */
  425. RR(CONTROL);
  426. /* clear spurious SYNC_LOST_DIGIT interrupts */
  427. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  428. /*
  429. * enable last so IRQs won't trigger before
  430. * the context is fully restored
  431. */
  432. RR(IRQENABLE);
  433. }
  434. #undef SR
  435. #undef RR
  436. static inline void enable_clocks(bool enable)
  437. {
  438. if (enable)
  439. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
  440. else
  441. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
  442. }
  443. bool dispc_go_busy(enum omap_channel channel)
  444. {
  445. int bit;
  446. if (channel == OMAP_DSS_CHANNEL_LCD)
  447. bit = 5; /* GOLCD */
  448. else
  449. bit = 6; /* GODIGIT */
  450. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  451. }
  452. void dispc_go(enum omap_channel channel)
  453. {
  454. int bit;
  455. enable_clocks(1);
  456. if (channel == OMAP_DSS_CHANNEL_LCD)
  457. bit = 0; /* LCDENABLE */
  458. else
  459. bit = 1; /* DIGITALENABLE */
  460. /* if the channel is not enabled, we don't need GO */
  461. if (REG_GET(DISPC_CONTROL, bit, bit) == 0)
  462. goto end;
  463. if (channel == OMAP_DSS_CHANNEL_LCD)
  464. bit = 5; /* GOLCD */
  465. else
  466. bit = 6; /* GODIGIT */
  467. if (REG_GET(DISPC_CONTROL, bit, bit) == 1) {
  468. DSSERR("GO bit not down for channel %d\n", channel);
  469. goto end;
  470. }
  471. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" : "DIGIT");
  472. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  473. end:
  474. enable_clocks(0);
  475. }
  476. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  477. {
  478. BUG_ON(plane == OMAP_DSS_GFX);
  479. dispc_write_reg(DISPC_VID_FIR_COEF_H(plane-1, reg), value);
  480. }
  481. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  482. {
  483. BUG_ON(plane == OMAP_DSS_GFX);
  484. dispc_write_reg(DISPC_VID_FIR_COEF_HV(plane-1, reg), value);
  485. }
  486. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  487. {
  488. BUG_ON(plane == OMAP_DSS_GFX);
  489. dispc_write_reg(DISPC_VID_FIR_COEF_V(plane-1, reg), value);
  490. }
  491. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  492. int vscaleup, int five_taps)
  493. {
  494. /* Coefficients for horizontal up-sampling */
  495. static const struct dispc_h_coef coef_hup[8] = {
  496. { 0, 0, 128, 0, 0 },
  497. { -1, 13, 124, -8, 0 },
  498. { -2, 30, 112, -11, -1 },
  499. { -5, 51, 95, -11, -2 },
  500. { 0, -9, 73, 73, -9 },
  501. { -2, -11, 95, 51, -5 },
  502. { -1, -11, 112, 30, -2 },
  503. { 0, -8, 124, 13, -1 },
  504. };
  505. /* Coefficients for vertical up-sampling */
  506. static const struct dispc_v_coef coef_vup_3tap[8] = {
  507. { 0, 0, 128, 0, 0 },
  508. { 0, 3, 123, 2, 0 },
  509. { 0, 12, 111, 5, 0 },
  510. { 0, 32, 89, 7, 0 },
  511. { 0, 0, 64, 64, 0 },
  512. { 0, 7, 89, 32, 0 },
  513. { 0, 5, 111, 12, 0 },
  514. { 0, 2, 123, 3, 0 },
  515. };
  516. static const struct dispc_v_coef coef_vup_5tap[8] = {
  517. { 0, 0, 128, 0, 0 },
  518. { -1, 13, 124, -8, 0 },
  519. { -2, 30, 112, -11, -1 },
  520. { -5, 51, 95, -11, -2 },
  521. { 0, -9, 73, 73, -9 },
  522. { -2, -11, 95, 51, -5 },
  523. { -1, -11, 112, 30, -2 },
  524. { 0, -8, 124, 13, -1 },
  525. };
  526. /* Coefficients for horizontal down-sampling */
  527. static const struct dispc_h_coef coef_hdown[8] = {
  528. { 0, 36, 56, 36, 0 },
  529. { 4, 40, 55, 31, -2 },
  530. { 8, 44, 54, 27, -5 },
  531. { 12, 48, 53, 22, -7 },
  532. { -9, 17, 52, 51, 17 },
  533. { -7, 22, 53, 48, 12 },
  534. { -5, 27, 54, 44, 8 },
  535. { -2, 31, 55, 40, 4 },
  536. };
  537. /* Coefficients for vertical down-sampling */
  538. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  539. { 0, 36, 56, 36, 0 },
  540. { 0, 40, 57, 31, 0 },
  541. { 0, 45, 56, 27, 0 },
  542. { 0, 50, 55, 23, 0 },
  543. { 0, 18, 55, 55, 0 },
  544. { 0, 23, 55, 50, 0 },
  545. { 0, 27, 56, 45, 0 },
  546. { 0, 31, 57, 40, 0 },
  547. };
  548. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  549. { 0, 36, 56, 36, 0 },
  550. { 4, 40, 55, 31, -2 },
  551. { 8, 44, 54, 27, -5 },
  552. { 12, 48, 53, 22, -7 },
  553. { -9, 17, 52, 51, 17 },
  554. { -7, 22, 53, 48, 12 },
  555. { -5, 27, 54, 44, 8 },
  556. { -2, 31, 55, 40, 4 },
  557. };
  558. const struct dispc_h_coef *h_coef;
  559. const struct dispc_v_coef *v_coef;
  560. int i;
  561. if (hscaleup)
  562. h_coef = coef_hup;
  563. else
  564. h_coef = coef_hdown;
  565. if (vscaleup)
  566. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  567. else
  568. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  569. for (i = 0; i < 8; i++) {
  570. u32 h, hv;
  571. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  572. | FLD_VAL(h_coef[i].hc1, 15, 8)
  573. | FLD_VAL(h_coef[i].hc2, 23, 16)
  574. | FLD_VAL(h_coef[i].hc3, 31, 24);
  575. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  576. | FLD_VAL(v_coef[i].vc0, 15, 8)
  577. | FLD_VAL(v_coef[i].vc1, 23, 16)
  578. | FLD_VAL(v_coef[i].vc2, 31, 24);
  579. _dispc_write_firh_reg(plane, i, h);
  580. _dispc_write_firhv_reg(plane, i, hv);
  581. }
  582. if (five_taps) {
  583. for (i = 0; i < 8; i++) {
  584. u32 v;
  585. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  586. | FLD_VAL(v_coef[i].vc22, 15, 8);
  587. _dispc_write_firv_reg(plane, i, v);
  588. }
  589. }
  590. }
  591. static void _dispc_setup_color_conv_coef(void)
  592. {
  593. const struct color_conv_coef {
  594. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  595. int full_range;
  596. } ctbl_bt601_5 = {
  597. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  598. };
  599. const struct color_conv_coef *ct;
  600. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  601. ct = &ctbl_bt601_5;
  602. dispc_write_reg(DISPC_VID_CONV_COEF(0, 0), CVAL(ct->rcr, ct->ry));
  603. dispc_write_reg(DISPC_VID_CONV_COEF(0, 1), CVAL(ct->gy, ct->rcb));
  604. dispc_write_reg(DISPC_VID_CONV_COEF(0, 2), CVAL(ct->gcb, ct->gcr));
  605. dispc_write_reg(DISPC_VID_CONV_COEF(0, 3), CVAL(ct->bcr, ct->by));
  606. dispc_write_reg(DISPC_VID_CONV_COEF(0, 4), CVAL(0, ct->bcb));
  607. dispc_write_reg(DISPC_VID_CONV_COEF(1, 0), CVAL(ct->rcr, ct->ry));
  608. dispc_write_reg(DISPC_VID_CONV_COEF(1, 1), CVAL(ct->gy, ct->rcb));
  609. dispc_write_reg(DISPC_VID_CONV_COEF(1, 2), CVAL(ct->gcb, ct->gcr));
  610. dispc_write_reg(DISPC_VID_CONV_COEF(1, 3), CVAL(ct->bcr, ct->by));
  611. dispc_write_reg(DISPC_VID_CONV_COEF(1, 4), CVAL(0, ct->bcb));
  612. #undef CVAL
  613. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(0), ct->full_range, 11, 11);
  614. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(1), ct->full_range, 11, 11);
  615. }
  616. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  617. {
  618. const struct dispc_reg ba0_reg[] = { DISPC_GFX_BA0,
  619. DISPC_VID_BA0(0),
  620. DISPC_VID_BA0(1) };
  621. dispc_write_reg(ba0_reg[plane], paddr);
  622. }
  623. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  624. {
  625. const struct dispc_reg ba1_reg[] = { DISPC_GFX_BA1,
  626. DISPC_VID_BA1(0),
  627. DISPC_VID_BA1(1) };
  628. dispc_write_reg(ba1_reg[plane], paddr);
  629. }
  630. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  631. {
  632. const struct dispc_reg pos_reg[] = { DISPC_GFX_POSITION,
  633. DISPC_VID_POSITION(0),
  634. DISPC_VID_POSITION(1) };
  635. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  636. dispc_write_reg(pos_reg[plane], val);
  637. }
  638. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  639. {
  640. const struct dispc_reg siz_reg[] = { DISPC_GFX_SIZE,
  641. DISPC_VID_PICTURE_SIZE(0),
  642. DISPC_VID_PICTURE_SIZE(1) };
  643. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  644. dispc_write_reg(siz_reg[plane], val);
  645. }
  646. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  647. {
  648. u32 val;
  649. const struct dispc_reg vsi_reg[] = { DISPC_VID_SIZE(0),
  650. DISPC_VID_SIZE(1) };
  651. BUG_ON(plane == OMAP_DSS_GFX);
  652. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  653. dispc_write_reg(vsi_reg[plane-1], val);
  654. }
  655. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  656. {
  657. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  658. return;
  659. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  660. plane == OMAP_DSS_VIDEO1)
  661. return;
  662. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 28, 28);
  663. }
  664. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  665. {
  666. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  667. return;
  668. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  669. plane == OMAP_DSS_VIDEO1)
  670. return;
  671. if (plane == OMAP_DSS_GFX)
  672. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  673. else if (plane == OMAP_DSS_VIDEO2)
  674. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  675. }
  676. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  677. {
  678. const struct dispc_reg ri_reg[] = { DISPC_GFX_PIXEL_INC,
  679. DISPC_VID_PIXEL_INC(0),
  680. DISPC_VID_PIXEL_INC(1) };
  681. dispc_write_reg(ri_reg[plane], inc);
  682. }
  683. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  684. {
  685. const struct dispc_reg ri_reg[] = { DISPC_GFX_ROW_INC,
  686. DISPC_VID_ROW_INC(0),
  687. DISPC_VID_ROW_INC(1) };
  688. dispc_write_reg(ri_reg[plane], inc);
  689. }
  690. static void _dispc_set_color_mode(enum omap_plane plane,
  691. enum omap_color_mode color_mode)
  692. {
  693. u32 m = 0;
  694. switch (color_mode) {
  695. case OMAP_DSS_COLOR_CLUT1:
  696. m = 0x0; break;
  697. case OMAP_DSS_COLOR_CLUT2:
  698. m = 0x1; break;
  699. case OMAP_DSS_COLOR_CLUT4:
  700. m = 0x2; break;
  701. case OMAP_DSS_COLOR_CLUT8:
  702. m = 0x3; break;
  703. case OMAP_DSS_COLOR_RGB12U:
  704. m = 0x4; break;
  705. case OMAP_DSS_COLOR_ARGB16:
  706. m = 0x5; break;
  707. case OMAP_DSS_COLOR_RGB16:
  708. m = 0x6; break;
  709. case OMAP_DSS_COLOR_RGB24U:
  710. m = 0x8; break;
  711. case OMAP_DSS_COLOR_RGB24P:
  712. m = 0x9; break;
  713. case OMAP_DSS_COLOR_YUV2:
  714. m = 0xa; break;
  715. case OMAP_DSS_COLOR_UYVY:
  716. m = 0xb; break;
  717. case OMAP_DSS_COLOR_ARGB32:
  718. m = 0xc; break;
  719. case OMAP_DSS_COLOR_RGBA32:
  720. m = 0xd; break;
  721. case OMAP_DSS_COLOR_RGBX32:
  722. m = 0xe; break;
  723. default:
  724. BUG(); break;
  725. }
  726. REG_FLD_MOD(dispc_reg_att[plane], m, 4, 1);
  727. }
  728. static void _dispc_set_channel_out(enum omap_plane plane,
  729. enum omap_channel channel)
  730. {
  731. int shift;
  732. u32 val;
  733. switch (plane) {
  734. case OMAP_DSS_GFX:
  735. shift = 8;
  736. break;
  737. case OMAP_DSS_VIDEO1:
  738. case OMAP_DSS_VIDEO2:
  739. shift = 16;
  740. break;
  741. default:
  742. BUG();
  743. return;
  744. }
  745. val = dispc_read_reg(dispc_reg_att[plane]);
  746. val = FLD_MOD(val, channel, shift, shift);
  747. dispc_write_reg(dispc_reg_att[plane], val);
  748. }
  749. void dispc_set_burst_size(enum omap_plane plane,
  750. enum omap_burst_size burst_size)
  751. {
  752. int shift;
  753. u32 val;
  754. enable_clocks(1);
  755. switch (plane) {
  756. case OMAP_DSS_GFX:
  757. shift = 6;
  758. break;
  759. case OMAP_DSS_VIDEO1:
  760. case OMAP_DSS_VIDEO2:
  761. shift = 14;
  762. break;
  763. default:
  764. BUG();
  765. return;
  766. }
  767. val = dispc_read_reg(dispc_reg_att[plane]);
  768. val = FLD_MOD(val, burst_size, shift+1, shift);
  769. dispc_write_reg(dispc_reg_att[plane], val);
  770. enable_clocks(0);
  771. }
  772. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  773. {
  774. u32 val;
  775. BUG_ON(plane == OMAP_DSS_GFX);
  776. val = dispc_read_reg(dispc_reg_att[plane]);
  777. val = FLD_MOD(val, enable, 9, 9);
  778. dispc_write_reg(dispc_reg_att[plane], val);
  779. }
  780. void dispc_enable_replication(enum omap_plane plane, bool enable)
  781. {
  782. int bit;
  783. if (plane == OMAP_DSS_GFX)
  784. bit = 5;
  785. else
  786. bit = 10;
  787. enable_clocks(1);
  788. REG_FLD_MOD(dispc_reg_att[plane], enable, bit, bit);
  789. enable_clocks(0);
  790. }
  791. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  792. {
  793. u32 val;
  794. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  795. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  796. enable_clocks(1);
  797. dispc_write_reg(DISPC_SIZE_LCD(channel), val);
  798. enable_clocks(0);
  799. }
  800. void dispc_set_digit_size(u16 width, u16 height)
  801. {
  802. u32 val;
  803. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  804. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  805. enable_clocks(1);
  806. dispc_write_reg(DISPC_SIZE_DIG, val);
  807. enable_clocks(0);
  808. }
  809. static void dispc_read_plane_fifo_sizes(void)
  810. {
  811. const struct dispc_reg fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
  812. DISPC_VID_FIFO_SIZE_STATUS(0),
  813. DISPC_VID_FIFO_SIZE_STATUS(1) };
  814. u32 size;
  815. int plane;
  816. u8 start, end;
  817. enable_clocks(1);
  818. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  819. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  820. size = FLD_GET(dispc_read_reg(fsz_reg[plane]), start, end);
  821. dispc.fifo_size[plane] = size;
  822. }
  823. enable_clocks(0);
  824. }
  825. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  826. {
  827. return dispc.fifo_size[plane];
  828. }
  829. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  830. {
  831. const struct dispc_reg ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
  832. DISPC_VID_FIFO_THRESHOLD(0),
  833. DISPC_VID_FIFO_THRESHOLD(1) };
  834. u8 hi_start, hi_end, lo_start, lo_end;
  835. enable_clocks(1);
  836. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  837. plane,
  838. REG_GET(ftrs_reg[plane], 11, 0),
  839. REG_GET(ftrs_reg[plane], 27, 16),
  840. low, high);
  841. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  842. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  843. dispc_write_reg(ftrs_reg[plane],
  844. FLD_VAL(high, hi_start, hi_end) |
  845. FLD_VAL(low, lo_start, lo_end));
  846. enable_clocks(0);
  847. }
  848. void dispc_enable_fifomerge(bool enable)
  849. {
  850. enable_clocks(1);
  851. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  852. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  853. enable_clocks(0);
  854. }
  855. static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
  856. {
  857. u32 val;
  858. const struct dispc_reg fir_reg[] = { DISPC_VID_FIR(0),
  859. DISPC_VID_FIR(1) };
  860. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  861. BUG_ON(plane == OMAP_DSS_GFX);
  862. dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  863. dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  864. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  865. FLD_VAL(hinc, hinc_start, hinc_end);
  866. dispc_write_reg(fir_reg[plane-1], val);
  867. }
  868. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  869. {
  870. u32 val;
  871. const struct dispc_reg ac0_reg[] = { DISPC_VID_ACCU0(0),
  872. DISPC_VID_ACCU0(1) };
  873. BUG_ON(plane == OMAP_DSS_GFX);
  874. val = FLD_VAL(vaccu, 25, 16) | FLD_VAL(haccu, 9, 0);
  875. dispc_write_reg(ac0_reg[plane-1], val);
  876. }
  877. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  878. {
  879. u32 val;
  880. const struct dispc_reg ac1_reg[] = { DISPC_VID_ACCU1(0),
  881. DISPC_VID_ACCU1(1) };
  882. BUG_ON(plane == OMAP_DSS_GFX);
  883. val = FLD_VAL(vaccu, 25, 16) | FLD_VAL(haccu, 9, 0);
  884. dispc_write_reg(ac1_reg[plane-1], val);
  885. }
  886. static void _dispc_set_scaling(enum omap_plane plane,
  887. u16 orig_width, u16 orig_height,
  888. u16 out_width, u16 out_height,
  889. bool ilace, bool five_taps,
  890. bool fieldmode)
  891. {
  892. int fir_hinc;
  893. int fir_vinc;
  894. int hscaleup, vscaleup;
  895. int accu0 = 0;
  896. int accu1 = 0;
  897. u32 l;
  898. BUG_ON(plane == OMAP_DSS_GFX);
  899. hscaleup = orig_width <= out_width;
  900. vscaleup = orig_height <= out_height;
  901. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
  902. if (!orig_width || orig_width == out_width)
  903. fir_hinc = 0;
  904. else
  905. fir_hinc = 1024 * orig_width / out_width;
  906. if (!orig_height || orig_height == out_height)
  907. fir_vinc = 0;
  908. else
  909. fir_vinc = 1024 * orig_height / out_height;
  910. _dispc_set_fir(plane, fir_hinc, fir_vinc);
  911. l = dispc_read_reg(dispc_reg_att[plane]);
  912. l &= ~((0x0f << 5) | (0x3 << 21));
  913. l |= fir_hinc ? (1 << 5) : 0;
  914. l |= fir_vinc ? (1 << 6) : 0;
  915. l |= hscaleup ? 0 : (1 << 7);
  916. l |= vscaleup ? 0 : (1 << 8);
  917. l |= five_taps ? (1 << 21) : 0;
  918. l |= five_taps ? (1 << 22) : 0;
  919. dispc_write_reg(dispc_reg_att[plane], l);
  920. /*
  921. * field 0 = even field = bottom field
  922. * field 1 = odd field = top field
  923. */
  924. if (ilace && !fieldmode) {
  925. accu1 = 0;
  926. accu0 = (fir_vinc / 2) & 0x3ff;
  927. if (accu0 >= 1024/2) {
  928. accu1 = 1024/2;
  929. accu0 -= accu1;
  930. }
  931. }
  932. _dispc_set_vid_accu0(plane, 0, accu0);
  933. _dispc_set_vid_accu1(plane, 0, accu1);
  934. }
  935. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  936. bool mirroring, enum omap_color_mode color_mode)
  937. {
  938. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  939. color_mode == OMAP_DSS_COLOR_UYVY) {
  940. int vidrot = 0;
  941. if (mirroring) {
  942. switch (rotation) {
  943. case OMAP_DSS_ROT_0:
  944. vidrot = 2;
  945. break;
  946. case OMAP_DSS_ROT_90:
  947. vidrot = 1;
  948. break;
  949. case OMAP_DSS_ROT_180:
  950. vidrot = 0;
  951. break;
  952. case OMAP_DSS_ROT_270:
  953. vidrot = 3;
  954. break;
  955. }
  956. } else {
  957. switch (rotation) {
  958. case OMAP_DSS_ROT_0:
  959. vidrot = 0;
  960. break;
  961. case OMAP_DSS_ROT_90:
  962. vidrot = 1;
  963. break;
  964. case OMAP_DSS_ROT_180:
  965. vidrot = 2;
  966. break;
  967. case OMAP_DSS_ROT_270:
  968. vidrot = 3;
  969. break;
  970. }
  971. }
  972. REG_FLD_MOD(dispc_reg_att[plane], vidrot, 13, 12);
  973. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  974. REG_FLD_MOD(dispc_reg_att[plane], 0x1, 18, 18);
  975. else
  976. REG_FLD_MOD(dispc_reg_att[plane], 0x0, 18, 18);
  977. } else {
  978. REG_FLD_MOD(dispc_reg_att[plane], 0, 13, 12);
  979. REG_FLD_MOD(dispc_reg_att[plane], 0, 18, 18);
  980. }
  981. }
  982. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  983. {
  984. switch (color_mode) {
  985. case OMAP_DSS_COLOR_CLUT1:
  986. return 1;
  987. case OMAP_DSS_COLOR_CLUT2:
  988. return 2;
  989. case OMAP_DSS_COLOR_CLUT4:
  990. return 4;
  991. case OMAP_DSS_COLOR_CLUT8:
  992. return 8;
  993. case OMAP_DSS_COLOR_RGB12U:
  994. case OMAP_DSS_COLOR_RGB16:
  995. case OMAP_DSS_COLOR_ARGB16:
  996. case OMAP_DSS_COLOR_YUV2:
  997. case OMAP_DSS_COLOR_UYVY:
  998. return 16;
  999. case OMAP_DSS_COLOR_RGB24P:
  1000. return 24;
  1001. case OMAP_DSS_COLOR_RGB24U:
  1002. case OMAP_DSS_COLOR_ARGB32:
  1003. case OMAP_DSS_COLOR_RGBA32:
  1004. case OMAP_DSS_COLOR_RGBX32:
  1005. return 32;
  1006. default:
  1007. BUG();
  1008. }
  1009. }
  1010. static s32 pixinc(int pixels, u8 ps)
  1011. {
  1012. if (pixels == 1)
  1013. return 1;
  1014. else if (pixels > 1)
  1015. return 1 + (pixels - 1) * ps;
  1016. else if (pixels < 0)
  1017. return 1 - (-pixels + 1) * ps;
  1018. else
  1019. BUG();
  1020. }
  1021. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1022. u16 screen_width,
  1023. u16 width, u16 height,
  1024. enum omap_color_mode color_mode, bool fieldmode,
  1025. unsigned int field_offset,
  1026. unsigned *offset0, unsigned *offset1,
  1027. s32 *row_inc, s32 *pix_inc)
  1028. {
  1029. u8 ps;
  1030. /* FIXME CLUT formats */
  1031. switch (color_mode) {
  1032. case OMAP_DSS_COLOR_CLUT1:
  1033. case OMAP_DSS_COLOR_CLUT2:
  1034. case OMAP_DSS_COLOR_CLUT4:
  1035. case OMAP_DSS_COLOR_CLUT8:
  1036. BUG();
  1037. return;
  1038. case OMAP_DSS_COLOR_YUV2:
  1039. case OMAP_DSS_COLOR_UYVY:
  1040. ps = 4;
  1041. break;
  1042. default:
  1043. ps = color_mode_to_bpp(color_mode) / 8;
  1044. break;
  1045. }
  1046. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1047. width, height);
  1048. /*
  1049. * field 0 = even field = bottom field
  1050. * field 1 = odd field = top field
  1051. */
  1052. switch (rotation + mirror * 4) {
  1053. case OMAP_DSS_ROT_0:
  1054. case OMAP_DSS_ROT_180:
  1055. /*
  1056. * If the pixel format is YUV or UYVY divide the width
  1057. * of the image by 2 for 0 and 180 degree rotation.
  1058. */
  1059. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1060. color_mode == OMAP_DSS_COLOR_UYVY)
  1061. width = width >> 1;
  1062. case OMAP_DSS_ROT_90:
  1063. case OMAP_DSS_ROT_270:
  1064. *offset1 = 0;
  1065. if (field_offset)
  1066. *offset0 = field_offset * screen_width * ps;
  1067. else
  1068. *offset0 = 0;
  1069. *row_inc = pixinc(1 + (screen_width - width) +
  1070. (fieldmode ? screen_width : 0),
  1071. ps);
  1072. *pix_inc = pixinc(1, ps);
  1073. break;
  1074. case OMAP_DSS_ROT_0 + 4:
  1075. case OMAP_DSS_ROT_180 + 4:
  1076. /* If the pixel format is YUV or UYVY divide the width
  1077. * of the image by 2 for 0 degree and 180 degree
  1078. */
  1079. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1080. color_mode == OMAP_DSS_COLOR_UYVY)
  1081. width = width >> 1;
  1082. case OMAP_DSS_ROT_90 + 4:
  1083. case OMAP_DSS_ROT_270 + 4:
  1084. *offset1 = 0;
  1085. if (field_offset)
  1086. *offset0 = field_offset * screen_width * ps;
  1087. else
  1088. *offset0 = 0;
  1089. *row_inc = pixinc(1 - (screen_width + width) -
  1090. (fieldmode ? screen_width : 0),
  1091. ps);
  1092. *pix_inc = pixinc(1, ps);
  1093. break;
  1094. default:
  1095. BUG();
  1096. }
  1097. }
  1098. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1099. u16 screen_width,
  1100. u16 width, u16 height,
  1101. enum omap_color_mode color_mode, bool fieldmode,
  1102. unsigned int field_offset,
  1103. unsigned *offset0, unsigned *offset1,
  1104. s32 *row_inc, s32 *pix_inc)
  1105. {
  1106. u8 ps;
  1107. u16 fbw, fbh;
  1108. /* FIXME CLUT formats */
  1109. switch (color_mode) {
  1110. case OMAP_DSS_COLOR_CLUT1:
  1111. case OMAP_DSS_COLOR_CLUT2:
  1112. case OMAP_DSS_COLOR_CLUT4:
  1113. case OMAP_DSS_COLOR_CLUT8:
  1114. BUG();
  1115. return;
  1116. default:
  1117. ps = color_mode_to_bpp(color_mode) / 8;
  1118. break;
  1119. }
  1120. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1121. width, height);
  1122. /* width & height are overlay sizes, convert to fb sizes */
  1123. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1124. fbw = width;
  1125. fbh = height;
  1126. } else {
  1127. fbw = height;
  1128. fbh = width;
  1129. }
  1130. /*
  1131. * field 0 = even field = bottom field
  1132. * field 1 = odd field = top field
  1133. */
  1134. switch (rotation + mirror * 4) {
  1135. case OMAP_DSS_ROT_0:
  1136. *offset1 = 0;
  1137. if (field_offset)
  1138. *offset0 = *offset1 + field_offset * screen_width * ps;
  1139. else
  1140. *offset0 = *offset1;
  1141. *row_inc = pixinc(1 + (screen_width - fbw) +
  1142. (fieldmode ? screen_width : 0),
  1143. ps);
  1144. *pix_inc = pixinc(1, ps);
  1145. break;
  1146. case OMAP_DSS_ROT_90:
  1147. *offset1 = screen_width * (fbh - 1) * ps;
  1148. if (field_offset)
  1149. *offset0 = *offset1 + field_offset * ps;
  1150. else
  1151. *offset0 = *offset1;
  1152. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1153. (fieldmode ? 1 : 0), ps);
  1154. *pix_inc = pixinc(-screen_width, ps);
  1155. break;
  1156. case OMAP_DSS_ROT_180:
  1157. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1158. if (field_offset)
  1159. *offset0 = *offset1 - field_offset * screen_width * ps;
  1160. else
  1161. *offset0 = *offset1;
  1162. *row_inc = pixinc(-1 -
  1163. (screen_width - fbw) -
  1164. (fieldmode ? screen_width : 0),
  1165. ps);
  1166. *pix_inc = pixinc(-1, ps);
  1167. break;
  1168. case OMAP_DSS_ROT_270:
  1169. *offset1 = (fbw - 1) * ps;
  1170. if (field_offset)
  1171. *offset0 = *offset1 - field_offset * ps;
  1172. else
  1173. *offset0 = *offset1;
  1174. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1175. (fieldmode ? 1 : 0), ps);
  1176. *pix_inc = pixinc(screen_width, ps);
  1177. break;
  1178. /* mirroring */
  1179. case OMAP_DSS_ROT_0 + 4:
  1180. *offset1 = (fbw - 1) * ps;
  1181. if (field_offset)
  1182. *offset0 = *offset1 + field_offset * screen_width * ps;
  1183. else
  1184. *offset0 = *offset1;
  1185. *row_inc = pixinc(screen_width * 2 - 1 +
  1186. (fieldmode ? screen_width : 0),
  1187. ps);
  1188. *pix_inc = pixinc(-1, ps);
  1189. break;
  1190. case OMAP_DSS_ROT_90 + 4:
  1191. *offset1 = 0;
  1192. if (field_offset)
  1193. *offset0 = *offset1 + field_offset * ps;
  1194. else
  1195. *offset0 = *offset1;
  1196. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1197. (fieldmode ? 1 : 0),
  1198. ps);
  1199. *pix_inc = pixinc(screen_width, ps);
  1200. break;
  1201. case OMAP_DSS_ROT_180 + 4:
  1202. *offset1 = screen_width * (fbh - 1) * ps;
  1203. if (field_offset)
  1204. *offset0 = *offset1 - field_offset * screen_width * ps;
  1205. else
  1206. *offset0 = *offset1;
  1207. *row_inc = pixinc(1 - screen_width * 2 -
  1208. (fieldmode ? screen_width : 0),
  1209. ps);
  1210. *pix_inc = pixinc(1, ps);
  1211. break;
  1212. case OMAP_DSS_ROT_270 + 4:
  1213. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1214. if (field_offset)
  1215. *offset0 = *offset1 - field_offset * ps;
  1216. else
  1217. *offset0 = *offset1;
  1218. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1219. (fieldmode ? 1 : 0),
  1220. ps);
  1221. *pix_inc = pixinc(-screen_width, ps);
  1222. break;
  1223. default:
  1224. BUG();
  1225. }
  1226. }
  1227. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1228. u16 height, u16 out_width, u16 out_height,
  1229. enum omap_color_mode color_mode)
  1230. {
  1231. u32 fclk = 0;
  1232. /* FIXME venc pclk? */
  1233. u64 tmp, pclk = dispc_pclk_rate(channel);
  1234. if (height > out_height) {
  1235. /* FIXME get real display PPL */
  1236. unsigned int ppl = 800;
  1237. tmp = pclk * height * out_width;
  1238. do_div(tmp, 2 * out_height * ppl);
  1239. fclk = tmp;
  1240. if (height > 2 * out_height) {
  1241. if (ppl == out_width)
  1242. return 0;
  1243. tmp = pclk * (height - 2 * out_height) * out_width;
  1244. do_div(tmp, 2 * out_height * (ppl - out_width));
  1245. fclk = max(fclk, (u32) tmp);
  1246. }
  1247. }
  1248. if (width > out_width) {
  1249. tmp = pclk * width;
  1250. do_div(tmp, out_width);
  1251. fclk = max(fclk, (u32) tmp);
  1252. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1253. fclk <<= 1;
  1254. }
  1255. return fclk;
  1256. }
  1257. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1258. u16 height, u16 out_width, u16 out_height)
  1259. {
  1260. unsigned int hf, vf;
  1261. /*
  1262. * FIXME how to determine the 'A' factor
  1263. * for the no downscaling case ?
  1264. */
  1265. if (width > 3 * out_width)
  1266. hf = 4;
  1267. else if (width > 2 * out_width)
  1268. hf = 3;
  1269. else if (width > out_width)
  1270. hf = 2;
  1271. else
  1272. hf = 1;
  1273. if (height > out_height)
  1274. vf = 2;
  1275. else
  1276. vf = 1;
  1277. /* FIXME venc pclk? */
  1278. return dispc_pclk_rate(channel) * vf * hf;
  1279. }
  1280. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1281. {
  1282. enable_clocks(1);
  1283. _dispc_set_channel_out(plane, channel_out);
  1284. enable_clocks(0);
  1285. }
  1286. static int _dispc_setup_plane(enum omap_plane plane,
  1287. u32 paddr, u16 screen_width,
  1288. u16 pos_x, u16 pos_y,
  1289. u16 width, u16 height,
  1290. u16 out_width, u16 out_height,
  1291. enum omap_color_mode color_mode,
  1292. bool ilace,
  1293. enum omap_dss_rotation_type rotation_type,
  1294. u8 rotation, int mirror,
  1295. u8 global_alpha,
  1296. u8 pre_mult_alpha)
  1297. {
  1298. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1299. bool five_taps = 0;
  1300. bool fieldmode = 0;
  1301. int cconv = 0;
  1302. unsigned offset0, offset1;
  1303. s32 row_inc;
  1304. s32 pix_inc;
  1305. u16 frame_height = height;
  1306. unsigned int field_offset = 0;
  1307. if (paddr == 0)
  1308. return -EINVAL;
  1309. if (ilace && height == out_height)
  1310. fieldmode = 1;
  1311. if (ilace) {
  1312. if (fieldmode)
  1313. height /= 2;
  1314. pos_y /= 2;
  1315. out_height /= 2;
  1316. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1317. "out_height %d\n",
  1318. height, pos_y, out_height);
  1319. }
  1320. if (!dss_feat_color_mode_supported(plane, color_mode))
  1321. return -EINVAL;
  1322. if (plane == OMAP_DSS_GFX) {
  1323. if (width != out_width || height != out_height)
  1324. return -EINVAL;
  1325. } else {
  1326. /* video plane */
  1327. unsigned long fclk = 0;
  1328. if (out_width < width / maxdownscale ||
  1329. out_width > width * 8)
  1330. return -EINVAL;
  1331. if (out_height < height / maxdownscale ||
  1332. out_height > height * 8)
  1333. return -EINVAL;
  1334. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1335. color_mode == OMAP_DSS_COLOR_UYVY)
  1336. cconv = 1;
  1337. /* Must use 5-tap filter? */
  1338. five_taps = height > out_height * 2;
  1339. if (!five_taps) {
  1340. fclk = calc_fclk(OMAP_DSS_CHANNEL_LCD, width, height,
  1341. out_width, out_height);
  1342. /* Try 5-tap filter if 3-tap fclk is too high */
  1343. if (cpu_is_omap34xx() && height > out_height &&
  1344. fclk > dispc_fclk_rate())
  1345. five_taps = true;
  1346. }
  1347. if (width > (2048 >> five_taps)) {
  1348. DSSERR("failed to set up scaling, fclk too low\n");
  1349. return -EINVAL;
  1350. }
  1351. if (five_taps)
  1352. fclk = calc_fclk_five_taps(OMAP_DSS_CHANNEL_LCD, width,
  1353. height, out_width, out_height,
  1354. color_mode);
  1355. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1356. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1357. if (!fclk || fclk > dispc_fclk_rate()) {
  1358. DSSERR("failed to set up scaling, "
  1359. "required fclk rate = %lu Hz, "
  1360. "current fclk rate = %lu Hz\n",
  1361. fclk, dispc_fclk_rate());
  1362. return -EINVAL;
  1363. }
  1364. }
  1365. if (ilace && !fieldmode) {
  1366. /*
  1367. * when downscaling the bottom field may have to start several
  1368. * source lines below the top field. Unfortunately ACCUI
  1369. * registers will only hold the fractional part of the offset
  1370. * so the integer part must be added to the base address of the
  1371. * bottom field.
  1372. */
  1373. if (!height || height == out_height)
  1374. field_offset = 0;
  1375. else
  1376. field_offset = height / out_height / 2;
  1377. }
  1378. /* Fields are independent but interleaved in memory. */
  1379. if (fieldmode)
  1380. field_offset = 1;
  1381. if (rotation_type == OMAP_DSS_ROT_DMA)
  1382. calc_dma_rotation_offset(rotation, mirror,
  1383. screen_width, width, frame_height, color_mode,
  1384. fieldmode, field_offset,
  1385. &offset0, &offset1, &row_inc, &pix_inc);
  1386. else
  1387. calc_vrfb_rotation_offset(rotation, mirror,
  1388. screen_width, width, frame_height, color_mode,
  1389. fieldmode, field_offset,
  1390. &offset0, &offset1, &row_inc, &pix_inc);
  1391. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1392. offset0, offset1, row_inc, pix_inc);
  1393. _dispc_set_color_mode(plane, color_mode);
  1394. _dispc_set_plane_ba0(plane, paddr + offset0);
  1395. _dispc_set_plane_ba1(plane, paddr + offset1);
  1396. _dispc_set_row_inc(plane, row_inc);
  1397. _dispc_set_pix_inc(plane, pix_inc);
  1398. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1399. out_width, out_height);
  1400. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1401. _dispc_set_pic_size(plane, width, height);
  1402. if (plane != OMAP_DSS_GFX) {
  1403. _dispc_set_scaling(plane, width, height,
  1404. out_width, out_height,
  1405. ilace, five_taps, fieldmode);
  1406. _dispc_set_vid_size(plane, out_width, out_height);
  1407. _dispc_set_vid_color_conv(plane, cconv);
  1408. }
  1409. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1410. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1411. _dispc_setup_global_alpha(plane, global_alpha);
  1412. return 0;
  1413. }
  1414. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1415. {
  1416. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 0, 0);
  1417. }
  1418. static void dispc_disable_isr(void *data, u32 mask)
  1419. {
  1420. struct completion *compl = data;
  1421. complete(compl);
  1422. }
  1423. static void _enable_lcd_out(bool enable)
  1424. {
  1425. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1426. }
  1427. static void dispc_enable_lcd_out(bool enable)
  1428. {
  1429. struct completion frame_done_completion;
  1430. bool is_on;
  1431. int r;
  1432. enable_clocks(1);
  1433. /* When we disable LCD output, we need to wait until frame is done.
  1434. * Otherwise the DSS is still working, and turning off the clocks
  1435. * prevents DSS from going to OFF mode */
  1436. is_on = REG_GET(DISPC_CONTROL, 0, 0);
  1437. if (!enable && is_on) {
  1438. init_completion(&frame_done_completion);
  1439. r = omap_dispc_register_isr(dispc_disable_isr,
  1440. &frame_done_completion,
  1441. DISPC_IRQ_FRAMEDONE);
  1442. if (r)
  1443. DSSERR("failed to register FRAMEDONE isr\n");
  1444. }
  1445. _enable_lcd_out(enable);
  1446. if (!enable && is_on) {
  1447. if (!wait_for_completion_timeout(&frame_done_completion,
  1448. msecs_to_jiffies(100)))
  1449. DSSERR("timeout waiting for FRAME DONE\n");
  1450. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1451. &frame_done_completion,
  1452. DISPC_IRQ_FRAMEDONE);
  1453. if (r)
  1454. DSSERR("failed to unregister FRAMEDONE isr\n");
  1455. }
  1456. enable_clocks(0);
  1457. }
  1458. static void _enable_digit_out(bool enable)
  1459. {
  1460. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1461. }
  1462. static void dispc_enable_digit_out(bool enable)
  1463. {
  1464. struct completion frame_done_completion;
  1465. int r;
  1466. enable_clocks(1);
  1467. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1468. enable_clocks(0);
  1469. return;
  1470. }
  1471. if (enable) {
  1472. unsigned long flags;
  1473. /* When we enable digit output, we'll get an extra digit
  1474. * sync lost interrupt, that we need to ignore */
  1475. spin_lock_irqsave(&dispc.irq_lock, flags);
  1476. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1477. _omap_dispc_set_irqs();
  1478. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1479. }
  1480. /* When we disable digit output, we need to wait until fields are done.
  1481. * Otherwise the DSS is still working, and turning off the clocks
  1482. * prevents DSS from going to OFF mode. And when enabling, we need to
  1483. * wait for the extra sync losts */
  1484. init_completion(&frame_done_completion);
  1485. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1486. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1487. if (r)
  1488. DSSERR("failed to register EVSYNC isr\n");
  1489. _enable_digit_out(enable);
  1490. /* XXX I understand from TRM that we should only wait for the
  1491. * current field to complete. But it seems we have to wait
  1492. * for both fields */
  1493. if (!wait_for_completion_timeout(&frame_done_completion,
  1494. msecs_to_jiffies(100)))
  1495. DSSERR("timeout waiting for EVSYNC\n");
  1496. if (!wait_for_completion_timeout(&frame_done_completion,
  1497. msecs_to_jiffies(100)))
  1498. DSSERR("timeout waiting for EVSYNC\n");
  1499. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1500. &frame_done_completion,
  1501. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1502. if (r)
  1503. DSSERR("failed to unregister EVSYNC isr\n");
  1504. if (enable) {
  1505. unsigned long flags;
  1506. spin_lock_irqsave(&dispc.irq_lock, flags);
  1507. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1508. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1509. _omap_dispc_set_irqs();
  1510. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1511. }
  1512. enable_clocks(0);
  1513. }
  1514. bool dispc_is_channel_enabled(enum omap_channel channel)
  1515. {
  1516. if (channel == OMAP_DSS_CHANNEL_LCD)
  1517. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1518. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1519. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1520. else
  1521. BUG();
  1522. }
  1523. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1524. {
  1525. if (channel == OMAP_DSS_CHANNEL_LCD)
  1526. dispc_enable_lcd_out(enable);
  1527. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1528. dispc_enable_digit_out(enable);
  1529. else
  1530. BUG();
  1531. }
  1532. void dispc_lcd_enable_signal_polarity(bool act_high)
  1533. {
  1534. enable_clocks(1);
  1535. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1536. enable_clocks(0);
  1537. }
  1538. void dispc_lcd_enable_signal(bool enable)
  1539. {
  1540. enable_clocks(1);
  1541. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1542. enable_clocks(0);
  1543. }
  1544. void dispc_pck_free_enable(bool enable)
  1545. {
  1546. enable_clocks(1);
  1547. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1548. enable_clocks(0);
  1549. }
  1550. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1551. {
  1552. enable_clocks(1);
  1553. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1554. enable_clocks(0);
  1555. }
  1556. void dispc_set_lcd_display_type(enum omap_channel channel,
  1557. enum omap_lcd_display_type type)
  1558. {
  1559. int mode;
  1560. switch (type) {
  1561. case OMAP_DSS_LCD_DISPLAY_STN:
  1562. mode = 0;
  1563. break;
  1564. case OMAP_DSS_LCD_DISPLAY_TFT:
  1565. mode = 1;
  1566. break;
  1567. default:
  1568. BUG();
  1569. return;
  1570. }
  1571. enable_clocks(1);
  1572. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1573. enable_clocks(0);
  1574. }
  1575. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1576. {
  1577. enable_clocks(1);
  1578. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1579. enable_clocks(0);
  1580. }
  1581. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1582. {
  1583. enable_clocks(1);
  1584. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1585. enable_clocks(0);
  1586. }
  1587. u32 dispc_get_default_color(enum omap_channel channel)
  1588. {
  1589. u32 l;
  1590. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1591. channel != OMAP_DSS_CHANNEL_LCD);
  1592. enable_clocks(1);
  1593. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1594. enable_clocks(0);
  1595. return l;
  1596. }
  1597. void dispc_set_trans_key(enum omap_channel ch,
  1598. enum omap_dss_trans_key_type type,
  1599. u32 trans_key)
  1600. {
  1601. enable_clocks(1);
  1602. if (ch == OMAP_DSS_CHANNEL_LCD)
  1603. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1604. else /* OMAP_DSS_CHANNEL_DIGIT */
  1605. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1606. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1607. enable_clocks(0);
  1608. }
  1609. void dispc_get_trans_key(enum omap_channel ch,
  1610. enum omap_dss_trans_key_type *type,
  1611. u32 *trans_key)
  1612. {
  1613. enable_clocks(1);
  1614. if (type) {
  1615. if (ch == OMAP_DSS_CHANNEL_LCD)
  1616. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1617. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1618. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1619. else
  1620. BUG();
  1621. }
  1622. if (trans_key)
  1623. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1624. enable_clocks(0);
  1625. }
  1626. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1627. {
  1628. enable_clocks(1);
  1629. if (ch == OMAP_DSS_CHANNEL_LCD)
  1630. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1631. else /* OMAP_DSS_CHANNEL_DIGIT */
  1632. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1633. enable_clocks(0);
  1634. }
  1635. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1636. {
  1637. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1638. return;
  1639. enable_clocks(1);
  1640. if (ch == OMAP_DSS_CHANNEL_LCD)
  1641. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1642. else /* OMAP_DSS_CHANNEL_DIGIT */
  1643. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1644. enable_clocks(0);
  1645. }
  1646. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1647. {
  1648. bool enabled;
  1649. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1650. return false;
  1651. enable_clocks(1);
  1652. if (ch == OMAP_DSS_CHANNEL_LCD)
  1653. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1654. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1655. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1656. else
  1657. BUG();
  1658. enable_clocks(0);
  1659. return enabled;
  1660. }
  1661. bool dispc_trans_key_enabled(enum omap_channel ch)
  1662. {
  1663. bool enabled;
  1664. enable_clocks(1);
  1665. if (ch == OMAP_DSS_CHANNEL_LCD)
  1666. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1667. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1668. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1669. else
  1670. BUG();
  1671. enable_clocks(0);
  1672. return enabled;
  1673. }
  1674. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1675. {
  1676. int code;
  1677. switch (data_lines) {
  1678. case 12:
  1679. code = 0;
  1680. break;
  1681. case 16:
  1682. code = 1;
  1683. break;
  1684. case 18:
  1685. code = 2;
  1686. break;
  1687. case 24:
  1688. code = 3;
  1689. break;
  1690. default:
  1691. BUG();
  1692. return;
  1693. }
  1694. enable_clocks(1);
  1695. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1696. enable_clocks(0);
  1697. }
  1698. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1699. enum omap_parallel_interface_mode mode)
  1700. {
  1701. u32 l;
  1702. int stallmode;
  1703. int gpout0 = 1;
  1704. int gpout1;
  1705. switch (mode) {
  1706. case OMAP_DSS_PARALLELMODE_BYPASS:
  1707. stallmode = 0;
  1708. gpout1 = 1;
  1709. break;
  1710. case OMAP_DSS_PARALLELMODE_RFBI:
  1711. stallmode = 1;
  1712. gpout1 = 0;
  1713. break;
  1714. case OMAP_DSS_PARALLELMODE_DSI:
  1715. stallmode = 1;
  1716. gpout1 = 1;
  1717. break;
  1718. default:
  1719. BUG();
  1720. return;
  1721. }
  1722. enable_clocks(1);
  1723. l = dispc_read_reg(DISPC_CONTROL);
  1724. l = FLD_MOD(l, stallmode, 11, 11);
  1725. if (channel == OMAP_DSS_CHANNEL_LCD) {
  1726. l = FLD_MOD(l, gpout0, 15, 15);
  1727. l = FLD_MOD(l, gpout1, 16, 16);
  1728. }
  1729. dispc_write_reg(DISPC_CONTROL, l);
  1730. enable_clocks(0);
  1731. }
  1732. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1733. int vsw, int vfp, int vbp)
  1734. {
  1735. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1736. if (hsw < 1 || hsw > 64 ||
  1737. hfp < 1 || hfp > 256 ||
  1738. hbp < 1 || hbp > 256 ||
  1739. vsw < 1 || vsw > 64 ||
  1740. vfp < 0 || vfp > 255 ||
  1741. vbp < 0 || vbp > 255)
  1742. return false;
  1743. } else {
  1744. if (hsw < 1 || hsw > 256 ||
  1745. hfp < 1 || hfp > 4096 ||
  1746. hbp < 1 || hbp > 4096 ||
  1747. vsw < 1 || vsw > 256 ||
  1748. vfp < 0 || vfp > 4095 ||
  1749. vbp < 0 || vbp > 4095)
  1750. return false;
  1751. }
  1752. return true;
  1753. }
  1754. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1755. {
  1756. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1757. timings->hbp, timings->vsw,
  1758. timings->vfp, timings->vbp);
  1759. }
  1760. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  1761. int hfp, int hbp, int vsw, int vfp, int vbp)
  1762. {
  1763. u32 timing_h, timing_v;
  1764. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1765. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  1766. FLD_VAL(hbp-1, 27, 20);
  1767. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  1768. FLD_VAL(vbp, 27, 20);
  1769. } else {
  1770. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  1771. FLD_VAL(hbp-1, 31, 20);
  1772. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  1773. FLD_VAL(vbp, 31, 20);
  1774. }
  1775. enable_clocks(1);
  1776. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  1777. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  1778. enable_clocks(0);
  1779. }
  1780. /* change name to mode? */
  1781. void dispc_set_lcd_timings(enum omap_channel channel,
  1782. struct omap_video_timings *timings)
  1783. {
  1784. unsigned xtot, ytot;
  1785. unsigned long ht, vt;
  1786. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1787. timings->hbp, timings->vsw,
  1788. timings->vfp, timings->vbp))
  1789. BUG();
  1790. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  1791. timings->hbp, timings->vsw, timings->vfp,
  1792. timings->vbp);
  1793. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  1794. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  1795. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  1796. ht = (timings->pixel_clock * 1000) / xtot;
  1797. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  1798. DSSDBG("xres %u yres %u\n", timings->x_res, timings->y_res);
  1799. DSSDBG("pck %u\n", timings->pixel_clock);
  1800. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  1801. timings->hsw, timings->hfp, timings->hbp,
  1802. timings->vsw, timings->vfp, timings->vbp);
  1803. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  1804. }
  1805. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  1806. u16 pck_div)
  1807. {
  1808. BUG_ON(lck_div < 1);
  1809. BUG_ON(pck_div < 2);
  1810. enable_clocks(1);
  1811. dispc_write_reg(DISPC_DIVISOR(channel),
  1812. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  1813. enable_clocks(0);
  1814. }
  1815. static void dispc_get_lcd_divisor(int *lck_div, int *pck_div)
  1816. {
  1817. u32 l;
  1818. l = dispc_read_reg(DISPC_DIVISOR(OMAP_DSS_CHANNEL_LCD));
  1819. *lck_div = FLD_GET(l, 23, 16);
  1820. *pck_div = FLD_GET(l, 7, 0);
  1821. }
  1822. unsigned long dispc_fclk_rate(void)
  1823. {
  1824. unsigned long r = 0;
  1825. if (dss_get_dispc_clk_source() == DSS_SRC_DSS1_ALWON_FCLK)
  1826. r = dss_clk_get_rate(DSS_CLK_FCK1);
  1827. else
  1828. #ifdef CONFIG_OMAP2_DSS_DSI
  1829. r = dsi_get_dsi1_pll_rate();
  1830. #else
  1831. BUG();
  1832. #endif
  1833. return r;
  1834. }
  1835. unsigned long dispc_lclk_rate(enum omap_channel channel)
  1836. {
  1837. int lcd;
  1838. unsigned long r;
  1839. u32 l;
  1840. l = dispc_read_reg(DISPC_DIVISOR(channel));
  1841. lcd = FLD_GET(l, 23, 16);
  1842. r = dispc_fclk_rate();
  1843. return r / lcd;
  1844. }
  1845. unsigned long dispc_pclk_rate(enum omap_channel channel)
  1846. {
  1847. int lcd, pcd;
  1848. unsigned long r;
  1849. u32 l;
  1850. l = dispc_read_reg(DISPC_DIVISOR(channel));
  1851. lcd = FLD_GET(l, 23, 16);
  1852. pcd = FLD_GET(l, 7, 0);
  1853. r = dispc_fclk_rate();
  1854. return r / lcd / pcd;
  1855. }
  1856. void dispc_dump_clocks(struct seq_file *s)
  1857. {
  1858. int lcd, pcd;
  1859. enable_clocks(1);
  1860. dispc_get_lcd_divisor(&lcd, &pcd);
  1861. seq_printf(s, "- DISPC -\n");
  1862. seq_printf(s, "dispc fclk source = %s\n",
  1863. dss_get_dispc_clk_source() == DSS_SRC_DSS1_ALWON_FCLK ?
  1864. "dss1_alwon_fclk" : "dsi1_pll_fclk");
  1865. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  1866. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  1867. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  1868. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  1869. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  1870. enable_clocks(0);
  1871. }
  1872. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1873. void dispc_dump_irqs(struct seq_file *s)
  1874. {
  1875. unsigned long flags;
  1876. struct dispc_irq_stats stats;
  1877. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  1878. stats = dispc.irq_stats;
  1879. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  1880. dispc.irq_stats.last_reset = jiffies;
  1881. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  1882. seq_printf(s, "period %u ms\n",
  1883. jiffies_to_msecs(jiffies - stats.last_reset));
  1884. seq_printf(s, "irqs %d\n", stats.irq_count);
  1885. #define PIS(x) \
  1886. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  1887. PIS(FRAMEDONE);
  1888. PIS(VSYNC);
  1889. PIS(EVSYNC_EVEN);
  1890. PIS(EVSYNC_ODD);
  1891. PIS(ACBIAS_COUNT_STAT);
  1892. PIS(PROG_LINE_NUM);
  1893. PIS(GFX_FIFO_UNDERFLOW);
  1894. PIS(GFX_END_WIN);
  1895. PIS(PAL_GAMMA_MASK);
  1896. PIS(OCP_ERR);
  1897. PIS(VID1_FIFO_UNDERFLOW);
  1898. PIS(VID1_END_WIN);
  1899. PIS(VID2_FIFO_UNDERFLOW);
  1900. PIS(VID2_END_WIN);
  1901. PIS(SYNC_LOST);
  1902. PIS(SYNC_LOST_DIGIT);
  1903. PIS(WAKEUP);
  1904. #undef PIS
  1905. }
  1906. #endif
  1907. void dispc_dump_regs(struct seq_file *s)
  1908. {
  1909. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dispc_read_reg(r))
  1910. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
  1911. DUMPREG(DISPC_REVISION);
  1912. DUMPREG(DISPC_SYSCONFIG);
  1913. DUMPREG(DISPC_SYSSTATUS);
  1914. DUMPREG(DISPC_IRQSTATUS);
  1915. DUMPREG(DISPC_IRQENABLE);
  1916. DUMPREG(DISPC_CONTROL);
  1917. DUMPREG(DISPC_CONFIG);
  1918. DUMPREG(DISPC_CAPABLE);
  1919. DUMPREG(DISPC_DEFAULT_COLOR(0));
  1920. DUMPREG(DISPC_DEFAULT_COLOR(1));
  1921. DUMPREG(DISPC_TRANS_COLOR(0));
  1922. DUMPREG(DISPC_TRANS_COLOR(1));
  1923. DUMPREG(DISPC_LINE_STATUS);
  1924. DUMPREG(DISPC_LINE_NUMBER);
  1925. DUMPREG(DISPC_TIMING_H(0));
  1926. DUMPREG(DISPC_TIMING_V(0));
  1927. DUMPREG(DISPC_POL_FREQ(0));
  1928. DUMPREG(DISPC_DIVISOR(0));
  1929. DUMPREG(DISPC_GLOBAL_ALPHA);
  1930. DUMPREG(DISPC_SIZE_DIG);
  1931. DUMPREG(DISPC_SIZE_LCD(0));
  1932. DUMPREG(DISPC_GFX_BA0);
  1933. DUMPREG(DISPC_GFX_BA1);
  1934. DUMPREG(DISPC_GFX_POSITION);
  1935. DUMPREG(DISPC_GFX_SIZE);
  1936. DUMPREG(DISPC_GFX_ATTRIBUTES);
  1937. DUMPREG(DISPC_GFX_FIFO_THRESHOLD);
  1938. DUMPREG(DISPC_GFX_FIFO_SIZE_STATUS);
  1939. DUMPREG(DISPC_GFX_ROW_INC);
  1940. DUMPREG(DISPC_GFX_PIXEL_INC);
  1941. DUMPREG(DISPC_GFX_WINDOW_SKIP);
  1942. DUMPREG(DISPC_GFX_TABLE_BA);
  1943. DUMPREG(DISPC_DATA_CYCLE1(0));
  1944. DUMPREG(DISPC_DATA_CYCLE2(0));
  1945. DUMPREG(DISPC_DATA_CYCLE3(0));
  1946. DUMPREG(DISPC_CPR_COEF_R(0));
  1947. DUMPREG(DISPC_CPR_COEF_G(0));
  1948. DUMPREG(DISPC_CPR_COEF_B(0));
  1949. DUMPREG(DISPC_GFX_PRELOAD);
  1950. DUMPREG(DISPC_VID_BA0(0));
  1951. DUMPREG(DISPC_VID_BA1(0));
  1952. DUMPREG(DISPC_VID_POSITION(0));
  1953. DUMPREG(DISPC_VID_SIZE(0));
  1954. DUMPREG(DISPC_VID_ATTRIBUTES(0));
  1955. DUMPREG(DISPC_VID_FIFO_THRESHOLD(0));
  1956. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(0));
  1957. DUMPREG(DISPC_VID_ROW_INC(0));
  1958. DUMPREG(DISPC_VID_PIXEL_INC(0));
  1959. DUMPREG(DISPC_VID_FIR(0));
  1960. DUMPREG(DISPC_VID_PICTURE_SIZE(0));
  1961. DUMPREG(DISPC_VID_ACCU0(0));
  1962. DUMPREG(DISPC_VID_ACCU1(0));
  1963. DUMPREG(DISPC_VID_BA0(1));
  1964. DUMPREG(DISPC_VID_BA1(1));
  1965. DUMPREG(DISPC_VID_POSITION(1));
  1966. DUMPREG(DISPC_VID_SIZE(1));
  1967. DUMPREG(DISPC_VID_ATTRIBUTES(1));
  1968. DUMPREG(DISPC_VID_FIFO_THRESHOLD(1));
  1969. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(1));
  1970. DUMPREG(DISPC_VID_ROW_INC(1));
  1971. DUMPREG(DISPC_VID_PIXEL_INC(1));
  1972. DUMPREG(DISPC_VID_FIR(1));
  1973. DUMPREG(DISPC_VID_PICTURE_SIZE(1));
  1974. DUMPREG(DISPC_VID_ACCU0(1));
  1975. DUMPREG(DISPC_VID_ACCU1(1));
  1976. DUMPREG(DISPC_VID_FIR_COEF_H(0, 0));
  1977. DUMPREG(DISPC_VID_FIR_COEF_H(0, 1));
  1978. DUMPREG(DISPC_VID_FIR_COEF_H(0, 2));
  1979. DUMPREG(DISPC_VID_FIR_COEF_H(0, 3));
  1980. DUMPREG(DISPC_VID_FIR_COEF_H(0, 4));
  1981. DUMPREG(DISPC_VID_FIR_COEF_H(0, 5));
  1982. DUMPREG(DISPC_VID_FIR_COEF_H(0, 6));
  1983. DUMPREG(DISPC_VID_FIR_COEF_H(0, 7));
  1984. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 0));
  1985. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 1));
  1986. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 2));
  1987. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 3));
  1988. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 4));
  1989. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 5));
  1990. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 6));
  1991. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 7));
  1992. DUMPREG(DISPC_VID_CONV_COEF(0, 0));
  1993. DUMPREG(DISPC_VID_CONV_COEF(0, 1));
  1994. DUMPREG(DISPC_VID_CONV_COEF(0, 2));
  1995. DUMPREG(DISPC_VID_CONV_COEF(0, 3));
  1996. DUMPREG(DISPC_VID_CONV_COEF(0, 4));
  1997. DUMPREG(DISPC_VID_FIR_COEF_V(0, 0));
  1998. DUMPREG(DISPC_VID_FIR_COEF_V(0, 1));
  1999. DUMPREG(DISPC_VID_FIR_COEF_V(0, 2));
  2000. DUMPREG(DISPC_VID_FIR_COEF_V(0, 3));
  2001. DUMPREG(DISPC_VID_FIR_COEF_V(0, 4));
  2002. DUMPREG(DISPC_VID_FIR_COEF_V(0, 5));
  2003. DUMPREG(DISPC_VID_FIR_COEF_V(0, 6));
  2004. DUMPREG(DISPC_VID_FIR_COEF_V(0, 7));
  2005. DUMPREG(DISPC_VID_FIR_COEF_H(1, 0));
  2006. DUMPREG(DISPC_VID_FIR_COEF_H(1, 1));
  2007. DUMPREG(DISPC_VID_FIR_COEF_H(1, 2));
  2008. DUMPREG(DISPC_VID_FIR_COEF_H(1, 3));
  2009. DUMPREG(DISPC_VID_FIR_COEF_H(1, 4));
  2010. DUMPREG(DISPC_VID_FIR_COEF_H(1, 5));
  2011. DUMPREG(DISPC_VID_FIR_COEF_H(1, 6));
  2012. DUMPREG(DISPC_VID_FIR_COEF_H(1, 7));
  2013. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 0));
  2014. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 1));
  2015. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 2));
  2016. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 3));
  2017. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 4));
  2018. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 5));
  2019. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 6));
  2020. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 7));
  2021. DUMPREG(DISPC_VID_CONV_COEF(1, 0));
  2022. DUMPREG(DISPC_VID_CONV_COEF(1, 1));
  2023. DUMPREG(DISPC_VID_CONV_COEF(1, 2));
  2024. DUMPREG(DISPC_VID_CONV_COEF(1, 3));
  2025. DUMPREG(DISPC_VID_CONV_COEF(1, 4));
  2026. DUMPREG(DISPC_VID_FIR_COEF_V(1, 0));
  2027. DUMPREG(DISPC_VID_FIR_COEF_V(1, 1));
  2028. DUMPREG(DISPC_VID_FIR_COEF_V(1, 2));
  2029. DUMPREG(DISPC_VID_FIR_COEF_V(1, 3));
  2030. DUMPREG(DISPC_VID_FIR_COEF_V(1, 4));
  2031. DUMPREG(DISPC_VID_FIR_COEF_V(1, 5));
  2032. DUMPREG(DISPC_VID_FIR_COEF_V(1, 6));
  2033. DUMPREG(DISPC_VID_FIR_COEF_V(1, 7));
  2034. DUMPREG(DISPC_VID_PRELOAD(0));
  2035. DUMPREG(DISPC_VID_PRELOAD(1));
  2036. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
  2037. #undef DUMPREG
  2038. }
  2039. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2040. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2041. {
  2042. u32 l = 0;
  2043. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2044. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2045. l |= FLD_VAL(onoff, 17, 17);
  2046. l |= FLD_VAL(rf, 16, 16);
  2047. l |= FLD_VAL(ieo, 15, 15);
  2048. l |= FLD_VAL(ipc, 14, 14);
  2049. l |= FLD_VAL(ihs, 13, 13);
  2050. l |= FLD_VAL(ivs, 12, 12);
  2051. l |= FLD_VAL(acbi, 11, 8);
  2052. l |= FLD_VAL(acb, 7, 0);
  2053. enable_clocks(1);
  2054. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2055. enable_clocks(0);
  2056. }
  2057. void dispc_set_pol_freq(enum omap_channel channel,
  2058. enum omap_panel_config config, u8 acbi, u8 acb)
  2059. {
  2060. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2061. (config & OMAP_DSS_LCD_RF) != 0,
  2062. (config & OMAP_DSS_LCD_IEO) != 0,
  2063. (config & OMAP_DSS_LCD_IPC) != 0,
  2064. (config & OMAP_DSS_LCD_IHS) != 0,
  2065. (config & OMAP_DSS_LCD_IVS) != 0,
  2066. acbi, acb);
  2067. }
  2068. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2069. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2070. struct dispc_clock_info *cinfo)
  2071. {
  2072. u16 pcd_min = is_tft ? 2 : 3;
  2073. unsigned long best_pck;
  2074. u16 best_ld, cur_ld;
  2075. u16 best_pd, cur_pd;
  2076. best_pck = 0;
  2077. best_ld = 0;
  2078. best_pd = 0;
  2079. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2080. unsigned long lck = fck / cur_ld;
  2081. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2082. unsigned long pck = lck / cur_pd;
  2083. long old_delta = abs(best_pck - req_pck);
  2084. long new_delta = abs(pck - req_pck);
  2085. if (best_pck == 0 || new_delta < old_delta) {
  2086. best_pck = pck;
  2087. best_ld = cur_ld;
  2088. best_pd = cur_pd;
  2089. if (pck == req_pck)
  2090. goto found;
  2091. }
  2092. if (pck < req_pck)
  2093. break;
  2094. }
  2095. if (lck / pcd_min < req_pck)
  2096. break;
  2097. }
  2098. found:
  2099. cinfo->lck_div = best_ld;
  2100. cinfo->pck_div = best_pd;
  2101. cinfo->lck = fck / cinfo->lck_div;
  2102. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2103. }
  2104. /* calculate clock rates using dividers in cinfo */
  2105. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2106. struct dispc_clock_info *cinfo)
  2107. {
  2108. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2109. return -EINVAL;
  2110. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2111. return -EINVAL;
  2112. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2113. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2114. return 0;
  2115. }
  2116. int dispc_set_clock_div(enum omap_channel channel,
  2117. struct dispc_clock_info *cinfo)
  2118. {
  2119. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2120. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2121. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2122. return 0;
  2123. }
  2124. int dispc_get_clock_div(enum omap_channel channel,
  2125. struct dispc_clock_info *cinfo)
  2126. {
  2127. unsigned long fck;
  2128. fck = dispc_fclk_rate();
  2129. cinfo->lck_div = REG_GET(DISPC_DIVISOR(channel), 23, 16);
  2130. cinfo->pck_div = REG_GET(DISPC_DIVISOR(channel), 7, 0);
  2131. cinfo->lck = fck / cinfo->lck_div;
  2132. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2133. return 0;
  2134. }
  2135. /* dispc.irq_lock has to be locked by the caller */
  2136. static void _omap_dispc_set_irqs(void)
  2137. {
  2138. u32 mask;
  2139. u32 old_mask;
  2140. int i;
  2141. struct omap_dispc_isr_data *isr_data;
  2142. mask = dispc.irq_error_mask;
  2143. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2144. isr_data = &dispc.registered_isr[i];
  2145. if (isr_data->isr == NULL)
  2146. continue;
  2147. mask |= isr_data->mask;
  2148. }
  2149. enable_clocks(1);
  2150. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2151. /* clear the irqstatus for newly enabled irqs */
  2152. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2153. dispc_write_reg(DISPC_IRQENABLE, mask);
  2154. enable_clocks(0);
  2155. }
  2156. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2157. {
  2158. int i;
  2159. int ret;
  2160. unsigned long flags;
  2161. struct omap_dispc_isr_data *isr_data;
  2162. if (isr == NULL)
  2163. return -EINVAL;
  2164. spin_lock_irqsave(&dispc.irq_lock, flags);
  2165. /* check for duplicate entry */
  2166. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2167. isr_data = &dispc.registered_isr[i];
  2168. if (isr_data->isr == isr && isr_data->arg == arg &&
  2169. isr_data->mask == mask) {
  2170. ret = -EINVAL;
  2171. goto err;
  2172. }
  2173. }
  2174. isr_data = NULL;
  2175. ret = -EBUSY;
  2176. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2177. isr_data = &dispc.registered_isr[i];
  2178. if (isr_data->isr != NULL)
  2179. continue;
  2180. isr_data->isr = isr;
  2181. isr_data->arg = arg;
  2182. isr_data->mask = mask;
  2183. ret = 0;
  2184. break;
  2185. }
  2186. _omap_dispc_set_irqs();
  2187. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2188. return 0;
  2189. err:
  2190. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2191. return ret;
  2192. }
  2193. EXPORT_SYMBOL(omap_dispc_register_isr);
  2194. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2195. {
  2196. int i;
  2197. unsigned long flags;
  2198. int ret = -EINVAL;
  2199. struct omap_dispc_isr_data *isr_data;
  2200. spin_lock_irqsave(&dispc.irq_lock, flags);
  2201. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2202. isr_data = &dispc.registered_isr[i];
  2203. if (isr_data->isr != isr || isr_data->arg != arg ||
  2204. isr_data->mask != mask)
  2205. continue;
  2206. /* found the correct isr */
  2207. isr_data->isr = NULL;
  2208. isr_data->arg = NULL;
  2209. isr_data->mask = 0;
  2210. ret = 0;
  2211. break;
  2212. }
  2213. if (ret == 0)
  2214. _omap_dispc_set_irqs();
  2215. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2216. return ret;
  2217. }
  2218. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2219. #ifdef DEBUG
  2220. static void print_irq_status(u32 status)
  2221. {
  2222. if ((status & dispc.irq_error_mask) == 0)
  2223. return;
  2224. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2225. #define PIS(x) \
  2226. if (status & DISPC_IRQ_##x) \
  2227. printk(#x " ");
  2228. PIS(GFX_FIFO_UNDERFLOW);
  2229. PIS(OCP_ERR);
  2230. PIS(VID1_FIFO_UNDERFLOW);
  2231. PIS(VID2_FIFO_UNDERFLOW);
  2232. PIS(SYNC_LOST);
  2233. PIS(SYNC_LOST_DIGIT);
  2234. #undef PIS
  2235. printk("\n");
  2236. }
  2237. #endif
  2238. /* Called from dss.c. Note that we don't touch clocks here,
  2239. * but we presume they are on because we got an IRQ. However,
  2240. * an irq handler may turn the clocks off, so we may not have
  2241. * clock later in the function. */
  2242. void dispc_irq_handler(void)
  2243. {
  2244. int i;
  2245. u32 irqstatus;
  2246. u32 handledirqs = 0;
  2247. u32 unhandled_errors;
  2248. struct omap_dispc_isr_data *isr_data;
  2249. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2250. spin_lock(&dispc.irq_lock);
  2251. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2252. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2253. spin_lock(&dispc.irq_stats_lock);
  2254. dispc.irq_stats.irq_count++;
  2255. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2256. spin_unlock(&dispc.irq_stats_lock);
  2257. #endif
  2258. #ifdef DEBUG
  2259. if (dss_debug)
  2260. print_irq_status(irqstatus);
  2261. #endif
  2262. /* Ack the interrupt. Do it here before clocks are possibly turned
  2263. * off */
  2264. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2265. /* flush posted write */
  2266. dispc_read_reg(DISPC_IRQSTATUS);
  2267. /* make a copy and unlock, so that isrs can unregister
  2268. * themselves */
  2269. memcpy(registered_isr, dispc.registered_isr,
  2270. sizeof(registered_isr));
  2271. spin_unlock(&dispc.irq_lock);
  2272. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2273. isr_data = &registered_isr[i];
  2274. if (!isr_data->isr)
  2275. continue;
  2276. if (isr_data->mask & irqstatus) {
  2277. isr_data->isr(isr_data->arg, irqstatus);
  2278. handledirqs |= isr_data->mask;
  2279. }
  2280. }
  2281. spin_lock(&dispc.irq_lock);
  2282. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2283. if (unhandled_errors) {
  2284. dispc.error_irqs |= unhandled_errors;
  2285. dispc.irq_error_mask &= ~unhandled_errors;
  2286. _omap_dispc_set_irqs();
  2287. schedule_work(&dispc.error_work);
  2288. }
  2289. spin_unlock(&dispc.irq_lock);
  2290. }
  2291. static void dispc_error_worker(struct work_struct *work)
  2292. {
  2293. int i;
  2294. u32 errors;
  2295. unsigned long flags;
  2296. spin_lock_irqsave(&dispc.irq_lock, flags);
  2297. errors = dispc.error_irqs;
  2298. dispc.error_irqs = 0;
  2299. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2300. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2301. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2302. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2303. struct omap_overlay *ovl;
  2304. ovl = omap_dss_get_overlay(i);
  2305. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2306. continue;
  2307. if (ovl->id == 0) {
  2308. dispc_enable_plane(ovl->id, 0);
  2309. dispc_go(ovl->manager->id);
  2310. mdelay(50);
  2311. break;
  2312. }
  2313. }
  2314. }
  2315. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2316. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2317. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2318. struct omap_overlay *ovl;
  2319. ovl = omap_dss_get_overlay(i);
  2320. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2321. continue;
  2322. if (ovl->id == 1) {
  2323. dispc_enable_plane(ovl->id, 0);
  2324. dispc_go(ovl->manager->id);
  2325. mdelay(50);
  2326. break;
  2327. }
  2328. }
  2329. }
  2330. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2331. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2332. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2333. struct omap_overlay *ovl;
  2334. ovl = omap_dss_get_overlay(i);
  2335. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2336. continue;
  2337. if (ovl->id == 2) {
  2338. dispc_enable_plane(ovl->id, 0);
  2339. dispc_go(ovl->manager->id);
  2340. mdelay(50);
  2341. break;
  2342. }
  2343. }
  2344. }
  2345. if (errors & DISPC_IRQ_SYNC_LOST) {
  2346. struct omap_overlay_manager *manager = NULL;
  2347. bool enable = false;
  2348. DSSERR("SYNC_LOST, disabling LCD\n");
  2349. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2350. struct omap_overlay_manager *mgr;
  2351. mgr = omap_dss_get_overlay_manager(i);
  2352. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2353. manager = mgr;
  2354. enable = mgr->device->state ==
  2355. OMAP_DSS_DISPLAY_ACTIVE;
  2356. mgr->device->driver->disable(mgr->device);
  2357. break;
  2358. }
  2359. }
  2360. if (manager) {
  2361. struct omap_dss_device *dssdev = manager->device;
  2362. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2363. struct omap_overlay *ovl;
  2364. ovl = omap_dss_get_overlay(i);
  2365. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2366. continue;
  2367. if (ovl->id != 0 && ovl->manager == manager)
  2368. dispc_enable_plane(ovl->id, 0);
  2369. }
  2370. dispc_go(manager->id);
  2371. mdelay(50);
  2372. if (enable)
  2373. dssdev->driver->enable(dssdev);
  2374. }
  2375. }
  2376. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2377. struct omap_overlay_manager *manager = NULL;
  2378. bool enable = false;
  2379. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2380. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2381. struct omap_overlay_manager *mgr;
  2382. mgr = omap_dss_get_overlay_manager(i);
  2383. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2384. manager = mgr;
  2385. enable = mgr->device->state ==
  2386. OMAP_DSS_DISPLAY_ACTIVE;
  2387. mgr->device->driver->disable(mgr->device);
  2388. break;
  2389. }
  2390. }
  2391. if (manager) {
  2392. struct omap_dss_device *dssdev = manager->device;
  2393. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2394. struct omap_overlay *ovl;
  2395. ovl = omap_dss_get_overlay(i);
  2396. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2397. continue;
  2398. if (ovl->id != 0 && ovl->manager == manager)
  2399. dispc_enable_plane(ovl->id, 0);
  2400. }
  2401. dispc_go(manager->id);
  2402. mdelay(50);
  2403. if (enable)
  2404. dssdev->driver->enable(dssdev);
  2405. }
  2406. }
  2407. if (errors & DISPC_IRQ_OCP_ERR) {
  2408. DSSERR("OCP_ERR\n");
  2409. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2410. struct omap_overlay_manager *mgr;
  2411. mgr = omap_dss_get_overlay_manager(i);
  2412. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2413. mgr->device->driver->disable(mgr->device);
  2414. }
  2415. }
  2416. spin_lock_irqsave(&dispc.irq_lock, flags);
  2417. dispc.irq_error_mask |= errors;
  2418. _omap_dispc_set_irqs();
  2419. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2420. }
  2421. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2422. {
  2423. void dispc_irq_wait_handler(void *data, u32 mask)
  2424. {
  2425. complete((struct completion *)data);
  2426. }
  2427. int r;
  2428. DECLARE_COMPLETION_ONSTACK(completion);
  2429. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2430. irqmask);
  2431. if (r)
  2432. return r;
  2433. timeout = wait_for_completion_timeout(&completion, timeout);
  2434. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2435. if (timeout == 0)
  2436. return -ETIMEDOUT;
  2437. if (timeout == -ERESTARTSYS)
  2438. return -ERESTARTSYS;
  2439. return 0;
  2440. }
  2441. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2442. unsigned long timeout)
  2443. {
  2444. void dispc_irq_wait_handler(void *data, u32 mask)
  2445. {
  2446. complete((struct completion *)data);
  2447. }
  2448. int r;
  2449. DECLARE_COMPLETION_ONSTACK(completion);
  2450. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2451. irqmask);
  2452. if (r)
  2453. return r;
  2454. timeout = wait_for_completion_interruptible_timeout(&completion,
  2455. timeout);
  2456. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2457. if (timeout == 0)
  2458. return -ETIMEDOUT;
  2459. if (timeout == -ERESTARTSYS)
  2460. return -ERESTARTSYS;
  2461. return 0;
  2462. }
  2463. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2464. void dispc_fake_vsync_irq(void)
  2465. {
  2466. u32 irqstatus = DISPC_IRQ_VSYNC;
  2467. int i;
  2468. WARN_ON(!in_interrupt());
  2469. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2470. struct omap_dispc_isr_data *isr_data;
  2471. isr_data = &dispc.registered_isr[i];
  2472. if (!isr_data->isr)
  2473. continue;
  2474. if (isr_data->mask & irqstatus)
  2475. isr_data->isr(isr_data->arg, irqstatus);
  2476. }
  2477. }
  2478. #endif
  2479. static void _omap_dispc_initialize_irq(void)
  2480. {
  2481. unsigned long flags;
  2482. spin_lock_irqsave(&dispc.irq_lock, flags);
  2483. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2484. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2485. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2486. * so clear it */
  2487. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2488. _omap_dispc_set_irqs();
  2489. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2490. }
  2491. void dispc_enable_sidle(void)
  2492. {
  2493. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2494. }
  2495. void dispc_disable_sidle(void)
  2496. {
  2497. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2498. }
  2499. static void _omap_dispc_initial_config(void)
  2500. {
  2501. u32 l;
  2502. l = dispc_read_reg(DISPC_SYSCONFIG);
  2503. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2504. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2505. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2506. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2507. dispc_write_reg(DISPC_SYSCONFIG, l);
  2508. /* FUNCGATED */
  2509. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2510. /* L3 firewall setting: enable access to OCM RAM */
  2511. /* XXX this should be somewhere in plat-omap */
  2512. if (cpu_is_omap24xx())
  2513. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2514. _dispc_setup_color_conv_coef();
  2515. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2516. dispc_read_plane_fifo_sizes();
  2517. }
  2518. int dispc_init(void)
  2519. {
  2520. u32 rev;
  2521. spin_lock_init(&dispc.irq_lock);
  2522. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2523. spin_lock_init(&dispc.irq_stats_lock);
  2524. dispc.irq_stats.last_reset = jiffies;
  2525. #endif
  2526. INIT_WORK(&dispc.error_work, dispc_error_worker);
  2527. dispc.base = ioremap(DISPC_BASE, DISPC_SZ_REGS);
  2528. if (!dispc.base) {
  2529. DSSERR("can't ioremap DISPC\n");
  2530. return -ENOMEM;
  2531. }
  2532. enable_clocks(1);
  2533. _omap_dispc_initial_config();
  2534. _omap_dispc_initialize_irq();
  2535. dispc_save_context();
  2536. rev = dispc_read_reg(DISPC_REVISION);
  2537. printk(KERN_INFO "OMAP DISPC rev %d.%d\n",
  2538. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  2539. enable_clocks(0);
  2540. return 0;
  2541. }
  2542. void dispc_exit(void)
  2543. {
  2544. iounmap(dispc.base);
  2545. }
  2546. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2547. {
  2548. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2549. enable_clocks(1);
  2550. _dispc_enable_plane(plane, enable);
  2551. enable_clocks(0);
  2552. return 0;
  2553. }
  2554. int dispc_setup_plane(enum omap_plane plane,
  2555. u32 paddr, u16 screen_width,
  2556. u16 pos_x, u16 pos_y,
  2557. u16 width, u16 height,
  2558. u16 out_width, u16 out_height,
  2559. enum omap_color_mode color_mode,
  2560. bool ilace,
  2561. enum omap_dss_rotation_type rotation_type,
  2562. u8 rotation, bool mirror, u8 global_alpha,
  2563. u8 pre_mult_alpha)
  2564. {
  2565. int r = 0;
  2566. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
  2567. "%dx%d, ilace %d, cmode %x, rot %d, mir %d\n",
  2568. plane, paddr, screen_width, pos_x, pos_y,
  2569. width, height,
  2570. out_width, out_height,
  2571. ilace, color_mode,
  2572. rotation, mirror);
  2573. enable_clocks(1);
  2574. r = _dispc_setup_plane(plane,
  2575. paddr, screen_width,
  2576. pos_x, pos_y,
  2577. width, height,
  2578. out_width, out_height,
  2579. color_mode, ilace,
  2580. rotation_type,
  2581. rotation, mirror,
  2582. global_alpha,
  2583. pre_mult_alpha);
  2584. enable_clocks(0);
  2585. return r;
  2586. }