ata_piix.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.05"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  101. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  102. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  103. /* ICH6/7 use different scheme for map value */
  104. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_COMB_PATA_P0 = (1 << 1),
  109. PIIX_COMB = (1 << 2), /* combined mode enabled? */
  110. PIIX_PORT_ENABLED = (1 << 0),
  111. PIIX_PORT_PRESENT = (1 << 4),
  112. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  113. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  114. ich5_pata = 0,
  115. ich5_sata = 1,
  116. piix4_pata = 2,
  117. ich6_sata = 3,
  118. ich6_sata_ahci = 4,
  119. PIIX_AHCI_DEVICE = 6,
  120. };
  121. static int piix_init_one (struct pci_dev *pdev,
  122. const struct pci_device_id *ent);
  123. static void piix_pata_phy_reset(struct ata_port *ap);
  124. static void piix_sata_phy_reset(struct ata_port *ap);
  125. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  126. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  127. static unsigned int in_module_init = 1;
  128. static const struct pci_device_id piix_pci_tbl[] = {
  129. #ifdef ATA_ENABLE_PATA
  130. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  131. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  132. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  133. #endif
  134. /* NOTE: The following PCI ids must be kept in sync with the
  135. * list in drivers/pci/quirks.c.
  136. */
  137. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  138. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  139. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  140. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  141. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  142. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  143. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  144. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  145. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  146. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  147. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  148. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  149. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  150. { } /* terminate list */
  151. };
  152. static struct pci_driver piix_pci_driver = {
  153. .name = DRV_NAME,
  154. .id_table = piix_pci_tbl,
  155. .probe = piix_init_one,
  156. .remove = ata_pci_remove_one,
  157. .suspend = ata_pci_device_suspend,
  158. .resume = ata_pci_device_resume,
  159. };
  160. static struct scsi_host_template piix_sht = {
  161. .module = THIS_MODULE,
  162. .name = DRV_NAME,
  163. .ioctl = ata_scsi_ioctl,
  164. .queuecommand = ata_scsi_queuecmd,
  165. .eh_strategy_handler = ata_scsi_error,
  166. .can_queue = ATA_DEF_QUEUE,
  167. .this_id = ATA_SHT_THIS_ID,
  168. .sg_tablesize = LIBATA_MAX_PRD,
  169. .max_sectors = ATA_MAX_SECTORS,
  170. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  171. .emulated = ATA_SHT_EMULATED,
  172. .use_clustering = ATA_SHT_USE_CLUSTERING,
  173. .proc_name = DRV_NAME,
  174. .dma_boundary = ATA_DMA_BOUNDARY,
  175. .slave_configure = ata_scsi_slave_config,
  176. .bios_param = ata_std_bios_param,
  177. .resume = ata_scsi_device_resume,
  178. .suspend = ata_scsi_device_suspend,
  179. };
  180. static const struct ata_port_operations piix_pata_ops = {
  181. .port_disable = ata_port_disable,
  182. .set_piomode = piix_set_piomode,
  183. .set_dmamode = piix_set_dmamode,
  184. .tf_load = ata_tf_load,
  185. .tf_read = ata_tf_read,
  186. .check_status = ata_check_status,
  187. .exec_command = ata_exec_command,
  188. .dev_select = ata_std_dev_select,
  189. .phy_reset = piix_pata_phy_reset,
  190. .bmdma_setup = ata_bmdma_setup,
  191. .bmdma_start = ata_bmdma_start,
  192. .bmdma_stop = ata_bmdma_stop,
  193. .bmdma_status = ata_bmdma_status,
  194. .qc_prep = ata_qc_prep,
  195. .qc_issue = ata_qc_issue_prot,
  196. .eng_timeout = ata_eng_timeout,
  197. .irq_handler = ata_interrupt,
  198. .irq_clear = ata_bmdma_irq_clear,
  199. .port_start = ata_port_start,
  200. .port_stop = ata_port_stop,
  201. .host_stop = ata_host_stop,
  202. };
  203. static const struct ata_port_operations piix_sata_ops = {
  204. .port_disable = ata_port_disable,
  205. .tf_load = ata_tf_load,
  206. .tf_read = ata_tf_read,
  207. .check_status = ata_check_status,
  208. .exec_command = ata_exec_command,
  209. .dev_select = ata_std_dev_select,
  210. .phy_reset = piix_sata_phy_reset,
  211. .bmdma_setup = ata_bmdma_setup,
  212. .bmdma_start = ata_bmdma_start,
  213. .bmdma_stop = ata_bmdma_stop,
  214. .bmdma_status = ata_bmdma_status,
  215. .qc_prep = ata_qc_prep,
  216. .qc_issue = ata_qc_issue_prot,
  217. .eng_timeout = ata_eng_timeout,
  218. .irq_handler = ata_interrupt,
  219. .irq_clear = ata_bmdma_irq_clear,
  220. .port_start = ata_port_start,
  221. .port_stop = ata_port_stop,
  222. .host_stop = ata_host_stop,
  223. };
  224. static struct ata_port_info piix_port_info[] = {
  225. /* ich5_pata */
  226. {
  227. .sht = &piix_sht,
  228. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST |
  229. PIIX_FLAG_CHECKINTR,
  230. .pio_mask = 0x1f, /* pio0-4 */
  231. #if 0
  232. .mwdma_mask = 0x06, /* mwdma1-2 */
  233. #else
  234. .mwdma_mask = 0x00, /* mwdma broken */
  235. #endif
  236. .udma_mask = 0x3f, /* udma0-5 */
  237. .port_ops = &piix_pata_ops,
  238. },
  239. /* ich5_sata */
  240. {
  241. .sht = &piix_sht,
  242. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  243. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR,
  244. .pio_mask = 0x1f, /* pio0-4 */
  245. .mwdma_mask = 0x07, /* mwdma0-2 */
  246. .udma_mask = 0x7f, /* udma0-6 */
  247. .port_ops = &piix_sata_ops,
  248. },
  249. /* piix4_pata */
  250. {
  251. .sht = &piix_sht,
  252. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  253. .pio_mask = 0x1f, /* pio0-4 */
  254. #if 0
  255. .mwdma_mask = 0x06, /* mwdma1-2 */
  256. #else
  257. .mwdma_mask = 0x00, /* mwdma broken */
  258. #endif
  259. .udma_mask = ATA_UDMA_MASK_40C,
  260. .port_ops = &piix_pata_ops,
  261. },
  262. /* ich6_sata */
  263. {
  264. .sht = &piix_sht,
  265. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  266. PIIX_FLAG_COMBINED_ICH6 |
  267. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS,
  268. .pio_mask = 0x1f, /* pio0-4 */
  269. .mwdma_mask = 0x07, /* mwdma0-2 */
  270. .udma_mask = 0x7f, /* udma0-6 */
  271. .port_ops = &piix_sata_ops,
  272. },
  273. /* ich6_sata_ahci */
  274. {
  275. .sht = &piix_sht,
  276. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  277. PIIX_FLAG_COMBINED_ICH6 |
  278. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS |
  279. PIIX_FLAG_AHCI,
  280. .pio_mask = 0x1f, /* pio0-4 */
  281. .mwdma_mask = 0x07, /* mwdma0-2 */
  282. .udma_mask = 0x7f, /* udma0-6 */
  283. .port_ops = &piix_sata_ops,
  284. },
  285. };
  286. static struct pci_bits piix_enable_bits[] = {
  287. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  288. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  289. };
  290. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  291. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  292. MODULE_LICENSE("GPL");
  293. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  294. MODULE_VERSION(DRV_VERSION);
  295. /**
  296. * piix_pata_cbl_detect - Probe host controller cable detect info
  297. * @ap: Port for which cable detect info is desired
  298. *
  299. * Read 80c cable indicator from ATA PCI device's PCI config
  300. * register. This register is normally set by firmware (BIOS).
  301. *
  302. * LOCKING:
  303. * None (inherited from caller).
  304. */
  305. static void piix_pata_cbl_detect(struct ata_port *ap)
  306. {
  307. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  308. u8 tmp, mask;
  309. /* no 80c support in host controller? */
  310. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  311. goto cbl40;
  312. /* check BIOS cable detect results */
  313. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  314. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  315. if ((tmp & mask) == 0)
  316. goto cbl40;
  317. ap->cbl = ATA_CBL_PATA80;
  318. return;
  319. cbl40:
  320. ap->cbl = ATA_CBL_PATA40;
  321. ap->udma_mask &= ATA_UDMA_MASK_40C;
  322. }
  323. /**
  324. * piix_pata_phy_reset - Probe specified port on PATA host controller
  325. * @ap: Port to probe
  326. *
  327. * Probe PATA phy.
  328. *
  329. * LOCKING:
  330. * None (inherited from caller).
  331. */
  332. static void piix_pata_phy_reset(struct ata_port *ap)
  333. {
  334. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  335. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  336. ata_port_disable(ap);
  337. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  338. return;
  339. }
  340. piix_pata_cbl_detect(ap);
  341. ata_port_probe(ap);
  342. ata_bus_reset(ap);
  343. }
  344. /**
  345. * piix_sata_probe - Probe PCI device for present SATA devices
  346. * @ap: Port associated with the PCI device we wish to probe
  347. *
  348. * Reads SATA PCI device's PCI config register Port Configuration
  349. * and Status (PCS) to determine port and device availability.
  350. *
  351. * LOCKING:
  352. * None (inherited from caller).
  353. *
  354. * RETURNS:
  355. * Non-zero if port is enabled, it may or may not have a device
  356. * attached in that case (PRESENT bit would only be set if BIOS probe
  357. * was done). Zero is returned if port is disabled.
  358. */
  359. static int piix_sata_probe (struct ata_port *ap)
  360. {
  361. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  362. int combined = (ap->flags & ATA_FLAG_SLAVE_POSS);
  363. int orig_mask, mask, i;
  364. u8 pcs;
  365. mask = (PIIX_PORT_PRESENT << ap->hard_port_no) |
  366. (PIIX_PORT_ENABLED << ap->hard_port_no);
  367. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  368. orig_mask = (int) pcs & 0xff;
  369. /* TODO: this is vaguely wrong for ICH6 combined mode,
  370. * where only two of the four SATA ports are mapped
  371. * onto a single ATA channel. It is also vaguely inaccurate
  372. * for ICH5, which has only two ports. However, this is ok,
  373. * as further device presence detection code will handle
  374. * any false positives produced here.
  375. */
  376. for (i = 0; i < 4; i++) {
  377. mask = (PIIX_PORT_ENABLED << i);
  378. if ((orig_mask & mask) == mask)
  379. if (combined || (i == ap->hard_port_no))
  380. return 1;
  381. }
  382. return 0;
  383. }
  384. /**
  385. * piix_sata_phy_reset - Probe specified port on SATA host controller
  386. * @ap: Port to probe
  387. *
  388. * Probe SATA phy.
  389. *
  390. * LOCKING:
  391. * None (inherited from caller).
  392. */
  393. static void piix_sata_phy_reset(struct ata_port *ap)
  394. {
  395. if (!piix_sata_probe(ap)) {
  396. ata_port_disable(ap);
  397. printk(KERN_INFO "ata%u: SATA port has no device.\n", ap->id);
  398. return;
  399. }
  400. ap->cbl = ATA_CBL_SATA;
  401. ata_port_probe(ap);
  402. ata_bus_reset(ap);
  403. }
  404. /**
  405. * piix_set_piomode - Initialize host controller PATA PIO timings
  406. * @ap: Port whose timings we are configuring
  407. * @adev: um
  408. *
  409. * Set PIO mode for device, in host controller PCI config space.
  410. *
  411. * LOCKING:
  412. * None (inherited from caller).
  413. */
  414. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  415. {
  416. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  417. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  418. unsigned int is_slave = (adev->devno != 0);
  419. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  420. unsigned int slave_port = 0x44;
  421. u16 master_data;
  422. u8 slave_data;
  423. static const /* ISP RTC */
  424. u8 timings[][2] = { { 0, 0 },
  425. { 0, 0 },
  426. { 1, 0 },
  427. { 2, 1 },
  428. { 2, 3 }, };
  429. pci_read_config_word(dev, master_port, &master_data);
  430. if (is_slave) {
  431. master_data |= 0x4000;
  432. /* enable PPE, IE and TIME */
  433. master_data |= 0x0070;
  434. pci_read_config_byte(dev, slave_port, &slave_data);
  435. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  436. slave_data |=
  437. (timings[pio][0] << 2) |
  438. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  439. } else {
  440. master_data &= 0xccf8;
  441. /* enable PPE, IE and TIME */
  442. master_data |= 0x0007;
  443. master_data |=
  444. (timings[pio][0] << 12) |
  445. (timings[pio][1] << 8);
  446. }
  447. pci_write_config_word(dev, master_port, master_data);
  448. if (is_slave)
  449. pci_write_config_byte(dev, slave_port, slave_data);
  450. }
  451. /**
  452. * piix_set_dmamode - Initialize host controller PATA PIO timings
  453. * @ap: Port whose timings we are configuring
  454. * @adev: um
  455. * @udma: udma mode, 0 - 6
  456. *
  457. * Set UDMA mode for device, in host controller PCI config space.
  458. *
  459. * LOCKING:
  460. * None (inherited from caller).
  461. */
  462. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  463. {
  464. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  465. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  466. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  467. u8 speed = udma;
  468. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  469. int a_speed = 3 << (drive_dn * 4);
  470. int u_flag = 1 << drive_dn;
  471. int v_flag = 0x01 << drive_dn;
  472. int w_flag = 0x10 << drive_dn;
  473. int u_speed = 0;
  474. int sitre;
  475. u16 reg4042, reg4a;
  476. u8 reg48, reg54, reg55;
  477. pci_read_config_word(dev, maslave, &reg4042);
  478. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  479. sitre = (reg4042 & 0x4000) ? 1 : 0;
  480. pci_read_config_byte(dev, 0x48, &reg48);
  481. pci_read_config_word(dev, 0x4a, &reg4a);
  482. pci_read_config_byte(dev, 0x54, &reg54);
  483. pci_read_config_byte(dev, 0x55, &reg55);
  484. switch(speed) {
  485. case XFER_UDMA_4:
  486. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  487. case XFER_UDMA_6:
  488. case XFER_UDMA_5:
  489. case XFER_UDMA_3:
  490. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  491. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  492. case XFER_MW_DMA_2:
  493. case XFER_MW_DMA_1: break;
  494. default:
  495. BUG();
  496. return;
  497. }
  498. if (speed >= XFER_UDMA_0) {
  499. if (!(reg48 & u_flag))
  500. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  501. if (speed == XFER_UDMA_5) {
  502. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  503. } else {
  504. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  505. }
  506. if ((reg4a & a_speed) != u_speed)
  507. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  508. if (speed > XFER_UDMA_2) {
  509. if (!(reg54 & v_flag))
  510. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  511. } else
  512. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  513. } else {
  514. if (reg48 & u_flag)
  515. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  516. if (reg4a & a_speed)
  517. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  518. if (reg54 & v_flag)
  519. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  520. if (reg55 & w_flag)
  521. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  522. }
  523. }
  524. #define AHCI_PCI_BAR 5
  525. #define AHCI_GLOBAL_CTL 0x04
  526. #define AHCI_ENABLE (1 << 31)
  527. static int piix_disable_ahci(struct pci_dev *pdev)
  528. {
  529. void __iomem *mmio;
  530. u32 tmp;
  531. int rc = 0;
  532. /* BUG: pci_enable_device has not yet been called. This
  533. * works because this device is usually set up by BIOS.
  534. */
  535. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  536. !pci_resource_len(pdev, AHCI_PCI_BAR))
  537. return 0;
  538. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  539. if (!mmio)
  540. return -ENOMEM;
  541. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  542. if (tmp & AHCI_ENABLE) {
  543. tmp &= ~AHCI_ENABLE;
  544. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  545. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  546. if (tmp & AHCI_ENABLE)
  547. rc = -EIO;
  548. }
  549. pci_iounmap(pdev, mmio);
  550. return rc;
  551. }
  552. /**
  553. * piix_check_450nx_errata - Check for problem 450NX setup
  554. *
  555. * Check for the present of 450NX errata #19 and errata #25. If
  556. * they are found return an error code so we can turn off DMA
  557. */
  558. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  559. {
  560. struct pci_dev *pdev = NULL;
  561. u16 cfg;
  562. u8 rev;
  563. int no_piix_dma = 0;
  564. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  565. {
  566. /* Look for 450NX PXB. Check for problem configurations
  567. A PCI quirk checks bit 6 already */
  568. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  569. pci_read_config_word(pdev, 0x41, &cfg);
  570. /* Only on the original revision: IDE DMA can hang */
  571. if(rev == 0x00)
  572. no_piix_dma = 1;
  573. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  574. else if(cfg & (1<<14) && rev < 5)
  575. no_piix_dma = 2;
  576. }
  577. if(no_piix_dma)
  578. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  579. if(no_piix_dma == 2)
  580. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  581. return no_piix_dma;
  582. }
  583. /**
  584. * piix_init_one - Register PIIX ATA PCI device with kernel services
  585. * @pdev: PCI device to register
  586. * @ent: Entry in piix_pci_tbl matching with @pdev
  587. *
  588. * Called from kernel PCI layer. We probe for combined mode (sigh),
  589. * and then hand over control to libata, for it to do the rest.
  590. *
  591. * LOCKING:
  592. * Inherited from PCI layer (may sleep).
  593. *
  594. * RETURNS:
  595. * Zero on success, or -ERRNO value.
  596. */
  597. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  598. {
  599. static int printed_version;
  600. struct ata_port_info *port_info[2];
  601. unsigned int combined = 0;
  602. unsigned int pata_chan = 0, sata_chan = 0;
  603. unsigned long host_flags;
  604. if (!printed_version++)
  605. dev_printk(KERN_DEBUG, &pdev->dev,
  606. "version " DRV_VERSION "\n");
  607. /* no hotplugging support (FIXME) */
  608. if (!in_module_init)
  609. return -ENODEV;
  610. port_info[0] = &piix_port_info[ent->driver_data];
  611. port_info[1] = &piix_port_info[ent->driver_data];
  612. host_flags = port_info[0]->host_flags;
  613. if (host_flags & PIIX_FLAG_AHCI) {
  614. u8 tmp;
  615. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  616. if (tmp == PIIX_AHCI_DEVICE) {
  617. int rc = piix_disable_ahci(pdev);
  618. if (rc)
  619. return rc;
  620. }
  621. }
  622. if (host_flags & PIIX_FLAG_COMBINED) {
  623. u8 tmp;
  624. pci_read_config_byte(pdev, ICH5_PMR, &tmp);
  625. if (host_flags & PIIX_FLAG_COMBINED_ICH6) {
  626. switch (tmp) {
  627. case 0:
  628. break;
  629. case 1:
  630. combined = 1;
  631. sata_chan = 1;
  632. break;
  633. case 2:
  634. combined = 1;
  635. pata_chan = 1;
  636. break;
  637. case 3:
  638. dev_printk(KERN_WARNING, &pdev->dev,
  639. "invalid MAP value %u\n", tmp);
  640. break;
  641. }
  642. } else {
  643. if (tmp & PIIX_COMB) {
  644. combined = 1;
  645. if (tmp & PIIX_COMB_PATA_P0)
  646. sata_chan = 1;
  647. else
  648. pata_chan = 1;
  649. }
  650. }
  651. }
  652. /* On ICH5, some BIOSen disable the interrupt using the
  653. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  654. * On ICH6, this bit has the same effect, but only when
  655. * MSI is disabled (and it is disabled, as we don't use
  656. * message-signalled interrupts currently).
  657. */
  658. if (host_flags & PIIX_FLAG_CHECKINTR)
  659. pci_intx(pdev, 1);
  660. if (combined) {
  661. port_info[sata_chan] = &piix_port_info[ent->driver_data];
  662. port_info[sata_chan]->host_flags |= ATA_FLAG_SLAVE_POSS;
  663. port_info[pata_chan] = &piix_port_info[ich5_pata];
  664. dev_printk(KERN_WARNING, &pdev->dev,
  665. "combined mode detected (p=%u, s=%u)\n",
  666. pata_chan, sata_chan);
  667. }
  668. if (piix_check_450nx_errata(pdev)) {
  669. /* This writes into the master table but it does not
  670. really matter for this errata as we will apply it to
  671. all the PIIX devices on the board */
  672. port_info[0]->mwdma_mask = 0;
  673. port_info[0]->udma_mask = 0;
  674. port_info[1]->mwdma_mask = 0;
  675. port_info[1]->udma_mask = 0;
  676. }
  677. return ata_pci_init_one(pdev, port_info, 2);
  678. }
  679. static int __init piix_init(void)
  680. {
  681. int rc;
  682. DPRINTK("pci_module_init\n");
  683. rc = pci_module_init(&piix_pci_driver);
  684. if (rc)
  685. return rc;
  686. in_module_init = 0;
  687. DPRINTK("done\n");
  688. return 0;
  689. }
  690. static void __exit piix_exit(void)
  691. {
  692. pci_unregister_driver(&piix_pci_driver);
  693. }
  694. module_init(piix_init);
  695. module_exit(piix_exit);