exynos_dp_reg.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include <plat/cpu.h>
  17. #include "exynos_dp_core.h"
  18. #include "exynos_dp_reg.h"
  19. #define COMMON_INT_MASK_1 (0)
  20. #define COMMON_INT_MASK_2 (0)
  21. #define COMMON_INT_MASK_3 (0)
  22. #define COMMON_INT_MASK_4 (0)
  23. #define INT_STA_MASK (0)
  24. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  25. {
  26. u32 reg;
  27. if (enable) {
  28. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  29. reg |= HDCP_VIDEO_MUTE;
  30. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  31. } else {
  32. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  33. reg &= ~HDCP_VIDEO_MUTE;
  34. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  35. }
  36. }
  37. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  38. {
  39. u32 reg;
  40. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  41. reg &= ~VIDEO_EN;
  42. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  43. }
  44. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  45. {
  46. u32 reg;
  47. if (enable)
  48. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  49. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  50. else
  51. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  52. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  53. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  54. }
  55. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  56. {
  57. /* Set interrupt pin assertion polarity as high */
  58. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  59. /* Clear pending regisers */
  60. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  61. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  62. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  63. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  64. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  65. /* 0:mask,1: unmask */
  66. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  67. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  68. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  69. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  70. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  71. }
  72. void exynos_dp_reset(struct exynos_dp_device *dp)
  73. {
  74. u32 reg;
  75. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  76. exynos_dp_stop_video(dp);
  77. exynos_dp_enable_video_mute(dp, 0);
  78. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  79. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  80. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  81. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  82. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  83. SERDES_FIFO_FUNC_EN_N |
  84. LS_CLK_DOMAIN_FUNC_EN_N;
  85. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  86. udelay(20);
  87. exynos_dp_lane_swap(dp, 0);
  88. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  89. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  90. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  91. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  92. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  93. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  94. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  95. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  96. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  97. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  98. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  99. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  100. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  101. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  102. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  103. exynos_dp_init_interrupt(dp);
  104. }
  105. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  106. {
  107. u32 reg;
  108. /* 0: mask, 1: unmask */
  109. reg = COMMON_INT_MASK_1;
  110. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  111. reg = COMMON_INT_MASK_2;
  112. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  113. reg = COMMON_INT_MASK_3;
  114. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  115. reg = COMMON_INT_MASK_4;
  116. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  117. reg = INT_STA_MASK;
  118. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  119. }
  120. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  121. {
  122. u32 reg;
  123. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  124. if (reg & PLL_LOCK)
  125. return PLL_LOCKED;
  126. else
  127. return PLL_UNLOCKED;
  128. }
  129. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  130. {
  131. u32 reg;
  132. if (enable) {
  133. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  134. reg |= DP_PLL_PD;
  135. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  136. } else {
  137. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  138. reg &= ~DP_PLL_PD;
  139. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  140. }
  141. }
  142. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  143. enum analog_power_block block,
  144. bool enable)
  145. {
  146. u32 reg;
  147. switch (block) {
  148. case AUX_BLOCK:
  149. if (enable) {
  150. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  151. reg |= AUX_PD;
  152. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  153. } else {
  154. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  155. reg &= ~AUX_PD;
  156. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  157. }
  158. break;
  159. case CH0_BLOCK:
  160. if (enable) {
  161. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  162. reg |= CH0_PD;
  163. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  164. } else {
  165. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  166. reg &= ~CH0_PD;
  167. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  168. }
  169. break;
  170. case CH1_BLOCK:
  171. if (enable) {
  172. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  173. reg |= CH1_PD;
  174. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  175. } else {
  176. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  177. reg &= ~CH1_PD;
  178. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  179. }
  180. break;
  181. case CH2_BLOCK:
  182. if (enable) {
  183. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  184. reg |= CH2_PD;
  185. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  186. } else {
  187. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  188. reg &= ~CH2_PD;
  189. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  190. }
  191. break;
  192. case CH3_BLOCK:
  193. if (enable) {
  194. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  195. reg |= CH3_PD;
  196. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  197. } else {
  198. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  199. reg &= ~CH3_PD;
  200. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  201. }
  202. break;
  203. case ANALOG_TOTAL:
  204. if (enable) {
  205. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  206. reg |= DP_PHY_PD;
  207. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  208. } else {
  209. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  210. reg &= ~DP_PHY_PD;
  211. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  212. }
  213. break;
  214. case POWER_ALL:
  215. if (enable) {
  216. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  217. CH1_PD | CH0_PD;
  218. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  219. } else {
  220. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  221. }
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  228. {
  229. u32 reg;
  230. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  231. reg = PLL_LOCK_CHG;
  232. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  233. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  234. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  235. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  236. /* Power up PLL */
  237. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED)
  238. exynos_dp_set_pll_power_down(dp, 0);
  239. /* Enable Serdes FIFO function and Link symbol clock domain module */
  240. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  241. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  242. | AUX_FUNC_EN_N);
  243. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  244. }
  245. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  246. {
  247. u32 reg;
  248. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  249. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  250. reg = INT_HPD;
  251. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  252. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  253. reg &= ~(F_HPD | HPD_CTRL);
  254. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  255. }
  256. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  257. {
  258. u32 reg;
  259. /* Disable AUX channel module */
  260. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  261. reg |= AUX_FUNC_EN_N;
  262. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  263. }
  264. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  265. {
  266. u32 reg;
  267. /* Clear inerrupts related to AUX channel */
  268. reg = RPLY_RECEIV | AUX_ERR;
  269. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  270. exynos_dp_reset_aux(dp);
  271. /* Disable AUX transaction H/W retry */
  272. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  273. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  274. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  275. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  276. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  277. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  278. /* Enable AUX channel module */
  279. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  280. reg &= ~AUX_FUNC_EN_N;
  281. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  282. }
  283. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  284. {
  285. u32 reg;
  286. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  287. if (reg & HPD_STATUS)
  288. return 0;
  289. return -EINVAL;
  290. }
  291. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  292. {
  293. u32 reg;
  294. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  295. reg &= ~SW_FUNC_EN_N;
  296. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  297. }
  298. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  299. {
  300. int reg;
  301. int retval = 0;
  302. /* Enable AUX CH operation */
  303. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  304. reg |= AUX_EN;
  305. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  306. /* Is AUX CH command reply received? */
  307. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  308. while (!(reg & RPLY_RECEIV))
  309. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  310. /* Clear interrupt source for AUX CH command reply */
  311. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  312. /* Clear interrupt source for AUX CH access error */
  313. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  314. if (reg & AUX_ERR) {
  315. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  316. return -EREMOTEIO;
  317. }
  318. /* Check AUX CH error access status */
  319. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  320. if ((reg & AUX_STATUS_MASK) != 0) {
  321. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  322. reg & AUX_STATUS_MASK);
  323. return -EREMOTEIO;
  324. }
  325. return retval;
  326. }
  327. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  328. unsigned int reg_addr,
  329. unsigned char data)
  330. {
  331. u32 reg;
  332. int i;
  333. int retval;
  334. for (i = 0; i < 3; i++) {
  335. /* Clear AUX CH data buffer */
  336. reg = BUF_CLR;
  337. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  338. /* Select DPCD device address */
  339. reg = AUX_ADDR_7_0(reg_addr);
  340. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  341. reg = AUX_ADDR_15_8(reg_addr);
  342. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  343. reg = AUX_ADDR_19_16(reg_addr);
  344. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  345. /* Write data buffer */
  346. reg = (unsigned int)data;
  347. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  348. /*
  349. * Set DisplayPort transaction and write 1 byte
  350. * If bit 3 is 1, DisplayPort transaction.
  351. * If Bit 3 is 0, I2C transaction.
  352. */
  353. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  354. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  355. /* Start AUX transaction */
  356. retval = exynos_dp_start_aux_transaction(dp);
  357. if (retval == 0)
  358. break;
  359. else
  360. dev_err(dp->dev, "Aux Transaction fail!\n");
  361. }
  362. return retval;
  363. }
  364. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  365. unsigned int reg_addr,
  366. unsigned char *data)
  367. {
  368. u32 reg;
  369. int i;
  370. int retval;
  371. for (i = 0; i < 10; i++) {
  372. /* Clear AUX CH data buffer */
  373. reg = BUF_CLR;
  374. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  375. /* Select DPCD device address */
  376. reg = AUX_ADDR_7_0(reg_addr);
  377. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  378. reg = AUX_ADDR_15_8(reg_addr);
  379. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  380. reg = AUX_ADDR_19_16(reg_addr);
  381. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  382. /*
  383. * Set DisplayPort transaction and read 1 byte
  384. * If bit 3 is 1, DisplayPort transaction.
  385. * If Bit 3 is 0, I2C transaction.
  386. */
  387. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  388. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  389. /* Start AUX transaction */
  390. retval = exynos_dp_start_aux_transaction(dp);
  391. if (retval == 0)
  392. break;
  393. else
  394. dev_err(dp->dev, "Aux Transaction fail!\n");
  395. }
  396. /* Read data buffer */
  397. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  398. *data = (unsigned char)(reg & 0xff);
  399. return retval;
  400. }
  401. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  402. unsigned int reg_addr,
  403. unsigned int count,
  404. unsigned char data[])
  405. {
  406. u32 reg;
  407. unsigned int start_offset;
  408. unsigned int cur_data_count;
  409. unsigned int cur_data_idx;
  410. int i;
  411. int retval = 0;
  412. /* Clear AUX CH data buffer */
  413. reg = BUF_CLR;
  414. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  415. start_offset = 0;
  416. while (start_offset < count) {
  417. /* Buffer size of AUX CH is 16 * 4bytes */
  418. if ((count - start_offset) > 16)
  419. cur_data_count = 16;
  420. else
  421. cur_data_count = count - start_offset;
  422. for (i = 0; i < 10; i++) {
  423. /* Select DPCD device address */
  424. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  425. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  426. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  427. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  428. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  429. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  430. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  431. cur_data_idx++) {
  432. reg = data[start_offset + cur_data_idx];
  433. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  434. + 4 * cur_data_idx);
  435. }
  436. /*
  437. * Set DisplayPort transaction and write
  438. * If bit 3 is 1, DisplayPort transaction.
  439. * If Bit 3 is 0, I2C transaction.
  440. */
  441. reg = AUX_LENGTH(cur_data_count) |
  442. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  443. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  444. /* Start AUX transaction */
  445. retval = exynos_dp_start_aux_transaction(dp);
  446. if (retval == 0)
  447. break;
  448. else
  449. dev_err(dp->dev, "Aux Transaction fail!\n");
  450. }
  451. start_offset += cur_data_count;
  452. }
  453. return retval;
  454. }
  455. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  456. unsigned int reg_addr,
  457. unsigned int count,
  458. unsigned char data[])
  459. {
  460. u32 reg;
  461. unsigned int start_offset;
  462. unsigned int cur_data_count;
  463. unsigned int cur_data_idx;
  464. int i;
  465. int retval = 0;
  466. /* Clear AUX CH data buffer */
  467. reg = BUF_CLR;
  468. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  469. start_offset = 0;
  470. while (start_offset < count) {
  471. /* Buffer size of AUX CH is 16 * 4bytes */
  472. if ((count - start_offset) > 16)
  473. cur_data_count = 16;
  474. else
  475. cur_data_count = count - start_offset;
  476. /* AUX CH Request Transaction process */
  477. for (i = 0; i < 10; i++) {
  478. /* Select DPCD device address */
  479. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  480. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  481. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  482. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  483. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  484. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  485. /*
  486. * Set DisplayPort transaction and read
  487. * If bit 3 is 1, DisplayPort transaction.
  488. * If Bit 3 is 0, I2C transaction.
  489. */
  490. reg = AUX_LENGTH(cur_data_count) |
  491. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  492. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  493. /* Start AUX transaction */
  494. retval = exynos_dp_start_aux_transaction(dp);
  495. if (retval == 0)
  496. break;
  497. else
  498. dev_err(dp->dev, "Aux Transaction fail!\n");
  499. }
  500. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  501. cur_data_idx++) {
  502. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  503. + 4 * cur_data_idx);
  504. data[start_offset + cur_data_idx] =
  505. (unsigned char)reg;
  506. }
  507. start_offset += cur_data_count;
  508. }
  509. return retval;
  510. }
  511. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  512. unsigned int device_addr,
  513. unsigned int reg_addr)
  514. {
  515. u32 reg;
  516. int retval;
  517. /* Set EDID device address */
  518. reg = device_addr;
  519. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  520. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  521. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  522. /* Set offset from base address of EDID device */
  523. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  524. /*
  525. * Set I2C transaction and write address
  526. * If bit 3 is 1, DisplayPort transaction.
  527. * If Bit 3 is 0, I2C transaction.
  528. */
  529. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  530. AUX_TX_COMM_WRITE;
  531. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  532. /* Start AUX transaction */
  533. retval = exynos_dp_start_aux_transaction(dp);
  534. if (retval != 0)
  535. dev_err(dp->dev, "Aux Transaction fail!\n");
  536. return retval;
  537. }
  538. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  539. unsigned int device_addr,
  540. unsigned int reg_addr,
  541. unsigned int *data)
  542. {
  543. u32 reg;
  544. int i;
  545. int retval;
  546. for (i = 0; i < 10; i++) {
  547. /* Clear AUX CH data buffer */
  548. reg = BUF_CLR;
  549. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  550. /* Select EDID device */
  551. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  552. if (retval != 0) {
  553. dev_err(dp->dev, "Select EDID device fail!\n");
  554. continue;
  555. }
  556. /*
  557. * Set I2C transaction and read data
  558. * If bit 3 is 1, DisplayPort transaction.
  559. * If Bit 3 is 0, I2C transaction.
  560. */
  561. reg = AUX_TX_COMM_I2C_TRANSACTION |
  562. AUX_TX_COMM_READ;
  563. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  564. /* Start AUX transaction */
  565. retval = exynos_dp_start_aux_transaction(dp);
  566. if (retval == 0)
  567. break;
  568. else
  569. dev_err(dp->dev, "Aux Transaction fail!\n");
  570. }
  571. /* Read data */
  572. if (retval == 0)
  573. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  574. return retval;
  575. }
  576. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  577. unsigned int device_addr,
  578. unsigned int reg_addr,
  579. unsigned int count,
  580. unsigned char edid[])
  581. {
  582. u32 reg;
  583. unsigned int i, j;
  584. unsigned int cur_data_idx;
  585. unsigned int defer = 0;
  586. int retval = 0;
  587. for (i = 0; i < count; i += 16) {
  588. for (j = 0; j < 100; j++) {
  589. /* Clear AUX CH data buffer */
  590. reg = BUF_CLR;
  591. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  592. /* Set normal AUX CH command */
  593. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  594. reg &= ~ADDR_ONLY;
  595. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  596. /*
  597. * If Rx sends defer, Tx sends only reads
  598. * request without sending address
  599. */
  600. if (!defer)
  601. retval = exynos_dp_select_i2c_device(dp,
  602. device_addr, reg_addr + i);
  603. else
  604. defer = 0;
  605. if (retval == 0) {
  606. /*
  607. * Set I2C transaction and write data
  608. * If bit 3 is 1, DisplayPort transaction.
  609. * If Bit 3 is 0, I2C transaction.
  610. */
  611. reg = AUX_LENGTH(16) |
  612. AUX_TX_COMM_I2C_TRANSACTION |
  613. AUX_TX_COMM_READ;
  614. writel(reg, dp->reg_base +
  615. EXYNOS_DP_AUX_CH_CTL_1);
  616. /* Start AUX transaction */
  617. retval = exynos_dp_start_aux_transaction(dp);
  618. if (retval == 0)
  619. break;
  620. else
  621. dev_err(dp->dev, "Aux Transaction fail!\n");
  622. }
  623. /* Check if Rx sends defer */
  624. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  625. if (reg == AUX_RX_COMM_AUX_DEFER ||
  626. reg == AUX_RX_COMM_I2C_DEFER) {
  627. dev_err(dp->dev, "Defer: %d\n\n", reg);
  628. defer = 1;
  629. }
  630. }
  631. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  632. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  633. + 4 * cur_data_idx);
  634. edid[i + cur_data_idx] = (unsigned char)reg;
  635. }
  636. }
  637. return retval;
  638. }
  639. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  640. {
  641. u32 reg;
  642. reg = bwtype;
  643. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  644. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  645. }
  646. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  647. {
  648. u32 reg;
  649. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  650. *bwtype = reg;
  651. }
  652. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  653. {
  654. u32 reg;
  655. reg = count;
  656. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  657. }
  658. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  659. {
  660. u32 reg;
  661. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  662. *count = reg;
  663. }
  664. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  665. {
  666. u32 reg;
  667. if (enable) {
  668. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  669. reg |= ENHANCED;
  670. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  671. } else {
  672. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  673. reg &= ~ENHANCED;
  674. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  675. }
  676. }
  677. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  678. enum pattern_set pattern)
  679. {
  680. u32 reg;
  681. switch (pattern) {
  682. case PRBS7:
  683. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  684. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  685. break;
  686. case D10_2:
  687. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  688. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  689. break;
  690. case TRAINING_PTN1:
  691. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  692. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  693. break;
  694. case TRAINING_PTN2:
  695. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  696. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  697. break;
  698. case DP_NONE:
  699. reg = SCRAMBLING_ENABLE |
  700. LINK_QUAL_PATTERN_SET_DISABLE |
  701. SW_TRAINING_PATTERN_SET_NORMAL;
  702. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  703. break;
  704. default:
  705. break;
  706. }
  707. }
  708. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  709. {
  710. u32 reg;
  711. reg = level << PRE_EMPHASIS_SET_SHIFT;
  712. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  713. }
  714. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  715. {
  716. u32 reg;
  717. reg = level << PRE_EMPHASIS_SET_SHIFT;
  718. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  719. }
  720. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  721. {
  722. u32 reg;
  723. reg = level << PRE_EMPHASIS_SET_SHIFT;
  724. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  725. }
  726. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  727. {
  728. u32 reg;
  729. reg = level << PRE_EMPHASIS_SET_SHIFT;
  730. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  731. }
  732. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  733. u32 training_lane)
  734. {
  735. u32 reg;
  736. reg = training_lane;
  737. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  738. }
  739. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  740. u32 training_lane)
  741. {
  742. u32 reg;
  743. reg = training_lane;
  744. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  745. }
  746. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  747. u32 training_lane)
  748. {
  749. u32 reg;
  750. reg = training_lane;
  751. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  752. }
  753. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  754. u32 training_lane)
  755. {
  756. u32 reg;
  757. reg = training_lane;
  758. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  759. }
  760. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  761. {
  762. u32 reg;
  763. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  764. return reg;
  765. }
  766. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  767. {
  768. u32 reg;
  769. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  770. return reg;
  771. }
  772. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  773. {
  774. u32 reg;
  775. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  776. return reg;
  777. }
  778. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  779. {
  780. u32 reg;
  781. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  782. return reg;
  783. }
  784. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  785. {
  786. u32 reg;
  787. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  788. reg |= MACRO_RST;
  789. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  790. /* 10 us is the minimum reset time. */
  791. udelay(10);
  792. reg &= ~MACRO_RST;
  793. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  794. }
  795. int exynos_dp_init_video(struct exynos_dp_device *dp)
  796. {
  797. u32 reg;
  798. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  799. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  800. reg = 0x0;
  801. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  802. reg = CHA_CRI(4) | CHA_CTRL;
  803. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  804. reg = 0x0;
  805. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  806. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  807. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  808. return 0;
  809. }
  810. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  811. u32 color_depth,
  812. u32 color_space,
  813. u32 dynamic_range,
  814. u32 ycbcr_coeff)
  815. {
  816. u32 reg;
  817. /* Configure the input color depth, color space, dynamic range */
  818. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  819. (color_depth << IN_BPC_SHIFT) |
  820. (color_space << IN_COLOR_F_SHIFT);
  821. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  822. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  823. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  824. reg &= ~IN_YC_COEFFI_MASK;
  825. if (ycbcr_coeff)
  826. reg |= IN_YC_COEFFI_ITU709;
  827. else
  828. reg |= IN_YC_COEFFI_ITU601;
  829. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  830. }
  831. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  832. {
  833. u32 reg;
  834. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  835. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  836. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  837. if (!(reg & DET_STA)) {
  838. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  839. return -EINVAL;
  840. }
  841. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  842. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  843. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  844. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  845. if (reg & CHA_STA) {
  846. dev_dbg(dp->dev, "Input stream clk is changing\n");
  847. return -EINVAL;
  848. }
  849. return 0;
  850. }
  851. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  852. enum clock_recovery_m_value_type type,
  853. u32 m_value,
  854. u32 n_value)
  855. {
  856. u32 reg;
  857. if (type == REGISTER_M) {
  858. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  859. reg |= FIX_M_VID;
  860. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  861. reg = m_value & 0xff;
  862. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  863. reg = (m_value >> 8) & 0xff;
  864. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  865. reg = (m_value >> 16) & 0xff;
  866. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  867. reg = n_value & 0xff;
  868. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  869. reg = (n_value >> 8) & 0xff;
  870. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  871. reg = (n_value >> 16) & 0xff;
  872. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  873. } else {
  874. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  875. reg &= ~FIX_M_VID;
  876. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  877. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  878. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  879. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  880. }
  881. }
  882. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  883. {
  884. u32 reg;
  885. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  886. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  887. reg &= ~FORMAT_SEL;
  888. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  889. } else {
  890. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  891. reg |= FORMAT_SEL;
  892. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  893. }
  894. }
  895. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  896. {
  897. u32 reg;
  898. if (enable) {
  899. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  900. reg &= ~VIDEO_MODE_MASK;
  901. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  902. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  903. } else {
  904. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  905. reg &= ~VIDEO_MODE_MASK;
  906. reg |= VIDEO_MODE_SLAVE_MODE;
  907. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  908. }
  909. }
  910. void exynos_dp_start_video(struct exynos_dp_device *dp)
  911. {
  912. u32 reg;
  913. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  914. reg |= VIDEO_EN;
  915. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  916. }
  917. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  918. {
  919. u32 reg;
  920. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  921. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  922. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  923. if (!(reg & STRM_VALID)) {
  924. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  925. return -EINVAL;
  926. }
  927. return 0;
  928. }
  929. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  930. struct video_info *video_info)
  931. {
  932. u32 reg;
  933. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  934. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  935. reg |= MASTER_VID_FUNC_EN_N;
  936. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  937. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  938. reg &= ~INTERACE_SCAN_CFG;
  939. reg |= (video_info->interlaced << 2);
  940. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  941. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  942. reg &= ~VSYNC_POLARITY_CFG;
  943. reg |= (video_info->v_sync_polarity << 1);
  944. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  945. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  946. reg &= ~HSYNC_POLARITY_CFG;
  947. reg |= (video_info->h_sync_polarity << 0);
  948. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  949. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  950. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  951. }
  952. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  953. {
  954. u32 reg;
  955. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  956. reg &= ~SCRAMBLING_DISABLE;
  957. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  958. }
  959. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  960. {
  961. u32 reg;
  962. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  963. reg |= SCRAMBLING_DISABLE;
  964. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  965. }