i915_drv.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. .has_pch_split = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. .has_pch_split = 1,
  196. };
  197. static const struct intel_device_info intel_sandybridge_d_info = {
  198. .gen = 6,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. .has_blt_ring = 1,
  202. .has_llc = 1,
  203. .has_pch_split = 1,
  204. };
  205. static const struct intel_device_info intel_sandybridge_m_info = {
  206. .gen = 6, .is_mobile = 1,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_fbc = 1,
  209. .has_bsd_ring = 1,
  210. .has_blt_ring = 1,
  211. .has_llc = 1,
  212. .has_pch_split = 1,
  213. };
  214. static const struct intel_device_info intel_ivybridge_d_info = {
  215. .is_ivybridge = 1, .gen = 7,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_pch_split = 1,
  221. };
  222. static const struct intel_device_info intel_ivybridge_m_info = {
  223. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. .has_pch_split = 1,
  230. };
  231. static const struct intel_device_info intel_valleyview_m_info = {
  232. .gen = 7, .is_mobile = 1,
  233. .need_gfx_hws = 1, .has_hotplug = 1,
  234. .has_fbc = 0,
  235. .has_bsd_ring = 1,
  236. .has_blt_ring = 1,
  237. .is_valleyview = 1,
  238. };
  239. static const struct intel_device_info intel_valleyview_d_info = {
  240. .gen = 7,
  241. .need_gfx_hws = 1, .has_hotplug = 1,
  242. .has_fbc = 0,
  243. .has_bsd_ring = 1,
  244. .has_blt_ring = 1,
  245. .is_valleyview = 1,
  246. };
  247. static const struct intel_device_info intel_haswell_d_info = {
  248. .is_haswell = 1, .gen = 7,
  249. .need_gfx_hws = 1, .has_hotplug = 1,
  250. .has_bsd_ring = 1,
  251. .has_blt_ring = 1,
  252. .has_llc = 1,
  253. .has_pch_split = 1,
  254. };
  255. static const struct intel_device_info intel_haswell_m_info = {
  256. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  257. .need_gfx_hws = 1, .has_hotplug = 1,
  258. .has_bsd_ring = 1,
  259. .has_blt_ring = 1,
  260. .has_llc = 1,
  261. .has_pch_split = 1,
  262. };
  263. static const struct pci_device_id pciidlist[] = { /* aka */
  264. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  265. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  266. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  267. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  268. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  269. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  270. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  271. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  272. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  273. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  274. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  275. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  276. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  277. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  278. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  279. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  280. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  281. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  282. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  283. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  284. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  285. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  286. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  287. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  288. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  289. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  290. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  291. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  293. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  294. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  295. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  298. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  301. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  303. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  304. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  305. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  306. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  307. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  308. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  309. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  313. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  314. INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
  315. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  316. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  317. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  318. {0, 0, 0}
  319. };
  320. #if defined(CONFIG_DRM_I915_KMS)
  321. MODULE_DEVICE_TABLE(pci, pciidlist);
  322. #endif
  323. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  324. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  325. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  326. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  327. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  328. void intel_detect_pch(struct drm_device *dev)
  329. {
  330. struct drm_i915_private *dev_priv = dev->dev_private;
  331. struct pci_dev *pch;
  332. /*
  333. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  334. * make graphics device passthrough work easy for VMM, that only
  335. * need to expose ISA bridge to let driver know the real hardware
  336. * underneath. This is a requirement from virtualization team.
  337. */
  338. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  339. if (pch) {
  340. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  341. int id;
  342. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  343. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  344. dev_priv->pch_type = PCH_IBX;
  345. dev_priv->num_pch_pll = 2;
  346. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  347. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  348. dev_priv->pch_type = PCH_CPT;
  349. dev_priv->num_pch_pll = 2;
  350. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  351. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  352. /* PantherPoint is CPT compatible */
  353. dev_priv->pch_type = PCH_CPT;
  354. dev_priv->num_pch_pll = 2;
  355. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  356. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  357. dev_priv->pch_type = PCH_LPT;
  358. dev_priv->num_pch_pll = 0;
  359. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  360. }
  361. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  362. }
  363. pci_dev_put(pch);
  364. }
  365. }
  366. bool i915_semaphore_is_enabled(struct drm_device *dev)
  367. {
  368. if (INTEL_INFO(dev)->gen < 6)
  369. return 0;
  370. if (i915_semaphores >= 0)
  371. return i915_semaphores;
  372. #ifdef CONFIG_INTEL_IOMMU
  373. /* Enable semaphores on SNB when IO remapping is off */
  374. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  375. return false;
  376. #endif
  377. return 1;
  378. }
  379. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  380. {
  381. int count;
  382. count = 0;
  383. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  384. udelay(10);
  385. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  386. POSTING_READ(FORCEWAKE);
  387. count = 0;
  388. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  389. udelay(10);
  390. }
  391. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  392. {
  393. int count;
  394. count = 0;
  395. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  396. udelay(10);
  397. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
  398. POSTING_READ(FORCEWAKE_MT);
  399. count = 0;
  400. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  401. udelay(10);
  402. }
  403. /*
  404. * Generally this is called implicitly by the register read function. However,
  405. * if some sequence requires the GT to not power down then this function should
  406. * be called at the beginning of the sequence followed by a call to
  407. * gen6_gt_force_wake_put() at the end of the sequence.
  408. */
  409. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  410. {
  411. unsigned long irqflags;
  412. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  413. if (dev_priv->forcewake_count++ == 0)
  414. dev_priv->display.force_wake_get(dev_priv);
  415. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  416. }
  417. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  418. {
  419. u32 gtfifodbg;
  420. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  421. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  422. "MMIO read or write has been dropped %x\n", gtfifodbg))
  423. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  424. }
  425. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  426. {
  427. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  428. /* The below doubles as a POSTING_READ */
  429. gen6_gt_check_fifodbg(dev_priv);
  430. }
  431. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  432. {
  433. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
  434. /* The below doubles as a POSTING_READ */
  435. gen6_gt_check_fifodbg(dev_priv);
  436. }
  437. /*
  438. * see gen6_gt_force_wake_get()
  439. */
  440. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  441. {
  442. unsigned long irqflags;
  443. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  444. if (--dev_priv->forcewake_count == 0)
  445. dev_priv->display.force_wake_put(dev_priv);
  446. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  447. }
  448. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  449. {
  450. int ret = 0;
  451. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  452. int loop = 500;
  453. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  454. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  455. udelay(10);
  456. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  457. }
  458. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  459. ++ret;
  460. dev_priv->gt_fifo_count = fifo;
  461. }
  462. dev_priv->gt_fifo_count--;
  463. return ret;
  464. }
  465. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  466. {
  467. int count;
  468. count = 0;
  469. /* Already awake? */
  470. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  471. return;
  472. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  473. POSTING_READ(FORCEWAKE_VLV);
  474. count = 0;
  475. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  476. udelay(10);
  477. }
  478. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  479. {
  480. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  481. /* FIXME: confirm VLV behavior with Punit folks */
  482. POSTING_READ(FORCEWAKE_VLV);
  483. }
  484. static int i915_drm_freeze(struct drm_device *dev)
  485. {
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. drm_kms_helper_poll_disable(dev);
  488. pci_save_state(dev->pdev);
  489. /* If KMS is active, we do the leavevt stuff here */
  490. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  491. int error = i915_gem_idle(dev);
  492. if (error) {
  493. dev_err(&dev->pdev->dev,
  494. "GEM idle failed, resume might fail\n");
  495. return error;
  496. }
  497. drm_irq_uninstall(dev);
  498. }
  499. i915_save_state(dev);
  500. intel_opregion_fini(dev);
  501. /* Modeset on resume, not lid events */
  502. dev_priv->modeset_on_lid = 0;
  503. console_lock();
  504. intel_fbdev_set_suspend(dev, 1);
  505. console_unlock();
  506. return 0;
  507. }
  508. int i915_suspend(struct drm_device *dev, pm_message_t state)
  509. {
  510. int error;
  511. if (!dev || !dev->dev_private) {
  512. DRM_ERROR("dev: %p\n", dev);
  513. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  514. return -ENODEV;
  515. }
  516. if (state.event == PM_EVENT_PRETHAW)
  517. return 0;
  518. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  519. return 0;
  520. error = i915_drm_freeze(dev);
  521. if (error)
  522. return error;
  523. if (state.event == PM_EVENT_SUSPEND) {
  524. /* Shut down the device */
  525. pci_disable_device(dev->pdev);
  526. pci_set_power_state(dev->pdev, PCI_D3hot);
  527. }
  528. return 0;
  529. }
  530. static int i915_drm_thaw(struct drm_device *dev)
  531. {
  532. struct drm_i915_private *dev_priv = dev->dev_private;
  533. int error = 0;
  534. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  535. mutex_lock(&dev->struct_mutex);
  536. i915_gem_restore_gtt_mappings(dev);
  537. mutex_unlock(&dev->struct_mutex);
  538. }
  539. i915_restore_state(dev);
  540. intel_opregion_setup(dev);
  541. /* KMS EnterVT equivalent */
  542. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  543. if (HAS_PCH_SPLIT(dev))
  544. ironlake_init_pch_refclk(dev);
  545. mutex_lock(&dev->struct_mutex);
  546. dev_priv->mm.suspended = 0;
  547. error = i915_gem_init_hw(dev);
  548. mutex_unlock(&dev->struct_mutex);
  549. intel_modeset_init_hw(dev);
  550. drm_mode_config_reset(dev);
  551. drm_irq_install(dev);
  552. /* Resume the modeset for every activated CRTC */
  553. mutex_lock(&dev->mode_config.mutex);
  554. drm_helper_resume_force_mode(dev);
  555. mutex_unlock(&dev->mode_config.mutex);
  556. }
  557. intel_opregion_init(dev);
  558. dev_priv->modeset_on_lid = 0;
  559. console_lock();
  560. intel_fbdev_set_suspend(dev, 0);
  561. console_unlock();
  562. return error;
  563. }
  564. int i915_resume(struct drm_device *dev)
  565. {
  566. int ret;
  567. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  568. return 0;
  569. if (pci_enable_device(dev->pdev))
  570. return -EIO;
  571. pci_set_master(dev->pdev);
  572. ret = i915_drm_thaw(dev);
  573. if (ret)
  574. return ret;
  575. drm_kms_helper_poll_enable(dev);
  576. return 0;
  577. }
  578. static int i8xx_do_reset(struct drm_device *dev)
  579. {
  580. struct drm_i915_private *dev_priv = dev->dev_private;
  581. if (IS_I85X(dev))
  582. return -ENODEV;
  583. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  584. POSTING_READ(D_STATE);
  585. if (IS_I830(dev) || IS_845G(dev)) {
  586. I915_WRITE(DEBUG_RESET_I830,
  587. DEBUG_RESET_DISPLAY |
  588. DEBUG_RESET_RENDER |
  589. DEBUG_RESET_FULL);
  590. POSTING_READ(DEBUG_RESET_I830);
  591. msleep(1);
  592. I915_WRITE(DEBUG_RESET_I830, 0);
  593. POSTING_READ(DEBUG_RESET_I830);
  594. }
  595. msleep(1);
  596. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  597. POSTING_READ(D_STATE);
  598. return 0;
  599. }
  600. static int i965_reset_complete(struct drm_device *dev)
  601. {
  602. u8 gdrst;
  603. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  604. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  605. }
  606. static int i965_do_reset(struct drm_device *dev)
  607. {
  608. int ret;
  609. u8 gdrst;
  610. /*
  611. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  612. * well as the reset bit (GR/bit 0). Setting the GR bit
  613. * triggers the reset; when done, the hardware will clear it.
  614. */
  615. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  616. pci_write_config_byte(dev->pdev, I965_GDRST,
  617. gdrst | GRDOM_RENDER |
  618. GRDOM_RESET_ENABLE);
  619. ret = wait_for(i965_reset_complete(dev), 500);
  620. if (ret)
  621. return ret;
  622. /* We can't reset render&media without also resetting display ... */
  623. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  624. pci_write_config_byte(dev->pdev, I965_GDRST,
  625. gdrst | GRDOM_MEDIA |
  626. GRDOM_RESET_ENABLE);
  627. return wait_for(i965_reset_complete(dev), 500);
  628. }
  629. static int ironlake_do_reset(struct drm_device *dev)
  630. {
  631. struct drm_i915_private *dev_priv = dev->dev_private;
  632. u32 gdrst;
  633. int ret;
  634. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  635. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  636. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  637. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  638. if (ret)
  639. return ret;
  640. /* We can't reset render&media without also resetting display ... */
  641. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  642. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  643. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  644. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  645. }
  646. static int gen6_do_reset(struct drm_device *dev)
  647. {
  648. struct drm_i915_private *dev_priv = dev->dev_private;
  649. int ret;
  650. unsigned long irqflags;
  651. /* Hold gt_lock across reset to prevent any register access
  652. * with forcewake not set correctly
  653. */
  654. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  655. /* Reset the chip */
  656. /* GEN6_GDRST is not in the gt power well, no need to check
  657. * for fifo space for the write or forcewake the chip for
  658. * the read
  659. */
  660. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  661. /* Spin waiting for the device to ack the reset request */
  662. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  663. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  664. if (dev_priv->forcewake_count)
  665. dev_priv->display.force_wake_get(dev_priv);
  666. else
  667. dev_priv->display.force_wake_put(dev_priv);
  668. /* Restore fifo count */
  669. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  670. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  671. return ret;
  672. }
  673. int intel_gpu_reset(struct drm_device *dev)
  674. {
  675. struct drm_i915_private *dev_priv = dev->dev_private;
  676. int ret = -ENODEV;
  677. switch (INTEL_INFO(dev)->gen) {
  678. case 7:
  679. case 6:
  680. ret = gen6_do_reset(dev);
  681. break;
  682. case 5:
  683. ret = ironlake_do_reset(dev);
  684. break;
  685. case 4:
  686. ret = i965_do_reset(dev);
  687. break;
  688. case 2:
  689. ret = i8xx_do_reset(dev);
  690. break;
  691. }
  692. /* Also reset the gpu hangman. */
  693. if (dev_priv->stop_rings) {
  694. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  695. dev_priv->stop_rings = 0;
  696. if (ret == -ENODEV) {
  697. DRM_ERROR("Reset not implemented, but ignoring "
  698. "error for simulated gpu hangs\n");
  699. ret = 0;
  700. }
  701. }
  702. return ret;
  703. }
  704. /**
  705. * i915_reset - reset chip after a hang
  706. * @dev: drm device to reset
  707. *
  708. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  709. * reset or otherwise an error code.
  710. *
  711. * Procedure is fairly simple:
  712. * - reset the chip using the reset reg
  713. * - re-init context state
  714. * - re-init hardware status page
  715. * - re-init ring buffer
  716. * - re-init interrupt state
  717. * - re-init display
  718. */
  719. int i915_reset(struct drm_device *dev)
  720. {
  721. drm_i915_private_t *dev_priv = dev->dev_private;
  722. int ret;
  723. if (!i915_try_reset)
  724. return 0;
  725. if (!mutex_trylock(&dev->struct_mutex))
  726. return -EBUSY;
  727. i915_gem_reset(dev);
  728. ret = -ENODEV;
  729. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  730. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  731. else
  732. ret = intel_gpu_reset(dev);
  733. dev_priv->last_gpu_reset = get_seconds();
  734. if (ret) {
  735. DRM_ERROR("Failed to reset chip.\n");
  736. mutex_unlock(&dev->struct_mutex);
  737. return ret;
  738. }
  739. /* Ok, now get things going again... */
  740. /*
  741. * Everything depends on having the GTT running, so we need to start
  742. * there. Fortunately we don't need to do this unless we reset the
  743. * chip at a PCI level.
  744. *
  745. * Next we need to restore the context, but we don't use those
  746. * yet either...
  747. *
  748. * Ring buffer needs to be re-initialized in the KMS case, or if X
  749. * was running at the time of the reset (i.e. we weren't VT
  750. * switched away).
  751. */
  752. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  753. !dev_priv->mm.suspended) {
  754. struct intel_ring_buffer *ring;
  755. int i;
  756. dev_priv->mm.suspended = 0;
  757. i915_gem_init_swizzling(dev);
  758. for_each_ring(ring, dev_priv, i)
  759. ring->init(ring);
  760. i915_gem_context_init(dev);
  761. i915_gem_init_ppgtt(dev);
  762. /*
  763. * It would make sense to re-init all the other hw state, at
  764. * least the rps/rc6/emon init done within modeset_init_hw. For
  765. * some unknown reason, this blows up my ilk, so don't.
  766. */
  767. mutex_unlock(&dev->struct_mutex);
  768. drm_irq_uninstall(dev);
  769. drm_irq_install(dev);
  770. } else {
  771. mutex_unlock(&dev->struct_mutex);
  772. }
  773. return 0;
  774. }
  775. static int __devinit
  776. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  777. {
  778. /* Only bind to function 0 of the device. Early generations
  779. * used function 1 as a placeholder for multi-head. This causes
  780. * us confusion instead, especially on the systems where both
  781. * functions have the same PCI-ID!
  782. */
  783. if (PCI_FUNC(pdev->devfn))
  784. return -ENODEV;
  785. return drm_get_pci_dev(pdev, ent, &driver);
  786. }
  787. static void
  788. i915_pci_remove(struct pci_dev *pdev)
  789. {
  790. struct drm_device *dev = pci_get_drvdata(pdev);
  791. drm_put_dev(dev);
  792. }
  793. static int i915_pm_suspend(struct device *dev)
  794. {
  795. struct pci_dev *pdev = to_pci_dev(dev);
  796. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  797. int error;
  798. if (!drm_dev || !drm_dev->dev_private) {
  799. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  800. return -ENODEV;
  801. }
  802. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  803. return 0;
  804. error = i915_drm_freeze(drm_dev);
  805. if (error)
  806. return error;
  807. pci_disable_device(pdev);
  808. pci_set_power_state(pdev, PCI_D3hot);
  809. return 0;
  810. }
  811. static int i915_pm_resume(struct device *dev)
  812. {
  813. struct pci_dev *pdev = to_pci_dev(dev);
  814. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  815. return i915_resume(drm_dev);
  816. }
  817. static int i915_pm_freeze(struct device *dev)
  818. {
  819. struct pci_dev *pdev = to_pci_dev(dev);
  820. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  821. if (!drm_dev || !drm_dev->dev_private) {
  822. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  823. return -ENODEV;
  824. }
  825. return i915_drm_freeze(drm_dev);
  826. }
  827. static int i915_pm_thaw(struct device *dev)
  828. {
  829. struct pci_dev *pdev = to_pci_dev(dev);
  830. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  831. return i915_drm_thaw(drm_dev);
  832. }
  833. static int i915_pm_poweroff(struct device *dev)
  834. {
  835. struct pci_dev *pdev = to_pci_dev(dev);
  836. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  837. return i915_drm_freeze(drm_dev);
  838. }
  839. static const struct dev_pm_ops i915_pm_ops = {
  840. .suspend = i915_pm_suspend,
  841. .resume = i915_pm_resume,
  842. .freeze = i915_pm_freeze,
  843. .thaw = i915_pm_thaw,
  844. .poweroff = i915_pm_poweroff,
  845. .restore = i915_pm_resume,
  846. };
  847. static const struct vm_operations_struct i915_gem_vm_ops = {
  848. .fault = i915_gem_fault,
  849. .open = drm_gem_vm_open,
  850. .close = drm_gem_vm_close,
  851. };
  852. static const struct file_operations i915_driver_fops = {
  853. .owner = THIS_MODULE,
  854. .open = drm_open,
  855. .release = drm_release,
  856. .unlocked_ioctl = drm_ioctl,
  857. .mmap = drm_gem_mmap,
  858. .poll = drm_poll,
  859. .fasync = drm_fasync,
  860. .read = drm_read,
  861. #ifdef CONFIG_COMPAT
  862. .compat_ioctl = i915_compat_ioctl,
  863. #endif
  864. .llseek = noop_llseek,
  865. };
  866. static struct drm_driver driver = {
  867. /* Don't use MTRRs here; the Xserver or userspace app should
  868. * deal with them for Intel hardware.
  869. */
  870. .driver_features =
  871. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  872. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  873. .load = i915_driver_load,
  874. .unload = i915_driver_unload,
  875. .open = i915_driver_open,
  876. .lastclose = i915_driver_lastclose,
  877. .preclose = i915_driver_preclose,
  878. .postclose = i915_driver_postclose,
  879. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  880. .suspend = i915_suspend,
  881. .resume = i915_resume,
  882. .device_is_agp = i915_driver_device_is_agp,
  883. .reclaim_buffers = drm_core_reclaim_buffers,
  884. .master_create = i915_master_create,
  885. .master_destroy = i915_master_destroy,
  886. #if defined(CONFIG_DEBUG_FS)
  887. .debugfs_init = i915_debugfs_init,
  888. .debugfs_cleanup = i915_debugfs_cleanup,
  889. #endif
  890. .gem_init_object = i915_gem_init_object,
  891. .gem_free_object = i915_gem_free_object,
  892. .gem_vm_ops = &i915_gem_vm_ops,
  893. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  894. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  895. .gem_prime_export = i915_gem_prime_export,
  896. .gem_prime_import = i915_gem_prime_import,
  897. .dumb_create = i915_gem_dumb_create,
  898. .dumb_map_offset = i915_gem_mmap_gtt,
  899. .dumb_destroy = i915_gem_dumb_destroy,
  900. .ioctls = i915_ioctls,
  901. .fops = &i915_driver_fops,
  902. .name = DRIVER_NAME,
  903. .desc = DRIVER_DESC,
  904. .date = DRIVER_DATE,
  905. .major = DRIVER_MAJOR,
  906. .minor = DRIVER_MINOR,
  907. .patchlevel = DRIVER_PATCHLEVEL,
  908. };
  909. static struct pci_driver i915_pci_driver = {
  910. .name = DRIVER_NAME,
  911. .id_table = pciidlist,
  912. .probe = i915_pci_probe,
  913. .remove = i915_pci_remove,
  914. .driver.pm = &i915_pm_ops,
  915. };
  916. static int __init i915_init(void)
  917. {
  918. if (!intel_agp_enabled) {
  919. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  920. return -ENODEV;
  921. }
  922. driver.num_ioctls = i915_max_ioctl;
  923. /*
  924. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  925. * explicitly disabled with the module pararmeter.
  926. *
  927. * Otherwise, just follow the parameter (defaulting to off).
  928. *
  929. * Allow optional vga_text_mode_force boot option to override
  930. * the default behavior.
  931. */
  932. #if defined(CONFIG_DRM_I915_KMS)
  933. if (i915_modeset != 0)
  934. driver.driver_features |= DRIVER_MODESET;
  935. #endif
  936. if (i915_modeset == 1)
  937. driver.driver_features |= DRIVER_MODESET;
  938. #ifdef CONFIG_VGA_CONSOLE
  939. if (vgacon_text_force() && i915_modeset == -1)
  940. driver.driver_features &= ~DRIVER_MODESET;
  941. #endif
  942. if (!(driver.driver_features & DRIVER_MODESET))
  943. driver.get_vblank_timestamp = NULL;
  944. return drm_pci_init(&driver, &i915_pci_driver);
  945. }
  946. static void __exit i915_exit(void)
  947. {
  948. drm_pci_exit(&driver, &i915_pci_driver);
  949. }
  950. module_init(i915_init);
  951. module_exit(i915_exit);
  952. MODULE_AUTHOR(DRIVER_AUTHOR);
  953. MODULE_DESCRIPTION(DRIVER_DESC);
  954. MODULE_LICENSE("GPL and additional rights");
  955. /* We give fast paths for the really cool registers */
  956. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  957. (((dev_priv)->info->gen >= 6) && \
  958. ((reg) < 0x40000) && \
  959. ((reg) != FORCEWAKE)) && \
  960. (!IS_VALLEYVIEW((dev_priv)->dev))
  961. static bool IS_DISPLAYREG(u32 reg)
  962. {
  963. /*
  964. * This should make it easier to transition modules over to the
  965. * new register block scheme, since we can do it incrementally.
  966. */
  967. if (reg >= 0x180000)
  968. return false;
  969. if (reg >= RENDER_RING_BASE &&
  970. reg < RENDER_RING_BASE + 0xff)
  971. return false;
  972. if (reg >= GEN6_BSD_RING_BASE &&
  973. reg < GEN6_BSD_RING_BASE + 0xff)
  974. return false;
  975. if (reg >= BLT_RING_BASE &&
  976. reg < BLT_RING_BASE + 0xff)
  977. return false;
  978. if (reg == PGTBL_ER)
  979. return false;
  980. if (reg >= IPEIR_I965 &&
  981. reg < HWSTAM)
  982. return false;
  983. if (reg == MI_MODE)
  984. return false;
  985. if (reg == GFX_MODE_GEN7)
  986. return false;
  987. if (reg == RENDER_HWS_PGA_GEN7 ||
  988. reg == BSD_HWS_PGA_GEN7 ||
  989. reg == BLT_HWS_PGA_GEN7)
  990. return false;
  991. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  992. reg == GEN6_BSD_RNCID)
  993. return false;
  994. if (reg == GEN6_BLITTER_ECOSKPD)
  995. return false;
  996. if (reg >= 0x4000c &&
  997. reg <= 0x4002c)
  998. return false;
  999. if (reg >= 0x4f000 &&
  1000. reg <= 0x4f08f)
  1001. return false;
  1002. if (reg >= 0x4f100 &&
  1003. reg <= 0x4f11f)
  1004. return false;
  1005. if (reg >= VLV_MASTER_IER &&
  1006. reg <= GEN6_PMIER)
  1007. return false;
  1008. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  1009. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  1010. return false;
  1011. if (reg >= VLV_IIR_RW &&
  1012. reg <= VLV_ISR)
  1013. return false;
  1014. if (reg == FORCEWAKE_VLV ||
  1015. reg == FORCEWAKE_ACK_VLV)
  1016. return false;
  1017. if (reg == GEN6_GDRST)
  1018. return false;
  1019. return true;
  1020. }
  1021. #define __i915_read(x, y) \
  1022. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1023. u##x val = 0; \
  1024. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1025. unsigned long irqflags; \
  1026. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1027. if (dev_priv->forcewake_count == 0) \
  1028. dev_priv->display.force_wake_get(dev_priv); \
  1029. val = read##y(dev_priv->regs + reg); \
  1030. if (dev_priv->forcewake_count == 0) \
  1031. dev_priv->display.force_wake_put(dev_priv); \
  1032. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1033. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1034. val = read##y(dev_priv->regs + reg + 0x180000); \
  1035. } else { \
  1036. val = read##y(dev_priv->regs + reg); \
  1037. } \
  1038. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1039. return val; \
  1040. }
  1041. __i915_read(8, b)
  1042. __i915_read(16, w)
  1043. __i915_read(32, l)
  1044. __i915_read(64, q)
  1045. #undef __i915_read
  1046. #define __i915_write(x, y) \
  1047. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1048. u32 __fifo_ret = 0; \
  1049. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1050. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1051. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1052. } \
  1053. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1054. write##y(val, dev_priv->regs + reg + 0x180000); \
  1055. } else { \
  1056. write##y(val, dev_priv->regs + reg); \
  1057. } \
  1058. if (unlikely(__fifo_ret)) { \
  1059. gen6_gt_check_fifodbg(dev_priv); \
  1060. } \
  1061. }
  1062. __i915_write(8, b)
  1063. __i915_write(16, w)
  1064. __i915_write(32, l)
  1065. __i915_write(64, q)
  1066. #undef __i915_write