iTCO_wdt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * intel TCO Watchdog Driver (Used in i82801 and i6300ESB chipsets)
  3. *
  4. * (c) Copyright 2006 Wim Van Sebroeck <wim@iguana.be>.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * Neither Wim Van Sebroeck nor Iguana vzw. admit liability nor
  12. * provide warranty for any of this software. This material is
  13. * provided "AS-IS" and at no charge.
  14. *
  15. * The TCO watchdog is implemented in the following I/O controller hubs:
  16. * (See the intel documentation on http://developer.intel.com.)
  17. * 82801AA (ICH) : document number 290655-003, 290677-014,
  18. * 82801AB (ICHO) : document number 290655-003, 290677-014,
  19. * 82801BA (ICH2) : document number 290687-002, 298242-027,
  20. * 82801BAM (ICH2-M) : document number 290687-002, 298242-027,
  21. * 82801CA (ICH3-S) : document number 290733-003, 290739-013,
  22. * 82801CAM (ICH3-M) : document number 290716-001, 290718-007,
  23. * 82801DB (ICH4) : document number 290744-001, 290745-020,
  24. * 82801DBM (ICH4-M) : document number 252337-001, 252663-005,
  25. * 82801E (C-ICH) : document number 273599-001, 273645-002,
  26. * 82801EB (ICH5) : document number 252516-001, 252517-003,
  27. * 82801ER (ICH5R) : document number 252516-001, 252517-003,
  28. * 82801FB (ICH6) : document number 301473-002, 301474-007,
  29. * 82801FR (ICH6R) : document number 301473-002, 301474-007,
  30. * 82801FBM (ICH6-M) : document number 301473-002, 301474-007,
  31. * 82801FW (ICH6W) : document number 301473-001, 301474-007,
  32. * 82801FRW (ICH6RW) : document number 301473-001, 301474-007,
  33. * 82801GB (ICH7) : document number 307013-002, 307014-009,
  34. * 82801GR (ICH7R) : document number 307013-002, 307014-009,
  35. * 82801GDH (ICH7DH) : document number 307013-002, 307014-009,
  36. * 82801GBM (ICH7-M) : document number 307013-002, 307014-009,
  37. * 82801GHM (ICH7-M DH) : document number 307013-002, 307014-009,
  38. * 6300ESB (6300ESB) : document number 300641-003
  39. */
  40. /*
  41. * Includes, defines, variables, module parameters, ...
  42. */
  43. /* Module and version information */
  44. #define DRV_NAME "iTCO_wdt"
  45. #define DRV_VERSION "1.00"
  46. #define DRV_RELDATE "30-Jul-2006"
  47. #define PFX DRV_NAME ": "
  48. /* Includes */
  49. #include <linux/module.h> /* For module specific items */
  50. #include <linux/moduleparam.h> /* For new moduleparam's */
  51. #include <linux/types.h> /* For standard types (like size_t) */
  52. #include <linux/errno.h> /* For the -ENODEV/... values */
  53. #include <linux/kernel.h> /* For printk/panic/... */
  54. #include <linux/miscdevice.h> /* For MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR) */
  55. #include <linux/watchdog.h> /* For the watchdog specific items */
  56. #include <linux/init.h> /* For __init/__exit/... */
  57. #include <linux/fs.h> /* For file operations */
  58. #include <linux/platform_device.h> /* For platform_driver framework */
  59. #include <linux/pci.h> /* For pci functions */
  60. #include <linux/ioport.h> /* For io-port access */
  61. #include <linux/spinlock.h> /* For spin_lock/spin_unlock/... */
  62. #include <asm/uaccess.h> /* For copy_to_user/put_user/... */
  63. #include <asm/io.h> /* For inb/outb/... */
  64. /* TCO related info */
  65. enum iTCO_chipsets {
  66. TCO_ICH = 0, /* ICH */
  67. TCO_ICH0, /* ICH0 */
  68. TCO_ICH2, /* ICH2 */
  69. TCO_ICH2M, /* ICH2-M */
  70. TCO_ICH3, /* ICH3-S */
  71. TCO_ICH3M, /* ICH3-M */
  72. TCO_ICH4, /* ICH4 */
  73. TCO_ICH4M, /* ICH4-M */
  74. TCO_CICH, /* C-ICH */
  75. TCO_ICH5, /* ICH5 & ICH5R */
  76. TCO_6300ESB, /* 6300ESB */
  77. TCO_ICH6, /* ICH6 & ICH6R */
  78. TCO_ICH6M, /* ICH6-M */
  79. TCO_ICH6W, /* ICH6W & ICH6RW */
  80. TCO_ICH7, /* ICH7 & ICH7R */
  81. TCO_ICH7M, /* ICH7-M */
  82. TCO_ICH7MDH, /* ICH7-M DH */
  83. };
  84. static struct {
  85. char *name;
  86. unsigned int iTCO_version;
  87. } iTCO_chipset_info[] __devinitdata = {
  88. {"ICH", 1},
  89. {"ICH0", 1},
  90. {"ICH2", 1},
  91. {"ICH2-M", 1},
  92. {"ICH3-S", 1},
  93. {"ICH3-M", 1},
  94. {"ICH4", 1},
  95. {"ICH4-M", 1},
  96. {"C-ICH", 1},
  97. {"ICH5 or ICH5R", 1},
  98. {"6300ESB", 1},
  99. {"ICH6 or ICH6R", 2},
  100. {"ICH6-M", 2},
  101. {"ICH6W or ICH6RW", 2},
  102. {"ICH7 or ICH7R", 2},
  103. {"ICH7-M", 2},
  104. {"ICH7-M DH", 2},
  105. {NULL,0}
  106. };
  107. /*
  108. * This data only exists for exporting the supported PCI ids
  109. * via MODULE_DEVICE_TABLE. We do not actually register a
  110. * pci_driver, because the I/O Controller Hub has also other
  111. * functions that probably will be registered by other drivers.
  112. */
  113. static struct pci_device_id iTCO_wdt_pci_tbl[] = {
  114. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH },
  115. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH0 },
  116. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH2 },
  117. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH2M },
  118. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH3 },
  119. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH3M },
  120. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH4 },
  121. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH4M },
  122. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_CICH },
  123. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH5 },
  124. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_6300ESB },
  125. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH6 },
  126. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH6M },
  127. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH6W },
  128. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH7 },
  129. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH7M },
  130. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, TCO_ICH7MDH },
  131. { 0, }, /* End of list */
  132. };
  133. MODULE_DEVICE_TABLE (pci, iTCO_wdt_pci_tbl);
  134. /* Address definitions for the TCO */
  135. #define TCOBASE iTCO_wdt_private.ACPIBASE + 0x60 /* TCO base address */
  136. #define SMI_EN iTCO_wdt_private.ACPIBASE + 0x30 /* SMI Control and Enable Register */
  137. #define TCO_RLD TCOBASE + 0x00 /* TCO Timer Reload and Current Value */
  138. #define TCOv1_TMR TCOBASE + 0x01 /* TCOv1 Timer Initial Value */
  139. #define TCO_DAT_IN TCOBASE + 0x02 /* TCO Data In Register */
  140. #define TCO_DAT_OUT TCOBASE + 0x03 /* TCO Data Out Register */
  141. #define TCO1_STS TCOBASE + 0x04 /* TCO1 Status Register */
  142. #define TCO2_STS TCOBASE + 0x06 /* TCO2 Status Register */
  143. #define TCO1_CNT TCOBASE + 0x08 /* TCO1 Control Register */
  144. #define TCO2_CNT TCOBASE + 0x0a /* TCO2 Control Register */
  145. #define TCOv2_TMR TCOBASE + 0x12 /* TCOv2 Timer Initial Value */
  146. /* internal variables */
  147. static unsigned long is_active;
  148. static char expect_release;
  149. static struct { /* this is private data for the iTCO_wdt device */
  150. unsigned int iTCO_version; /* TCO version/generation */
  151. unsigned long ACPIBASE; /* The cards ACPIBASE address (TCOBASE = ACPIBASE+0x60) */
  152. unsigned long __iomem *gcs; /* NO_REBOOT flag is Memory-Mapped GCS register bit 5 (TCO version 2) */
  153. spinlock_t io_lock; /* the lock for io operations */
  154. struct pci_dev *pdev; /* the PCI-device */
  155. } iTCO_wdt_private;
  156. static struct platform_device *iTCO_wdt_platform_device; /* the watchdog platform device */
  157. /* module parameters */
  158. #define WATCHDOG_HEARTBEAT 30 /* 30 sec default heartbeat */
  159. static int heartbeat = WATCHDOG_HEARTBEAT; /* in seconds */
  160. module_param(heartbeat, int, 0);
  161. MODULE_PARM_DESC(heartbeat, "Watchdog heartbeat in seconds. (2<heartbeat<39 (TCO v1) or 613 (TCO v2), default=" __MODULE_STRING(WATCHDOG_HEARTBEAT) ")");
  162. static int nowayout = WATCHDOG_NOWAYOUT;
  163. module_param(nowayout, int, 0);
  164. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default=CONFIG_WATCHDOG_NOWAYOUT)");
  165. /*
  166. * Some TCO specific functions
  167. */
  168. static inline unsigned int seconds_to_ticks(int seconds)
  169. {
  170. /* the internal timer is stored as ticks which decrement
  171. * every 0.6 seconds */
  172. return (seconds * 10) / 6;
  173. }
  174. static void iTCO_wdt_set_NO_REBOOT_bit(void)
  175. {
  176. u32 val32;
  177. /* Set the NO_REBOOT bit: this disables reboots */
  178. if (iTCO_wdt_private.iTCO_version == 2) {
  179. val32 = readl(iTCO_wdt_private.gcs);
  180. val32 |= 0x00000020;
  181. writel(val32, iTCO_wdt_private.gcs);
  182. } else if (iTCO_wdt_private.iTCO_version == 1) {
  183. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  184. val32 |= 0x00000002;
  185. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  186. }
  187. }
  188. static int iTCO_wdt_unset_NO_REBOOT_bit(void)
  189. {
  190. int ret = 0;
  191. u32 val32;
  192. /* Unset the NO_REBOOT bit: this enables reboots */
  193. if (iTCO_wdt_private.iTCO_version == 2) {
  194. val32 = readl(iTCO_wdt_private.gcs);
  195. val32 &= 0xffffffdf;
  196. writel(val32, iTCO_wdt_private.gcs);
  197. val32 = readl(iTCO_wdt_private.gcs);
  198. if (val32 & 0x00000020)
  199. ret = -EIO;
  200. } else if (iTCO_wdt_private.iTCO_version == 1) {
  201. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  202. val32 &= 0xfffffffd;
  203. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  204. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  205. if (val32 & 0x00000002)
  206. ret = -EIO;
  207. }
  208. return ret; /* returns: 0 = OK, -EIO = Error */
  209. }
  210. static int iTCO_wdt_start(void)
  211. {
  212. unsigned int val;
  213. spin_lock(&iTCO_wdt_private.io_lock);
  214. /* disable chipset's NO_REBOOT bit */
  215. if (iTCO_wdt_unset_NO_REBOOT_bit()) {
  216. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, reboot disabled by hardware\n");
  217. return -EIO;
  218. }
  219. /* Bit 11: TCO Timer Halt -> 0 = The TCO timer is enabled to count */
  220. val = inw(TCO1_CNT);
  221. val &= 0xf7ff;
  222. outw(val, TCO1_CNT);
  223. val = inw(TCO1_CNT);
  224. spin_unlock(&iTCO_wdt_private.io_lock);
  225. if (val & 0x0800)
  226. return -1;
  227. return 0;
  228. }
  229. static int iTCO_wdt_stop(void)
  230. {
  231. unsigned int val;
  232. spin_lock(&iTCO_wdt_private.io_lock);
  233. /* Bit 11: TCO Timer Halt -> 1 = The TCO timer is disabled */
  234. val = inw(TCO1_CNT);
  235. val |= 0x0800;
  236. outw(val, TCO1_CNT);
  237. val = inw(TCO1_CNT);
  238. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  239. iTCO_wdt_set_NO_REBOOT_bit();
  240. spin_unlock(&iTCO_wdt_private.io_lock);
  241. if ((val & 0x0800) == 0)
  242. return -1;
  243. return 0;
  244. }
  245. static int iTCO_wdt_keepalive(void)
  246. {
  247. spin_lock(&iTCO_wdt_private.io_lock);
  248. /* Reload the timer by writing to the TCO Timer Counter register */
  249. if (iTCO_wdt_private.iTCO_version == 2) {
  250. outw(0x01, TCO_RLD);
  251. } else if (iTCO_wdt_private.iTCO_version == 1) {
  252. outb(0x01, TCO_RLD);
  253. }
  254. spin_unlock(&iTCO_wdt_private.io_lock);
  255. return 0;
  256. }
  257. static int iTCO_wdt_set_heartbeat(int t)
  258. {
  259. unsigned int val16;
  260. unsigned char val8;
  261. unsigned int tmrval;
  262. tmrval = seconds_to_ticks(t);
  263. /* from the specs: */
  264. /* "Values of 0h-3h are ignored and should not be attempted" */
  265. if (tmrval < 0x04)
  266. return -EINVAL;
  267. if (((iTCO_wdt_private.iTCO_version == 2) && (tmrval > 0x3ff)) ||
  268. ((iTCO_wdt_private.iTCO_version == 1) && (tmrval > 0x03f)))
  269. return -EINVAL;
  270. /* Write new heartbeat to watchdog */
  271. if (iTCO_wdt_private.iTCO_version == 2) {
  272. spin_lock(&iTCO_wdt_private.io_lock);
  273. val16 = inw(TCOv2_TMR);
  274. val16 &= 0xfc00;
  275. val16 |= tmrval;
  276. outw(val16, TCOv2_TMR);
  277. val16 = inw(TCOv2_TMR);
  278. spin_unlock(&iTCO_wdt_private.io_lock);
  279. if ((val16 & 0x3ff) != tmrval)
  280. return -EINVAL;
  281. } else if (iTCO_wdt_private.iTCO_version == 1) {
  282. spin_lock(&iTCO_wdt_private.io_lock);
  283. val8 = inb(TCOv1_TMR);
  284. val8 &= 0xc0;
  285. val8 |= (tmrval & 0xff);
  286. outb(val8, TCOv1_TMR);
  287. val8 = inb(TCOv1_TMR);
  288. spin_unlock(&iTCO_wdt_private.io_lock);
  289. if ((val8 & 0x3f) != tmrval)
  290. return -EINVAL;
  291. }
  292. heartbeat = t;
  293. return 0;
  294. }
  295. static int iTCO_wdt_get_timeleft (int *time_left)
  296. {
  297. unsigned int val16;
  298. unsigned char val8;
  299. /* read the TCO Timer */
  300. if (iTCO_wdt_private.iTCO_version == 2) {
  301. spin_lock(&iTCO_wdt_private.io_lock);
  302. val16 = inw(TCO_RLD);
  303. val16 &= 0x3ff;
  304. spin_unlock(&iTCO_wdt_private.io_lock);
  305. *time_left = (val16 * 6) / 10;
  306. } else if (iTCO_wdt_private.iTCO_version == 1) {
  307. spin_lock(&iTCO_wdt_private.io_lock);
  308. val8 = inb(TCO_RLD);
  309. val8 &= 0x3f;
  310. spin_unlock(&iTCO_wdt_private.io_lock);
  311. *time_left = (val8 * 6) / 10;
  312. }
  313. return 0;
  314. }
  315. /*
  316. * /dev/watchdog handling
  317. */
  318. static int iTCO_wdt_open (struct inode *inode, struct file *file)
  319. {
  320. /* /dev/watchdog can only be opened once */
  321. if (test_and_set_bit(0, &is_active))
  322. return -EBUSY;
  323. /*
  324. * Reload and activate timer
  325. */
  326. iTCO_wdt_keepalive();
  327. iTCO_wdt_start();
  328. return nonseekable_open(inode, file);
  329. }
  330. static int iTCO_wdt_release (struct inode *inode, struct file *file)
  331. {
  332. /*
  333. * Shut off the timer.
  334. */
  335. if (expect_release == 42) {
  336. iTCO_wdt_stop();
  337. } else {
  338. printk(KERN_CRIT PFX "Unexpected close, not stopping watchdog!\n");
  339. iTCO_wdt_keepalive();
  340. }
  341. clear_bit(0, &is_active);
  342. expect_release = 0;
  343. return 0;
  344. }
  345. static ssize_t iTCO_wdt_write (struct file *file, const char __user *data,
  346. size_t len, loff_t * ppos)
  347. {
  348. /* See if we got the magic character 'V' and reload the timer */
  349. if (len) {
  350. if (!nowayout) {
  351. size_t i;
  352. /* note: just in case someone wrote the magic character
  353. * five months ago... */
  354. expect_release = 0;
  355. /* scan to see whether or not we got the magic character */
  356. for (i = 0; i != len; i++) {
  357. char c;
  358. if (get_user(c, data+i))
  359. return -EFAULT;
  360. if (c == 'V')
  361. expect_release = 42;
  362. }
  363. }
  364. /* someone wrote to us, we should reload the timer */
  365. iTCO_wdt_keepalive();
  366. }
  367. return len;
  368. }
  369. static int iTCO_wdt_ioctl (struct inode *inode, struct file *file,
  370. unsigned int cmd, unsigned long arg)
  371. {
  372. int new_options, retval = -EINVAL;
  373. int new_heartbeat;
  374. int time_left;
  375. void __user *argp = (void __user *)arg;
  376. int __user *p = argp;
  377. static struct watchdog_info ident = {
  378. .options = WDIOF_SETTIMEOUT |
  379. WDIOF_KEEPALIVEPING |
  380. WDIOF_MAGICCLOSE,
  381. .firmware_version = 0,
  382. .identity = DRV_NAME,
  383. };
  384. switch (cmd) {
  385. case WDIOC_GETSUPPORT:
  386. return copy_to_user(argp, &ident,
  387. sizeof (ident)) ? -EFAULT : 0;
  388. case WDIOC_GETSTATUS:
  389. case WDIOC_GETBOOTSTATUS:
  390. return put_user(0, p);
  391. case WDIOC_KEEPALIVE:
  392. iTCO_wdt_keepalive();
  393. return 0;
  394. case WDIOC_SETOPTIONS:
  395. {
  396. if (get_user(new_options, p))
  397. return -EFAULT;
  398. if (new_options & WDIOS_DISABLECARD) {
  399. iTCO_wdt_stop();
  400. retval = 0;
  401. }
  402. if (new_options & WDIOS_ENABLECARD) {
  403. iTCO_wdt_keepalive();
  404. iTCO_wdt_start();
  405. retval = 0;
  406. }
  407. return retval;
  408. }
  409. case WDIOC_SETTIMEOUT:
  410. {
  411. if (get_user(new_heartbeat, p))
  412. return -EFAULT;
  413. if (iTCO_wdt_set_heartbeat(new_heartbeat))
  414. return -EINVAL;
  415. iTCO_wdt_keepalive();
  416. /* Fall */
  417. }
  418. case WDIOC_GETTIMEOUT:
  419. return put_user(heartbeat, p);
  420. case WDIOC_GETTIMELEFT:
  421. {
  422. if (iTCO_wdt_get_timeleft(&time_left))
  423. return -EINVAL;
  424. return put_user(time_left, p);
  425. }
  426. default:
  427. return -ENOTTY;
  428. }
  429. }
  430. /*
  431. * Kernel Interfaces
  432. */
  433. static struct file_operations iTCO_wdt_fops = {
  434. .owner = THIS_MODULE,
  435. .llseek = no_llseek,
  436. .write = iTCO_wdt_write,
  437. .ioctl = iTCO_wdt_ioctl,
  438. .open = iTCO_wdt_open,
  439. .release = iTCO_wdt_release,
  440. };
  441. static struct miscdevice iTCO_wdt_miscdev = {
  442. .minor = WATCHDOG_MINOR,
  443. .name = "watchdog",
  444. .fops = &iTCO_wdt_fops,
  445. };
  446. /*
  447. * Init & exit routines
  448. */
  449. static int iTCO_wdt_init(struct pci_dev *pdev, const struct pci_device_id *ent, struct platform_device *dev)
  450. {
  451. int ret;
  452. u32 base_address;
  453. unsigned long RCBA;
  454. unsigned long val32;
  455. /*
  456. * Find the ACPI/PM base I/O address which is the base
  457. * for the TCO registers (TCOBASE=ACPIBASE + 0x60)
  458. * ACPIBASE is bits [15:7] from 0x40-0x43
  459. */
  460. pci_read_config_dword(pdev, 0x40, &base_address);
  461. base_address &= 0x00007f80;
  462. if (base_address == 0x00000000) {
  463. /* Something's wrong here, ACPIBASE has to be set */
  464. printk(KERN_ERR PFX "failed to get TCOBASE address\n");
  465. pci_dev_put(pdev);
  466. return -ENODEV;
  467. }
  468. iTCO_wdt_private.iTCO_version = iTCO_chipset_info[ent->driver_data].iTCO_version;
  469. iTCO_wdt_private.ACPIBASE = base_address;
  470. iTCO_wdt_private.pdev = pdev;
  471. /* Get the Memory-Mapped GCS register, we need it for the NO_REBOOT flag (TCO v2) */
  472. /* To get access to it you have to read RCBA from PCI Config space 0xf0
  473. and use it as base. GCS = RCBA + ICH6_GCS(0x3410). */
  474. if (iTCO_wdt_private.iTCO_version == 2) {
  475. pci_read_config_dword(pdev, 0xf0, &base_address);
  476. RCBA = base_address & 0xffffc000;
  477. iTCO_wdt_private.gcs = ioremap((RCBA + 0x3410),4);
  478. }
  479. /* Check chipset's NO_REBOOT bit */
  480. if (iTCO_wdt_unset_NO_REBOOT_bit()) {
  481. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, reboot disabled by hardware\n");
  482. ret = -ENODEV; /* Cannot reset NO_REBOOT bit */
  483. goto out;
  484. }
  485. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  486. iTCO_wdt_set_NO_REBOOT_bit();
  487. /* Set the TCO_EN bit in SMI_EN register */
  488. if (!request_region(SMI_EN, 4, "iTCO_wdt")) {
  489. printk(KERN_ERR PFX "I/O address 0x%04lx already in use\n",
  490. SMI_EN );
  491. ret = -EIO;
  492. goto out;
  493. }
  494. val32 = inl(SMI_EN);
  495. val32 &= 0xffffdfff; /* Turn off SMI clearing watchdog */
  496. outl(val32, SMI_EN);
  497. release_region(SMI_EN, 4);
  498. /* The TCO I/O registers reside in a 32-byte range pointed to by the TCOBASE value */
  499. if (!request_region (TCOBASE, 0x20, "iTCO_wdt")) {
  500. printk (KERN_ERR PFX "I/O address 0x%04lx already in use\n",
  501. TCOBASE);
  502. ret = -EIO;
  503. goto out;
  504. }
  505. printk(KERN_INFO PFX "Found a %s TCO device (Version=%d, TCOBASE=0x%04lx)\n",
  506. iTCO_chipset_info[ent->driver_data].name,
  507. iTCO_chipset_info[ent->driver_data].iTCO_version,
  508. TCOBASE);
  509. /* Clear out the (probably old) status */
  510. outb(0, TCO1_STS);
  511. outb(3, TCO2_STS);
  512. /* Make sure the watchdog is not running */
  513. iTCO_wdt_stop();
  514. /* Check that the heartbeat value is within it's range ; if not reset to the default */
  515. if (iTCO_wdt_set_heartbeat(heartbeat)) {
  516. iTCO_wdt_set_heartbeat(WATCHDOG_HEARTBEAT);
  517. printk(KERN_INFO PFX "heartbeat value must be 2<heartbeat<39 (TCO v1) or 613 (TCO v2), using %d\n",
  518. heartbeat);
  519. }
  520. ret = misc_register(&iTCO_wdt_miscdev);
  521. if (ret != 0) {
  522. printk(KERN_ERR PFX "cannot register miscdev on minor=%d (err=%d)\n",
  523. WATCHDOG_MINOR, ret);
  524. goto unreg_region;
  525. }
  526. printk (KERN_INFO PFX "initialized. heartbeat=%d sec (nowayout=%d)\n",
  527. heartbeat, nowayout);
  528. return 0;
  529. unreg_region:
  530. release_region (TCOBASE, 0x20);
  531. out:
  532. if (iTCO_wdt_private.iTCO_version == 2)
  533. iounmap(iTCO_wdt_private.gcs);
  534. pci_dev_put(iTCO_wdt_private.pdev);
  535. iTCO_wdt_private.ACPIBASE = 0;
  536. return ret;
  537. }
  538. static void iTCO_wdt_cleanup(void)
  539. {
  540. /* Stop the timer before we leave */
  541. if (!nowayout)
  542. iTCO_wdt_stop();
  543. /* Deregister */
  544. misc_deregister(&iTCO_wdt_miscdev);
  545. release_region(TCOBASE, 0x20);
  546. if (iTCO_wdt_private.iTCO_version == 2)
  547. iounmap(iTCO_wdt_private.gcs);
  548. pci_dev_put(iTCO_wdt_private.pdev);
  549. iTCO_wdt_private.ACPIBASE = 0;
  550. }
  551. static int iTCO_wdt_probe(struct platform_device *dev)
  552. {
  553. int found = 0;
  554. struct pci_dev *pdev = NULL;
  555. const struct pci_device_id *ent;
  556. spin_lock_init(&iTCO_wdt_private.io_lock);
  557. for_each_pci_dev(pdev) {
  558. ent = pci_match_id(iTCO_wdt_pci_tbl, pdev);
  559. if (ent) {
  560. if (!(iTCO_wdt_init(pdev, ent, dev))) {
  561. found++;
  562. break;
  563. }
  564. }
  565. }
  566. if (!found) {
  567. printk(KERN_INFO PFX "No card detected\n");
  568. return -ENODEV;
  569. }
  570. return 0;
  571. }
  572. static int iTCO_wdt_remove(struct platform_device *dev)
  573. {
  574. if (iTCO_wdt_private.ACPIBASE)
  575. iTCO_wdt_cleanup();
  576. return 0;
  577. }
  578. static void iTCO_wdt_shutdown(struct platform_device *dev)
  579. {
  580. iTCO_wdt_stop();
  581. }
  582. #define iTCO_wdt_suspend NULL
  583. #define iTCO_wdt_resume NULL
  584. static struct platform_driver iTCO_wdt_driver = {
  585. .probe = iTCO_wdt_probe,
  586. .remove = iTCO_wdt_remove,
  587. .shutdown = iTCO_wdt_shutdown,
  588. .suspend = iTCO_wdt_suspend,
  589. .resume = iTCO_wdt_resume,
  590. .driver = {
  591. .owner = THIS_MODULE,
  592. .name = DRV_NAME,
  593. },
  594. };
  595. static int __init iTCO_wdt_init_module(void)
  596. {
  597. int err;
  598. printk(KERN_INFO PFX "Intel TCO WatchDog Timer Driver v%s (%s)\n",
  599. DRV_VERSION, DRV_RELDATE);
  600. err = platform_driver_register(&iTCO_wdt_driver);
  601. if (err)
  602. return err;
  603. iTCO_wdt_platform_device = platform_device_register_simple(DRV_NAME, -1, NULL, 0);
  604. if (IS_ERR(iTCO_wdt_platform_device)) {
  605. err = PTR_ERR(iTCO_wdt_platform_device);
  606. goto unreg_platform_driver;
  607. }
  608. return 0;
  609. unreg_platform_driver:
  610. platform_driver_unregister(&iTCO_wdt_driver);
  611. return err;
  612. }
  613. static void __exit iTCO_wdt_cleanup_module(void)
  614. {
  615. platform_device_unregister(iTCO_wdt_platform_device);
  616. platform_driver_unregister(&iTCO_wdt_driver);
  617. printk(KERN_INFO PFX "Watchdog Module Unloaded.\n");
  618. }
  619. module_init(iTCO_wdt_init_module);
  620. module_exit(iTCO_wdt_cleanup_module);
  621. MODULE_AUTHOR("Wim Van Sebroeck <wim@iguana.be>");
  622. MODULE_DESCRIPTION("Intel TCO WatchDog Timer Driver");
  623. MODULE_VERSION(DRV_VERSION);
  624. MODULE_LICENSE("GPL");
  625. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);