da8xx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Texas Instruments DA8xx/OMAP-L1x "glue layer"
  3. *
  4. * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
  5. *
  6. * Based on the DaVinci "glue layer" code.
  7. * Copyright (C) 2005-2006 by Texas Instruments
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * The Inventra Controller Driver for Linux is free software; you
  12. * can redistribute it and/or modify it under the terms of the GNU
  13. * General Public License version 2 as published by the Free Software
  14. * Foundation.
  15. *
  16. * The Inventra Controller Driver for Linux is distributed in
  17. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  18. * without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  20. * License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with The Inventra Controller Driver for Linux ; if not,
  24. * write to the Free Software Foundation, Inc., 59 Temple Place,
  25. * Suite 330, Boston, MA 02111-1307 USA
  26. *
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/clk.h>
  31. #include <linux/err.h>
  32. #include <linux/io.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/usb/nop-usb-xceiv.h>
  36. #include <mach/da8xx.h>
  37. #include <mach/usb.h>
  38. #include "musb_core.h"
  39. /*
  40. * DA8XX specific definitions
  41. */
  42. /* USB 2.0 OTG module registers */
  43. #define DA8XX_USB_REVISION_REG 0x00
  44. #define DA8XX_USB_CTRL_REG 0x04
  45. #define DA8XX_USB_STAT_REG 0x08
  46. #define DA8XX_USB_EMULATION_REG 0x0c
  47. #define DA8XX_USB_MODE_REG 0x10 /* Transparent, CDC, [Generic] RNDIS */
  48. #define DA8XX_USB_AUTOREQ_REG 0x14
  49. #define DA8XX_USB_SRP_FIX_TIME_REG 0x18
  50. #define DA8XX_USB_TEARDOWN_REG 0x1c
  51. #define DA8XX_USB_INTR_SRC_REG 0x20
  52. #define DA8XX_USB_INTR_SRC_SET_REG 0x24
  53. #define DA8XX_USB_INTR_SRC_CLEAR_REG 0x28
  54. #define DA8XX_USB_INTR_MASK_REG 0x2c
  55. #define DA8XX_USB_INTR_MASK_SET_REG 0x30
  56. #define DA8XX_USB_INTR_MASK_CLEAR_REG 0x34
  57. #define DA8XX_USB_INTR_SRC_MASKED_REG 0x38
  58. #define DA8XX_USB_END_OF_INTR_REG 0x3c
  59. #define DA8XX_USB_GENERIC_RNDIS_EP_SIZE_REG(n) (0x50 + (((n) - 1) << 2))
  60. /* Control register bits */
  61. #define DA8XX_SOFT_RESET_MASK 1
  62. #define DA8XX_USB_TX_EP_MASK 0x1f /* EP0 + 4 Tx EPs */
  63. #define DA8XX_USB_RX_EP_MASK 0x1e /* 4 Rx EPs */
  64. /* USB interrupt register bits */
  65. #define DA8XX_INTR_USB_SHIFT 16
  66. #define DA8XX_INTR_USB_MASK (0x1ff << DA8XX_INTR_USB_SHIFT) /* 8 Mentor */
  67. /* interrupts and DRVVBUS interrupt */
  68. #define DA8XX_INTR_DRVVBUS 0x100
  69. #define DA8XX_INTR_RX_SHIFT 8
  70. #define DA8XX_INTR_RX_MASK (DA8XX_USB_RX_EP_MASK << DA8XX_INTR_RX_SHIFT)
  71. #define DA8XX_INTR_TX_SHIFT 0
  72. #define DA8XX_INTR_TX_MASK (DA8XX_USB_TX_EP_MASK << DA8XX_INTR_TX_SHIFT)
  73. #define DA8XX_MENTOR_CORE_OFFSET 0x400
  74. #define CFGCHIP2 IO_ADDRESS(DA8XX_SYSCFG0_BASE + DA8XX_CFGCHIP2_REG)
  75. struct da8xx_glue {
  76. struct device *dev;
  77. struct platform_device *musb;
  78. struct clk *clk;
  79. };
  80. /*
  81. * REVISIT (PM): we should be able to keep the PHY in low power mode most
  82. * of the time (24 MHz oscillator and PLL off, etc.) by setting POWER.D0
  83. * and, when in host mode, autosuspending idle root ports... PHY_PLLON
  84. * (overriding SUSPENDM?) then likely needs to stay off.
  85. */
  86. static inline void phy_on(void)
  87. {
  88. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  89. /*
  90. * Start the on-chip PHY and its PLL.
  91. */
  92. cfgchip2 &= ~(CFGCHIP2_RESET | CFGCHIP2_PHYPWRDN | CFGCHIP2_OTGPWRDN);
  93. cfgchip2 |= CFGCHIP2_PHY_PLLON;
  94. __raw_writel(cfgchip2, CFGCHIP2);
  95. pr_info("Waiting for USB PHY clock good...\n");
  96. while (!(__raw_readl(CFGCHIP2) & CFGCHIP2_PHYCLKGD))
  97. cpu_relax();
  98. }
  99. static inline void phy_off(void)
  100. {
  101. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  102. /*
  103. * Ensure that USB 1.1 reference clock is not being sourced from
  104. * USB 2.0 PHY. Otherwise do not power down the PHY.
  105. */
  106. if (!(cfgchip2 & CFGCHIP2_USB1PHYCLKMUX) &&
  107. (cfgchip2 & CFGCHIP2_USB1SUSPENDM)) {
  108. pr_warning("USB 1.1 clocked from USB 2.0 PHY -- "
  109. "can't power it down\n");
  110. return;
  111. }
  112. /*
  113. * Power down the on-chip PHY.
  114. */
  115. cfgchip2 |= CFGCHIP2_PHYPWRDN | CFGCHIP2_OTGPWRDN;
  116. __raw_writel(cfgchip2, CFGCHIP2);
  117. }
  118. /*
  119. * Because we don't set CTRL.UINT, it's "important" to:
  120. * - not read/write INTRUSB/INTRUSBE (except during
  121. * initial setup, as a workaround);
  122. * - use INTSET/INTCLR instead.
  123. */
  124. /**
  125. * da8xx_musb_enable - enable interrupts
  126. */
  127. static void da8xx_musb_enable(struct musb *musb)
  128. {
  129. void __iomem *reg_base = musb->ctrl_base;
  130. u32 mask;
  131. /* Workaround: setup IRQs through both register sets. */
  132. mask = ((musb->epmask & DA8XX_USB_TX_EP_MASK) << DA8XX_INTR_TX_SHIFT) |
  133. ((musb->epmask & DA8XX_USB_RX_EP_MASK) << DA8XX_INTR_RX_SHIFT) |
  134. DA8XX_INTR_USB_MASK;
  135. musb_writel(reg_base, DA8XX_USB_INTR_MASK_SET_REG, mask);
  136. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  137. if (is_otg_enabled(musb))
  138. musb_writel(reg_base, DA8XX_USB_INTR_SRC_SET_REG,
  139. DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT);
  140. }
  141. /**
  142. * da8xx_musb_disable - disable HDRC and flush interrupts
  143. */
  144. static void da8xx_musb_disable(struct musb *musb)
  145. {
  146. void __iomem *reg_base = musb->ctrl_base;
  147. musb_writel(reg_base, DA8XX_USB_INTR_MASK_CLEAR_REG,
  148. DA8XX_INTR_USB_MASK |
  149. DA8XX_INTR_TX_MASK | DA8XX_INTR_RX_MASK);
  150. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  151. musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
  152. }
  153. #define portstate(stmt) stmt
  154. static void da8xx_musb_set_vbus(struct musb *musb, int is_on)
  155. {
  156. WARN_ON(is_on && is_peripheral_active(musb));
  157. }
  158. #define POLL_SECONDS 2
  159. static struct timer_list otg_workaround;
  160. static void otg_timer(unsigned long _musb)
  161. {
  162. struct musb *musb = (void *)_musb;
  163. void __iomem *mregs = musb->mregs;
  164. u8 devctl;
  165. unsigned long flags;
  166. /*
  167. * We poll because DaVinci's won't expose several OTG-critical
  168. * status change events (from the transceiver) otherwise.
  169. */
  170. devctl = musb_readb(mregs, MUSB_DEVCTL);
  171. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  172. otg_state_string(musb->xceiv->state));
  173. spin_lock_irqsave(&musb->lock, flags);
  174. switch (musb->xceiv->state) {
  175. case OTG_STATE_A_WAIT_BCON:
  176. devctl &= ~MUSB_DEVCTL_SESSION;
  177. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  178. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  179. if (devctl & MUSB_DEVCTL_BDEVICE) {
  180. musb->xceiv->state = OTG_STATE_B_IDLE;
  181. MUSB_DEV_MODE(musb);
  182. } else {
  183. musb->xceiv->state = OTG_STATE_A_IDLE;
  184. MUSB_HST_MODE(musb);
  185. }
  186. break;
  187. case OTG_STATE_A_WAIT_VFALL:
  188. /*
  189. * Wait till VBUS falls below SessionEnd (~0.2 V); the 1.3
  190. * RTL seems to mis-handle session "start" otherwise (or in
  191. * our case "recover"), in routine "VBUS was valid by the time
  192. * VBUSERR got reported during enumeration" cases.
  193. */
  194. if (devctl & MUSB_DEVCTL_VBUS) {
  195. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  196. break;
  197. }
  198. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  199. musb_writel(musb->ctrl_base, DA8XX_USB_INTR_SRC_SET_REG,
  200. MUSB_INTR_VBUSERROR << DA8XX_INTR_USB_SHIFT);
  201. break;
  202. case OTG_STATE_B_IDLE:
  203. if (!is_peripheral_enabled(musb))
  204. break;
  205. /*
  206. * There's no ID-changed IRQ, so we have no good way to tell
  207. * when to switch to the A-Default state machine (by setting
  208. * the DEVCTL.Session bit).
  209. *
  210. * Workaround: whenever we're in B_IDLE, try setting the
  211. * session flag every few seconds. If it works, ID was
  212. * grounded and we're now in the A-Default state machine.
  213. *
  214. * NOTE: setting the session flag is _supposed_ to trigger
  215. * SRP but clearly it doesn't.
  216. */
  217. musb_writeb(mregs, MUSB_DEVCTL, devctl | MUSB_DEVCTL_SESSION);
  218. devctl = musb_readb(mregs, MUSB_DEVCTL);
  219. if (devctl & MUSB_DEVCTL_BDEVICE)
  220. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  221. else
  222. musb->xceiv->state = OTG_STATE_A_IDLE;
  223. break;
  224. default:
  225. break;
  226. }
  227. spin_unlock_irqrestore(&musb->lock, flags);
  228. }
  229. static void da8xx_musb_try_idle(struct musb *musb, unsigned long timeout)
  230. {
  231. static unsigned long last_timer;
  232. if (!is_otg_enabled(musb))
  233. return;
  234. if (timeout == 0)
  235. timeout = jiffies + msecs_to_jiffies(3);
  236. /* Never idle if active, or when VBUS timeout is not set as host */
  237. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  238. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  239. dev_dbg(musb->controller, "%s active, deleting timer\n",
  240. otg_state_string(musb->xceiv->state));
  241. del_timer(&otg_workaround);
  242. last_timer = jiffies;
  243. return;
  244. }
  245. if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
  246. dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
  247. return;
  248. }
  249. last_timer = timeout;
  250. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  251. otg_state_string(musb->xceiv->state),
  252. jiffies_to_msecs(timeout - jiffies));
  253. mod_timer(&otg_workaround, timeout);
  254. }
  255. static irqreturn_t da8xx_musb_interrupt(int irq, void *hci)
  256. {
  257. struct musb *musb = hci;
  258. void __iomem *reg_base = musb->ctrl_base;
  259. struct usb_otg *otg = musb->xceiv->otg;
  260. unsigned long flags;
  261. irqreturn_t ret = IRQ_NONE;
  262. u32 status;
  263. spin_lock_irqsave(&musb->lock, flags);
  264. /*
  265. * NOTE: DA8XX shadows the Mentor IRQs. Don't manage them through
  266. * the Mentor registers (except for setup), use the TI ones and EOI.
  267. */
  268. /* Acknowledge and handle non-CPPI interrupts */
  269. status = musb_readl(reg_base, DA8XX_USB_INTR_SRC_MASKED_REG);
  270. if (!status)
  271. goto eoi;
  272. musb_writel(reg_base, DA8XX_USB_INTR_SRC_CLEAR_REG, status);
  273. dev_dbg(musb->controller, "USB IRQ %08x\n", status);
  274. musb->int_rx = (status & DA8XX_INTR_RX_MASK) >> DA8XX_INTR_RX_SHIFT;
  275. musb->int_tx = (status & DA8XX_INTR_TX_MASK) >> DA8XX_INTR_TX_SHIFT;
  276. musb->int_usb = (status & DA8XX_INTR_USB_MASK) >> DA8XX_INTR_USB_SHIFT;
  277. /*
  278. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  279. * DA8xx's missing ID change IRQ. We need an ID change IRQ to
  280. * switch appropriately between halves of the OTG state machine.
  281. * Managing DEVCTL.Session per Mentor docs requires that we know its
  282. * value but DEVCTL.BDevice is invalid without DEVCTL.Session set.
  283. * Also, DRVVBUS pulses for SRP (but not at 5 V)...
  284. */
  285. if (status & (DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT)) {
  286. int drvvbus = musb_readl(reg_base, DA8XX_USB_STAT_REG);
  287. void __iomem *mregs = musb->mregs;
  288. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  289. int err;
  290. err = is_host_enabled(musb) && (musb->int_usb &
  291. MUSB_INTR_VBUSERROR);
  292. if (err) {
  293. /*
  294. * The Mentor core doesn't debounce VBUS as needed
  295. * to cope with device connect current spikes. This
  296. * means it's not uncommon for bus-powered devices
  297. * to get VBUS errors during enumeration.
  298. *
  299. * This is a workaround, but newer RTL from Mentor
  300. * seems to allow a better one: "re"-starting sessions
  301. * without waiting for VBUS to stop registering in
  302. * devctl.
  303. */
  304. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  305. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  306. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  307. WARNING("VBUS error workaround (delay coming)\n");
  308. } else if (is_host_enabled(musb) && drvvbus) {
  309. MUSB_HST_MODE(musb);
  310. otg->default_a = 1;
  311. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  312. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  313. del_timer(&otg_workaround);
  314. } else {
  315. musb->is_active = 0;
  316. MUSB_DEV_MODE(musb);
  317. otg->default_a = 0;
  318. musb->xceiv->state = OTG_STATE_B_IDLE;
  319. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  320. }
  321. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  322. drvvbus ? "on" : "off",
  323. otg_state_string(musb->xceiv->state),
  324. err ? " ERROR" : "",
  325. devctl);
  326. ret = IRQ_HANDLED;
  327. }
  328. if (musb->int_tx || musb->int_rx || musb->int_usb)
  329. ret |= musb_interrupt(musb);
  330. eoi:
  331. /* EOI needs to be written for the IRQ to be re-asserted. */
  332. if (ret == IRQ_HANDLED || status)
  333. musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
  334. /* Poll for ID change */
  335. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  336. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  337. spin_unlock_irqrestore(&musb->lock, flags);
  338. return ret;
  339. }
  340. static int da8xx_musb_set_mode(struct musb *musb, u8 musb_mode)
  341. {
  342. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  343. cfgchip2 &= ~CFGCHIP2_OTGMODE;
  344. switch (musb_mode) {
  345. case MUSB_HOST: /* Force VBUS valid, ID = 0 */
  346. cfgchip2 |= CFGCHIP2_FORCE_HOST;
  347. break;
  348. case MUSB_PERIPHERAL: /* Force VBUS valid, ID = 1 */
  349. cfgchip2 |= CFGCHIP2_FORCE_DEVICE;
  350. break;
  351. case MUSB_OTG: /* Don't override the VBUS/ID comparators */
  352. cfgchip2 |= CFGCHIP2_NO_OVERRIDE;
  353. break;
  354. default:
  355. dev_dbg(musb->controller, "Trying to set unsupported mode %u\n", musb_mode);
  356. }
  357. __raw_writel(cfgchip2, CFGCHIP2);
  358. return 0;
  359. }
  360. static int da8xx_musb_init(struct musb *musb)
  361. {
  362. void __iomem *reg_base = musb->ctrl_base;
  363. u32 rev;
  364. musb->mregs += DA8XX_MENTOR_CORE_OFFSET;
  365. /* Returns zero if e.g. not clocked */
  366. rev = musb_readl(reg_base, DA8XX_USB_REVISION_REG);
  367. if (!rev)
  368. goto fail;
  369. usb_nop_xceiv_register();
  370. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  371. if (IS_ERR_OR_NULL(musb->xceiv))
  372. goto fail;
  373. if (is_host_enabled(musb))
  374. setup_timer(&otg_workaround, otg_timer, (unsigned long)musb);
  375. /* Reset the controller */
  376. musb_writel(reg_base, DA8XX_USB_CTRL_REG, DA8XX_SOFT_RESET_MASK);
  377. /* Start the on-chip PHY and its PLL. */
  378. phy_on();
  379. msleep(5);
  380. /* NOTE: IRQs are in mixed mode, not bypass to pure MUSB */
  381. pr_debug("DA8xx OTG revision %08x, PHY %03x, control %02x\n",
  382. rev, __raw_readl(CFGCHIP2),
  383. musb_readb(reg_base, DA8XX_USB_CTRL_REG));
  384. musb->isr = da8xx_musb_interrupt;
  385. return 0;
  386. fail:
  387. return -ENODEV;
  388. }
  389. static int da8xx_musb_exit(struct musb *musb)
  390. {
  391. if (is_host_enabled(musb))
  392. del_timer_sync(&otg_workaround);
  393. phy_off();
  394. usb_put_phy(musb->xceiv);
  395. usb_nop_xceiv_unregister();
  396. return 0;
  397. }
  398. static const struct musb_platform_ops da8xx_ops = {
  399. .init = da8xx_musb_init,
  400. .exit = da8xx_musb_exit,
  401. .enable = da8xx_musb_enable,
  402. .disable = da8xx_musb_disable,
  403. .set_mode = da8xx_musb_set_mode,
  404. .try_idle = da8xx_musb_try_idle,
  405. .set_vbus = da8xx_musb_set_vbus,
  406. };
  407. static u64 da8xx_dmamask = DMA_BIT_MASK(32);
  408. static int __devinit da8xx_probe(struct platform_device *pdev)
  409. {
  410. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  411. struct platform_device *musb;
  412. struct da8xx_glue *glue;
  413. struct clk *clk;
  414. int ret = -ENOMEM;
  415. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  416. if (!glue) {
  417. dev_err(&pdev->dev, "failed to allocate glue context\n");
  418. goto err0;
  419. }
  420. musb = platform_device_alloc("musb-hdrc", -1);
  421. if (!musb) {
  422. dev_err(&pdev->dev, "failed to allocate musb device\n");
  423. goto err1;
  424. }
  425. clk = clk_get(&pdev->dev, "usb20");
  426. if (IS_ERR(clk)) {
  427. dev_err(&pdev->dev, "failed to get clock\n");
  428. ret = PTR_ERR(clk);
  429. goto err2;
  430. }
  431. ret = clk_enable(clk);
  432. if (ret) {
  433. dev_err(&pdev->dev, "failed to enable clock\n");
  434. goto err3;
  435. }
  436. musb->dev.parent = &pdev->dev;
  437. musb->dev.dma_mask = &da8xx_dmamask;
  438. musb->dev.coherent_dma_mask = da8xx_dmamask;
  439. glue->dev = &pdev->dev;
  440. glue->musb = musb;
  441. glue->clk = clk;
  442. pdata->platform_ops = &da8xx_ops;
  443. platform_set_drvdata(pdev, glue);
  444. ret = platform_device_add_resources(musb, pdev->resource,
  445. pdev->num_resources);
  446. if (ret) {
  447. dev_err(&pdev->dev, "failed to add resources\n");
  448. goto err4;
  449. }
  450. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  451. if (ret) {
  452. dev_err(&pdev->dev, "failed to add platform_data\n");
  453. goto err4;
  454. }
  455. ret = platform_device_add(musb);
  456. if (ret) {
  457. dev_err(&pdev->dev, "failed to register musb device\n");
  458. goto err4;
  459. }
  460. return 0;
  461. err4:
  462. clk_disable(clk);
  463. err3:
  464. clk_put(clk);
  465. err2:
  466. platform_device_put(musb);
  467. err1:
  468. kfree(glue);
  469. err0:
  470. return ret;
  471. }
  472. static int __devexit da8xx_remove(struct platform_device *pdev)
  473. {
  474. struct da8xx_glue *glue = platform_get_drvdata(pdev);
  475. platform_device_del(glue->musb);
  476. platform_device_put(glue->musb);
  477. clk_disable(glue->clk);
  478. clk_put(glue->clk);
  479. kfree(glue);
  480. return 0;
  481. }
  482. static struct platform_driver da8xx_driver = {
  483. .probe = da8xx_probe,
  484. .remove = __devexit_p(da8xx_remove),
  485. .driver = {
  486. .name = "musb-da8xx",
  487. },
  488. };
  489. MODULE_DESCRIPTION("DA8xx/OMAP-L1x MUSB Glue Layer");
  490. MODULE_AUTHOR("Sergei Shtylyov <sshtylyov@ru.mvista.com>");
  491. MODULE_LICENSE("GPL v2");
  492. static int __init da8xx_init(void)
  493. {
  494. return platform_driver_register(&da8xx_driver);
  495. }
  496. module_init(da8xx_init);
  497. static void __exit da8xx_exit(void)
  498. {
  499. platform_driver_unregister(&da8xx_driver);
  500. }
  501. module_exit(da8xx_exit);