mainstone.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /*
  2. * linux/arch/arm/mach-pxa/mainstone.c
  3. *
  4. * Support for the Intel HCDDBBVA0 Development Platform.
  5. * (go figure how they came up with such name...)
  6. *
  7. * Author: Nicolas Pitre
  8. * Created: Nov 05, 2002
  9. * Copyright: MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sched.h>
  20. #include <linux/bitops.h>
  21. #include <linux/fb.h>
  22. #include <linux/ioport.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/backlight.h>
  26. #include <asm/types.h>
  27. #include <asm/setup.h>
  28. #include <asm/memory.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/sizes.h>
  33. #include <asm/mach/arch.h>
  34. #include <asm/mach/map.h>
  35. #include <asm/mach/irq.h>
  36. #include <asm/mach/flash.h>
  37. #include <asm/arch/pxa-regs.h>
  38. #include <asm/arch/pxa2xx-regs.h>
  39. #include <asm/arch/mfp-pxa27x.h>
  40. #include <asm/arch/mainstone.h>
  41. #include <asm/arch/audio.h>
  42. #include <asm/arch/pxafb.h>
  43. #include <asm/arch/mmc.h>
  44. #include <asm/arch/irda.h>
  45. #include <asm/arch/ohci.h>
  46. #include "generic.h"
  47. #include "devices.h"
  48. static unsigned long mainstone_pin_config[] = {
  49. /* Chip Select */
  50. GPIO15_nCS_1,
  51. /* LCD - 16bpp Active TFT */
  52. GPIO58_LCD_LDD_0,
  53. GPIO59_LCD_LDD_1,
  54. GPIO60_LCD_LDD_2,
  55. GPIO61_LCD_LDD_3,
  56. GPIO62_LCD_LDD_4,
  57. GPIO63_LCD_LDD_5,
  58. GPIO64_LCD_LDD_6,
  59. GPIO65_LCD_LDD_7,
  60. GPIO66_LCD_LDD_8,
  61. GPIO67_LCD_LDD_9,
  62. GPIO68_LCD_LDD_10,
  63. GPIO69_LCD_LDD_11,
  64. GPIO70_LCD_LDD_12,
  65. GPIO71_LCD_LDD_13,
  66. GPIO72_LCD_LDD_14,
  67. GPIO73_LCD_LDD_15,
  68. GPIO74_LCD_FCLK,
  69. GPIO75_LCD_LCLK,
  70. GPIO76_LCD_PCLK,
  71. GPIO77_LCD_BIAS,
  72. GPIO16_PWM0_OUT, /* Backlight */
  73. /* MMC */
  74. GPIO32_MMC_CLK,
  75. GPIO112_MMC_CMD,
  76. GPIO92_MMC_DAT_0,
  77. GPIO109_MMC_DAT_1,
  78. GPIO110_MMC_DAT_2,
  79. GPIO111_MMC_DAT_3,
  80. /* USB Host Port 1 */
  81. GPIO88_USBH1_PWR,
  82. GPIO89_USBH1_PEN,
  83. /* PC Card */
  84. GPIO48_nPOE,
  85. GPIO49_nPWE,
  86. GPIO50_nPIOR,
  87. GPIO51_nPIOW,
  88. GPIO85_nPCE_1,
  89. GPIO54_nPCE_2,
  90. GPIO79_PSKTSEL,
  91. GPIO55_nPREG,
  92. GPIO56_nPWAIT,
  93. GPIO57_nIOIS16,
  94. /* AC97 */
  95. GPIO45_AC97_SYSCLK,
  96. /* Keypad */
  97. GPIO93_KP_DKIN_0 | WAKEUP_ON_LEVEL_HIGH,
  98. GPIO94_KP_DKIN_1 | WAKEUP_ON_LEVEL_HIGH,
  99. GPIO95_KP_DKIN_2 | WAKEUP_ON_LEVEL_HIGH,
  100. GPIO100_KP_MKIN_0 | WAKEUP_ON_LEVEL_HIGH,
  101. GPIO101_KP_MKIN_1 | WAKEUP_ON_LEVEL_HIGH,
  102. GPIO102_KP_MKIN_2 | WAKEUP_ON_LEVEL_HIGH,
  103. GPIO97_KP_MKIN_3 | WAKEUP_ON_LEVEL_HIGH,
  104. GPIO98_KP_MKIN_4 | WAKEUP_ON_LEVEL_HIGH,
  105. GPIO99_KP_MKIN_5 | WAKEUP_ON_LEVEL_HIGH,
  106. GPIO103_KP_MKOUT_0,
  107. GPIO104_KP_MKOUT_1,
  108. GPIO105_KP_MKOUT_2,
  109. GPIO106_KP_MKOUT_3,
  110. GPIO107_KP_MKOUT_4,
  111. GPIO108_KP_MKOUT_5,
  112. GPIO96_KP_MKOUT_6,
  113. /* GPIO */
  114. GPIO1_GPIO | WAKEUP_ON_EDGE_BOTH,
  115. };
  116. static unsigned long mainstone_irq_enabled;
  117. static void mainstone_mask_irq(unsigned int irq)
  118. {
  119. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  120. MST_INTMSKENA = (mainstone_irq_enabled &= ~(1 << mainstone_irq));
  121. }
  122. static void mainstone_unmask_irq(unsigned int irq)
  123. {
  124. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  125. /* the irq can be acknowledged only if deasserted, so it's done here */
  126. MST_INTSETCLR &= ~(1 << mainstone_irq);
  127. MST_INTMSKENA = (mainstone_irq_enabled |= (1 << mainstone_irq));
  128. }
  129. static struct irq_chip mainstone_irq_chip = {
  130. .name = "FPGA",
  131. .ack = mainstone_mask_irq,
  132. .mask = mainstone_mask_irq,
  133. .unmask = mainstone_unmask_irq,
  134. };
  135. static void mainstone_irq_handler(unsigned int irq, struct irq_desc *desc)
  136. {
  137. unsigned long pending = MST_INTSETCLR & mainstone_irq_enabled;
  138. do {
  139. GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
  140. if (likely(pending)) {
  141. irq = MAINSTONE_IRQ(0) + __ffs(pending);
  142. desc = irq_desc + irq;
  143. desc_handle_irq(irq, desc);
  144. }
  145. pending = MST_INTSETCLR & mainstone_irq_enabled;
  146. } while (pending);
  147. }
  148. static void __init mainstone_init_irq(void)
  149. {
  150. int irq;
  151. pxa27x_init_irq();
  152. /* setup extra Mainstone irqs */
  153. for(irq = MAINSTONE_IRQ(0); irq <= MAINSTONE_IRQ(15); irq++) {
  154. set_irq_chip(irq, &mainstone_irq_chip);
  155. set_irq_handler(irq, handle_level_irq);
  156. if (irq == MAINSTONE_IRQ(10) || irq == MAINSTONE_IRQ(14))
  157. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE | IRQF_NOAUTOEN);
  158. else
  159. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  160. }
  161. set_irq_flags(MAINSTONE_IRQ(8), 0);
  162. set_irq_flags(MAINSTONE_IRQ(12), 0);
  163. MST_INTMSKENA = 0;
  164. MST_INTSETCLR = 0;
  165. set_irq_chained_handler(IRQ_GPIO(0), mainstone_irq_handler);
  166. set_irq_type(IRQ_GPIO(0), IRQT_FALLING);
  167. }
  168. #ifdef CONFIG_PM
  169. static int mainstone_irq_resume(struct sys_device *dev)
  170. {
  171. MST_INTMSKENA = mainstone_irq_enabled;
  172. return 0;
  173. }
  174. static struct sysdev_class mainstone_irq_sysclass = {
  175. .name = "cpld_irq",
  176. .resume = mainstone_irq_resume,
  177. };
  178. static struct sys_device mainstone_irq_device = {
  179. .cls = &mainstone_irq_sysclass,
  180. };
  181. static int __init mainstone_irq_device_init(void)
  182. {
  183. int ret = -ENODEV;
  184. if (machine_is_mainstone()) {
  185. ret = sysdev_class_register(&mainstone_irq_sysclass);
  186. if (ret == 0)
  187. ret = sysdev_register(&mainstone_irq_device);
  188. }
  189. return ret;
  190. }
  191. device_initcall(mainstone_irq_device_init);
  192. #endif
  193. static struct resource smc91x_resources[] = {
  194. [0] = {
  195. .start = (MST_ETH_PHYS + 0x300),
  196. .end = (MST_ETH_PHYS + 0xfffff),
  197. .flags = IORESOURCE_MEM,
  198. },
  199. [1] = {
  200. .start = MAINSTONE_IRQ(3),
  201. .end = MAINSTONE_IRQ(3),
  202. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  203. }
  204. };
  205. static struct platform_device smc91x_device = {
  206. .name = "smc91x",
  207. .id = 0,
  208. .num_resources = ARRAY_SIZE(smc91x_resources),
  209. .resource = smc91x_resources,
  210. };
  211. static int mst_audio_startup(struct snd_pcm_substream *substream, void *priv)
  212. {
  213. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  214. MST_MSCWR2 &= ~MST_MSCWR2_AC97_SPKROFF;
  215. return 0;
  216. }
  217. static void mst_audio_shutdown(struct snd_pcm_substream *substream, void *priv)
  218. {
  219. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  220. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  221. }
  222. static long mst_audio_suspend_mask;
  223. static void mst_audio_suspend(void *priv)
  224. {
  225. mst_audio_suspend_mask = MST_MSCWR2;
  226. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  227. }
  228. static void mst_audio_resume(void *priv)
  229. {
  230. MST_MSCWR2 &= mst_audio_suspend_mask | ~MST_MSCWR2_AC97_SPKROFF;
  231. }
  232. static pxa2xx_audio_ops_t mst_audio_ops = {
  233. .startup = mst_audio_startup,
  234. .shutdown = mst_audio_shutdown,
  235. .suspend = mst_audio_suspend,
  236. .resume = mst_audio_resume,
  237. };
  238. static struct platform_device mst_audio_device = {
  239. .name = "pxa2xx-ac97",
  240. .id = -1,
  241. .dev = { .platform_data = &mst_audio_ops },
  242. };
  243. static struct resource flash_resources[] = {
  244. [0] = {
  245. .start = PXA_CS0_PHYS,
  246. .end = PXA_CS0_PHYS + SZ_64M - 1,
  247. .flags = IORESOURCE_MEM,
  248. },
  249. [1] = {
  250. .start = PXA_CS1_PHYS,
  251. .end = PXA_CS1_PHYS + SZ_64M - 1,
  252. .flags = IORESOURCE_MEM,
  253. },
  254. };
  255. static struct mtd_partition mainstoneflash0_partitions[] = {
  256. {
  257. .name = "Bootloader",
  258. .size = 0x00040000,
  259. .offset = 0,
  260. .mask_flags = MTD_WRITEABLE /* force read-only */
  261. },{
  262. .name = "Kernel",
  263. .size = 0x00400000,
  264. .offset = 0x00040000,
  265. },{
  266. .name = "Filesystem",
  267. .size = MTDPART_SIZ_FULL,
  268. .offset = 0x00440000
  269. }
  270. };
  271. static struct flash_platform_data mst_flash_data[2] = {
  272. {
  273. .map_name = "cfi_probe",
  274. .parts = mainstoneflash0_partitions,
  275. .nr_parts = ARRAY_SIZE(mainstoneflash0_partitions),
  276. }, {
  277. .map_name = "cfi_probe",
  278. .parts = NULL,
  279. .nr_parts = 0,
  280. }
  281. };
  282. static struct platform_device mst_flash_device[2] = {
  283. {
  284. .name = "pxa2xx-flash",
  285. .id = 0,
  286. .dev = {
  287. .platform_data = &mst_flash_data[0],
  288. },
  289. .resource = &flash_resources[0],
  290. .num_resources = 1,
  291. },
  292. {
  293. .name = "pxa2xx-flash",
  294. .id = 1,
  295. .dev = {
  296. .platform_data = &mst_flash_data[1],
  297. },
  298. .resource = &flash_resources[1],
  299. .num_resources = 1,
  300. },
  301. };
  302. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  303. static int mainstone_backlight_update_status(struct backlight_device *bl)
  304. {
  305. int brightness = bl->props.brightness;
  306. if (bl->props.power != FB_BLANK_UNBLANK ||
  307. bl->props.fb_blank != FB_BLANK_UNBLANK)
  308. brightness = 0;
  309. if (brightness != 0)
  310. pxa_set_cken(CKEN_PWM0, 1);
  311. PWM_CTRL0 = 0;
  312. PWM_PWDUTY0 = brightness;
  313. PWM_PERVAL0 = bl->props.max_brightness;
  314. if (brightness == 0)
  315. pxa_set_cken(CKEN_PWM0, 0);
  316. return 0; /* pointless return value */
  317. }
  318. static int mainstone_backlight_get_brightness(struct backlight_device *bl)
  319. {
  320. return PWM_PWDUTY0;
  321. }
  322. static /*const*/ struct backlight_ops mainstone_backlight_ops = {
  323. .update_status = mainstone_backlight_update_status,
  324. .get_brightness = mainstone_backlight_get_brightness,
  325. };
  326. static void __init mainstone_backlight_register(void)
  327. {
  328. struct backlight_device *bl;
  329. bl = backlight_device_register("mainstone-bl", &pxa_device_fb.dev,
  330. NULL, &mainstone_backlight_ops);
  331. if (IS_ERR(bl)) {
  332. printk(KERN_ERR "mainstone: unable to register backlight: %ld\n",
  333. PTR_ERR(bl));
  334. return;
  335. }
  336. /*
  337. * broken design - register-then-setup interfaces are
  338. * utterly broken by definition.
  339. */
  340. bl->props.max_brightness = 1023;
  341. bl->props.brightness = 1023;
  342. backlight_update_status(bl);
  343. }
  344. #else
  345. #define mainstone_backlight_register() do { } while (0)
  346. #endif
  347. static struct pxafb_mode_info toshiba_ltm04c380k_mode = {
  348. .pixclock = 50000,
  349. .xres = 640,
  350. .yres = 480,
  351. .bpp = 16,
  352. .hsync_len = 1,
  353. .left_margin = 0x9f,
  354. .right_margin = 1,
  355. .vsync_len = 44,
  356. .upper_margin = 0,
  357. .lower_margin = 0,
  358. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  359. };
  360. static struct pxafb_mode_info toshiba_ltm035a776c_mode = {
  361. .pixclock = 110000,
  362. .xres = 240,
  363. .yres = 320,
  364. .bpp = 16,
  365. .hsync_len = 4,
  366. .left_margin = 8,
  367. .right_margin = 20,
  368. .vsync_len = 3,
  369. .upper_margin = 1,
  370. .lower_margin = 10,
  371. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  372. };
  373. static struct pxafb_mach_info mainstone_pxafb_info = {
  374. .num_modes = 1,
  375. .lccr0 = LCCR0_Act,
  376. .lccr3 = LCCR3_PCP,
  377. };
  378. static int mainstone_mci_init(struct device *dev, irq_handler_t mstone_detect_int, void *data)
  379. {
  380. int err;
  381. /* make sure SD/Memory Stick multiplexer's signals
  382. * are routed to MMC controller
  383. */
  384. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  385. err = request_irq(MAINSTONE_MMC_IRQ, mstone_detect_int, IRQF_DISABLED,
  386. "MMC card detect", data);
  387. if (err)
  388. printk(KERN_ERR "mainstone_mci_init: MMC/SD: can't request MMC card detect IRQ\n");
  389. return err;
  390. }
  391. static void mainstone_mci_setpower(struct device *dev, unsigned int vdd)
  392. {
  393. struct pxamci_platform_data* p_d = dev->platform_data;
  394. if (( 1 << vdd) & p_d->ocr_mask) {
  395. printk(KERN_DEBUG "%s: on\n", __func__);
  396. MST_MSCWR1 |= MST_MSCWR1_MMC_ON;
  397. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  398. } else {
  399. printk(KERN_DEBUG "%s: off\n", __func__);
  400. MST_MSCWR1 &= ~MST_MSCWR1_MMC_ON;
  401. }
  402. }
  403. static void mainstone_mci_exit(struct device *dev, void *data)
  404. {
  405. free_irq(MAINSTONE_MMC_IRQ, data);
  406. }
  407. static struct pxamci_platform_data mainstone_mci_platform_data = {
  408. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  409. .init = mainstone_mci_init,
  410. .setpower = mainstone_mci_setpower,
  411. .exit = mainstone_mci_exit,
  412. };
  413. static void mainstone_irda_transceiver_mode(struct device *dev, int mode)
  414. {
  415. unsigned long flags;
  416. local_irq_save(flags);
  417. if (mode & IR_SIRMODE) {
  418. MST_MSCWR1 &= ~MST_MSCWR1_IRDA_FIR;
  419. } else if (mode & IR_FIRMODE) {
  420. MST_MSCWR1 |= MST_MSCWR1_IRDA_FIR;
  421. }
  422. if (mode & IR_OFF) {
  423. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_OFF;
  424. } else {
  425. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_FULL;
  426. }
  427. local_irq_restore(flags);
  428. }
  429. static struct pxaficp_platform_data mainstone_ficp_platform_data = {
  430. .transceiver_cap = IR_SIRMODE | IR_FIRMODE | IR_OFF,
  431. .transceiver_mode = mainstone_irda_transceiver_mode,
  432. };
  433. static struct platform_device *platform_devices[] __initdata = {
  434. &smc91x_device,
  435. &mst_audio_device,
  436. &mst_flash_device[0],
  437. &mst_flash_device[1],
  438. };
  439. static int mainstone_ohci_init(struct device *dev)
  440. {
  441. /* Set the Power Control Polarity Low and Power Sense
  442. Polarity Low to active low. */
  443. UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  444. ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE);
  445. return 0;
  446. }
  447. static struct pxaohci_platform_data mainstone_ohci_platform_data = {
  448. .port_mode = PMM_PERPORT_MODE,
  449. .init = mainstone_ohci_init,
  450. };
  451. static void __init mainstone_init(void)
  452. {
  453. int SW7 = 0; /* FIXME: get from SCR (Mst doc section 3.2.1.1) */
  454. pxa2xx_mfp_config(ARRAY_AND_SIZE(mainstone_pin_config));
  455. mst_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
  456. mst_flash_data[1].width = 4;
  457. /* Compensate for SW7 which swaps the flash banks */
  458. mst_flash_data[SW7].name = "processor-flash";
  459. mst_flash_data[SW7 ^ 1].name = "mainboard-flash";
  460. printk(KERN_NOTICE "Mainstone configured to boot from %s\n",
  461. mst_flash_data[0].name);
  462. /* system bus arbiter setting
  463. * - Core_Park
  464. * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
  465. */
  466. ARB_CNTRL = ARB_CORE_PARK | 0x234;
  467. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  468. /* reading Mainstone's "Virtual Configuration Register"
  469. might be handy to select LCD type here */
  470. if (0)
  471. mainstone_pxafb_info.modes = &toshiba_ltm04c380k_mode;
  472. else
  473. mainstone_pxafb_info.modes = &toshiba_ltm035a776c_mode;
  474. set_pxa_fb_info(&mainstone_pxafb_info);
  475. mainstone_backlight_register();
  476. pxa_set_mci_info(&mainstone_mci_platform_data);
  477. pxa_set_ficp_info(&mainstone_ficp_platform_data);
  478. pxa_set_ohci_info(&mainstone_ohci_platform_data);
  479. }
  480. static struct map_desc mainstone_io_desc[] __initdata = {
  481. { /* CPLD */
  482. .virtual = MST_FPGA_VIRT,
  483. .pfn = __phys_to_pfn(MST_FPGA_PHYS),
  484. .length = 0x00100000,
  485. .type = MT_DEVICE
  486. }
  487. };
  488. static void __init mainstone_map_io(void)
  489. {
  490. pxa_map_io();
  491. iotable_init(mainstone_io_desc, ARRAY_SIZE(mainstone_io_desc));
  492. /* for use I SRAM as framebuffer. */
  493. PSLR |= 0xF04;
  494. PCFR = 0x66;
  495. }
  496. MACHINE_START(MAINSTONE, "Intel HCDDBBVA0 Development Platform (aka Mainstone)")
  497. /* Maintainer: MontaVista Software Inc. */
  498. .phys_io = 0x40000000,
  499. .boot_params = 0xa0000100, /* BLOB boot parameter setting */
  500. .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
  501. .map_io = mainstone_map_io,
  502. .init_irq = mainstone_init_irq,
  503. .timer = &pxa_timer,
  504. .init_machine = mainstone_init,
  505. MACHINE_END