ivt.S 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714
  1. /*
  2. * arch/ia64/kernel/ivt.S
  3. *
  4. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger <davidm@hpl.hp.com>
  7. * Copyright (C) 2000, 2002-2003 Intel Co
  8. * Asit Mallick <asit.k.mallick@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Kenneth Chen <kenneth.w.chen@intel.com>
  11. * Fenghua Yu <fenghua.yu@intel.com>
  12. *
  13. * 00/08/23 Asit Mallick <asit.k.mallick@intel.com> TLB handling for SMP
  14. * 00/12/20 David Mosberger-Tang <davidm@hpl.hp.com> DTLB/ITLB handler now uses virtual PT.
  15. */
  16. /*
  17. * This file defines the interruption vector table used by the CPU.
  18. * It does not include one entry per possible cause of interruption.
  19. *
  20. * The first 20 entries of the table contain 64 bundles each while the
  21. * remaining 48 entries contain only 16 bundles each.
  22. *
  23. * The 64 bundles are used to allow inlining the whole handler for critical
  24. * interruptions like TLB misses.
  25. *
  26. * For each entry, the comment is as follows:
  27. *
  28. * // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  29. * entry offset ----/ / / / /
  30. * entry number ---------/ / / /
  31. * size of the entry -------------/ / /
  32. * vector name -------------------------------------/ /
  33. * interruptions triggering this vector ----------------------/
  34. *
  35. * The table is 32KB in size and must be aligned on 32KB boundary.
  36. * (The CPU ignores the 15 lower bits of the address)
  37. *
  38. * Table is based upon EAS2.6 (Oct 1999)
  39. */
  40. #include <linux/config.h>
  41. #include <asm/asmmacro.h>
  42. #include <asm/break.h>
  43. #include <asm/ia32.h>
  44. #include <asm/kregs.h>
  45. #include <asm/asm-offsets.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/processor.h>
  48. #include <asm/ptrace.h>
  49. #include <asm/system.h>
  50. #include <asm/thread_info.h>
  51. #include <asm/unistd.h>
  52. #include <asm/errno.h>
  53. #if 1
  54. # define PSR_DEFAULT_BITS psr.ac
  55. #else
  56. # define PSR_DEFAULT_BITS 0
  57. #endif
  58. #if 0
  59. /*
  60. * This lets you track the last eight faults that occurred on the CPU. Make sure ar.k2 isn't
  61. * needed for something else before enabling this...
  62. */
  63. # define DBG_FAULT(i) mov r16=ar.k2;; shl r16=r16,8;; add r16=(i),r16;;mov ar.k2=r16
  64. #else
  65. # define DBG_FAULT(i)
  66. #endif
  67. #include "minstate.h"
  68. #define FAULT(n) \
  69. mov r31=pr; \
  70. mov r19=n;; /* prepare to save predicates */ \
  71. br.sptk.many dispatch_to_fault_handler
  72. .section .text.ivt,"ax"
  73. .align 32768 // align on 32KB boundary
  74. .global ia64_ivt
  75. ia64_ivt:
  76. /////////////////////////////////////////////////////////////////////////////////////////
  77. // 0x0000 Entry 0 (size 64 bundles) VHPT Translation (8,20,47)
  78. ENTRY(vhpt_miss)
  79. DBG_FAULT(0)
  80. /*
  81. * The VHPT vector is invoked when the TLB entry for the virtual page table
  82. * is missing. This happens only as a result of a previous
  83. * (the "original") TLB miss, which may either be caused by an instruction
  84. * fetch or a data access (or non-access).
  85. *
  86. * What we do here is normal TLB miss handing for the _original_ miss, followed
  87. * by inserting the TLB entry for the virtual page table page that the VHPT
  88. * walker was attempting to access. The latter gets inserted as long
  89. * as both L1 and L2 have valid mappings for the faulting address.
  90. * The TLB entry for the original miss gets inserted only if
  91. * the L3 entry indicates that the page is present.
  92. *
  93. * do_page_fault gets invoked in the following cases:
  94. * - the faulting virtual address uses unimplemented address bits
  95. * - the faulting virtual address has no L1, L2, or L3 mapping
  96. */
  97. mov r16=cr.ifa // get address that caused the TLB miss
  98. #ifdef CONFIG_HUGETLB_PAGE
  99. movl r18=PAGE_SHIFT
  100. mov r25=cr.itir
  101. #endif
  102. ;;
  103. rsm psr.dt // use physical addressing for data
  104. mov r31=pr // save the predicate registers
  105. mov r19=IA64_KR(PT_BASE) // get page table base address
  106. shl r21=r16,3 // shift bit 60 into sign bit
  107. shr.u r17=r16,61 // get the region number into r17
  108. ;;
  109. shr.u r22=r21,3
  110. #ifdef CONFIG_HUGETLB_PAGE
  111. extr.u r26=r25,2,6
  112. ;;
  113. cmp.ne p8,p0=r18,r26
  114. sub r27=r26,r18
  115. ;;
  116. (p8) dep r25=r18,r25,2,6
  117. (p8) shr r22=r22,r27
  118. #endif
  119. ;;
  120. cmp.eq p6,p7=5,r17 // is IFA pointing into to region 5?
  121. shr.u r18=r22,PGDIR_SHIFT // get bits 33-63 of the faulting address
  122. ;;
  123. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  124. srlz.d
  125. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  126. .pred.rel "mutex", p6, p7
  127. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  128. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  129. ;;
  130. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
  131. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
  132. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  133. #ifdef CONFIG_PGTABLE_4
  134. shr.u r28=r22,PUD_SHIFT // shift L2 index into position
  135. #else
  136. shr.u r18=r22,PMD_SHIFT // shift L3 index into position
  137. #endif
  138. ;;
  139. ld8 r17=[r17] // fetch the L1 entry (may be 0)
  140. ;;
  141. (p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
  142. #ifdef CONFIG_PGTABLE_4
  143. dep r28=r28,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  144. ;;
  145. shr.u r18=r22,PMD_SHIFT // shift L3 index into position
  146. (p7) ld8 r29=[r28] // fetch the L2 entry (may be 0)
  147. ;;
  148. (p7) cmp.eq.or.andcm p6,p7=r29,r0 // was L2 entry NULL?
  149. dep r17=r18,r29,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
  150. #else
  151. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
  152. #endif
  153. ;;
  154. (p7) ld8 r20=[r17] // fetch the L3 entry (may be 0)
  155. shr.u r19=r22,PAGE_SHIFT // shift L4 index into position
  156. ;;
  157. (p7) cmp.eq.or.andcm p6,p7=r20,r0 // was L3 entry NULL?
  158. dep r21=r19,r20,3,(PAGE_SHIFT-3) // compute address of L4 page table entry
  159. ;;
  160. (p7) ld8 r18=[r21] // read the L4 PTE
  161. mov r19=cr.isr // cr.isr bit 0 tells us if this is an insn miss
  162. ;;
  163. (p7) tbit.z p6,p7=r18,_PAGE_P_BIT // page present bit cleared?
  164. mov r22=cr.iha // get the VHPT address that caused the TLB miss
  165. ;; // avoid RAW on p7
  166. (p7) tbit.nz.unc p10,p11=r19,32 // is it an instruction TLB miss?
  167. dep r23=0,r20,0,PAGE_SHIFT // clear low bits to get page address
  168. ;;
  169. (p10) itc.i r18 // insert the instruction TLB entry
  170. (p11) itc.d r18 // insert the data TLB entry
  171. (p6) br.cond.spnt.many page_fault // handle bad address/page not present (page fault)
  172. mov cr.ifa=r22
  173. #ifdef CONFIG_HUGETLB_PAGE
  174. (p8) mov cr.itir=r25 // change to default page-size for VHPT
  175. #endif
  176. /*
  177. * Now compute and insert the TLB entry for the virtual page table. We never
  178. * execute in a page table page so there is no need to set the exception deferral
  179. * bit.
  180. */
  181. adds r24=__DIRTY_BITS_NO_ED|_PAGE_PL_0|_PAGE_AR_RW,r23
  182. ;;
  183. (p7) itc.d r24
  184. ;;
  185. #ifdef CONFIG_SMP
  186. /*
  187. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  188. * cannot possibly affect the following loads:
  189. */
  190. dv_serialize_data
  191. /*
  192. * Re-check L2 and L3 pagetable. If they changed, we may have received a ptc.g
  193. * between reading the pagetable and the "itc". If so, flush the entry we
  194. * inserted and retry.
  195. */
  196. ld8 r25=[r21] // read L4 entry again
  197. ld8 r26=[r17] // read L3 PTE again
  198. #ifdef CONFIG_PGTABLE_4
  199. ld8 r19=[r28] // read L2 entry again
  200. #endif
  201. cmp.ne p6,p7=r0,r0
  202. ;;
  203. cmp.ne.or.andcm p6,p7=r26,r20 // did L3 entry change
  204. #ifdef CONFIG_PGTABLE_4
  205. cmp.ne.or.andcm p6,p7=r19,r29 // did L4 PTE change
  206. #endif
  207. mov r27=PAGE_SHIFT<<2
  208. ;;
  209. (p6) ptc.l r22,r27 // purge PTE page translation
  210. (p7) cmp.ne.or.andcm p6,p7=r25,r18 // did L4 PTE change
  211. ;;
  212. (p6) ptc.l r16,r27 // purge translation
  213. #endif
  214. mov pr=r31,-1 // restore predicate registers
  215. rfi
  216. END(vhpt_miss)
  217. .org ia64_ivt+0x400
  218. /////////////////////////////////////////////////////////////////////////////////////////
  219. // 0x0400 Entry 1 (size 64 bundles) ITLB (21)
  220. ENTRY(itlb_miss)
  221. DBG_FAULT(1)
  222. /*
  223. * The ITLB handler accesses the L3 PTE via the virtually mapped linear
  224. * page table. If a nested TLB miss occurs, we switch into physical
  225. * mode, walk the page table, and then re-execute the L3 PTE read
  226. * and go on normally after that.
  227. */
  228. mov r16=cr.ifa // get virtual address
  229. mov r29=b0 // save b0
  230. mov r31=pr // save predicates
  231. .itlb_fault:
  232. mov r17=cr.iha // get virtual address of L3 PTE
  233. movl r30=1f // load nested fault continuation point
  234. ;;
  235. 1: ld8 r18=[r17] // read L3 PTE
  236. ;;
  237. mov b0=r29
  238. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  239. (p6) br.cond.spnt page_fault
  240. ;;
  241. itc.i r18
  242. ;;
  243. #ifdef CONFIG_SMP
  244. /*
  245. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  246. * cannot possibly affect the following loads:
  247. */
  248. dv_serialize_data
  249. ld8 r19=[r17] // read L3 PTE again and see if same
  250. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  251. ;;
  252. cmp.ne p7,p0=r18,r19
  253. ;;
  254. (p7) ptc.l r16,r20
  255. #endif
  256. mov pr=r31,-1
  257. rfi
  258. END(itlb_miss)
  259. .org ia64_ivt+0x0800
  260. /////////////////////////////////////////////////////////////////////////////////////////
  261. // 0x0800 Entry 2 (size 64 bundles) DTLB (9,48)
  262. ENTRY(dtlb_miss)
  263. DBG_FAULT(2)
  264. /*
  265. * The DTLB handler accesses the L3 PTE via the virtually mapped linear
  266. * page table. If a nested TLB miss occurs, we switch into physical
  267. * mode, walk the page table, and then re-execute the L3 PTE read
  268. * and go on normally after that.
  269. */
  270. mov r16=cr.ifa // get virtual address
  271. mov r29=b0 // save b0
  272. mov r31=pr // save predicates
  273. dtlb_fault:
  274. mov r17=cr.iha // get virtual address of L3 PTE
  275. movl r30=1f // load nested fault continuation point
  276. ;;
  277. 1: ld8 r18=[r17] // read L3 PTE
  278. ;;
  279. mov b0=r29
  280. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  281. (p6) br.cond.spnt page_fault
  282. ;;
  283. itc.d r18
  284. ;;
  285. #ifdef CONFIG_SMP
  286. /*
  287. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  288. * cannot possibly affect the following loads:
  289. */
  290. dv_serialize_data
  291. ld8 r19=[r17] // read L3 PTE again and see if same
  292. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  293. ;;
  294. cmp.ne p7,p0=r18,r19
  295. ;;
  296. (p7) ptc.l r16,r20
  297. #endif
  298. mov pr=r31,-1
  299. rfi
  300. END(dtlb_miss)
  301. .org ia64_ivt+0x0c00
  302. /////////////////////////////////////////////////////////////////////////////////////////
  303. // 0x0c00 Entry 3 (size 64 bundles) Alt ITLB (19)
  304. ENTRY(alt_itlb_miss)
  305. DBG_FAULT(3)
  306. mov r16=cr.ifa // get address that caused the TLB miss
  307. movl r17=PAGE_KERNEL
  308. mov r21=cr.ipsr
  309. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  310. mov r31=pr
  311. ;;
  312. #ifdef CONFIG_DISABLE_VHPT
  313. shr.u r22=r16,61 // get the region number into r21
  314. ;;
  315. cmp.gt p8,p0=6,r22 // user mode
  316. ;;
  317. (p8) thash r17=r16
  318. ;;
  319. (p8) mov cr.iha=r17
  320. (p8) mov r29=b0 // save b0
  321. (p8) br.cond.dptk .itlb_fault
  322. #endif
  323. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  324. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  325. shr.u r18=r16,57 // move address bit 61 to bit 4
  326. ;;
  327. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  328. cmp.ne p8,p0=r0,r23 // psr.cpl != 0?
  329. or r19=r17,r19 // insert PTE control bits into r19
  330. ;;
  331. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  332. (p8) br.cond.spnt page_fault
  333. ;;
  334. itc.i r19 // insert the TLB entry
  335. mov pr=r31,-1
  336. rfi
  337. END(alt_itlb_miss)
  338. .org ia64_ivt+0x1000
  339. /////////////////////////////////////////////////////////////////////////////////////////
  340. // 0x1000 Entry 4 (size 64 bundles) Alt DTLB (7,46)
  341. ENTRY(alt_dtlb_miss)
  342. DBG_FAULT(4)
  343. mov r16=cr.ifa // get address that caused the TLB miss
  344. movl r17=PAGE_KERNEL
  345. mov r20=cr.isr
  346. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  347. mov r21=cr.ipsr
  348. mov r31=pr
  349. ;;
  350. #ifdef CONFIG_DISABLE_VHPT
  351. shr.u r22=r16,61 // get the region number into r21
  352. ;;
  353. cmp.gt p8,p0=6,r22 // access to region 0-5
  354. ;;
  355. (p8) thash r17=r16
  356. ;;
  357. (p8) mov cr.iha=r17
  358. (p8) mov r29=b0 // save b0
  359. (p8) br.cond.dptk dtlb_fault
  360. #endif
  361. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  362. and r22=IA64_ISR_CODE_MASK,r20 // get the isr.code field
  363. tbit.nz p6,p7=r20,IA64_ISR_SP_BIT // is speculation bit on?
  364. shr.u r18=r16,57 // move address bit 61 to bit 4
  365. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  366. tbit.nz p9,p0=r20,IA64_ISR_NA_BIT // is non-access bit on?
  367. ;;
  368. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  369. cmp.ne p8,p0=r0,r23
  370. (p9) cmp.eq.or.andcm p6,p7=IA64_ISR_CODE_LFETCH,r22 // check isr.code field
  371. (p8) br.cond.spnt page_fault
  372. dep r21=-1,r21,IA64_PSR_ED_BIT,1
  373. or r19=r19,r17 // insert PTE control bits into r19
  374. ;;
  375. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  376. (p6) mov cr.ipsr=r21
  377. ;;
  378. (p7) itc.d r19 // insert the TLB entry
  379. mov pr=r31,-1
  380. rfi
  381. END(alt_dtlb_miss)
  382. .org ia64_ivt+0x1400
  383. /////////////////////////////////////////////////////////////////////////////////////////
  384. // 0x1400 Entry 5 (size 64 bundles) Data nested TLB (6,45)
  385. ENTRY(nested_dtlb_miss)
  386. /*
  387. * In the absence of kernel bugs, we get here when the virtually mapped linear
  388. * page table is accessed non-speculatively (e.g., in the Dirty-bit, Instruction
  389. * Access-bit, or Data Access-bit faults). If the DTLB entry for the virtual page
  390. * table is missing, a nested TLB miss fault is triggered and control is
  391. * transferred to this point. When this happens, we lookup the pte for the
  392. * faulting address by walking the page table in physical mode and return to the
  393. * continuation point passed in register r30 (or call page_fault if the address is
  394. * not mapped).
  395. *
  396. * Input: r16: faulting address
  397. * r29: saved b0
  398. * r30: continuation address
  399. * r31: saved pr
  400. *
  401. * Output: r17: physical address of L3 PTE of faulting address
  402. * r29: saved b0
  403. * r30: continuation address
  404. * r31: saved pr
  405. *
  406. * Clobbered: b0, r18, r19, r21, r22, psr.dt (cleared)
  407. */
  408. rsm psr.dt // switch to using physical data addressing
  409. mov r19=IA64_KR(PT_BASE) // get the page table base address
  410. shl r21=r16,3 // shift bit 60 into sign bit
  411. mov r18=cr.itir
  412. ;;
  413. shr.u r17=r16,61 // get the region number into r17
  414. extr.u r18=r18,2,6 // get the faulting page size
  415. ;;
  416. cmp.eq p6,p7=5,r17 // is faulting address in region 5?
  417. add r22=-PAGE_SHIFT,r18 // adjustment for hugetlb address
  418. add r18=PGDIR_SHIFT-PAGE_SHIFT,r18
  419. ;;
  420. shr.u r22=r16,r22
  421. shr.u r18=r16,r18
  422. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  423. srlz.d
  424. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  425. .pred.rel "mutex", p6, p7
  426. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  427. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  428. ;;
  429. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
  430. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
  431. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  432. #ifdef CONFIG_PGTABLE_4
  433. shr.u r18=r22,PUD_SHIFT // shift L2 index into position
  434. #else
  435. shr.u r18=r22,PMD_SHIFT // shift L3 index into position
  436. #endif
  437. ;;
  438. ld8 r17=[r17] // fetch the L1 entry (may be 0)
  439. ;;
  440. (p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
  441. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  442. ;;
  443. #ifdef CONFIG_PGTABLE_4
  444. (p7) ld8 r17=[r17] // fetch the L2 entry (may be 0)
  445. shr.u r18=r22,PMD_SHIFT // shift L3 index into position
  446. ;;
  447. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was L2 entry NULL?
  448. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  449. ;;
  450. #endif
  451. (p7) ld8 r17=[r17] // fetch the L3 entry (may be 0)
  452. shr.u r19=r22,PAGE_SHIFT // shift L4 index into position
  453. ;;
  454. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was L3 entry NULL?
  455. dep r17=r19,r17,3,(PAGE_SHIFT-3) // compute address of L4 page table entry
  456. (p6) br.cond.spnt page_fault
  457. mov b0=r30
  458. br.sptk.many b0 // return to continuation point
  459. END(nested_dtlb_miss)
  460. .org ia64_ivt+0x1800
  461. /////////////////////////////////////////////////////////////////////////////////////////
  462. // 0x1800 Entry 6 (size 64 bundles) Instruction Key Miss (24)
  463. ENTRY(ikey_miss)
  464. DBG_FAULT(6)
  465. FAULT(6)
  466. END(ikey_miss)
  467. //-----------------------------------------------------------------------------------
  468. // call do_page_fault (predicates are in r31, psr.dt may be off, r16 is faulting address)
  469. ENTRY(page_fault)
  470. ssm psr.dt
  471. ;;
  472. srlz.i
  473. ;;
  474. SAVE_MIN_WITH_COVER
  475. alloc r15=ar.pfs,0,0,3,0
  476. mov out0=cr.ifa
  477. mov out1=cr.isr
  478. adds r3=8,r2 // set up second base pointer
  479. ;;
  480. ssm psr.ic | PSR_DEFAULT_BITS
  481. ;;
  482. srlz.i // guarantee that interruption collectin is on
  483. ;;
  484. (p15) ssm psr.i // restore psr.i
  485. movl r14=ia64_leave_kernel
  486. ;;
  487. SAVE_REST
  488. mov rp=r14
  489. ;;
  490. adds out2=16,r12 // out2 = pointer to pt_regs
  491. br.call.sptk.many b6=ia64_do_page_fault // ignore return address
  492. END(page_fault)
  493. .org ia64_ivt+0x1c00
  494. /////////////////////////////////////////////////////////////////////////////////////////
  495. // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  496. ENTRY(dkey_miss)
  497. DBG_FAULT(7)
  498. FAULT(7)
  499. END(dkey_miss)
  500. .org ia64_ivt+0x2000
  501. /////////////////////////////////////////////////////////////////////////////////////////
  502. // 0x2000 Entry 8 (size 64 bundles) Dirty-bit (54)
  503. ENTRY(dirty_bit)
  504. DBG_FAULT(8)
  505. /*
  506. * What we do here is to simply turn on the dirty bit in the PTE. We need to
  507. * update both the page-table and the TLB entry. To efficiently access the PTE,
  508. * we address it through the virtual page table. Most likely, the TLB entry for
  509. * the relevant virtual page table page is still present in the TLB so we can
  510. * normally do this without additional TLB misses. In case the necessary virtual
  511. * page table TLB entry isn't present, we take a nested TLB miss hit where we look
  512. * up the physical address of the L3 PTE and then continue at label 1 below.
  513. */
  514. mov r16=cr.ifa // get the address that caused the fault
  515. movl r30=1f // load continuation point in case of nested fault
  516. ;;
  517. thash r17=r16 // compute virtual address of L3 PTE
  518. mov r29=b0 // save b0 in case of nested fault
  519. mov r31=pr // save pr
  520. #ifdef CONFIG_SMP
  521. mov r28=ar.ccv // save ar.ccv
  522. ;;
  523. 1: ld8 r18=[r17]
  524. ;; // avoid RAW on r18
  525. mov ar.ccv=r18 // set compare value for cmpxchg
  526. or r25=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  527. ;;
  528. cmpxchg8.acq r26=[r17],r25,ar.ccv
  529. mov r24=PAGE_SHIFT<<2
  530. ;;
  531. cmp.eq p6,p7=r26,r18
  532. ;;
  533. (p6) itc.d r25 // install updated PTE
  534. ;;
  535. /*
  536. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  537. * cannot possibly affect the following loads:
  538. */
  539. dv_serialize_data
  540. ld8 r18=[r17] // read PTE again
  541. ;;
  542. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  543. ;;
  544. (p7) ptc.l r16,r24
  545. mov b0=r29 // restore b0
  546. mov ar.ccv=r28
  547. #else
  548. ;;
  549. 1: ld8 r18=[r17]
  550. ;; // avoid RAW on r18
  551. or r18=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  552. mov b0=r29 // restore b0
  553. ;;
  554. st8 [r17]=r18 // store back updated PTE
  555. itc.d r18 // install updated PTE
  556. #endif
  557. mov pr=r31,-1 // restore pr
  558. rfi
  559. END(dirty_bit)
  560. .org ia64_ivt+0x2400
  561. /////////////////////////////////////////////////////////////////////////////////////////
  562. // 0x2400 Entry 9 (size 64 bundles) Instruction Access-bit (27)
  563. ENTRY(iaccess_bit)
  564. DBG_FAULT(9)
  565. // Like Entry 8, except for instruction access
  566. mov r16=cr.ifa // get the address that caused the fault
  567. movl r30=1f // load continuation point in case of nested fault
  568. mov r31=pr // save predicates
  569. #ifdef CONFIG_ITANIUM
  570. /*
  571. * Erratum 10 (IFA may contain incorrect address) has "NoFix" status.
  572. */
  573. mov r17=cr.ipsr
  574. ;;
  575. mov r18=cr.iip
  576. tbit.z p6,p0=r17,IA64_PSR_IS_BIT // IA64 instruction set?
  577. ;;
  578. (p6) mov r16=r18 // if so, use cr.iip instead of cr.ifa
  579. #endif /* CONFIG_ITANIUM */
  580. ;;
  581. thash r17=r16 // compute virtual address of L3 PTE
  582. mov r29=b0 // save b0 in case of nested fault)
  583. #ifdef CONFIG_SMP
  584. mov r28=ar.ccv // save ar.ccv
  585. ;;
  586. 1: ld8 r18=[r17]
  587. ;;
  588. mov ar.ccv=r18 // set compare value for cmpxchg
  589. or r25=_PAGE_A,r18 // set the accessed bit
  590. ;;
  591. cmpxchg8.acq r26=[r17],r25,ar.ccv
  592. mov r24=PAGE_SHIFT<<2
  593. ;;
  594. cmp.eq p6,p7=r26,r18
  595. ;;
  596. (p6) itc.i r25 // install updated PTE
  597. ;;
  598. /*
  599. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  600. * cannot possibly affect the following loads:
  601. */
  602. dv_serialize_data
  603. ld8 r18=[r17] // read PTE again
  604. ;;
  605. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  606. ;;
  607. (p7) ptc.l r16,r24
  608. mov b0=r29 // restore b0
  609. mov ar.ccv=r28
  610. #else /* !CONFIG_SMP */
  611. ;;
  612. 1: ld8 r18=[r17]
  613. ;;
  614. or r18=_PAGE_A,r18 // set the accessed bit
  615. mov b0=r29 // restore b0
  616. ;;
  617. st8 [r17]=r18 // store back updated PTE
  618. itc.i r18 // install updated PTE
  619. #endif /* !CONFIG_SMP */
  620. mov pr=r31,-1
  621. rfi
  622. END(iaccess_bit)
  623. .org ia64_ivt+0x2800
  624. /////////////////////////////////////////////////////////////////////////////////////////
  625. // 0x2800 Entry 10 (size 64 bundles) Data Access-bit (15,55)
  626. ENTRY(daccess_bit)
  627. DBG_FAULT(10)
  628. // Like Entry 8, except for data access
  629. mov r16=cr.ifa // get the address that caused the fault
  630. movl r30=1f // load continuation point in case of nested fault
  631. ;;
  632. thash r17=r16 // compute virtual address of L3 PTE
  633. mov r31=pr
  634. mov r29=b0 // save b0 in case of nested fault)
  635. #ifdef CONFIG_SMP
  636. mov r28=ar.ccv // save ar.ccv
  637. ;;
  638. 1: ld8 r18=[r17]
  639. ;; // avoid RAW on r18
  640. mov ar.ccv=r18 // set compare value for cmpxchg
  641. or r25=_PAGE_A,r18 // set the dirty bit
  642. ;;
  643. cmpxchg8.acq r26=[r17],r25,ar.ccv
  644. mov r24=PAGE_SHIFT<<2
  645. ;;
  646. cmp.eq p6,p7=r26,r18
  647. ;;
  648. (p6) itc.d r25 // install updated PTE
  649. /*
  650. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  651. * cannot possibly affect the following loads:
  652. */
  653. dv_serialize_data
  654. ;;
  655. ld8 r18=[r17] // read PTE again
  656. ;;
  657. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  658. ;;
  659. (p7) ptc.l r16,r24
  660. mov ar.ccv=r28
  661. #else
  662. ;;
  663. 1: ld8 r18=[r17]
  664. ;; // avoid RAW on r18
  665. or r18=_PAGE_A,r18 // set the accessed bit
  666. ;;
  667. st8 [r17]=r18 // store back updated PTE
  668. itc.d r18 // install updated PTE
  669. #endif
  670. mov b0=r29 // restore b0
  671. mov pr=r31,-1
  672. rfi
  673. END(daccess_bit)
  674. .org ia64_ivt+0x2c00
  675. /////////////////////////////////////////////////////////////////////////////////////////
  676. // 0x2c00 Entry 11 (size 64 bundles) Break instruction (33)
  677. ENTRY(break_fault)
  678. /*
  679. * The streamlined system call entry/exit paths only save/restore the initial part
  680. * of pt_regs. This implies that the callers of system-calls must adhere to the
  681. * normal procedure calling conventions.
  682. *
  683. * Registers to be saved & restored:
  684. * CR registers: cr.ipsr, cr.iip, cr.ifs
  685. * AR registers: ar.unat, ar.pfs, ar.rsc, ar.rnat, ar.bspstore, ar.fpsr
  686. * others: pr, b0, b6, loadrs, r1, r11, r12, r13, r15
  687. * Registers to be restored only:
  688. * r8-r11: output value from the system call.
  689. *
  690. * During system call exit, scratch registers (including r15) are modified/cleared
  691. * to prevent leaking bits from kernel to user level.
  692. */
  693. DBG_FAULT(11)
  694. mov.m r16=IA64_KR(CURRENT) // M2 r16 <- current task (12 cyc)
  695. mov r29=cr.ipsr // M2 (12 cyc)
  696. mov r31=pr // I0 (2 cyc)
  697. mov r17=cr.iim // M2 (2 cyc)
  698. mov.m r27=ar.rsc // M2 (12 cyc)
  699. mov r18=__IA64_BREAK_SYSCALL // A
  700. mov.m ar.rsc=0 // M2
  701. mov.m r21=ar.fpsr // M2 (12 cyc)
  702. mov r19=b6 // I0 (2 cyc)
  703. ;;
  704. mov.m r23=ar.bspstore // M2 (12 cyc)
  705. mov.m r24=ar.rnat // M2 (5 cyc)
  706. mov.i r26=ar.pfs // I0 (2 cyc)
  707. invala // M0|1
  708. nop.m 0 // M
  709. mov r20=r1 // A save r1
  710. nop.m 0
  711. movl r30=sys_call_table // X
  712. mov r28=cr.iip // M2 (2 cyc)
  713. cmp.eq p0,p7=r18,r17 // I0 is this a system call?
  714. (p7) br.cond.spnt non_syscall // B no ->
  715. //
  716. // From this point on, we are definitely on the syscall-path
  717. // and we can use (non-banked) scratch registers.
  718. //
  719. ///////////////////////////////////////////////////////////////////////
  720. mov r1=r16 // A move task-pointer to "addl"-addressable reg
  721. mov r2=r16 // A setup r2 for ia64_syscall_setup
  722. add r9=TI_FLAGS+IA64_TASK_SIZE,r16 // A r9 = &current_thread_info()->flags
  723. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16
  724. adds r15=-1024,r15 // A subtract 1024 from syscall number
  725. mov r3=NR_syscalls - 1
  726. ;;
  727. ld1.bias r17=[r16] // M0|1 r17 = current->thread.on_ustack flag
  728. ld4 r9=[r9] // M0|1 r9 = current_thread_info()->flags
  729. extr.u r8=r29,41,2 // I0 extract ei field from cr.ipsr
  730. shladd r30=r15,3,r30 // A r30 = sys_call_table + 8*(syscall-1024)
  731. addl r22=IA64_RBS_OFFSET,r1 // A compute base of RBS
  732. cmp.leu p6,p7=r15,r3 // A syscall number in range?
  733. ;;
  734. lfetch.fault.excl.nt1 [r22] // M0|1 prefetch RBS
  735. (p6) ld8 r30=[r30] // M0|1 load address of syscall entry point
  736. tnat.nz.or p7,p0=r15 // I0 is syscall nr a NaT?
  737. mov.m ar.bspstore=r22 // M2 switch to kernel RBS
  738. cmp.eq p8,p9=2,r8 // A isr.ei==2?
  739. ;;
  740. (p8) mov r8=0 // A clear ei to 0
  741. (p7) movl r30=sys_ni_syscall // X
  742. (p8) adds r28=16,r28 // A switch cr.iip to next bundle
  743. (p9) adds r8=1,r8 // A increment ei to next slot
  744. nop.i 0
  745. ;;
  746. mov.m r25=ar.unat // M2 (5 cyc)
  747. dep r29=r8,r29,41,2 // I0 insert new ei into cr.ipsr
  748. adds r15=1024,r15 // A restore original syscall number
  749. //
  750. // If any of the above loads miss in L1D, we'll stall here until
  751. // the data arrives.
  752. //
  753. ///////////////////////////////////////////////////////////////////////
  754. st1 [r16]=r0 // M2|3 clear current->thread.on_ustack flag
  755. mov b6=r30 // I0 setup syscall handler branch reg early
  756. cmp.eq pKStk,pUStk=r0,r17 // A were we on kernel stacks already?
  757. and r9=_TIF_SYSCALL_TRACEAUDIT,r9 // A mask trace or audit
  758. mov r18=ar.bsp // M2 (12 cyc)
  759. (pKStk) br.cond.spnt .break_fixup // B we're already in kernel-mode -- fix up RBS
  760. ;;
  761. .back_from_break_fixup:
  762. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1 // A compute base of memory stack
  763. cmp.eq p14,p0=r9,r0 // A are syscalls being traced/audited?
  764. br.call.sptk.many b7=ia64_syscall_setup // B
  765. 1:
  766. mov ar.rsc=0x3 // M2 set eager mode, pl 0, LE, loadrs=0
  767. nop 0
  768. bsw.1 // B (6 cyc) regs are saved, switch to bank 1
  769. ;;
  770. ssm psr.ic | PSR_DEFAULT_BITS // M2 now it's safe to re-enable intr.-collection
  771. movl r3=ia64_ret_from_syscall // X
  772. ;;
  773. srlz.i // M0 ensure interruption collection is on
  774. mov rp=r3 // I0 set the real return addr
  775. (p10) br.cond.spnt.many ia64_ret_from_syscall // B return if bad call-frame or r15 is a NaT
  776. (p15) ssm psr.i // M2 restore psr.i
  777. (p14) br.call.sptk.many b6=b6 // B invoke syscall-handker (ignore return addr)
  778. br.cond.spnt.many ia64_trace_syscall // B do syscall-tracing thingamagic
  779. // NOT REACHED
  780. ///////////////////////////////////////////////////////////////////////
  781. // On entry, we optimistically assumed that we're coming from user-space.
  782. // For the rare cases where a system-call is done from within the kernel,
  783. // we fix things up at this point:
  784. .break_fixup:
  785. add r1=-IA64_PT_REGS_SIZE,sp // A allocate space for pt_regs structure
  786. mov ar.rnat=r24 // M2 restore kernel's AR.RNAT
  787. ;;
  788. mov ar.bspstore=r23 // M2 restore kernel's AR.BSPSTORE
  789. br.cond.sptk .back_from_break_fixup
  790. END(break_fault)
  791. .org ia64_ivt+0x3000
  792. /////////////////////////////////////////////////////////////////////////////////////////
  793. // 0x3000 Entry 12 (size 64 bundles) External Interrupt (4)
  794. ENTRY(interrupt)
  795. DBG_FAULT(12)
  796. mov r31=pr // prepare to save predicates
  797. ;;
  798. SAVE_MIN_WITH_COVER // uses r31; defines r2 and r3
  799. ssm psr.ic | PSR_DEFAULT_BITS
  800. ;;
  801. adds r3=8,r2 // set up second base pointer for SAVE_REST
  802. srlz.i // ensure everybody knows psr.ic is back on
  803. ;;
  804. SAVE_REST
  805. ;;
  806. alloc r14=ar.pfs,0,0,2,0 // must be first in an insn group
  807. mov out0=cr.ivr // pass cr.ivr as first arg
  808. add out1=16,sp // pass pointer to pt_regs as second arg
  809. ;;
  810. srlz.d // make sure we see the effect of cr.ivr
  811. movl r14=ia64_leave_kernel
  812. ;;
  813. mov rp=r14
  814. br.call.sptk.many b6=ia64_handle_irq
  815. END(interrupt)
  816. .org ia64_ivt+0x3400
  817. /////////////////////////////////////////////////////////////////////////////////////////
  818. // 0x3400 Entry 13 (size 64 bundles) Reserved
  819. DBG_FAULT(13)
  820. FAULT(13)
  821. .org ia64_ivt+0x3800
  822. /////////////////////////////////////////////////////////////////////////////////////////
  823. // 0x3800 Entry 14 (size 64 bundles) Reserved
  824. DBG_FAULT(14)
  825. FAULT(14)
  826. /*
  827. * There is no particular reason for this code to be here, other than that
  828. * there happens to be space here that would go unused otherwise. If this
  829. * fault ever gets "unreserved", simply moved the following code to a more
  830. * suitable spot...
  831. *
  832. * ia64_syscall_setup() is a separate subroutine so that it can
  833. * allocate stacked registers so it can safely demine any
  834. * potential NaT values from the input registers.
  835. *
  836. * On entry:
  837. * - executing on bank 0 or bank 1 register set (doesn't matter)
  838. * - r1: stack pointer
  839. * - r2: current task pointer
  840. * - r3: preserved
  841. * - r11: original contents (saved ar.pfs to be saved)
  842. * - r12: original contents (sp to be saved)
  843. * - r13: original contents (tp to be saved)
  844. * - r15: original contents (syscall # to be saved)
  845. * - r18: saved bsp (after switching to kernel stack)
  846. * - r19: saved b6
  847. * - r20: saved r1 (gp)
  848. * - r21: saved ar.fpsr
  849. * - r22: kernel's register backing store base (krbs_base)
  850. * - r23: saved ar.bspstore
  851. * - r24: saved ar.rnat
  852. * - r25: saved ar.unat
  853. * - r26: saved ar.pfs
  854. * - r27: saved ar.rsc
  855. * - r28: saved cr.iip
  856. * - r29: saved cr.ipsr
  857. * - r31: saved pr
  858. * - b0: original contents (to be saved)
  859. * On exit:
  860. * - p10: TRUE if syscall is invoked with more than 8 out
  861. * registers or r15's Nat is true
  862. * - r1: kernel's gp
  863. * - r3: preserved (same as on entry)
  864. * - r8: -EINVAL if p10 is true
  865. * - r12: points to kernel stack
  866. * - r13: points to current task
  867. * - r14: preserved (same as on entry)
  868. * - p13: preserved
  869. * - p15: TRUE if interrupts need to be re-enabled
  870. * - ar.fpsr: set to kernel settings
  871. * - b6: preserved (same as on entry)
  872. */
  873. GLOBAL_ENTRY(ia64_syscall_setup)
  874. #if PT(B6) != 0
  875. # error This code assumes that b6 is the first field in pt_regs.
  876. #endif
  877. st8 [r1]=r19 // save b6
  878. add r16=PT(CR_IPSR),r1 // initialize first base pointer
  879. add r17=PT(R11),r1 // initialize second base pointer
  880. ;;
  881. alloc r19=ar.pfs,8,0,0,0 // ensure in0-in7 are writable
  882. st8 [r16]=r29,PT(AR_PFS)-PT(CR_IPSR) // save cr.ipsr
  883. tnat.nz p8,p0=in0
  884. st8.spill [r17]=r11,PT(CR_IIP)-PT(R11) // save r11
  885. tnat.nz p9,p0=in1
  886. (pKStk) mov r18=r0 // make sure r18 isn't NaT
  887. ;;
  888. st8 [r16]=r26,PT(CR_IFS)-PT(AR_PFS) // save ar.pfs
  889. st8 [r17]=r28,PT(AR_UNAT)-PT(CR_IIP) // save cr.iip
  890. mov r28=b0 // save b0 (2 cyc)
  891. ;;
  892. st8 [r17]=r25,PT(AR_RSC)-PT(AR_UNAT) // save ar.unat
  893. dep r19=0,r19,38,26 // clear all bits but 0..37 [I0]
  894. (p8) mov in0=-1
  895. ;;
  896. st8 [r16]=r19,PT(AR_RNAT)-PT(CR_IFS) // store ar.pfs.pfm in cr.ifs
  897. extr.u r11=r19,7,7 // I0 // get sol of ar.pfs
  898. and r8=0x7f,r19 // A // get sof of ar.pfs
  899. st8 [r17]=r27,PT(AR_BSPSTORE)-PT(AR_RSC)// save ar.rsc
  900. tbit.nz p15,p0=r29,IA64_PSR_I_BIT // I0
  901. (p9) mov in1=-1
  902. ;;
  903. (pUStk) sub r18=r18,r22 // r18=RSE.ndirty*8
  904. tnat.nz p10,p0=in2
  905. add r11=8,r11
  906. ;;
  907. (pKStk) adds r16=PT(PR)-PT(AR_RNAT),r16 // skip over ar_rnat field
  908. (pKStk) adds r17=PT(B0)-PT(AR_BSPSTORE),r17 // skip over ar_bspstore field
  909. tnat.nz p11,p0=in3
  910. ;;
  911. (p10) mov in2=-1
  912. tnat.nz p12,p0=in4 // [I0]
  913. (p11) mov in3=-1
  914. ;;
  915. (pUStk) st8 [r16]=r24,PT(PR)-PT(AR_RNAT) // save ar.rnat
  916. (pUStk) st8 [r17]=r23,PT(B0)-PT(AR_BSPSTORE) // save ar.bspstore
  917. shl r18=r18,16 // compute ar.rsc to be used for "loadrs"
  918. ;;
  919. st8 [r16]=r31,PT(LOADRS)-PT(PR) // save predicates
  920. st8 [r17]=r28,PT(R1)-PT(B0) // save b0
  921. tnat.nz p13,p0=in5 // [I0]
  922. ;;
  923. st8 [r16]=r18,PT(R12)-PT(LOADRS) // save ar.rsc value for "loadrs"
  924. st8.spill [r17]=r20,PT(R13)-PT(R1) // save original r1
  925. (p12) mov in4=-1
  926. ;;
  927. .mem.offset 0,0; st8.spill [r16]=r12,PT(AR_FPSR)-PT(R12) // save r12
  928. .mem.offset 8,0; st8.spill [r17]=r13,PT(R15)-PT(R13) // save r13
  929. (p13) mov in5=-1
  930. ;;
  931. st8 [r16]=r21,PT(R8)-PT(AR_FPSR) // save ar.fpsr
  932. tnat.nz p13,p0=in6
  933. cmp.lt p10,p9=r11,r8 // frame size can't be more than local+8
  934. ;;
  935. mov r8=1
  936. (p9) tnat.nz p10,p0=r15
  937. adds r12=-16,r1 // switch to kernel memory stack (with 16 bytes of scratch)
  938. st8.spill [r17]=r15 // save r15
  939. tnat.nz p8,p0=in7
  940. nop.i 0
  941. mov r13=r2 // establish `current'
  942. movl r1=__gp // establish kernel global pointer
  943. ;;
  944. st8 [r16]=r8 // ensure pt_regs.r8 != 0 (see handle_syscall_error)
  945. (p13) mov in6=-1
  946. (p8) mov in7=-1
  947. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  948. movl r17=FPSR_DEFAULT
  949. ;;
  950. mov.m ar.fpsr=r17 // set ar.fpsr to kernel default value
  951. (p10) mov r8=-EINVAL
  952. br.ret.sptk.many b7
  953. END(ia64_syscall_setup)
  954. .org ia64_ivt+0x3c00
  955. /////////////////////////////////////////////////////////////////////////////////////////
  956. // 0x3c00 Entry 15 (size 64 bundles) Reserved
  957. DBG_FAULT(15)
  958. FAULT(15)
  959. /*
  960. * Squatting in this space ...
  961. *
  962. * This special case dispatcher for illegal operation faults allows preserved
  963. * registers to be modified through a callback function (asm only) that is handed
  964. * back from the fault handler in r8. Up to three arguments can be passed to the
  965. * callback function by returning an aggregate with the callback as its first
  966. * element, followed by the arguments.
  967. */
  968. ENTRY(dispatch_illegal_op_fault)
  969. .prologue
  970. .body
  971. SAVE_MIN_WITH_COVER
  972. ssm psr.ic | PSR_DEFAULT_BITS
  973. ;;
  974. srlz.i // guarantee that interruption collection is on
  975. ;;
  976. (p15) ssm psr.i // restore psr.i
  977. adds r3=8,r2 // set up second base pointer for SAVE_REST
  978. ;;
  979. alloc r14=ar.pfs,0,0,1,0 // must be first in insn group
  980. mov out0=ar.ec
  981. ;;
  982. SAVE_REST
  983. PT_REGS_UNWIND_INFO(0)
  984. ;;
  985. br.call.sptk.many rp=ia64_illegal_op_fault
  986. .ret0: ;;
  987. alloc r14=ar.pfs,0,0,3,0 // must be first in insn group
  988. mov out0=r9
  989. mov out1=r10
  990. mov out2=r11
  991. movl r15=ia64_leave_kernel
  992. ;;
  993. mov rp=r15
  994. mov b6=r8
  995. ;;
  996. cmp.ne p6,p0=0,r8
  997. (p6) br.call.dpnt.many b6=b6 // call returns to ia64_leave_kernel
  998. br.sptk.many ia64_leave_kernel
  999. END(dispatch_illegal_op_fault)
  1000. .org ia64_ivt+0x4000
  1001. /////////////////////////////////////////////////////////////////////////////////////////
  1002. // 0x4000 Entry 16 (size 64 bundles) Reserved
  1003. DBG_FAULT(16)
  1004. FAULT(16)
  1005. .org ia64_ivt+0x4400
  1006. /////////////////////////////////////////////////////////////////////////////////////////
  1007. // 0x4400 Entry 17 (size 64 bundles) Reserved
  1008. DBG_FAULT(17)
  1009. FAULT(17)
  1010. ENTRY(non_syscall)
  1011. mov ar.rsc=r27 // restore ar.rsc before SAVE_MIN_WITH_COVER
  1012. ;;
  1013. SAVE_MIN_WITH_COVER
  1014. // There is no particular reason for this code to be here, other than that
  1015. // there happens to be space here that would go unused otherwise. If this
  1016. // fault ever gets "unreserved", simply moved the following code to a more
  1017. // suitable spot...
  1018. alloc r14=ar.pfs,0,0,2,0
  1019. mov out0=cr.iim
  1020. add out1=16,sp
  1021. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1022. ssm psr.ic | PSR_DEFAULT_BITS
  1023. ;;
  1024. srlz.i // guarantee that interruption collection is on
  1025. ;;
  1026. (p15) ssm psr.i // restore psr.i
  1027. movl r15=ia64_leave_kernel
  1028. ;;
  1029. SAVE_REST
  1030. mov rp=r15
  1031. ;;
  1032. br.call.sptk.many b6=ia64_bad_break // avoid WAW on CFM and ignore return addr
  1033. END(non_syscall)
  1034. .org ia64_ivt+0x4800
  1035. /////////////////////////////////////////////////////////////////////////////////////////
  1036. // 0x4800 Entry 18 (size 64 bundles) Reserved
  1037. DBG_FAULT(18)
  1038. FAULT(18)
  1039. /*
  1040. * There is no particular reason for this code to be here, other than that
  1041. * there happens to be space here that would go unused otherwise. If this
  1042. * fault ever gets "unreserved", simply moved the following code to a more
  1043. * suitable spot...
  1044. */
  1045. ENTRY(dispatch_unaligned_handler)
  1046. SAVE_MIN_WITH_COVER
  1047. ;;
  1048. alloc r14=ar.pfs,0,0,2,0 // now it's safe (must be first in insn group!)
  1049. mov out0=cr.ifa
  1050. adds out1=16,sp
  1051. ssm psr.ic | PSR_DEFAULT_BITS
  1052. ;;
  1053. srlz.i // guarantee that interruption collection is on
  1054. ;;
  1055. (p15) ssm psr.i // restore psr.i
  1056. adds r3=8,r2 // set up second base pointer
  1057. ;;
  1058. SAVE_REST
  1059. movl r14=ia64_leave_kernel
  1060. ;;
  1061. mov rp=r14
  1062. br.sptk.many ia64_prepare_handle_unaligned
  1063. END(dispatch_unaligned_handler)
  1064. .org ia64_ivt+0x4c00
  1065. /////////////////////////////////////////////////////////////////////////////////////////
  1066. // 0x4c00 Entry 19 (size 64 bundles) Reserved
  1067. DBG_FAULT(19)
  1068. FAULT(19)
  1069. /*
  1070. * There is no particular reason for this code to be here, other than that
  1071. * there happens to be space here that would go unused otherwise. If this
  1072. * fault ever gets "unreserved", simply moved the following code to a more
  1073. * suitable spot...
  1074. */
  1075. ENTRY(dispatch_to_fault_handler)
  1076. /*
  1077. * Input:
  1078. * psr.ic: off
  1079. * r19: fault vector number (e.g., 24 for General Exception)
  1080. * r31: contains saved predicates (pr)
  1081. */
  1082. SAVE_MIN_WITH_COVER_R19
  1083. alloc r14=ar.pfs,0,0,5,0
  1084. mov out0=r15
  1085. mov out1=cr.isr
  1086. mov out2=cr.ifa
  1087. mov out3=cr.iim
  1088. mov out4=cr.itir
  1089. ;;
  1090. ssm psr.ic | PSR_DEFAULT_BITS
  1091. ;;
  1092. srlz.i // guarantee that interruption collection is on
  1093. ;;
  1094. (p15) ssm psr.i // restore psr.i
  1095. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1096. ;;
  1097. SAVE_REST
  1098. movl r14=ia64_leave_kernel
  1099. ;;
  1100. mov rp=r14
  1101. br.call.sptk.many b6=ia64_fault
  1102. END(dispatch_to_fault_handler)
  1103. //
  1104. // --- End of long entries, Beginning of short entries
  1105. //
  1106. .org ia64_ivt+0x5000
  1107. /////////////////////////////////////////////////////////////////////////////////////////
  1108. // 0x5000 Entry 20 (size 16 bundles) Page Not Present (10,22,49)
  1109. ENTRY(page_not_present)
  1110. DBG_FAULT(20)
  1111. mov r16=cr.ifa
  1112. rsm psr.dt
  1113. /*
  1114. * The Linux page fault handler doesn't expect non-present pages to be in
  1115. * the TLB. Flush the existing entry now, so we meet that expectation.
  1116. */
  1117. mov r17=PAGE_SHIFT<<2
  1118. ;;
  1119. ptc.l r16,r17
  1120. ;;
  1121. mov r31=pr
  1122. srlz.d
  1123. br.sptk.many page_fault
  1124. END(page_not_present)
  1125. .org ia64_ivt+0x5100
  1126. /////////////////////////////////////////////////////////////////////////////////////////
  1127. // 0x5100 Entry 21 (size 16 bundles) Key Permission (13,25,52)
  1128. ENTRY(key_permission)
  1129. DBG_FAULT(21)
  1130. mov r16=cr.ifa
  1131. rsm psr.dt
  1132. mov r31=pr
  1133. ;;
  1134. srlz.d
  1135. br.sptk.many page_fault
  1136. END(key_permission)
  1137. .org ia64_ivt+0x5200
  1138. /////////////////////////////////////////////////////////////////////////////////////////
  1139. // 0x5200 Entry 22 (size 16 bundles) Instruction Access Rights (26)
  1140. ENTRY(iaccess_rights)
  1141. DBG_FAULT(22)
  1142. mov r16=cr.ifa
  1143. rsm psr.dt
  1144. mov r31=pr
  1145. ;;
  1146. srlz.d
  1147. br.sptk.many page_fault
  1148. END(iaccess_rights)
  1149. .org ia64_ivt+0x5300
  1150. /////////////////////////////////////////////////////////////////////////////////////////
  1151. // 0x5300 Entry 23 (size 16 bundles) Data Access Rights (14,53)
  1152. ENTRY(daccess_rights)
  1153. DBG_FAULT(23)
  1154. mov r16=cr.ifa
  1155. rsm psr.dt
  1156. mov r31=pr
  1157. ;;
  1158. srlz.d
  1159. br.sptk.many page_fault
  1160. END(daccess_rights)
  1161. .org ia64_ivt+0x5400
  1162. /////////////////////////////////////////////////////////////////////////////////////////
  1163. // 0x5400 Entry 24 (size 16 bundles) General Exception (5,32,34,36,38,39)
  1164. ENTRY(general_exception)
  1165. DBG_FAULT(24)
  1166. mov r16=cr.isr
  1167. mov r31=pr
  1168. ;;
  1169. cmp4.eq p6,p0=0,r16
  1170. (p6) br.sptk.many dispatch_illegal_op_fault
  1171. ;;
  1172. mov r19=24 // fault number
  1173. br.sptk.many dispatch_to_fault_handler
  1174. END(general_exception)
  1175. .org ia64_ivt+0x5500
  1176. /////////////////////////////////////////////////////////////////////////////////////////
  1177. // 0x5500 Entry 25 (size 16 bundles) Disabled FP-Register (35)
  1178. ENTRY(disabled_fp_reg)
  1179. DBG_FAULT(25)
  1180. rsm psr.dfh // ensure we can access fph
  1181. ;;
  1182. srlz.d
  1183. mov r31=pr
  1184. mov r19=25
  1185. br.sptk.many dispatch_to_fault_handler
  1186. END(disabled_fp_reg)
  1187. .org ia64_ivt+0x5600
  1188. /////////////////////////////////////////////////////////////////////////////////////////
  1189. // 0x5600 Entry 26 (size 16 bundles) Nat Consumption (11,23,37,50)
  1190. ENTRY(nat_consumption)
  1191. DBG_FAULT(26)
  1192. mov r16=cr.ipsr
  1193. mov r17=cr.isr
  1194. mov r31=pr // save PR
  1195. ;;
  1196. and r18=0xf,r17 // r18 = cr.ipsr.code{3:0}
  1197. tbit.z p6,p0=r17,IA64_ISR_NA_BIT
  1198. ;;
  1199. cmp.ne.or p6,p0=IA64_ISR_CODE_LFETCH,r18
  1200. dep r16=-1,r16,IA64_PSR_ED_BIT,1
  1201. (p6) br.cond.spnt 1f // branch if (cr.ispr.na == 0 || cr.ipsr.code{3:0} != LFETCH)
  1202. ;;
  1203. mov cr.ipsr=r16 // set cr.ipsr.na
  1204. mov pr=r31,-1
  1205. ;;
  1206. rfi
  1207. 1: mov pr=r31,-1
  1208. ;;
  1209. FAULT(26)
  1210. END(nat_consumption)
  1211. .org ia64_ivt+0x5700
  1212. /////////////////////////////////////////////////////////////////////////////////////////
  1213. // 0x5700 Entry 27 (size 16 bundles) Speculation (40)
  1214. ENTRY(speculation_vector)
  1215. DBG_FAULT(27)
  1216. /*
  1217. * A [f]chk.[as] instruction needs to take the branch to the recovery code but
  1218. * this part of the architecture is not implemented in hardware on some CPUs, such
  1219. * as Itanium. Thus, in general we need to emulate the behavior. IIM contains
  1220. * the relative target (not yet sign extended). So after sign extending it we
  1221. * simply add it to IIP. We also need to reset the EI field of the IPSR to zero,
  1222. * i.e., the slot to restart into.
  1223. *
  1224. * cr.imm contains zero_ext(imm21)
  1225. */
  1226. mov r18=cr.iim
  1227. ;;
  1228. mov r17=cr.iip
  1229. shl r18=r18,43 // put sign bit in position (43=64-21)
  1230. ;;
  1231. mov r16=cr.ipsr
  1232. shr r18=r18,39 // sign extend (39=43-4)
  1233. ;;
  1234. add r17=r17,r18 // now add the offset
  1235. ;;
  1236. mov cr.iip=r17
  1237. dep r16=0,r16,41,2 // clear EI
  1238. ;;
  1239. mov cr.ipsr=r16
  1240. ;;
  1241. rfi // and go back
  1242. END(speculation_vector)
  1243. .org ia64_ivt+0x5800
  1244. /////////////////////////////////////////////////////////////////////////////////////////
  1245. // 0x5800 Entry 28 (size 16 bundles) Reserved
  1246. DBG_FAULT(28)
  1247. FAULT(28)
  1248. .org ia64_ivt+0x5900
  1249. /////////////////////////////////////////////////////////////////////////////////////////
  1250. // 0x5900 Entry 29 (size 16 bundles) Debug (16,28,56)
  1251. ENTRY(debug_vector)
  1252. DBG_FAULT(29)
  1253. FAULT(29)
  1254. END(debug_vector)
  1255. .org ia64_ivt+0x5a00
  1256. /////////////////////////////////////////////////////////////////////////////////////////
  1257. // 0x5a00 Entry 30 (size 16 bundles) Unaligned Reference (57)
  1258. ENTRY(unaligned_access)
  1259. DBG_FAULT(30)
  1260. mov r16=cr.ipsr
  1261. mov r31=pr // prepare to save predicates
  1262. ;;
  1263. br.sptk.many dispatch_unaligned_handler
  1264. END(unaligned_access)
  1265. .org ia64_ivt+0x5b00
  1266. /////////////////////////////////////////////////////////////////////////////////////////
  1267. // 0x5b00 Entry 31 (size 16 bundles) Unsupported Data Reference (57)
  1268. ENTRY(unsupported_data_reference)
  1269. DBG_FAULT(31)
  1270. FAULT(31)
  1271. END(unsupported_data_reference)
  1272. .org ia64_ivt+0x5c00
  1273. /////////////////////////////////////////////////////////////////////////////////////////
  1274. // 0x5c00 Entry 32 (size 16 bundles) Floating-Point Fault (64)
  1275. ENTRY(floating_point_fault)
  1276. DBG_FAULT(32)
  1277. FAULT(32)
  1278. END(floating_point_fault)
  1279. .org ia64_ivt+0x5d00
  1280. /////////////////////////////////////////////////////////////////////////////////////////
  1281. // 0x5d00 Entry 33 (size 16 bundles) Floating Point Trap (66)
  1282. ENTRY(floating_point_trap)
  1283. DBG_FAULT(33)
  1284. FAULT(33)
  1285. END(floating_point_trap)
  1286. .org ia64_ivt+0x5e00
  1287. /////////////////////////////////////////////////////////////////////////////////////////
  1288. // 0x5e00 Entry 34 (size 16 bundles) Lower Privilege Transfer Trap (66)
  1289. ENTRY(lower_privilege_trap)
  1290. DBG_FAULT(34)
  1291. FAULT(34)
  1292. END(lower_privilege_trap)
  1293. .org ia64_ivt+0x5f00
  1294. /////////////////////////////////////////////////////////////////////////////////////////
  1295. // 0x5f00 Entry 35 (size 16 bundles) Taken Branch Trap (68)
  1296. ENTRY(taken_branch_trap)
  1297. DBG_FAULT(35)
  1298. FAULT(35)
  1299. END(taken_branch_trap)
  1300. .org ia64_ivt+0x6000
  1301. /////////////////////////////////////////////////////////////////////////////////////////
  1302. // 0x6000 Entry 36 (size 16 bundles) Single Step Trap (69)
  1303. ENTRY(single_step_trap)
  1304. DBG_FAULT(36)
  1305. FAULT(36)
  1306. END(single_step_trap)
  1307. .org ia64_ivt+0x6100
  1308. /////////////////////////////////////////////////////////////////////////////////////////
  1309. // 0x6100 Entry 37 (size 16 bundles) Reserved
  1310. DBG_FAULT(37)
  1311. FAULT(37)
  1312. .org ia64_ivt+0x6200
  1313. /////////////////////////////////////////////////////////////////////////////////////////
  1314. // 0x6200 Entry 38 (size 16 bundles) Reserved
  1315. DBG_FAULT(38)
  1316. FAULT(38)
  1317. .org ia64_ivt+0x6300
  1318. /////////////////////////////////////////////////////////////////////////////////////////
  1319. // 0x6300 Entry 39 (size 16 bundles) Reserved
  1320. DBG_FAULT(39)
  1321. FAULT(39)
  1322. .org ia64_ivt+0x6400
  1323. /////////////////////////////////////////////////////////////////////////////////////////
  1324. // 0x6400 Entry 40 (size 16 bundles) Reserved
  1325. DBG_FAULT(40)
  1326. FAULT(40)
  1327. .org ia64_ivt+0x6500
  1328. /////////////////////////////////////////////////////////////////////////////////////////
  1329. // 0x6500 Entry 41 (size 16 bundles) Reserved
  1330. DBG_FAULT(41)
  1331. FAULT(41)
  1332. .org ia64_ivt+0x6600
  1333. /////////////////////////////////////////////////////////////////////////////////////////
  1334. // 0x6600 Entry 42 (size 16 bundles) Reserved
  1335. DBG_FAULT(42)
  1336. FAULT(42)
  1337. .org ia64_ivt+0x6700
  1338. /////////////////////////////////////////////////////////////////////////////////////////
  1339. // 0x6700 Entry 43 (size 16 bundles) Reserved
  1340. DBG_FAULT(43)
  1341. FAULT(43)
  1342. .org ia64_ivt+0x6800
  1343. /////////////////////////////////////////////////////////////////////////////////////////
  1344. // 0x6800 Entry 44 (size 16 bundles) Reserved
  1345. DBG_FAULT(44)
  1346. FAULT(44)
  1347. .org ia64_ivt+0x6900
  1348. /////////////////////////////////////////////////////////////////////////////////////////
  1349. // 0x6900 Entry 45 (size 16 bundles) IA-32 Exeception (17,18,29,41,42,43,44,58,60,61,62,72,73,75,76,77)
  1350. ENTRY(ia32_exception)
  1351. DBG_FAULT(45)
  1352. FAULT(45)
  1353. END(ia32_exception)
  1354. .org ia64_ivt+0x6a00
  1355. /////////////////////////////////////////////////////////////////////////////////////////
  1356. // 0x6a00 Entry 46 (size 16 bundles) IA-32 Intercept (30,31,59,70,71)
  1357. ENTRY(ia32_intercept)
  1358. DBG_FAULT(46)
  1359. #ifdef CONFIG_IA32_SUPPORT
  1360. mov r31=pr
  1361. mov r16=cr.isr
  1362. ;;
  1363. extr.u r17=r16,16,8 // get ISR.code
  1364. mov r18=ar.eflag
  1365. mov r19=cr.iim // old eflag value
  1366. ;;
  1367. cmp.ne p6,p0=2,r17
  1368. (p6) br.cond.spnt 1f // not a system flag fault
  1369. xor r16=r18,r19
  1370. ;;
  1371. extr.u r17=r16,18,1 // get the eflags.ac bit
  1372. ;;
  1373. cmp.eq p6,p0=0,r17
  1374. (p6) br.cond.spnt 1f // eflags.ac bit didn't change
  1375. ;;
  1376. mov pr=r31,-1 // restore predicate registers
  1377. rfi
  1378. 1:
  1379. #endif // CONFIG_IA32_SUPPORT
  1380. FAULT(46)
  1381. END(ia32_intercept)
  1382. .org ia64_ivt+0x6b00
  1383. /////////////////////////////////////////////////////////////////////////////////////////
  1384. // 0x6b00 Entry 47 (size 16 bundles) IA-32 Interrupt (74)
  1385. ENTRY(ia32_interrupt)
  1386. DBG_FAULT(47)
  1387. #ifdef CONFIG_IA32_SUPPORT
  1388. mov r31=pr
  1389. br.sptk.many dispatch_to_ia32_handler
  1390. #else
  1391. FAULT(47)
  1392. #endif
  1393. END(ia32_interrupt)
  1394. .org ia64_ivt+0x6c00
  1395. /////////////////////////////////////////////////////////////////////////////////////////
  1396. // 0x6c00 Entry 48 (size 16 bundles) Reserved
  1397. DBG_FAULT(48)
  1398. FAULT(48)
  1399. .org ia64_ivt+0x6d00
  1400. /////////////////////////////////////////////////////////////////////////////////////////
  1401. // 0x6d00 Entry 49 (size 16 bundles) Reserved
  1402. DBG_FAULT(49)
  1403. FAULT(49)
  1404. .org ia64_ivt+0x6e00
  1405. /////////////////////////////////////////////////////////////////////////////////////////
  1406. // 0x6e00 Entry 50 (size 16 bundles) Reserved
  1407. DBG_FAULT(50)
  1408. FAULT(50)
  1409. .org ia64_ivt+0x6f00
  1410. /////////////////////////////////////////////////////////////////////////////////////////
  1411. // 0x6f00 Entry 51 (size 16 bundles) Reserved
  1412. DBG_FAULT(51)
  1413. FAULT(51)
  1414. .org ia64_ivt+0x7000
  1415. /////////////////////////////////////////////////////////////////////////////////////////
  1416. // 0x7000 Entry 52 (size 16 bundles) Reserved
  1417. DBG_FAULT(52)
  1418. FAULT(52)
  1419. .org ia64_ivt+0x7100
  1420. /////////////////////////////////////////////////////////////////////////////////////////
  1421. // 0x7100 Entry 53 (size 16 bundles) Reserved
  1422. DBG_FAULT(53)
  1423. FAULT(53)
  1424. .org ia64_ivt+0x7200
  1425. /////////////////////////////////////////////////////////////////////////////////////////
  1426. // 0x7200 Entry 54 (size 16 bundles) Reserved
  1427. DBG_FAULT(54)
  1428. FAULT(54)
  1429. .org ia64_ivt+0x7300
  1430. /////////////////////////////////////////////////////////////////////////////////////////
  1431. // 0x7300 Entry 55 (size 16 bundles) Reserved
  1432. DBG_FAULT(55)
  1433. FAULT(55)
  1434. .org ia64_ivt+0x7400
  1435. /////////////////////////////////////////////////////////////////////////////////////////
  1436. // 0x7400 Entry 56 (size 16 bundles) Reserved
  1437. DBG_FAULT(56)
  1438. FAULT(56)
  1439. .org ia64_ivt+0x7500
  1440. /////////////////////////////////////////////////////////////////////////////////////////
  1441. // 0x7500 Entry 57 (size 16 bundles) Reserved
  1442. DBG_FAULT(57)
  1443. FAULT(57)
  1444. .org ia64_ivt+0x7600
  1445. /////////////////////////////////////////////////////////////////////////////////////////
  1446. // 0x7600 Entry 58 (size 16 bundles) Reserved
  1447. DBG_FAULT(58)
  1448. FAULT(58)
  1449. .org ia64_ivt+0x7700
  1450. /////////////////////////////////////////////////////////////////////////////////////////
  1451. // 0x7700 Entry 59 (size 16 bundles) Reserved
  1452. DBG_FAULT(59)
  1453. FAULT(59)
  1454. .org ia64_ivt+0x7800
  1455. /////////////////////////////////////////////////////////////////////////////////////////
  1456. // 0x7800 Entry 60 (size 16 bundles) Reserved
  1457. DBG_FAULT(60)
  1458. FAULT(60)
  1459. .org ia64_ivt+0x7900
  1460. /////////////////////////////////////////////////////////////////////////////////////////
  1461. // 0x7900 Entry 61 (size 16 bundles) Reserved
  1462. DBG_FAULT(61)
  1463. FAULT(61)
  1464. .org ia64_ivt+0x7a00
  1465. /////////////////////////////////////////////////////////////////////////////////////////
  1466. // 0x7a00 Entry 62 (size 16 bundles) Reserved
  1467. DBG_FAULT(62)
  1468. FAULT(62)
  1469. .org ia64_ivt+0x7b00
  1470. /////////////////////////////////////////////////////////////////////////////////////////
  1471. // 0x7b00 Entry 63 (size 16 bundles) Reserved
  1472. DBG_FAULT(63)
  1473. FAULT(63)
  1474. .org ia64_ivt+0x7c00
  1475. /////////////////////////////////////////////////////////////////////////////////////////
  1476. // 0x7c00 Entry 64 (size 16 bundles) Reserved
  1477. DBG_FAULT(64)
  1478. FAULT(64)
  1479. .org ia64_ivt+0x7d00
  1480. /////////////////////////////////////////////////////////////////////////////////////////
  1481. // 0x7d00 Entry 65 (size 16 bundles) Reserved
  1482. DBG_FAULT(65)
  1483. FAULT(65)
  1484. .org ia64_ivt+0x7e00
  1485. /////////////////////////////////////////////////////////////////////////////////////////
  1486. // 0x7e00 Entry 66 (size 16 bundles) Reserved
  1487. DBG_FAULT(66)
  1488. FAULT(66)
  1489. .org ia64_ivt+0x7f00
  1490. /////////////////////////////////////////////////////////////////////////////////////////
  1491. // 0x7f00 Entry 67 (size 16 bundles) Reserved
  1492. DBG_FAULT(67)
  1493. FAULT(67)
  1494. #ifdef CONFIG_IA32_SUPPORT
  1495. /*
  1496. * There is no particular reason for this code to be here, other than that
  1497. * there happens to be space here that would go unused otherwise. If this
  1498. * fault ever gets "unreserved", simply moved the following code to a more
  1499. * suitable spot...
  1500. */
  1501. // IA32 interrupt entry point
  1502. ENTRY(dispatch_to_ia32_handler)
  1503. SAVE_MIN
  1504. ;;
  1505. mov r14=cr.isr
  1506. ssm psr.ic | PSR_DEFAULT_BITS
  1507. ;;
  1508. srlz.i // guarantee that interruption collection is on
  1509. ;;
  1510. (p15) ssm psr.i
  1511. adds r3=8,r2 // Base pointer for SAVE_REST
  1512. ;;
  1513. SAVE_REST
  1514. ;;
  1515. mov r15=0x80
  1516. shr r14=r14,16 // Get interrupt number
  1517. ;;
  1518. cmp.ne p6,p0=r14,r15
  1519. (p6) br.call.dpnt.many b6=non_ia32_syscall
  1520. adds r14=IA64_PT_REGS_R8_OFFSET + 16,sp // 16 byte hole per SW conventions
  1521. adds r15=IA64_PT_REGS_R1_OFFSET + 16,sp
  1522. ;;
  1523. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  1524. ld8 r8=[r14] // get r8
  1525. ;;
  1526. st8 [r15]=r8 // save original EAX in r1 (IA32 procs don't use the GP)
  1527. ;;
  1528. alloc r15=ar.pfs,0,0,6,0 // must first in an insn group
  1529. ;;
  1530. ld4 r8=[r14],8 // r8 == eax (syscall number)
  1531. mov r15=IA32_NR_syscalls
  1532. ;;
  1533. cmp.ltu.unc p6,p7=r8,r15
  1534. ld4 out1=[r14],8 // r9 == ecx
  1535. ;;
  1536. ld4 out2=[r14],8 // r10 == edx
  1537. ;;
  1538. ld4 out0=[r14] // r11 == ebx
  1539. adds r14=(IA64_PT_REGS_R13_OFFSET) + 16,sp
  1540. ;;
  1541. ld4 out5=[r14],PT(R14)-PT(R13) // r13 == ebp
  1542. ;;
  1543. ld4 out3=[r14],PT(R15)-PT(R14) // r14 == esi
  1544. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  1545. ;;
  1546. ld4 out4=[r14] // r15 == edi
  1547. movl r16=ia32_syscall_table
  1548. ;;
  1549. (p6) shladd r16=r8,3,r16 // force ni_syscall if not valid syscall number
  1550. ld4 r2=[r2] // r2 = current_thread_info()->flags
  1551. ;;
  1552. ld8 r16=[r16]
  1553. and r2=_TIF_SYSCALL_TRACEAUDIT,r2 // mask trace or audit
  1554. ;;
  1555. mov b6=r16
  1556. movl r15=ia32_ret_from_syscall
  1557. cmp.eq p8,p0=r2,r0
  1558. ;;
  1559. mov rp=r15
  1560. (p8) br.call.sptk.many b6=b6
  1561. br.cond.sptk ia32_trace_syscall
  1562. non_ia32_syscall:
  1563. alloc r15=ar.pfs,0,0,2,0
  1564. mov out0=r14 // interrupt #
  1565. add out1=16,sp // pointer to pt_regs
  1566. ;; // avoid WAW on CFM
  1567. br.call.sptk.many rp=ia32_bad_interrupt
  1568. .ret1: movl r15=ia64_leave_kernel
  1569. ;;
  1570. mov rp=r15
  1571. br.ret.sptk.many rp
  1572. END(dispatch_to_ia32_handler)
  1573. #endif /* CONFIG_IA32_SUPPORT */