exceptions-64e.S 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. #include <asm/kvm_asm.h>
  28. #include <asm/kvm_booke_hv_asm.h>
  29. /* XXX This will ultimately add space for a special exception save
  30. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  31. * when taking special interrupts. For now we don't support that,
  32. * special interrupts from within a non-standard level will probably
  33. * blow you up
  34. */
  35. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  36. /* Exception prolog code for all exceptions */
  37. #define EXCEPTION_PROLOG(n, intnum, type, addition) \
  38. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  39. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  40. std r10,PACA_EX##type+EX_R10(r13); \
  41. std r11,PACA_EX##type+EX_R11(r13); \
  42. mfcr r10; /* save CR */ \
  43. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  44. DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
  45. addition; /* additional code for that exc. */ \
  46. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  47. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  48. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  49. type##_SET_KSTACK; /* get special stack if necessary */\
  50. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  51. beq 1f; /* branch around if supervisor */ \
  52. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  53. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  54. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  55. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  56. /* Exception type-specific macros */
  57. #define GEN_SET_KSTACK \
  58. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  59. #define SPRN_GEN_SRR0 SPRN_SRR0
  60. #define SPRN_GEN_SRR1 SPRN_SRR1
  61. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  62. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  63. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  64. #define CRIT_SET_KSTACK \
  65. ld r1,PACA_CRIT_STACK(r13); \
  66. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  67. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  68. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  69. #define DBG_SET_KSTACK \
  70. ld r1,PACA_DBG_STACK(r13); \
  71. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  72. #define SPRN_DBG_SRR0 SPRN_DSRR0
  73. #define SPRN_DBG_SRR1 SPRN_DSRR1
  74. #define MC_SET_KSTACK \
  75. ld r1,PACA_MC_STACK(r13); \
  76. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  77. #define SPRN_MC_SRR0 SPRN_MCSRR0
  78. #define SPRN_MC_SRR1 SPRN_MCSRR1
  79. #define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
  80. EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
  81. #define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
  82. EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
  83. #define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
  84. EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
  85. #define MC_EXCEPTION_PROLOG(n, intnum, addition) \
  86. EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
  87. #define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
  88. EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
  89. /* Variants of the "addition" argument for the prolog
  90. */
  91. #define PROLOG_ADDITION_NONE_GEN(n)
  92. #define PROLOG_ADDITION_NONE_GDBELL(n)
  93. #define PROLOG_ADDITION_NONE_CRIT(n)
  94. #define PROLOG_ADDITION_NONE_DBG(n)
  95. #define PROLOG_ADDITION_NONE_MC(n)
  96. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  97. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  98. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  99. beq masked_interrupt_book3e_##n
  100. #define PROLOG_ADDITION_2REGS_GEN(n) \
  101. std r14,PACA_EXGEN+EX_R14(r13); \
  102. std r15,PACA_EXGEN+EX_R15(r13)
  103. #define PROLOG_ADDITION_1REG_GEN(n) \
  104. std r14,PACA_EXGEN+EX_R14(r13);
  105. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  106. std r14,PACA_EXCRIT+EX_R14(r13); \
  107. std r15,PACA_EXCRIT+EX_R15(r13)
  108. #define PROLOG_ADDITION_2REGS_DBG(n) \
  109. std r14,PACA_EXDBG+EX_R14(r13); \
  110. std r15,PACA_EXDBG+EX_R15(r13)
  111. #define PROLOG_ADDITION_2REGS_MC(n) \
  112. std r14,PACA_EXMC+EX_R14(r13); \
  113. std r15,PACA_EXMC+EX_R15(r13)
  114. /* Core exception code for all exceptions except TLB misses.
  115. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  116. */
  117. #define EXCEPTION_COMMON(n, excf, ints) \
  118. exc_##n##_common: \
  119. std r0,GPR0(r1); /* save r0 in stackframe */ \
  120. std r2,GPR2(r1); /* save r2 in stackframe */ \
  121. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  122. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  123. std r9,GPR9(r1); /* save r9 in stackframe */ \
  124. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  125. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  126. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  127. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  128. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  129. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  130. std r12,GPR12(r1); /* save r12 in stackframe */ \
  131. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  132. mflr r6; /* save LR in stackframe */ \
  133. mfctr r7; /* save CTR in stackframe */ \
  134. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  135. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  136. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  137. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  138. ld r12,exception_marker@toc(r2); \
  139. li r0,0; \
  140. std r3,GPR10(r1); /* save r10 to stackframe */ \
  141. std r4,GPR11(r1); /* save r11 to stackframe */ \
  142. std r5,GPR13(r1); /* save it to stackframe */ \
  143. std r6,_LINK(r1); \
  144. std r7,_CTR(r1); \
  145. std r8,_XER(r1); \
  146. li r3,(n)+1; /* indicate partial regs in trap */ \
  147. std r9,0(r1); /* store stack frame back link */ \
  148. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  149. std r9,GPR1(r1); /* store stack frame back link */ \
  150. std r11,SOFTE(r1); /* and save it to stackframe */ \
  151. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  152. std r3,_TRAP(r1); /* set trap number */ \
  153. std r0,RESULT(r1); /* clear regs->result */ \
  154. ints;
  155. /* Variants for the "ints" argument. This one does nothing when we want
  156. * to keep interrupts in their original state
  157. */
  158. #define INTS_KEEP
  159. /* This second version is meant for exceptions that don't immediately
  160. * hard-enable. We set a bit in paca->irq_happened to ensure that
  161. * a subsequent call to arch_local_irq_restore() will properly
  162. * hard-enable and avoid the fast-path
  163. */
  164. #define INTS_DISABLE SOFT_DISABLE_INTS(r3,r4)
  165. /* This is called by exceptions that used INTS_KEEP (that did not touch
  166. * irq indicators in the PACA). This will restore MSR:EE to it's previous
  167. * value
  168. *
  169. * XXX In the long run, we may want to open-code it in order to separate the
  170. * load from the wrtee, thus limiting the latency caused by the dependency
  171. * but at this point, I'll favor code clarity until we have a near to final
  172. * implementation
  173. */
  174. #define INTS_RESTORE_HARD \
  175. ld r11,_MSR(r1); \
  176. wrtee r11;
  177. /* XXX FIXME: Restore r14/r15 when necessary */
  178. #define BAD_STACK_TRAMPOLINE(n) \
  179. exc_##n##_bad_stack: \
  180. li r1,(n); /* get exception number */ \
  181. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  182. b bad_stack_book3e; /* bad stack error */
  183. /* WARNING: If you change the layout of this stub, make sure you chcek
  184. * the debug exception handler which handles single stepping
  185. * into exceptions from userspace, and the MM code in
  186. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  187. * and would need to be updated if that branch is moved
  188. */
  189. #define EXCEPTION_STUB(loc, label) \
  190. . = interrupt_base_book3e + loc; \
  191. nop; /* To make debug interrupts happy */ \
  192. b exc_##label##_book3e;
  193. #define ACK_NONE(r)
  194. #define ACK_DEC(r) \
  195. lis r,TSR_DIS@h; \
  196. mtspr SPRN_TSR,r
  197. #define ACK_FIT(r) \
  198. lis r,TSR_FIS@h; \
  199. mtspr SPRN_TSR,r
  200. /* Used by asynchronous interrupt that may happen in the idle loop.
  201. *
  202. * This check if the thread was in the idle loop, and if yes, returns
  203. * to the caller rather than the PC. This is to avoid a race if
  204. * interrupts happen before the wait instruction.
  205. */
  206. #define CHECK_NAPPING() \
  207. CURRENT_THREAD_INFO(r11, r1); \
  208. ld r10,TI_LOCAL_FLAGS(r11); \
  209. andi. r9,r10,_TLF_NAPPING; \
  210. beq+ 1f; \
  211. ld r8,_LINK(r1); \
  212. rlwinm r7,r10,0,~_TLF_NAPPING; \
  213. std r8,_NIP(r1); \
  214. std r7,TI_LOCAL_FLAGS(r11); \
  215. 1:
  216. #define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
  217. START_EXCEPTION(label); \
  218. NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
  219. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE) \
  220. ack(r8); \
  221. CHECK_NAPPING(); \
  222. addi r3,r1,STACK_FRAME_OVERHEAD; \
  223. bl hdlr; \
  224. b .ret_from_except_lite;
  225. /* This value is used to mark exception frames on the stack. */
  226. .section ".toc","aw"
  227. exception_marker:
  228. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  229. /*
  230. * And here we have the exception vectors !
  231. */
  232. .text
  233. .balign 0x1000
  234. .globl interrupt_base_book3e
  235. interrupt_base_book3e: /* fake trap */
  236. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  237. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  238. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  239. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  240. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  241. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  242. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  243. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  244. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  245. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  246. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  247. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  248. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  249. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  250. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  251. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  252. EXCEPTION_STUB(0x260, perfmon)
  253. EXCEPTION_STUB(0x280, doorbell)
  254. EXCEPTION_STUB(0x2a0, doorbell_crit)
  255. EXCEPTION_STUB(0x2c0, guest_doorbell)
  256. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  257. EXCEPTION_STUB(0x300, hypercall)
  258. EXCEPTION_STUB(0x320, ehpriv)
  259. .globl interrupt_end_book3e
  260. interrupt_end_book3e:
  261. /* Critical Input Interrupt */
  262. START_EXCEPTION(critical_input);
  263. CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
  264. PROLOG_ADDITION_NONE)
  265. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE)
  266. // bl special_reg_save_crit
  267. // CHECK_NAPPING();
  268. // addi r3,r1,STACK_FRAME_OVERHEAD
  269. // bl .critical_exception
  270. // b ret_from_crit_except
  271. b .
  272. /* Machine Check Interrupt */
  273. START_EXCEPTION(machine_check);
  274. MC_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_MACHINE_CHECK,
  275. PROLOG_ADDITION_NONE)
  276. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE)
  277. // bl special_reg_save_mc
  278. // addi r3,r1,STACK_FRAME_OVERHEAD
  279. // CHECK_NAPPING();
  280. // bl .machine_check_exception
  281. // b ret_from_mc_except
  282. b .
  283. /* Data Storage Interrupt */
  284. START_EXCEPTION(data_storage)
  285. NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
  286. PROLOG_ADDITION_2REGS)
  287. mfspr r14,SPRN_DEAR
  288. mfspr r15,SPRN_ESR
  289. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE)
  290. b storage_fault_common
  291. /* Instruction Storage Interrupt */
  292. START_EXCEPTION(instruction_storage);
  293. NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
  294. PROLOG_ADDITION_2REGS)
  295. li r15,0
  296. mr r14,r10
  297. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE)
  298. b storage_fault_common
  299. /* External Input Interrupt */
  300. MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
  301. external_input, .do_IRQ, ACK_NONE)
  302. /* Alignment */
  303. START_EXCEPTION(alignment);
  304. NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
  305. PROLOG_ADDITION_2REGS)
  306. mfspr r14,SPRN_DEAR
  307. mfspr r15,SPRN_ESR
  308. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  309. b alignment_more /* no room, go out of line */
  310. /* Program Interrupt */
  311. START_EXCEPTION(program);
  312. NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
  313. PROLOG_ADDITION_1REG)
  314. mfspr r14,SPRN_ESR
  315. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE)
  316. std r14,_DSISR(r1)
  317. addi r3,r1,STACK_FRAME_OVERHEAD
  318. ld r14,PACA_EXGEN+EX_R14(r13)
  319. bl .save_nvgprs
  320. bl .program_check_exception
  321. b .ret_from_except
  322. /* Floating Point Unavailable Interrupt */
  323. START_EXCEPTION(fp_unavailable);
  324. NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
  325. PROLOG_ADDITION_NONE)
  326. /* we can probably do a shorter exception entry for that one... */
  327. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  328. ld r12,_MSR(r1)
  329. andi. r0,r12,MSR_PR;
  330. beq- 1f
  331. bl .load_up_fpu
  332. b fast_exception_return
  333. 1: INTS_DISABLE
  334. bl .save_nvgprs
  335. addi r3,r1,STACK_FRAME_OVERHEAD
  336. bl .kernel_fp_unavailable_exception
  337. b .ret_from_except
  338. /* Decrementer Interrupt */
  339. MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
  340. decrementer, .timer_interrupt, ACK_DEC)
  341. /* Fixed Interval Timer Interrupt */
  342. MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
  343. fixed_interval, .unknown_exception, ACK_FIT)
  344. /* Watchdog Timer Interrupt */
  345. START_EXCEPTION(watchdog);
  346. CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
  347. PROLOG_ADDITION_NONE)
  348. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE)
  349. // bl special_reg_save_crit
  350. // CHECK_NAPPING();
  351. // addi r3,r1,STACK_FRAME_OVERHEAD
  352. // bl .unknown_exception
  353. // b ret_from_crit_except
  354. b .
  355. /* System Call Interrupt */
  356. START_EXCEPTION(system_call)
  357. mr r9,r13 /* keep a copy of userland r13 */
  358. mfspr r11,SPRN_SRR0 /* get return address */
  359. mfspr r12,SPRN_SRR1 /* get previous MSR */
  360. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  361. b system_call_common
  362. /* Auxiliary Processor Unavailable Interrupt */
  363. START_EXCEPTION(ap_unavailable);
  364. NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
  365. PROLOG_ADDITION_NONE)
  366. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE)
  367. bl .save_nvgprs
  368. addi r3,r1,STACK_FRAME_OVERHEAD
  369. bl .unknown_exception
  370. b .ret_from_except
  371. /* Debug exception as a critical interrupt*/
  372. START_EXCEPTION(debug_crit);
  373. CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  374. PROLOG_ADDITION_2REGS)
  375. /*
  376. * If there is a single step or branch-taken exception in an
  377. * exception entry sequence, it was probably meant to apply to
  378. * the code where the exception occurred (since exception entry
  379. * doesn't turn off DE automatically). We simulate the effect
  380. * of turning off DE on entry to an exception handler by turning
  381. * off DE in the CSRR1 value and clearing the debug status.
  382. */
  383. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  384. andis. r15,r14,DBSR_IC@h
  385. beq+ 1f
  386. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  387. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  388. cmpld cr0,r10,r14
  389. cmpld cr1,r10,r15
  390. blt+ cr0,1f
  391. bge+ cr1,1f
  392. /* here it looks like we got an inappropriate debug exception. */
  393. lis r14,DBSR_IC@h /* clear the IC event */
  394. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  395. mtspr SPRN_DBSR,r14
  396. mtspr SPRN_CSRR1,r11
  397. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  398. ld r1,PACA_EXCRIT+EX_R1(r13)
  399. ld r14,PACA_EXCRIT+EX_R14(r13)
  400. ld r15,PACA_EXCRIT+EX_R15(r13)
  401. mtcr r10
  402. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  403. ld r11,PACA_EXCRIT+EX_R11(r13)
  404. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  405. rfci
  406. /* Normal debug exception */
  407. /* XXX We only handle coming from userspace for now since we can't
  408. * quite save properly an interrupted kernel state yet
  409. */
  410. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  411. beq kernel_dbg_exc; /* if from kernel mode */
  412. /* Now we mash up things to make it look like we are coming on a
  413. * normal exception
  414. */
  415. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  416. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  417. mfspr r14,SPRN_DBSR
  418. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE)
  419. std r14,_DSISR(r1)
  420. addi r3,r1,STACK_FRAME_OVERHEAD
  421. mr r4,r14
  422. ld r14,PACA_EXCRIT+EX_R14(r13)
  423. ld r15,PACA_EXCRIT+EX_R15(r13)
  424. bl .save_nvgprs
  425. bl .DebugException
  426. b .ret_from_except
  427. kernel_dbg_exc:
  428. b . /* NYI */
  429. /* Debug exception as a debug interrupt*/
  430. START_EXCEPTION(debug_debug);
  431. DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  432. PROLOG_ADDITION_2REGS)
  433. /*
  434. * If there is a single step or branch-taken exception in an
  435. * exception entry sequence, it was probably meant to apply to
  436. * the code where the exception occurred (since exception entry
  437. * doesn't turn off DE automatically). We simulate the effect
  438. * of turning off DE on entry to an exception handler by turning
  439. * off DE in the DSRR1 value and clearing the debug status.
  440. */
  441. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  442. andis. r15,r14,DBSR_IC@h
  443. beq+ 1f
  444. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  445. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  446. cmpld cr0,r10,r14
  447. cmpld cr1,r10,r15
  448. blt+ cr0,1f
  449. bge+ cr1,1f
  450. /* here it looks like we got an inappropriate debug exception. */
  451. lis r14,DBSR_IC@h /* clear the IC event */
  452. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  453. mtspr SPRN_DBSR,r14
  454. mtspr SPRN_DSRR1,r11
  455. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  456. ld r1,PACA_EXDBG+EX_R1(r13)
  457. ld r14,PACA_EXDBG+EX_R14(r13)
  458. ld r15,PACA_EXDBG+EX_R15(r13)
  459. mtcr r10
  460. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  461. ld r11,PACA_EXDBG+EX_R11(r13)
  462. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  463. rfdi
  464. /* Normal debug exception */
  465. /* XXX We only handle coming from userspace for now since we can't
  466. * quite save properly an interrupted kernel state yet
  467. */
  468. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  469. beq kernel_dbg_exc; /* if from kernel mode */
  470. /* Now we mash up things to make it look like we are coming on a
  471. * normal exception
  472. */
  473. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  474. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  475. mfspr r14,SPRN_DBSR
  476. EXCEPTION_COMMON(0xd08, PACA_EXDBG, INTS_DISABLE)
  477. std r14,_DSISR(r1)
  478. addi r3,r1,STACK_FRAME_OVERHEAD
  479. mr r4,r14
  480. ld r14,PACA_EXDBG+EX_R14(r13)
  481. ld r15,PACA_EXDBG+EX_R15(r13)
  482. bl .save_nvgprs
  483. bl .DebugException
  484. b .ret_from_except
  485. START_EXCEPTION(perfmon);
  486. NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
  487. PROLOG_ADDITION_NONE)
  488. EXCEPTION_COMMON(0x260, PACA_EXGEN, INTS_DISABLE)
  489. addi r3,r1,STACK_FRAME_OVERHEAD
  490. bl .performance_monitor_exception
  491. b .ret_from_except_lite
  492. /* Doorbell interrupt */
  493. MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
  494. doorbell, .doorbell_exception, ACK_NONE)
  495. /* Doorbell critical Interrupt */
  496. START_EXCEPTION(doorbell_crit);
  497. CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
  498. PROLOG_ADDITION_NONE)
  499. // EXCEPTION_COMMON(0x2a0, PACA_EXCRIT, INTS_DISABLE)
  500. // bl special_reg_save_crit
  501. // CHECK_NAPPING();
  502. // addi r3,r1,STACK_FRAME_OVERHEAD
  503. // bl .doorbell_critical_exception
  504. // b ret_from_crit_except
  505. b .
  506. /*
  507. * Guest doorbell interrupt
  508. * This general exception use GSRRx save/restore registers
  509. */
  510. START_EXCEPTION(guest_doorbell);
  511. GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
  512. PROLOG_ADDITION_NONE)
  513. EXCEPTION_COMMON(0x2c0, PACA_EXGEN, INTS_KEEP)
  514. addi r3,r1,STACK_FRAME_OVERHEAD
  515. bl .save_nvgprs
  516. INTS_RESTORE_HARD
  517. bl .unknown_exception
  518. b .ret_from_except
  519. /* Guest Doorbell critical Interrupt */
  520. START_EXCEPTION(guest_doorbell_crit);
  521. CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
  522. PROLOG_ADDITION_NONE)
  523. // EXCEPTION_COMMON(0x2e0, PACA_EXCRIT, INTS_DISABLE)
  524. // bl special_reg_save_crit
  525. // CHECK_NAPPING();
  526. // addi r3,r1,STACK_FRAME_OVERHEAD
  527. // bl .guest_doorbell_critical_exception
  528. // b ret_from_crit_except
  529. b .
  530. /* Hypervisor call */
  531. START_EXCEPTION(hypercall);
  532. NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
  533. PROLOG_ADDITION_NONE)
  534. EXCEPTION_COMMON(0x310, PACA_EXGEN, INTS_KEEP)
  535. addi r3,r1,STACK_FRAME_OVERHEAD
  536. bl .save_nvgprs
  537. INTS_RESTORE_HARD
  538. bl .unknown_exception
  539. b .ret_from_except
  540. /* Embedded Hypervisor priviledged */
  541. START_EXCEPTION(ehpriv);
  542. NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
  543. PROLOG_ADDITION_NONE)
  544. EXCEPTION_COMMON(0x320, PACA_EXGEN, INTS_KEEP)
  545. addi r3,r1,STACK_FRAME_OVERHEAD
  546. bl .save_nvgprs
  547. INTS_RESTORE_HARD
  548. bl .unknown_exception
  549. b .ret_from_except
  550. /*
  551. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  552. * accordingly and if the interrupt is level sensitive, we hard disable
  553. */
  554. masked_interrupt_book3e_0x500:
  555. /* XXX When adding support for EPR, use PACA_IRQ_EE_EDGE */
  556. li r11,PACA_IRQ_EE
  557. b masked_interrupt_book3e_full_mask
  558. masked_interrupt_book3e_0x900:
  559. ACK_DEC(r11);
  560. li r11,PACA_IRQ_DEC
  561. b masked_interrupt_book3e_no_mask
  562. masked_interrupt_book3e_0x980:
  563. ACK_FIT(r11);
  564. li r11,PACA_IRQ_DEC
  565. b masked_interrupt_book3e_no_mask
  566. masked_interrupt_book3e_0x280:
  567. masked_interrupt_book3e_0x2c0:
  568. li r11,PACA_IRQ_DBELL
  569. b masked_interrupt_book3e_no_mask
  570. masked_interrupt_book3e_no_mask:
  571. mtcr r10
  572. lbz r10,PACAIRQHAPPENED(r13)
  573. or r10,r10,r11
  574. stb r10,PACAIRQHAPPENED(r13)
  575. b 1f
  576. masked_interrupt_book3e_full_mask:
  577. mtcr r10
  578. lbz r10,PACAIRQHAPPENED(r13)
  579. or r10,r10,r11
  580. stb r10,PACAIRQHAPPENED(r13)
  581. mfspr r10,SPRN_SRR1
  582. rldicl r11,r10,48,1 /* clear MSR_EE */
  583. rotldi r10,r11,16
  584. mtspr SPRN_SRR1,r10
  585. 1: ld r10,PACA_EXGEN+EX_R10(r13);
  586. ld r11,PACA_EXGEN+EX_R11(r13);
  587. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  588. rfi
  589. b .
  590. /*
  591. * Called from arch_local_irq_enable when an interrupt needs
  592. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  593. * to indicate the kind of interrupt. MSR:EE is already off.
  594. * We generate a stackframe like if a real interrupt had happened.
  595. *
  596. * Note: While MSR:EE is off, we need to make sure that _MSR
  597. * in the generated frame has EE set to 1 or the exception
  598. * handler will not properly re-enable them.
  599. */
  600. _GLOBAL(__replay_interrupt)
  601. /* We are going to jump to the exception common code which
  602. * will retrieve various register values from the PACA which
  603. * we don't give a damn about.
  604. */
  605. mflr r10
  606. mfmsr r11
  607. mfcr r4
  608. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  609. std r1,PACA_EXGEN+EX_R1(r13);
  610. stw r4,PACA_EXGEN+EX_CR(r13);
  611. ori r11,r11,MSR_EE
  612. subi r1,r1,INT_FRAME_SIZE;
  613. cmpwi cr0,r3,0x500
  614. beq exc_0x500_common
  615. cmpwi cr0,r3,0x900
  616. beq exc_0x900_common
  617. cmpwi cr0,r3,0x280
  618. beq exc_0x280_common
  619. blr
  620. /*
  621. * This is called from 0x300 and 0x400 handlers after the prologs with
  622. * r14 and r15 containing the fault address and error code, with the
  623. * original values stashed away in the PACA
  624. */
  625. storage_fault_common:
  626. std r14,_DAR(r1)
  627. std r15,_DSISR(r1)
  628. addi r3,r1,STACK_FRAME_OVERHEAD
  629. mr r4,r14
  630. mr r5,r15
  631. ld r14,PACA_EXGEN+EX_R14(r13)
  632. ld r15,PACA_EXGEN+EX_R15(r13)
  633. bl .do_page_fault
  634. cmpdi r3,0
  635. bne- 1f
  636. b .ret_from_except_lite
  637. 1: bl .save_nvgprs
  638. mr r5,r3
  639. addi r3,r1,STACK_FRAME_OVERHEAD
  640. ld r4,_DAR(r1)
  641. bl .bad_page_fault
  642. b .ret_from_except
  643. /*
  644. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  645. * continues here.
  646. */
  647. alignment_more:
  648. std r14,_DAR(r1)
  649. std r15,_DSISR(r1)
  650. addi r3,r1,STACK_FRAME_OVERHEAD
  651. ld r14,PACA_EXGEN+EX_R14(r13)
  652. ld r15,PACA_EXGEN+EX_R15(r13)
  653. bl .save_nvgprs
  654. INTS_RESTORE_HARD
  655. bl .alignment_exception
  656. b .ret_from_except
  657. /*
  658. * We branch here from entry_64.S for the last stage of the exception
  659. * return code path. MSR:EE is expected to be off at that point
  660. */
  661. _GLOBAL(exception_return_book3e)
  662. b 1f
  663. /* This is the return from load_up_fpu fast path which could do with
  664. * less GPR restores in fact, but for now we have a single return path
  665. */
  666. .globl fast_exception_return
  667. fast_exception_return:
  668. wrteei 0
  669. 1: mr r0,r13
  670. ld r10,_MSR(r1)
  671. REST_4GPRS(2, r1)
  672. andi. r6,r10,MSR_PR
  673. REST_2GPRS(6, r1)
  674. beq 1f
  675. ACCOUNT_CPU_USER_EXIT(r10, r11)
  676. ld r0,GPR13(r1)
  677. 1: stdcx. r0,0,r1 /* to clear the reservation */
  678. ld r8,_CCR(r1)
  679. ld r9,_LINK(r1)
  680. ld r10,_CTR(r1)
  681. ld r11,_XER(r1)
  682. mtcr r8
  683. mtlr r9
  684. mtctr r10
  685. mtxer r11
  686. REST_2GPRS(8, r1)
  687. ld r10,GPR10(r1)
  688. ld r11,GPR11(r1)
  689. ld r12,GPR12(r1)
  690. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  691. std r10,PACA_EXGEN+EX_R10(r13);
  692. std r11,PACA_EXGEN+EX_R11(r13);
  693. ld r10,_NIP(r1)
  694. ld r11,_MSR(r1)
  695. ld r0,GPR0(r1)
  696. ld r1,GPR1(r1)
  697. mtspr SPRN_SRR0,r10
  698. mtspr SPRN_SRR1,r11
  699. ld r10,PACA_EXGEN+EX_R10(r13)
  700. ld r11,PACA_EXGEN+EX_R11(r13)
  701. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  702. rfi
  703. /*
  704. * Trampolines used when spotting a bad kernel stack pointer in
  705. * the exception entry code.
  706. *
  707. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  708. * index around, etc... to handle crit & mcheck
  709. */
  710. BAD_STACK_TRAMPOLINE(0x000)
  711. BAD_STACK_TRAMPOLINE(0x100)
  712. BAD_STACK_TRAMPOLINE(0x200)
  713. BAD_STACK_TRAMPOLINE(0x260)
  714. BAD_STACK_TRAMPOLINE(0x280)
  715. BAD_STACK_TRAMPOLINE(0x2a0)
  716. BAD_STACK_TRAMPOLINE(0x2c0)
  717. BAD_STACK_TRAMPOLINE(0x2e0)
  718. BAD_STACK_TRAMPOLINE(0x300)
  719. BAD_STACK_TRAMPOLINE(0x310)
  720. BAD_STACK_TRAMPOLINE(0x320)
  721. BAD_STACK_TRAMPOLINE(0x400)
  722. BAD_STACK_TRAMPOLINE(0x500)
  723. BAD_STACK_TRAMPOLINE(0x600)
  724. BAD_STACK_TRAMPOLINE(0x700)
  725. BAD_STACK_TRAMPOLINE(0x800)
  726. BAD_STACK_TRAMPOLINE(0x900)
  727. BAD_STACK_TRAMPOLINE(0x980)
  728. BAD_STACK_TRAMPOLINE(0x9f0)
  729. BAD_STACK_TRAMPOLINE(0xa00)
  730. BAD_STACK_TRAMPOLINE(0xb00)
  731. BAD_STACK_TRAMPOLINE(0xc00)
  732. BAD_STACK_TRAMPOLINE(0xd00)
  733. BAD_STACK_TRAMPOLINE(0xd08)
  734. BAD_STACK_TRAMPOLINE(0xe00)
  735. BAD_STACK_TRAMPOLINE(0xf00)
  736. BAD_STACK_TRAMPOLINE(0xf20)
  737. .globl bad_stack_book3e
  738. bad_stack_book3e:
  739. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  740. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  741. ld r1,PACAEMERGSP(r13)
  742. subi r1,r1,64+INT_FRAME_SIZE
  743. std r10,_NIP(r1)
  744. std r11,_MSR(r1)
  745. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  746. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  747. std r10,GPR1(r1)
  748. std r11,_CCR(r1)
  749. mfspr r10,SPRN_DEAR
  750. mfspr r11,SPRN_ESR
  751. std r10,_DAR(r1)
  752. std r11,_DSISR(r1)
  753. std r0,GPR0(r1); /* save r0 in stackframe */ \
  754. std r2,GPR2(r1); /* save r2 in stackframe */ \
  755. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  756. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  757. std r9,GPR9(r1); /* save r9 in stackframe */ \
  758. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  759. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  760. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  761. std r3,GPR10(r1); /* save r10 to stackframe */ \
  762. std r4,GPR11(r1); /* save r11 to stackframe */ \
  763. std r12,GPR12(r1); /* save r12 in stackframe */ \
  764. std r5,GPR13(r1); /* save it to stackframe */ \
  765. mflr r10
  766. mfctr r11
  767. mfxer r12
  768. std r10,_LINK(r1)
  769. std r11,_CTR(r1)
  770. std r12,_XER(r1)
  771. SAVE_10GPRS(14,r1)
  772. SAVE_8GPRS(24,r1)
  773. lhz r12,PACA_TRAP_SAVE(r13)
  774. std r12,_TRAP(r1)
  775. addi r11,r1,INT_FRAME_SIZE
  776. std r11,0(r1)
  777. li r12,0
  778. std r12,0(r11)
  779. ld r2,PACATOC(r13)
  780. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  781. bl .kernel_bad_stack
  782. b 1b
  783. /*
  784. * Setup the initial TLB for a core. This current implementation
  785. * assume that whatever we are running off will not conflict with
  786. * the new mapping at PAGE_OFFSET.
  787. */
  788. _GLOBAL(initial_tlb_book3e)
  789. /* Look for the first TLB with IPROT set */
  790. mfspr r4,SPRN_TLB0CFG
  791. andi. r3,r4,TLBnCFG_IPROT
  792. lis r3,MAS0_TLBSEL(0)@h
  793. bne found_iprot
  794. mfspr r4,SPRN_TLB1CFG
  795. andi. r3,r4,TLBnCFG_IPROT
  796. lis r3,MAS0_TLBSEL(1)@h
  797. bne found_iprot
  798. mfspr r4,SPRN_TLB2CFG
  799. andi. r3,r4,TLBnCFG_IPROT
  800. lis r3,MAS0_TLBSEL(2)@h
  801. bne found_iprot
  802. lis r3,MAS0_TLBSEL(3)@h
  803. mfspr r4,SPRN_TLB3CFG
  804. /* fall through */
  805. found_iprot:
  806. andi. r5,r4,TLBnCFG_HES
  807. bne have_hes
  808. mflr r8 /* save LR */
  809. /* 1. Find the index of the entry we're executing in
  810. *
  811. * r3 = MAS0_TLBSEL (for the iprot array)
  812. * r4 = SPRN_TLBnCFG
  813. */
  814. bl invstr /* Find our address */
  815. invstr: mflr r6 /* Make it accessible */
  816. mfmsr r7
  817. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  818. mfspr r7,SPRN_PID
  819. slwi r7,r7,16
  820. or r7,r7,r5
  821. mtspr SPRN_MAS6,r7
  822. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  823. mfspr r3,SPRN_MAS0
  824. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  825. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  826. oris r7,r7,MAS1_IPROT@h
  827. mtspr SPRN_MAS1,r7
  828. tlbwe
  829. /* 2. Invalidate all entries except the entry we're executing in
  830. *
  831. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  832. * r4 = SPRN_TLBnCFG
  833. * r5 = ESEL of entry we are running in
  834. */
  835. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  836. li r6,0 /* Set Entry counter to 0 */
  837. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  838. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  839. mtspr SPRN_MAS0,r7
  840. tlbre
  841. mfspr r7,SPRN_MAS1
  842. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  843. cmpw r5,r6
  844. beq skpinv /* Dont update the current execution TLB */
  845. mtspr SPRN_MAS1,r7
  846. tlbwe
  847. isync
  848. skpinv: addi r6,r6,1 /* Increment */
  849. cmpw r6,r4 /* Are we done? */
  850. bne 1b /* If not, repeat */
  851. /* Invalidate all TLBs */
  852. PPC_TLBILX_ALL(0,R0)
  853. sync
  854. isync
  855. /* 3. Setup a temp mapping and jump to it
  856. *
  857. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  858. * r5 = ESEL of entry we are running in
  859. */
  860. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  861. addi r7,r7,0x1
  862. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  863. mtspr SPRN_MAS0,r4
  864. tlbre
  865. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  866. mtspr SPRN_MAS0,r4
  867. mfspr r7,SPRN_MAS1
  868. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  869. mtspr SPRN_MAS1,r6
  870. tlbwe
  871. mfmsr r6
  872. xori r6,r6,MSR_IS
  873. mtspr SPRN_SRR1,r6
  874. bl 1f /* Find our address */
  875. 1: mflr r6
  876. addi r6,r6,(2f - 1b)
  877. mtspr SPRN_SRR0,r6
  878. rfi
  879. 2:
  880. /* 4. Clear out PIDs & Search info
  881. *
  882. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  883. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  884. * r5 = MAS3
  885. */
  886. li r6,0
  887. mtspr SPRN_MAS6,r6
  888. mtspr SPRN_PID,r6
  889. /* 5. Invalidate mapping we started in
  890. *
  891. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  892. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  893. * r5 = MAS3
  894. */
  895. mtspr SPRN_MAS0,r3
  896. tlbre
  897. mfspr r6,SPRN_MAS1
  898. rlwinm r6,r6,0,2,0 /* clear IPROT */
  899. mtspr SPRN_MAS1,r6
  900. tlbwe
  901. /* Invalidate TLB1 */
  902. PPC_TLBILX_ALL(0,R0)
  903. sync
  904. isync
  905. /* The mapping only needs to be cache-coherent on SMP */
  906. #ifdef CONFIG_SMP
  907. #define M_IF_SMP MAS2_M
  908. #else
  909. #define M_IF_SMP 0
  910. #endif
  911. /* 6. Setup KERNELBASE mapping in TLB[0]
  912. *
  913. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  914. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  915. * r5 = MAS3
  916. */
  917. rlwinm r3,r3,0,16,3 /* clear ESEL */
  918. mtspr SPRN_MAS0,r3
  919. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  920. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  921. mtspr SPRN_MAS1,r6
  922. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  923. mtspr SPRN_MAS2,r6
  924. rlwinm r5,r5,0,0,25
  925. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  926. mtspr SPRN_MAS3,r5
  927. li r5,-1
  928. rlwinm r5,r5,0,0,25
  929. tlbwe
  930. /* 7. Jump to KERNELBASE mapping
  931. *
  932. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  933. */
  934. /* Now we branch the new virtual address mapped by this entry */
  935. LOAD_REG_IMMEDIATE(r6,2f)
  936. lis r7,MSR_KERNEL@h
  937. ori r7,r7,MSR_KERNEL@l
  938. mtspr SPRN_SRR0,r6
  939. mtspr SPRN_SRR1,r7
  940. rfi /* start execution out of TLB1[0] entry */
  941. 2:
  942. /* 8. Clear out the temp mapping
  943. *
  944. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  945. */
  946. mtspr SPRN_MAS0,r4
  947. tlbre
  948. mfspr r5,SPRN_MAS1
  949. rlwinm r5,r5,0,2,0 /* clear IPROT */
  950. mtspr SPRN_MAS1,r5
  951. tlbwe
  952. /* Invalidate TLB1 */
  953. PPC_TLBILX_ALL(0,R0)
  954. sync
  955. isync
  956. /* We translate LR and return */
  957. tovirt(r8,r8)
  958. mtlr r8
  959. blr
  960. have_hes:
  961. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  962. * kernel linear mapping. We also set MAS8 once for all here though
  963. * that will have to be made dependent on whether we are running under
  964. * a hypervisor I suppose.
  965. */
  966. /* BEWARE, MAGIC
  967. * This code is called as an ordinary function on the boot CPU. But to
  968. * avoid duplication, this code is also used in SCOM bringup of
  969. * secondary CPUs. We read the code between the initial_tlb_code_start
  970. * and initial_tlb_code_end labels one instruction at a time and RAM it
  971. * into the new core via SCOM. That doesn't process branches, so there
  972. * must be none between those two labels. It also means if this code
  973. * ever takes any parameters, the SCOM code must also be updated to
  974. * provide them.
  975. */
  976. .globl a2_tlbinit_code_start
  977. a2_tlbinit_code_start:
  978. ori r11,r3,MAS0_WQ_ALLWAYS
  979. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  980. mtspr SPRN_MAS0,r11
  981. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  982. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  983. mtspr SPRN_MAS1,r3
  984. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  985. mtspr SPRN_MAS2,r3
  986. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  987. mtspr SPRN_MAS7_MAS3,r3
  988. li r3,0
  989. mtspr SPRN_MAS8,r3
  990. /* Write the TLB entry */
  991. tlbwe
  992. .globl a2_tlbinit_after_linear_map
  993. a2_tlbinit_after_linear_map:
  994. /* Now we branch the new virtual address mapped by this entry */
  995. LOAD_REG_IMMEDIATE(r3,1f)
  996. mtctr r3
  997. bctr
  998. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  999. * else (including IPROTed things left by firmware)
  1000. * r4 = TLBnCFG
  1001. * r3 = current address (more or less)
  1002. */
  1003. li r5,0
  1004. mtspr SPRN_MAS6,r5
  1005. tlbsx 0,r3
  1006. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  1007. rlwinm r10,r4,8,0xff
  1008. addi r10,r10,-1 /* Get inner loop mask */
  1009. li r3,1
  1010. mfspr r5,SPRN_MAS1
  1011. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  1012. mfspr r6,SPRN_MAS2
  1013. rldicr r6,r6,0,51 /* Extract EPN */
  1014. mfspr r7,SPRN_MAS0
  1015. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  1016. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  1017. 2: add r4,r3,r8
  1018. and r4,r4,r10
  1019. rlwimi r7,r4,16,MAS0_ESEL_MASK
  1020. mtspr SPRN_MAS0,r7
  1021. mtspr SPRN_MAS1,r5
  1022. mtspr SPRN_MAS2,r6
  1023. tlbwe
  1024. addi r3,r3,1
  1025. and. r4,r3,r10
  1026. bne 3f
  1027. addis r6,r6,(1<<30)@h
  1028. 3:
  1029. cmpw r3,r9
  1030. blt 2b
  1031. .globl a2_tlbinit_after_iprot_flush
  1032. a2_tlbinit_after_iprot_flush:
  1033. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  1034. /* Now establish early debug mappings if applicable */
  1035. /* Restore the MAS0 we used for linear mapping load */
  1036. mtspr SPRN_MAS0,r11
  1037. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1038. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  1039. mtspr SPRN_MAS1,r3
  1040. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  1041. mtspr SPRN_MAS2,r3
  1042. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  1043. mtspr SPRN_MAS7_MAS3,r3
  1044. /* re-use the MAS8 value from the linear mapping */
  1045. tlbwe
  1046. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  1047. PPC_TLBILX(0,0,R0)
  1048. sync
  1049. isync
  1050. .globl a2_tlbinit_code_end
  1051. a2_tlbinit_code_end:
  1052. /* We translate LR and return */
  1053. mflr r3
  1054. tovirt(r3,r3)
  1055. mtlr r3
  1056. blr
  1057. /*
  1058. * Main entry (boot CPU, thread 0)
  1059. *
  1060. * We enter here from head_64.S, possibly after the prom_init trampoline
  1061. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1062. * mode. Anything else is as it was left by the bootloader
  1063. *
  1064. * Initial requirements of this port:
  1065. *
  1066. * - Kernel loaded at 0 physical
  1067. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1068. * - MSR:IS & MSR:DS set to 0
  1069. *
  1070. * Note that some of the above requirements will be relaxed in the future
  1071. * as the kernel becomes smarter at dealing with different initial conditions
  1072. * but for now you have to be careful
  1073. */
  1074. _GLOBAL(start_initialization_book3e)
  1075. mflr r28
  1076. /* First, we need to setup some initial TLBs to map the kernel
  1077. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1078. * and always use AS 0, so we just set it up to match our link
  1079. * address and never use 0 based addresses.
  1080. */
  1081. bl .initial_tlb_book3e
  1082. /* Init global core bits */
  1083. bl .init_core_book3e
  1084. /* Init per-thread bits */
  1085. bl .init_thread_book3e
  1086. /* Return to common init code */
  1087. tovirt(r28,r28)
  1088. mtlr r28
  1089. blr
  1090. /*
  1091. * Secondary core/processor entry
  1092. *
  1093. * This is entered for thread 0 of a secondary core, all other threads
  1094. * are expected to be stopped. It's similar to start_initialization_book3e
  1095. * except that it's generally entered from the holding loop in head_64.S
  1096. * after CPUs have been gathered by Open Firmware.
  1097. *
  1098. * We assume we are in 32 bits mode running with whatever TLB entry was
  1099. * set for us by the firmware or POR engine.
  1100. */
  1101. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1102. li r4,1
  1103. b .generic_secondary_smp_init
  1104. _GLOBAL(book3e_secondary_core_init)
  1105. mflr r28
  1106. /* Do we need to setup initial TLB entry ? */
  1107. cmplwi r4,0
  1108. bne 2f
  1109. /* Setup TLB for this core */
  1110. bl .initial_tlb_book3e
  1111. /* We can return from the above running at a different
  1112. * address, so recalculate r2 (TOC)
  1113. */
  1114. bl .relative_toc
  1115. /* Init global core bits */
  1116. 2: bl .init_core_book3e
  1117. /* Init per-thread bits */
  1118. 3: bl .init_thread_book3e
  1119. /* Return to common init code at proper virtual address.
  1120. *
  1121. * Due to various previous assumptions, we know we entered this
  1122. * function at either the final PAGE_OFFSET mapping or using a
  1123. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1124. * here, we just ensure the return address has the right top bits.
  1125. *
  1126. * Note that if we ever want to be smarter about where we can be
  1127. * started from, we have to be careful that by the time we reach
  1128. * the code below we may already be running at a different location
  1129. * than the one we were called from since initial_tlb_book3e can
  1130. * have moved us already.
  1131. */
  1132. cmpdi cr0,r28,0
  1133. blt 1f
  1134. lis r3,PAGE_OFFSET@highest
  1135. sldi r3,r3,32
  1136. or r28,r28,r3
  1137. 1: mtlr r28
  1138. blr
  1139. _GLOBAL(book3e_secondary_thread_init)
  1140. mflr r28
  1141. b 3b
  1142. _STATIC(init_core_book3e)
  1143. /* Establish the interrupt vector base */
  1144. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1145. mtspr SPRN_IVPR,r3
  1146. sync
  1147. blr
  1148. _STATIC(init_thread_book3e)
  1149. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1150. mtspr SPRN_EPCR,r3
  1151. /* Make sure interrupts are off */
  1152. wrteei 0
  1153. /* disable all timers and clear out status */
  1154. li r3,0
  1155. mtspr SPRN_TCR,r3
  1156. mfspr r3,SPRN_TSR
  1157. mtspr SPRN_TSR,r3
  1158. blr
  1159. _GLOBAL(__setup_base_ivors)
  1160. SET_IVOR(0, 0x020) /* Critical Input */
  1161. SET_IVOR(1, 0x000) /* Machine Check */
  1162. SET_IVOR(2, 0x060) /* Data Storage */
  1163. SET_IVOR(3, 0x080) /* Instruction Storage */
  1164. SET_IVOR(4, 0x0a0) /* External Input */
  1165. SET_IVOR(5, 0x0c0) /* Alignment */
  1166. SET_IVOR(6, 0x0e0) /* Program */
  1167. SET_IVOR(7, 0x100) /* FP Unavailable */
  1168. SET_IVOR(8, 0x120) /* System Call */
  1169. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1170. SET_IVOR(10, 0x160) /* Decrementer */
  1171. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1172. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1173. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1174. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1175. SET_IVOR(15, 0x040) /* Debug */
  1176. sync
  1177. blr
  1178. _GLOBAL(setup_perfmon_ivor)
  1179. SET_IVOR(35, 0x260) /* Performance Monitor */
  1180. blr
  1181. _GLOBAL(setup_doorbell_ivors)
  1182. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1183. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1184. /* Check MMUCFG[LPIDSIZE] to determine if we have category E.HV */
  1185. mfspr r10,SPRN_MMUCFG
  1186. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1187. beqlr
  1188. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1189. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1190. blr
  1191. _GLOBAL(setup_ehv_ivors)
  1192. /*
  1193. * We may be running as a guest and lack E.HV even on a chip
  1194. * that normally has it.
  1195. */
  1196. mfspr r10,SPRN_MMUCFG
  1197. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1198. beqlr
  1199. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1200. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1201. blr