r6040.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/version.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/string.h>
  29. #include <linux/timer.h>
  30. #include <linux/errno.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/mii.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/crc32.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/bitops.h>
  45. #include <linux/io.h>
  46. #include <linux/irq.h>
  47. #include <linux/uaccess.h>
  48. #include <asm/processor.h>
  49. #define DRV_NAME "r6040"
  50. #define DRV_VERSION "0.16"
  51. #define DRV_RELDATE "10Nov2007"
  52. /* PHY CHIP Address */
  53. #define PHY1_ADDR 1 /* For MAC1 */
  54. #define PHY2_ADDR 2 /* For MAC2 */
  55. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  56. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (6000 * HZ / 1000)
  59. /* RDC MAC I/O Size */
  60. #define R6040_IO_SIZE 256
  61. /* MAX RDC MAC */
  62. #define MAX_MAC 2
  63. /* MAC registers */
  64. #define MCR0 0x00 /* Control register 0 */
  65. #define MCR1 0x04 /* Control register 1 */
  66. #define MAC_RST 0x0001 /* Reset the MAC */
  67. #define MBCR 0x08 /* Bus control */
  68. #define MT_ICR 0x0C /* TX interrupt control */
  69. #define MR_ICR 0x10 /* RX interrupt control */
  70. #define MTPR 0x14 /* TX poll command register */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define MMDIO 0x20 /* MDIO control register */
  75. #define MDIO_WRITE 0x4000 /* MDIO write */
  76. #define MDIO_READ 0x2000 /* MDIO read */
  77. #define MMRD 0x24 /* MDIO read data register */
  78. #define MMWD 0x28 /* MDIO write data register */
  79. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  80. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  81. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  82. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  83. #define MISR 0x3C /* Status register */
  84. #define MIER 0x40 /* INT enable register */
  85. #define MSK_INT 0x0000 /* Mask off interrupts */
  86. #define RX_FINISH 0x0001 /* RX finished */
  87. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  88. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  89. #define RX_EARLY 0x0008 /* RX early */
  90. #define TX_FINISH 0x0010 /* TX finished */
  91. #define TX_EARLY 0x0080 /* TX early */
  92. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  93. #define LINK_CHANGED 0x0200 /* PHY link changed */
  94. #define ME_CISR 0x44 /* Event counter INT status */
  95. #define ME_CIER 0x48 /* Event counter INT enable */
  96. #define MR_CNT 0x50 /* Successfully received packet counter */
  97. #define ME_CNT0 0x52 /* Event counter 0 */
  98. #define ME_CNT1 0x54 /* Event counter 1 */
  99. #define ME_CNT2 0x56 /* Event counter 2 */
  100. #define ME_CNT3 0x58 /* Event counter 3 */
  101. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  102. #define ME_CNT4 0x5C /* Event counter 4 */
  103. #define MP_CNT 0x5E /* Pause frame counter register */
  104. #define MAR0 0x60 /* Hash table 0 */
  105. #define MAR1 0x62 /* Hash table 1 */
  106. #define MAR2 0x64 /* Hash table 2 */
  107. #define MAR3 0x66 /* Hash table 3 */
  108. #define MID_0L 0x68 /* Multicast address MID0 Low */
  109. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  110. #define MID_0H 0x6C /* Multicast address MID0 High */
  111. #define MID_1L 0x70 /* MID1 Low */
  112. #define MID_1M 0x72 /* MID1 Medium */
  113. #define MID_1H 0x74 /* MID1 High */
  114. #define MID_2L 0x78 /* MID2 Low */
  115. #define MID_2M 0x7A /* MID2 Medium */
  116. #define MID_2H 0x7C /* MID2 High */
  117. #define MID_3L 0x80 /* MID3 Low */
  118. #define MID_3M 0x82 /* MID3 Medium */
  119. #define MID_3H 0x84 /* MID3 High */
  120. #define PHY_CC 0x88 /* PHY status change configuration register */
  121. #define PHY_ST 0x8A /* PHY status register */
  122. #define MAC_SM 0xAC /* MAC status machine */
  123. #define MAC_ID 0xBE /* Identifier register */
  124. #define TX_DCNT 0x80 /* TX descriptor count */
  125. #define RX_DCNT 0x80 /* RX descriptor count */
  126. #define MAX_BUF_SIZE 0x600
  127. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  128. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  129. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  130. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  131. /* PHY settings */
  132. #define ICPLUS_PHY_ID 0x0243
  133. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  134. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  135. "Florian Fainelli <florian@openwrt.org>");
  136. MODULE_LICENSE("GPL");
  137. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  138. /* RX and TX interrupts that we handle */
  139. #define RX_INT (RX_FINISH)
  140. #define TX_INT (TX_FINISH)
  141. #define INT_MASK (RX_INT | TX_INT)
  142. struct r6040_descriptor {
  143. u16 status, len; /* 0-3 */
  144. __le32 buf; /* 4-7 */
  145. __le32 ndesc; /* 8-B */
  146. u32 rev1; /* C-F */
  147. char *vbufp; /* 10-13 */
  148. struct r6040_descriptor *vndescp; /* 14-17 */
  149. struct sk_buff *skb_ptr; /* 18-1B */
  150. u32 rev2; /* 1C-1F */
  151. } __attribute__((aligned(32)));
  152. struct r6040_private {
  153. spinlock_t lock; /* driver lock */
  154. struct timer_list timer;
  155. struct pci_dev *pdev;
  156. struct r6040_descriptor *rx_insert_ptr;
  157. struct r6040_descriptor *rx_remove_ptr;
  158. struct r6040_descriptor *tx_insert_ptr;
  159. struct r6040_descriptor *tx_remove_ptr;
  160. struct r6040_descriptor *rx_ring;
  161. struct r6040_descriptor *tx_ring;
  162. dma_addr_t rx_ring_dma;
  163. dma_addr_t tx_ring_dma;
  164. u16 tx_free_desc, rx_free_desc, phy_addr, phy_mode;
  165. u16 mcr0, mcr1;
  166. u16 switch_sig;
  167. struct net_device *dev;
  168. struct mii_if_info mii_if;
  169. struct napi_struct napi;
  170. void __iomem *base;
  171. };
  172. static char version[] __devinitdata = KERN_INFO DRV_NAME
  173. ": RDC R6040 NAPI net driver,"
  174. "version "DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  176. /* Read a word data from PHY Chip */
  177. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  178. {
  179. int limit = 2048;
  180. u16 cmd;
  181. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  182. /* Wait for the read bit to be cleared */
  183. while (limit--) {
  184. cmd = ioread16(ioaddr + MMDIO);
  185. if (cmd & MDIO_READ)
  186. break;
  187. }
  188. return ioread16(ioaddr + MMRD);
  189. }
  190. /* Write a word data from PHY Chip */
  191. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  192. {
  193. int limit = 2048;
  194. u16 cmd;
  195. iowrite16(val, ioaddr + MMWD);
  196. /* Write the command to the MDIO bus */
  197. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  198. /* Wait for the write bit to be cleared */
  199. while (limit--) {
  200. cmd = ioread16(ioaddr + MMDIO);
  201. if (cmd & MDIO_WRITE)
  202. break;
  203. }
  204. }
  205. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  206. {
  207. struct r6040_private *lp = netdev_priv(dev);
  208. void __iomem *ioaddr = lp->base;
  209. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  210. }
  211. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  212. {
  213. struct r6040_private *lp = netdev_priv(dev);
  214. void __iomem *ioaddr = lp->base;
  215. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  216. }
  217. static void r6040_free_txbufs(struct net_device *dev)
  218. {
  219. struct r6040_private *lp = netdev_priv(dev);
  220. int i;
  221. for (i = 0; i < TX_DCNT; i++) {
  222. if (lp->tx_insert_ptr->skb_ptr) {
  223. pci_unmap_single(lp->pdev,
  224. le32_to_cpu(lp->tx_insert_ptr->buf),
  225. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  226. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  227. lp->rx_insert_ptr->skb_ptr = NULL;
  228. }
  229. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  230. }
  231. }
  232. static void r6040_free_rxbufs(struct net_device *dev)
  233. {
  234. struct r6040_private *lp = netdev_priv(dev);
  235. int i;
  236. for (i = 0; i < RX_DCNT; i++) {
  237. if (lp->rx_insert_ptr->skb_ptr) {
  238. pci_unmap_single(lp->pdev,
  239. le32_to_cpu(lp->rx_insert_ptr->buf),
  240. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  241. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  242. lp->rx_insert_ptr->skb_ptr = NULL;
  243. }
  244. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  245. }
  246. }
  247. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  248. dma_addr_t desc_dma, int size)
  249. {
  250. struct r6040_descriptor *desc = desc_ring;
  251. dma_addr_t mapping = desc_dma;
  252. while (size-- > 0) {
  253. mapping += sizeof(*desc);
  254. desc->ndesc = cpu_to_le32(mapping);
  255. desc->vndescp = desc + 1;
  256. desc++;
  257. }
  258. desc--;
  259. desc->ndesc = cpu_to_le32(desc_dma);
  260. desc->vndescp = desc_ring;
  261. }
  262. /* Allocate skb buffer for rx descriptor */
  263. static void r6040_rx_buf_alloc(struct r6040_private *lp, struct net_device *dev)
  264. {
  265. struct r6040_descriptor *descptr;
  266. descptr = lp->rx_insert_ptr;
  267. while (lp->rx_free_desc < RX_DCNT) {
  268. descptr->skb_ptr = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  269. if (!descptr->skb_ptr)
  270. break;
  271. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  272. descptr->skb_ptr->data,
  273. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  274. descptr->status = 0x8000;
  275. descptr = descptr->vndescp;
  276. lp->rx_free_desc++;
  277. }
  278. lp->rx_insert_ptr = descptr;
  279. }
  280. static void r6040_alloc_txbufs(struct net_device *dev)
  281. {
  282. struct r6040_private *lp = netdev_priv(dev);
  283. lp->tx_free_desc = TX_DCNT;
  284. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  285. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  286. }
  287. static void r6040_alloc_rxbufs(struct net_device *dev)
  288. {
  289. struct r6040_private *lp = netdev_priv(dev);
  290. lp->rx_free_desc = 0;
  291. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  292. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  293. r6040_rx_buf_alloc(lp, dev);
  294. }
  295. static void r6040_init_mac_regs(struct net_device *dev)
  296. {
  297. struct r6040_private *lp = netdev_priv(dev);
  298. void __iomem *ioaddr = lp->base;
  299. int limit = 2048;
  300. u16 cmd;
  301. /* Mask Off Interrupt */
  302. iowrite16(MSK_INT, ioaddr + MIER);
  303. /* Reset RDC MAC */
  304. iowrite16(MAC_RST, ioaddr + MCR1);
  305. while (limit--) {
  306. cmd = ioread16(ioaddr + MCR1);
  307. if (cmd & 0x1)
  308. break;
  309. }
  310. /* Reset internal state machine */
  311. iowrite16(2, ioaddr + MAC_SM);
  312. iowrite16(0, ioaddr + MAC_SM);
  313. udelay(5000);
  314. /* MAC Bus Control Register */
  315. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  316. /* Buffer Size Register */
  317. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  318. /* Write TX ring start address */
  319. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  320. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  321. /* Write RX ring start address */
  322. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  323. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  324. /* Set interrupt waiting time and packet numbers */
  325. iowrite16(0x0F06, ioaddr + MT_ICR);
  326. iowrite16(0x0F06, ioaddr + MR_ICR);
  327. /* Enable interrupts */
  328. iowrite16(INT_MASK, ioaddr + MIER);
  329. /* Enable TX and RX */
  330. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  331. /* Let TX poll the descriptors
  332. * we may got called by r6040_tx_timeout which has left
  333. * some unsent tx buffers */
  334. iowrite16(0x01, ioaddr + MTPR);
  335. }
  336. static void r6040_tx_timeout(struct net_device *dev)
  337. {
  338. struct r6040_private *priv = netdev_priv(dev);
  339. void __iomem *ioaddr = priv->base;
  340. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  341. "status %4.4x, PHY status %4.4x\n",
  342. dev->name, ioread16(ioaddr + MIER),
  343. ioread16(ioaddr + MISR),
  344. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  345. dev->stats.tx_errors++;
  346. /* Reset MAC and re-init all registers */
  347. r6040_init_mac_regs(dev);
  348. }
  349. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  350. {
  351. struct r6040_private *priv = netdev_priv(dev);
  352. void __iomem *ioaddr = priv->base;
  353. unsigned long flags;
  354. spin_lock_irqsave(&priv->lock, flags);
  355. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  356. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  357. spin_unlock_irqrestore(&priv->lock, flags);
  358. return &dev->stats;
  359. }
  360. /* Stop RDC MAC and Free the allocated resource */
  361. static void r6040_down(struct net_device *dev)
  362. {
  363. struct r6040_private *lp = netdev_priv(dev);
  364. void __iomem *ioaddr = lp->base;
  365. struct pci_dev *pdev = lp->pdev;
  366. int limit = 2048;
  367. u16 *adrp;
  368. u16 cmd;
  369. /* Stop MAC */
  370. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  371. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  372. while (limit--) {
  373. cmd = ioread16(ioaddr + MCR1);
  374. if (cmd & 0x1)
  375. break;
  376. }
  377. /* Restore MAC Address to MIDx */
  378. adrp = (u16 *) dev->dev_addr;
  379. iowrite16(adrp[0], ioaddr + MID_0L);
  380. iowrite16(adrp[1], ioaddr + MID_0M);
  381. iowrite16(adrp[2], ioaddr + MID_0H);
  382. free_irq(dev->irq, dev);
  383. /* Free RX buffer */
  384. r6040_free_rxbufs(dev);
  385. /* Free TX buffer */
  386. r6040_free_txbufs(dev);
  387. /* Free Descriptor memory */
  388. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  389. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  390. }
  391. static int r6040_close(struct net_device *dev)
  392. {
  393. struct r6040_private *lp = netdev_priv(dev);
  394. /* deleted timer */
  395. del_timer_sync(&lp->timer);
  396. spin_lock_irq(&lp->lock);
  397. netif_stop_queue(dev);
  398. r6040_down(dev);
  399. spin_unlock_irq(&lp->lock);
  400. return 0;
  401. }
  402. /* Status of PHY CHIP */
  403. static int r6040_phy_mode_chk(struct net_device *dev)
  404. {
  405. struct r6040_private *lp = netdev_priv(dev);
  406. void __iomem *ioaddr = lp->base;
  407. int phy_dat;
  408. /* PHY Link Status Check */
  409. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  410. if (!(phy_dat & 0x4))
  411. phy_dat = 0x8000; /* Link Failed, full duplex */
  412. /* PHY Chip Auto-Negotiation Status */
  413. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  414. if (phy_dat & 0x0020) {
  415. /* Auto Negotiation Mode */
  416. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  417. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  418. if (phy_dat & 0x140)
  419. /* Force full duplex */
  420. phy_dat = 0x8000;
  421. else
  422. phy_dat = 0;
  423. } else {
  424. /* Force Mode */
  425. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  426. if (phy_dat & 0x100)
  427. phy_dat = 0x8000;
  428. else
  429. phy_dat = 0x0000;
  430. }
  431. return phy_dat;
  432. };
  433. static void r6040_set_carrier(struct mii_if_info *mii)
  434. {
  435. if (r6040_phy_mode_chk(mii->dev)) {
  436. /* autoneg is off: Link is always assumed to be up */
  437. if (!netif_carrier_ok(mii->dev))
  438. netif_carrier_on(mii->dev);
  439. } else
  440. r6040_phy_mode_chk(mii->dev);
  441. }
  442. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  443. {
  444. struct r6040_private *lp = netdev_priv(dev);
  445. struct mii_ioctl_data *data = if_mii(rq);
  446. int rc;
  447. if (!netif_running(dev))
  448. return -EINVAL;
  449. spin_lock_irq(&lp->lock);
  450. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  451. spin_unlock_irq(&lp->lock);
  452. r6040_set_carrier(&lp->mii_if);
  453. return rc;
  454. }
  455. static int r6040_rx(struct net_device *dev, int limit)
  456. {
  457. struct r6040_private *priv = netdev_priv(dev);
  458. int count;
  459. void __iomem *ioaddr = priv->base;
  460. u16 err;
  461. for (count = 0; count < limit; ++count) {
  462. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  463. struct sk_buff *skb_ptr;
  464. descptr = priv->rx_remove_ptr;
  465. /* Check for errors */
  466. err = ioread16(ioaddr + MLSR);
  467. if (err & 0x0400)
  468. dev->stats.rx_errors++;
  469. /* RX FIFO over-run */
  470. if (err & 0x8000)
  471. dev->stats.rx_fifo_errors++;
  472. /* RX descriptor unavailable */
  473. if (err & 0x0080)
  474. dev->stats.rx_frame_errors++;
  475. /* Received packet with length over buffer lenght */
  476. if (err & 0x0020)
  477. dev->stats.rx_over_errors++;
  478. /* Received packet with too long or short */
  479. if (err & (0x0010 | 0x0008))
  480. dev->stats.rx_length_errors++;
  481. /* Received packet with CRC errors */
  482. if (err & 0x0004) {
  483. spin_lock(&priv->lock);
  484. dev->stats.rx_crc_errors++;
  485. spin_unlock(&priv->lock);
  486. }
  487. while (priv->rx_free_desc) {
  488. /* No RX packet */
  489. if (descptr->status & 0x8000)
  490. break;
  491. skb_ptr = descptr->skb_ptr;
  492. if (!skb_ptr) {
  493. printk(KERN_ERR "%s: Inconsistent RX"
  494. "descriptor chain\n",
  495. dev->name);
  496. break;
  497. }
  498. descptr->skb_ptr = NULL;
  499. skb_ptr->dev = priv->dev;
  500. /* Do not count the CRC */
  501. skb_put(skb_ptr, descptr->len - 4);
  502. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  503. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  504. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  505. /* Send to upper layer */
  506. netif_receive_skb(skb_ptr);
  507. dev->last_rx = jiffies;
  508. dev->stats.rx_packets++;
  509. dev->stats.rx_bytes += descptr->len;
  510. /* To next descriptor */
  511. descptr = descptr->vndescp;
  512. priv->rx_free_desc--;
  513. }
  514. priv->rx_remove_ptr = descptr;
  515. }
  516. /* Allocate new RX buffer */
  517. if (priv->rx_free_desc < RX_DCNT)
  518. r6040_rx_buf_alloc(priv, priv->dev);
  519. return count;
  520. }
  521. static void r6040_tx(struct net_device *dev)
  522. {
  523. struct r6040_private *priv = netdev_priv(dev);
  524. struct r6040_descriptor *descptr;
  525. void __iomem *ioaddr = priv->base;
  526. struct sk_buff *skb_ptr;
  527. u16 err;
  528. spin_lock(&priv->lock);
  529. descptr = priv->tx_remove_ptr;
  530. while (priv->tx_free_desc < TX_DCNT) {
  531. /* Check for errors */
  532. err = ioread16(ioaddr + MLSR);
  533. if (err & 0x0200)
  534. dev->stats.rx_fifo_errors++;
  535. if (err & (0x2000 | 0x4000))
  536. dev->stats.tx_carrier_errors++;
  537. if (descptr->status & 0x8000)
  538. break; /* Not complete */
  539. skb_ptr = descptr->skb_ptr;
  540. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  541. skb_ptr->len, PCI_DMA_TODEVICE);
  542. /* Free buffer */
  543. dev_kfree_skb_irq(skb_ptr);
  544. descptr->skb_ptr = NULL;
  545. /* To next descriptor */
  546. descptr = descptr->vndescp;
  547. priv->tx_free_desc++;
  548. }
  549. priv->tx_remove_ptr = descptr;
  550. if (priv->tx_free_desc)
  551. netif_wake_queue(dev);
  552. spin_unlock(&priv->lock);
  553. }
  554. static int r6040_poll(struct napi_struct *napi, int budget)
  555. {
  556. struct r6040_private *priv =
  557. container_of(napi, struct r6040_private, napi);
  558. struct net_device *dev = priv->dev;
  559. void __iomem *ioaddr = priv->base;
  560. int work_done;
  561. work_done = r6040_rx(dev, budget);
  562. if (work_done < budget) {
  563. netif_rx_complete(dev, napi);
  564. /* Enable RX interrupt */
  565. iowrite16(ioread16(ioaddr + MIER) | RX_INT, ioaddr + MIER);
  566. }
  567. return work_done;
  568. }
  569. /* The RDC interrupt handler. */
  570. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  571. {
  572. struct net_device *dev = dev_id;
  573. struct r6040_private *lp = netdev_priv(dev);
  574. void __iomem *ioaddr = lp->base;
  575. u16 status;
  576. /* Mask off RDC MAC interrupt */
  577. iowrite16(MSK_INT, ioaddr + MIER);
  578. /* Read MISR status and clear */
  579. status = ioread16(ioaddr + MISR);
  580. if (status == 0x0000 || status == 0xffff)
  581. return IRQ_NONE;
  582. /* RX interrupt request */
  583. if (status & 0x01) {
  584. /* Mask off RX interrupt */
  585. iowrite16(ioread16(ioaddr + MIER) & ~RX_INT, ioaddr + MIER);
  586. netif_rx_schedule(dev, &lp->napi);
  587. }
  588. /* TX interrupt request */
  589. if (status & 0x10)
  590. r6040_tx(dev);
  591. return IRQ_HANDLED;
  592. }
  593. #ifdef CONFIG_NET_POLL_CONTROLLER
  594. static void r6040_poll_controller(struct net_device *dev)
  595. {
  596. disable_irq(dev->irq);
  597. r6040_interrupt(dev->irq, dev);
  598. enable_irq(dev->irq);
  599. }
  600. #endif
  601. /* Init RDC MAC */
  602. static void r6040_up(struct net_device *dev)
  603. {
  604. struct r6040_private *lp = netdev_priv(dev);
  605. void __iomem *ioaddr = lp->base;
  606. /* Initialise and alloc RX/TX buffers */
  607. r6040_alloc_txbufs(dev);
  608. r6040_alloc_rxbufs(dev);
  609. /* Read the PHY ID */
  610. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  611. if (lp->switch_sig == ICPLUS_PHY_ID) {
  612. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  613. lp->phy_mode = 0x8000;
  614. } else {
  615. /* PHY Mode Check */
  616. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  617. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  618. if (PHY_MODE == 0x3100)
  619. lp->phy_mode = r6040_phy_mode_chk(dev);
  620. else
  621. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  622. }
  623. /* Set duplex mode */
  624. lp->mcr0 |= lp->phy_mode;
  625. /* improve performance (by RDC guys) */
  626. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  627. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  628. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  629. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  630. /* Initialize all MAC registers */
  631. r6040_init_mac_regs(dev);
  632. }
  633. /*
  634. A periodic timer routine
  635. Polling PHY Chip Link Status
  636. */
  637. static void r6040_timer(unsigned long data)
  638. {
  639. struct net_device *dev = (struct net_device *)data;
  640. struct r6040_private *lp = netdev_priv(dev);
  641. void __iomem *ioaddr = lp->base;
  642. u16 phy_mode;
  643. /* Polling PHY Chip Status */
  644. if (PHY_MODE == 0x3100)
  645. phy_mode = r6040_phy_mode_chk(dev);
  646. else
  647. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  648. if (phy_mode != lp->phy_mode) {
  649. lp->phy_mode = phy_mode;
  650. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  651. iowrite16(lp->mcr0, ioaddr);
  652. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  653. }
  654. /* Timer active again */
  655. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  656. }
  657. /* Read/set MAC address routines */
  658. static void r6040_mac_address(struct net_device *dev)
  659. {
  660. struct r6040_private *lp = netdev_priv(dev);
  661. void __iomem *ioaddr = lp->base;
  662. u16 *adrp;
  663. /* MAC operation register */
  664. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  665. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  666. iowrite16(0, ioaddr + MAC_SM);
  667. udelay(5000);
  668. /* Restore MAC Address */
  669. adrp = (u16 *) dev->dev_addr;
  670. iowrite16(adrp[0], ioaddr + MID_0L);
  671. iowrite16(adrp[1], ioaddr + MID_0M);
  672. iowrite16(adrp[2], ioaddr + MID_0H);
  673. }
  674. static int r6040_open(struct net_device *dev)
  675. {
  676. struct r6040_private *lp = netdev_priv(dev);
  677. int ret;
  678. /* Request IRQ and Register interrupt handler */
  679. ret = request_irq(dev->irq, &r6040_interrupt,
  680. IRQF_SHARED, dev->name, dev);
  681. if (ret)
  682. return ret;
  683. /* Set MAC address */
  684. r6040_mac_address(dev);
  685. /* Allocate Descriptor memory */
  686. lp->rx_ring =
  687. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  688. if (!lp->rx_ring)
  689. return -ENOMEM;
  690. lp->tx_ring =
  691. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  692. if (!lp->tx_ring) {
  693. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  694. lp->rx_ring_dma);
  695. return -ENOMEM;
  696. }
  697. r6040_up(dev);
  698. napi_enable(&lp->napi);
  699. netif_start_queue(dev);
  700. /* set and active a timer process */
  701. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  702. if (lp->switch_sig != ICPLUS_PHY_ID)
  703. mod_timer(&lp->timer, jiffies + HZ);
  704. return 0;
  705. }
  706. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  707. {
  708. struct r6040_private *lp = netdev_priv(dev);
  709. struct r6040_descriptor *descptr;
  710. void __iomem *ioaddr = lp->base;
  711. unsigned long flags;
  712. int ret = NETDEV_TX_OK;
  713. /* Critical Section */
  714. spin_lock_irqsave(&lp->lock, flags);
  715. /* TX resource check */
  716. if (!lp->tx_free_desc) {
  717. spin_unlock_irqrestore(&lp->lock, flags);
  718. netif_stop_queue(dev);
  719. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  720. ret = NETDEV_TX_BUSY;
  721. return ret;
  722. }
  723. /* Statistic Counter */
  724. dev->stats.tx_packets++;
  725. dev->stats.tx_bytes += skb->len;
  726. /* Set TX descriptor & Transmit it */
  727. lp->tx_free_desc--;
  728. descptr = lp->tx_insert_ptr;
  729. if (skb->len < MISR)
  730. descptr->len = MISR;
  731. else
  732. descptr->len = skb->len;
  733. descptr->skb_ptr = skb;
  734. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  735. skb->data, skb->len, PCI_DMA_TODEVICE));
  736. descptr->status = 0x8000;
  737. /* Trigger the MAC to check the TX descriptor */
  738. iowrite16(0x01, ioaddr + MTPR);
  739. lp->tx_insert_ptr = descptr->vndescp;
  740. /* If no tx resource, stop */
  741. if (!lp->tx_free_desc)
  742. netif_stop_queue(dev);
  743. dev->trans_start = jiffies;
  744. spin_unlock_irqrestore(&lp->lock, flags);
  745. return ret;
  746. }
  747. static void r6040_multicast_list(struct net_device *dev)
  748. {
  749. struct r6040_private *lp = netdev_priv(dev);
  750. void __iomem *ioaddr = lp->base;
  751. u16 *adrp;
  752. u16 reg;
  753. unsigned long flags;
  754. struct dev_mc_list *dmi = dev->mc_list;
  755. int i;
  756. /* MAC Address */
  757. adrp = (u16 *)dev->dev_addr;
  758. iowrite16(adrp[0], ioaddr + MID_0L);
  759. iowrite16(adrp[1], ioaddr + MID_0M);
  760. iowrite16(adrp[2], ioaddr + MID_0H);
  761. /* Promiscous Mode */
  762. spin_lock_irqsave(&lp->lock, flags);
  763. /* Clear AMCP & PROM bits */
  764. reg = ioread16(ioaddr) & ~0x0120;
  765. if (dev->flags & IFF_PROMISC) {
  766. reg |= 0x0020;
  767. lp->mcr0 |= 0x0020;
  768. }
  769. /* Too many multicast addresses
  770. * accept all traffic */
  771. else if ((dev->mc_count > MCAST_MAX)
  772. || (dev->flags & IFF_ALLMULTI))
  773. reg |= 0x0020;
  774. iowrite16(reg, ioaddr);
  775. spin_unlock_irqrestore(&lp->lock, flags);
  776. /* Build the hash table */
  777. if (dev->mc_count > MCAST_MAX) {
  778. u16 hash_table[4];
  779. u32 crc;
  780. for (i = 0; i < 4; i++)
  781. hash_table[i] = 0;
  782. for (i = 0; i < dev->mc_count; i++) {
  783. char *addrs = dmi->dmi_addr;
  784. dmi = dmi->next;
  785. if (!(*addrs & 1))
  786. continue;
  787. crc = ether_crc_le(6, addrs);
  788. crc >>= 26;
  789. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  790. }
  791. /* Write the index of the hash table */
  792. for (i = 0; i < 4; i++)
  793. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  794. /* Fill the MAC hash tables with their values */
  795. iowrite16(hash_table[0], ioaddr + MAR0);
  796. iowrite16(hash_table[1], ioaddr + MAR1);
  797. iowrite16(hash_table[2], ioaddr + MAR2);
  798. iowrite16(hash_table[3], ioaddr + MAR3);
  799. }
  800. /* Multicast Address 1~4 case */
  801. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  802. adrp = (u16 *)dmi->dmi_addr;
  803. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  804. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  805. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  806. dmi = dmi->next;
  807. }
  808. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  809. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  810. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  811. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  812. }
  813. }
  814. static void netdev_get_drvinfo(struct net_device *dev,
  815. struct ethtool_drvinfo *info)
  816. {
  817. struct r6040_private *rp = netdev_priv(dev);
  818. strcpy(info->driver, DRV_NAME);
  819. strcpy(info->version, DRV_VERSION);
  820. strcpy(info->bus_info, pci_name(rp->pdev));
  821. }
  822. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  823. {
  824. struct r6040_private *rp = netdev_priv(dev);
  825. int rc;
  826. spin_lock_irq(&rp->lock);
  827. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  828. spin_unlock_irq(&rp->lock);
  829. return rc;
  830. }
  831. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  832. {
  833. struct r6040_private *rp = netdev_priv(dev);
  834. int rc;
  835. spin_lock_irq(&rp->lock);
  836. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  837. spin_unlock_irq(&rp->lock);
  838. r6040_set_carrier(&rp->mii_if);
  839. return rc;
  840. }
  841. static u32 netdev_get_link(struct net_device *dev)
  842. {
  843. struct r6040_private *rp = netdev_priv(dev);
  844. return mii_link_ok(&rp->mii_if);
  845. }
  846. static struct ethtool_ops netdev_ethtool_ops = {
  847. .get_drvinfo = netdev_get_drvinfo,
  848. .get_settings = netdev_get_settings,
  849. .set_settings = netdev_set_settings,
  850. .get_link = netdev_get_link,
  851. };
  852. static int __devinit r6040_init_one(struct pci_dev *pdev,
  853. const struct pci_device_id *ent)
  854. {
  855. struct net_device *dev;
  856. struct r6040_private *lp;
  857. void __iomem *ioaddr;
  858. int err, io_size = R6040_IO_SIZE;
  859. static int card_idx = -1;
  860. int bar = 0;
  861. long pioaddr;
  862. u16 *adrp;
  863. printk(KERN_INFO "%s\n", version);
  864. err = pci_enable_device(pdev);
  865. if (err)
  866. return err;
  867. /* this should always be supported */
  868. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  869. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  870. "not supported by the card\n");
  871. return -ENODEV;
  872. }
  873. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  874. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  875. "not supported by the card\n");
  876. return -ENODEV;
  877. }
  878. /* IO Size check */
  879. if (pci_resource_len(pdev, 0) < io_size) {
  880. printk(KERN_ERR "Insufficient PCI resources, aborting\n");
  881. return -EIO;
  882. }
  883. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  884. pci_set_master(pdev);
  885. dev = alloc_etherdev(sizeof(struct r6040_private));
  886. if (!dev) {
  887. printk(KERN_ERR "Failed to allocate etherdev\n");
  888. return -ENOMEM;
  889. }
  890. SET_NETDEV_DEV(dev, &pdev->dev);
  891. lp = netdev_priv(dev);
  892. lp->pdev = pdev;
  893. lp->dev = dev;
  894. if (pci_request_regions(pdev, DRV_NAME)) {
  895. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  896. err = -ENODEV;
  897. goto err_out_disable;
  898. }
  899. ioaddr = pci_iomap(pdev, bar, io_size);
  900. if (!ioaddr) {
  901. printk(KERN_ERR "ioremap failed for device %s\n",
  902. pci_name(pdev));
  903. return -EIO;
  904. }
  905. /* Init system & device */
  906. lp->base = ioaddr;
  907. dev->irq = pdev->irq;
  908. spin_lock_init(&lp->lock);
  909. pci_set_drvdata(pdev, dev);
  910. /* Set MAC address */
  911. card_idx++;
  912. adrp = (u16 *)dev->dev_addr;
  913. adrp[0] = ioread16(ioaddr + MID_0L);
  914. adrp[1] = ioread16(ioaddr + MID_0M);
  915. adrp[2] = ioread16(ioaddr + MID_0H);
  916. /* Link new device into r6040_root_dev */
  917. lp->pdev = pdev;
  918. /* Init RDC private data */
  919. lp->mcr0 = 0x1002;
  920. lp->phy_addr = phy_table[card_idx];
  921. lp->switch_sig = 0;
  922. /* The RDC-specific entries in the device structure. */
  923. dev->open = &r6040_open;
  924. dev->hard_start_xmit = &r6040_start_xmit;
  925. dev->stop = &r6040_close;
  926. dev->get_stats = r6040_get_stats;
  927. dev->set_multicast_list = &r6040_multicast_list;
  928. dev->do_ioctl = &r6040_ioctl;
  929. dev->ethtool_ops = &netdev_ethtool_ops;
  930. dev->tx_timeout = &r6040_tx_timeout;
  931. dev->watchdog_timeo = TX_TIMEOUT;
  932. #ifdef CONFIG_NET_POLL_CONTROLLER
  933. dev->poll_controller = r6040_poll_controller;
  934. #endif
  935. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  936. lp->mii_if.dev = dev;
  937. lp->mii_if.mdio_read = r6040_mdio_read;
  938. lp->mii_if.mdio_write = r6040_mdio_write;
  939. lp->mii_if.phy_id = lp->phy_addr;
  940. lp->mii_if.phy_id_mask = 0x1f;
  941. lp->mii_if.reg_num_mask = 0x1f;
  942. /* Register net device. After this dev->name assign */
  943. err = register_netdev(dev);
  944. if (err) {
  945. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  946. goto err_out_res;
  947. }
  948. return 0;
  949. err_out_res:
  950. pci_release_regions(pdev);
  951. err_out_disable:
  952. pci_disable_device(pdev);
  953. pci_set_drvdata(pdev, NULL);
  954. free_netdev(dev);
  955. return err;
  956. }
  957. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  958. {
  959. struct net_device *dev = pci_get_drvdata(pdev);
  960. unregister_netdev(dev);
  961. pci_release_regions(pdev);
  962. free_netdev(dev);
  963. pci_disable_device(pdev);
  964. pci_set_drvdata(pdev, NULL);
  965. }
  966. static struct pci_device_id r6040_pci_tbl[] = {
  967. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  968. { 0 }
  969. };
  970. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  971. static struct pci_driver r6040_driver = {
  972. .name = DRV_NAME,
  973. .id_table = r6040_pci_tbl,
  974. .probe = r6040_init_one,
  975. .remove = __devexit_p(r6040_remove_one),
  976. };
  977. static int __init r6040_init(void)
  978. {
  979. return pci_register_driver(&r6040_driver);
  980. }
  981. static void __exit r6040_cleanup(void)
  982. {
  983. pci_unregister_driver(&r6040_driver);
  984. }
  985. module_init(r6040_init);
  986. module_exit(r6040_cleanup);