talitos.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. /* request fifo */
  93. struct talitos_request *fifo;
  94. /* number of requests pending in channel h/w fifo */
  95. atomic_t submit_count ____cacheline_aligned;
  96. /* request submission (head) lock */
  97. spinlock_t head_lock ____cacheline_aligned;
  98. /* index to next free descriptor request */
  99. int head;
  100. /* request release (tail) lock */
  101. spinlock_t tail_lock ____cacheline_aligned;
  102. /* index to next in-progress/done descriptor request */
  103. int tail;
  104. };
  105. struct talitos_private {
  106. struct device *dev;
  107. struct platform_device *ofdev;
  108. void __iomem *reg;
  109. int irq;
  110. /* SEC version geometry (from device tree node) */
  111. unsigned int num_channels;
  112. unsigned int chfifo_len;
  113. unsigned int exec_units;
  114. unsigned int desc_types;
  115. /* SEC Compatibility info */
  116. unsigned long features;
  117. /*
  118. * length of the request fifo
  119. * fifo_len is chfifo_len rounded up to next power of 2
  120. * so we can use bitwise ops to wrap
  121. */
  122. unsigned int fifo_len;
  123. struct talitos_channel *chan;
  124. /* next channel to be assigned next incoming descriptor */
  125. atomic_t last_chan ____cacheline_aligned;
  126. /* request callback tasklet */
  127. struct tasklet_struct done_task;
  128. /* list of registered algorithms */
  129. struct list_head alg_list;
  130. /* hwrng device */
  131. struct hwrng rng;
  132. };
  133. /* .features flag */
  134. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  135. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  136. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  137. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  138. {
  139. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  140. talitos_ptr->eptr = upper_32_bits(dma_addr);
  141. }
  142. /*
  143. * map virtual single (contiguous) pointer to h/w descriptor pointer
  144. */
  145. static void map_single_talitos_ptr(struct device *dev,
  146. struct talitos_ptr *talitos_ptr,
  147. unsigned short len, void *data,
  148. unsigned char extent,
  149. enum dma_data_direction dir)
  150. {
  151. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  152. talitos_ptr->len = cpu_to_be16(len);
  153. to_talitos_ptr(talitos_ptr, dma_addr);
  154. talitos_ptr->j_extent = extent;
  155. }
  156. /*
  157. * unmap bus single (contiguous) h/w descriptor pointer
  158. */
  159. static void unmap_single_talitos_ptr(struct device *dev,
  160. struct talitos_ptr *talitos_ptr,
  161. enum dma_data_direction dir)
  162. {
  163. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  164. be16_to_cpu(talitos_ptr->len), dir);
  165. }
  166. static int reset_channel(struct device *dev, int ch)
  167. {
  168. struct talitos_private *priv = dev_get_drvdata(dev);
  169. unsigned int timeout = TALITOS_TIMEOUT;
  170. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  171. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  172. && --timeout)
  173. cpu_relax();
  174. if (timeout == 0) {
  175. dev_err(dev, "failed to reset channel %d\n", ch);
  176. return -EIO;
  177. }
  178. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  179. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  180. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  181. /* and ICCR writeback, if available */
  182. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  183. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  184. TALITOS_CCCR_LO_IWSE);
  185. return 0;
  186. }
  187. static int reset_device(struct device *dev)
  188. {
  189. struct talitos_private *priv = dev_get_drvdata(dev);
  190. unsigned int timeout = TALITOS_TIMEOUT;
  191. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  192. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  193. && --timeout)
  194. cpu_relax();
  195. if (timeout == 0) {
  196. dev_err(dev, "failed to reset device\n");
  197. return -EIO;
  198. }
  199. return 0;
  200. }
  201. /*
  202. * Reset and initialize the device
  203. */
  204. static int init_device(struct device *dev)
  205. {
  206. struct talitos_private *priv = dev_get_drvdata(dev);
  207. int ch, err;
  208. /*
  209. * Master reset
  210. * errata documentation: warning: certain SEC interrupts
  211. * are not fully cleared by writing the MCR:SWR bit,
  212. * set bit twice to completely reset
  213. */
  214. err = reset_device(dev);
  215. if (err)
  216. return err;
  217. err = reset_device(dev);
  218. if (err)
  219. return err;
  220. /* reset channels */
  221. for (ch = 0; ch < priv->num_channels; ch++) {
  222. err = reset_channel(dev, ch);
  223. if (err)
  224. return err;
  225. }
  226. /* enable channel done and error interrupts */
  227. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  228. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  229. /* disable integrity check error interrupts (use writeback instead) */
  230. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  231. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  232. TALITOS_MDEUICR_LO_ICE);
  233. return 0;
  234. }
  235. /**
  236. * talitos_submit - submits a descriptor to the device for processing
  237. * @dev: the SEC device to be used
  238. * @ch: the SEC device channel to be used
  239. * @desc: the descriptor to be processed by the device
  240. * @callback: whom to call when processing is complete
  241. * @context: a handle for use by caller (optional)
  242. *
  243. * desc must contain valid dma-mapped (bus physical) address pointers.
  244. * callback must check err and feedback in descriptor header
  245. * for device processing status.
  246. */
  247. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  248. void (*callback)(struct device *dev,
  249. struct talitos_desc *desc,
  250. void *context, int error),
  251. void *context)
  252. {
  253. struct talitos_private *priv = dev_get_drvdata(dev);
  254. struct talitos_request *request;
  255. unsigned long flags;
  256. int head;
  257. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  258. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  259. /* h/w fifo is full */
  260. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  261. return -EAGAIN;
  262. }
  263. head = priv->chan[ch].head;
  264. request = &priv->chan[ch].fifo[head];
  265. /* map descriptor and save caller data */
  266. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  267. DMA_BIDIRECTIONAL);
  268. request->callback = callback;
  269. request->context = context;
  270. /* increment fifo head */
  271. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  272. smp_wmb();
  273. request->desc = desc;
  274. /* GO! */
  275. wmb();
  276. out_be32(priv->reg + TALITOS_FF(ch), upper_32_bits(request->dma_desc));
  277. out_be32(priv->reg + TALITOS_FF_LO(ch),
  278. lower_32_bits(request->dma_desc));
  279. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  280. return -EINPROGRESS;
  281. }
  282. /*
  283. * process what was done, notify callback of error if not
  284. */
  285. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  286. {
  287. struct talitos_private *priv = dev_get_drvdata(dev);
  288. struct talitos_request *request, saved_req;
  289. unsigned long flags;
  290. int tail, status;
  291. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  292. tail = priv->chan[ch].tail;
  293. while (priv->chan[ch].fifo[tail].desc) {
  294. request = &priv->chan[ch].fifo[tail];
  295. /* descriptors with their done bits set don't get the error */
  296. rmb();
  297. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  298. status = 0;
  299. else
  300. if (!error)
  301. break;
  302. else
  303. status = error;
  304. dma_unmap_single(dev, request->dma_desc,
  305. sizeof(struct talitos_desc),
  306. DMA_BIDIRECTIONAL);
  307. /* copy entries so we can call callback outside lock */
  308. saved_req.desc = request->desc;
  309. saved_req.callback = request->callback;
  310. saved_req.context = request->context;
  311. /* release request entry in fifo */
  312. smp_wmb();
  313. request->desc = NULL;
  314. /* increment fifo tail */
  315. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  316. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  317. atomic_dec(&priv->chan[ch].submit_count);
  318. saved_req.callback(dev, saved_req.desc, saved_req.context,
  319. status);
  320. /* channel may resume processing in single desc error case */
  321. if (error && !reset_ch && status == error)
  322. return;
  323. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  324. tail = priv->chan[ch].tail;
  325. }
  326. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  327. }
  328. /*
  329. * process completed requests for channels that have done status
  330. */
  331. static void talitos_done(unsigned long data)
  332. {
  333. struct device *dev = (struct device *)data;
  334. struct talitos_private *priv = dev_get_drvdata(dev);
  335. int ch;
  336. for (ch = 0; ch < priv->num_channels; ch++)
  337. flush_channel(dev, ch, 0, 0);
  338. /* At this point, all completed channels have been processed.
  339. * Unmask done interrupts for channels completed later on.
  340. */
  341. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  342. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  343. }
  344. /*
  345. * locate current (offending) descriptor
  346. */
  347. static struct talitos_desc *current_desc(struct device *dev, int ch)
  348. {
  349. struct talitos_private *priv = dev_get_drvdata(dev);
  350. int tail = priv->chan[ch].tail;
  351. dma_addr_t cur_desc;
  352. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  353. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  354. tail = (tail + 1) & (priv->fifo_len - 1);
  355. if (tail == priv->chan[ch].tail) {
  356. dev_err(dev, "couldn't locate current descriptor\n");
  357. return NULL;
  358. }
  359. }
  360. return priv->chan[ch].fifo[tail].desc;
  361. }
  362. /*
  363. * user diagnostics; report root cause of error based on execution unit status
  364. */
  365. static void report_eu_error(struct device *dev, int ch,
  366. struct talitos_desc *desc)
  367. {
  368. struct talitos_private *priv = dev_get_drvdata(dev);
  369. int i;
  370. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  371. case DESC_HDR_SEL0_AFEU:
  372. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  373. in_be32(priv->reg + TALITOS_AFEUISR),
  374. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  375. break;
  376. case DESC_HDR_SEL0_DEU:
  377. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  378. in_be32(priv->reg + TALITOS_DEUISR),
  379. in_be32(priv->reg + TALITOS_DEUISR_LO));
  380. break;
  381. case DESC_HDR_SEL0_MDEUA:
  382. case DESC_HDR_SEL0_MDEUB:
  383. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  384. in_be32(priv->reg + TALITOS_MDEUISR),
  385. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  386. break;
  387. case DESC_HDR_SEL0_RNG:
  388. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  389. in_be32(priv->reg + TALITOS_RNGUISR),
  390. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  391. break;
  392. case DESC_HDR_SEL0_PKEU:
  393. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  394. in_be32(priv->reg + TALITOS_PKEUISR),
  395. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  396. break;
  397. case DESC_HDR_SEL0_AESU:
  398. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  399. in_be32(priv->reg + TALITOS_AESUISR),
  400. in_be32(priv->reg + TALITOS_AESUISR_LO));
  401. break;
  402. case DESC_HDR_SEL0_CRCU:
  403. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  404. in_be32(priv->reg + TALITOS_CRCUISR),
  405. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  406. break;
  407. case DESC_HDR_SEL0_KEU:
  408. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  409. in_be32(priv->reg + TALITOS_KEUISR),
  410. in_be32(priv->reg + TALITOS_KEUISR_LO));
  411. break;
  412. }
  413. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  414. case DESC_HDR_SEL1_MDEUA:
  415. case DESC_HDR_SEL1_MDEUB:
  416. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  417. in_be32(priv->reg + TALITOS_MDEUISR),
  418. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  419. break;
  420. case DESC_HDR_SEL1_CRCU:
  421. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  422. in_be32(priv->reg + TALITOS_CRCUISR),
  423. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  424. break;
  425. }
  426. for (i = 0; i < 8; i++)
  427. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  428. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  429. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  430. }
  431. /*
  432. * recover from error interrupts
  433. */
  434. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  435. {
  436. struct device *dev = (struct device *)data;
  437. struct talitos_private *priv = dev_get_drvdata(dev);
  438. unsigned int timeout = TALITOS_TIMEOUT;
  439. int ch, error, reset_dev = 0, reset_ch = 0;
  440. u32 v, v_lo;
  441. for (ch = 0; ch < priv->num_channels; ch++) {
  442. /* skip channels without errors */
  443. if (!(isr & (1 << (ch * 2 + 1))))
  444. continue;
  445. error = -EINVAL;
  446. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  447. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  448. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  449. dev_err(dev, "double fetch fifo overflow error\n");
  450. error = -EAGAIN;
  451. reset_ch = 1;
  452. }
  453. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  454. /* h/w dropped descriptor */
  455. dev_err(dev, "single fetch fifo overflow error\n");
  456. error = -EAGAIN;
  457. }
  458. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  459. dev_err(dev, "master data transfer error\n");
  460. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  461. dev_err(dev, "s/g data length zero error\n");
  462. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  463. dev_err(dev, "fetch pointer zero error\n");
  464. if (v_lo & TALITOS_CCPSR_LO_IDH)
  465. dev_err(dev, "illegal descriptor header error\n");
  466. if (v_lo & TALITOS_CCPSR_LO_IEU)
  467. dev_err(dev, "invalid execution unit error\n");
  468. if (v_lo & TALITOS_CCPSR_LO_EU)
  469. report_eu_error(dev, ch, current_desc(dev, ch));
  470. if (v_lo & TALITOS_CCPSR_LO_GB)
  471. dev_err(dev, "gather boundary error\n");
  472. if (v_lo & TALITOS_CCPSR_LO_GRL)
  473. dev_err(dev, "gather return/length error\n");
  474. if (v_lo & TALITOS_CCPSR_LO_SB)
  475. dev_err(dev, "scatter boundary error\n");
  476. if (v_lo & TALITOS_CCPSR_LO_SRL)
  477. dev_err(dev, "scatter return/length error\n");
  478. flush_channel(dev, ch, error, reset_ch);
  479. if (reset_ch) {
  480. reset_channel(dev, ch);
  481. } else {
  482. setbits32(priv->reg + TALITOS_CCCR(ch),
  483. TALITOS_CCCR_CONT);
  484. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  485. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  486. TALITOS_CCCR_CONT) && --timeout)
  487. cpu_relax();
  488. if (timeout == 0) {
  489. dev_err(dev, "failed to restart channel %d\n",
  490. ch);
  491. reset_dev = 1;
  492. }
  493. }
  494. }
  495. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  496. dev_err(dev, "done overflow, internal time out, or rngu error: "
  497. "ISR 0x%08x_%08x\n", isr, isr_lo);
  498. /* purge request queues */
  499. for (ch = 0; ch < priv->num_channels; ch++)
  500. flush_channel(dev, ch, -EIO, 1);
  501. /* reset and reinitialize the device */
  502. init_device(dev);
  503. }
  504. }
  505. static irqreturn_t talitos_interrupt(int irq, void *data)
  506. {
  507. struct device *dev = data;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. u32 isr, isr_lo;
  510. isr = in_be32(priv->reg + TALITOS_ISR);
  511. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  512. /* Acknowledge interrupt */
  513. out_be32(priv->reg + TALITOS_ICR, isr);
  514. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  515. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  516. talitos_error((unsigned long)data, isr, isr_lo);
  517. else
  518. if (likely(isr & TALITOS_ISR_CHDONE)) {
  519. /* mask further done interrupts. */
  520. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  521. /* done_task will unmask done interrupts at exit */
  522. tasklet_schedule(&priv->done_task);
  523. }
  524. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  525. }
  526. /*
  527. * hwrng
  528. */
  529. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  530. {
  531. struct device *dev = (struct device *)rng->priv;
  532. struct talitos_private *priv = dev_get_drvdata(dev);
  533. u32 ofl;
  534. int i;
  535. for (i = 0; i < 20; i++) {
  536. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  537. TALITOS_RNGUSR_LO_OFL;
  538. if (ofl || !wait)
  539. break;
  540. udelay(10);
  541. }
  542. return !!ofl;
  543. }
  544. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  545. {
  546. struct device *dev = (struct device *)rng->priv;
  547. struct talitos_private *priv = dev_get_drvdata(dev);
  548. /* rng fifo requires 64-bit accesses */
  549. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  550. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  551. return sizeof(u32);
  552. }
  553. static int talitos_rng_init(struct hwrng *rng)
  554. {
  555. struct device *dev = (struct device *)rng->priv;
  556. struct talitos_private *priv = dev_get_drvdata(dev);
  557. unsigned int timeout = TALITOS_TIMEOUT;
  558. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  559. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  560. && --timeout)
  561. cpu_relax();
  562. if (timeout == 0) {
  563. dev_err(dev, "failed to reset rng hw\n");
  564. return -ENODEV;
  565. }
  566. /* start generating */
  567. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  568. return 0;
  569. }
  570. static int talitos_register_rng(struct device *dev)
  571. {
  572. struct talitos_private *priv = dev_get_drvdata(dev);
  573. priv->rng.name = dev_driver_string(dev),
  574. priv->rng.init = talitos_rng_init,
  575. priv->rng.data_present = talitos_rng_data_present,
  576. priv->rng.data_read = talitos_rng_data_read,
  577. priv->rng.priv = (unsigned long)dev;
  578. return hwrng_register(&priv->rng);
  579. }
  580. static void talitos_unregister_rng(struct device *dev)
  581. {
  582. struct talitos_private *priv = dev_get_drvdata(dev);
  583. hwrng_unregister(&priv->rng);
  584. }
  585. /*
  586. * crypto alg
  587. */
  588. #define TALITOS_CRA_PRIORITY 3000
  589. #define TALITOS_MAX_KEY_SIZE 64
  590. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  591. #define MD5_BLOCK_SIZE 64
  592. struct talitos_ctx {
  593. struct device *dev;
  594. int ch;
  595. __be32 desc_hdr_template;
  596. u8 key[TALITOS_MAX_KEY_SIZE];
  597. u8 iv[TALITOS_MAX_IV_LENGTH];
  598. unsigned int keylen;
  599. unsigned int enckeylen;
  600. unsigned int authkeylen;
  601. unsigned int authsize;
  602. };
  603. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  604. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  605. struct talitos_ahash_req_ctx {
  606. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  607. unsigned int hw_context_size;
  608. u8 buf[HASH_MAX_BLOCK_SIZE];
  609. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  610. unsigned int swinit;
  611. unsigned int first;
  612. unsigned int last;
  613. unsigned int to_hash_later;
  614. u64 nbuf;
  615. struct scatterlist bufsl[2];
  616. struct scatterlist *psrc;
  617. };
  618. static int aead_setauthsize(struct crypto_aead *authenc,
  619. unsigned int authsize)
  620. {
  621. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  622. ctx->authsize = authsize;
  623. return 0;
  624. }
  625. static int aead_setkey(struct crypto_aead *authenc,
  626. const u8 *key, unsigned int keylen)
  627. {
  628. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  629. struct rtattr *rta = (void *)key;
  630. struct crypto_authenc_key_param *param;
  631. unsigned int authkeylen;
  632. unsigned int enckeylen;
  633. if (!RTA_OK(rta, keylen))
  634. goto badkey;
  635. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  636. goto badkey;
  637. if (RTA_PAYLOAD(rta) < sizeof(*param))
  638. goto badkey;
  639. param = RTA_DATA(rta);
  640. enckeylen = be32_to_cpu(param->enckeylen);
  641. key += RTA_ALIGN(rta->rta_len);
  642. keylen -= RTA_ALIGN(rta->rta_len);
  643. if (keylen < enckeylen)
  644. goto badkey;
  645. authkeylen = keylen - enckeylen;
  646. if (keylen > TALITOS_MAX_KEY_SIZE)
  647. goto badkey;
  648. memcpy(&ctx->key, key, keylen);
  649. ctx->keylen = keylen;
  650. ctx->enckeylen = enckeylen;
  651. ctx->authkeylen = authkeylen;
  652. return 0;
  653. badkey:
  654. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  655. return -EINVAL;
  656. }
  657. /*
  658. * talitos_edesc - s/w-extended descriptor
  659. * @src_nents: number of segments in input scatterlist
  660. * @dst_nents: number of segments in output scatterlist
  661. * @dma_len: length of dma mapped link_tbl space
  662. * @dma_link_tbl: bus physical address of link_tbl
  663. * @desc: h/w descriptor
  664. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  665. *
  666. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  667. * is greater than 1, an integrity check value is concatenated to the end
  668. * of link_tbl data
  669. */
  670. struct talitos_edesc {
  671. int src_nents;
  672. int dst_nents;
  673. int src_is_chained;
  674. int dst_is_chained;
  675. int dma_len;
  676. dma_addr_t dma_link_tbl;
  677. struct talitos_desc desc;
  678. struct talitos_ptr link_tbl[0];
  679. };
  680. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  681. unsigned int nents, enum dma_data_direction dir,
  682. int chained)
  683. {
  684. if (unlikely(chained))
  685. while (sg) {
  686. dma_map_sg(dev, sg, 1, dir);
  687. sg = scatterwalk_sg_next(sg);
  688. }
  689. else
  690. dma_map_sg(dev, sg, nents, dir);
  691. return nents;
  692. }
  693. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  694. enum dma_data_direction dir)
  695. {
  696. while (sg) {
  697. dma_unmap_sg(dev, sg, 1, dir);
  698. sg = scatterwalk_sg_next(sg);
  699. }
  700. }
  701. static void talitos_sg_unmap(struct device *dev,
  702. struct talitos_edesc *edesc,
  703. struct scatterlist *src,
  704. struct scatterlist *dst)
  705. {
  706. unsigned int src_nents = edesc->src_nents ? : 1;
  707. unsigned int dst_nents = edesc->dst_nents ? : 1;
  708. if (src != dst) {
  709. if (edesc->src_is_chained)
  710. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  711. else
  712. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  713. if (dst) {
  714. if (edesc->dst_is_chained)
  715. talitos_unmap_sg_chain(dev, dst,
  716. DMA_FROM_DEVICE);
  717. else
  718. dma_unmap_sg(dev, dst, dst_nents,
  719. DMA_FROM_DEVICE);
  720. }
  721. } else
  722. if (edesc->src_is_chained)
  723. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  724. else
  725. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  726. }
  727. static void ipsec_esp_unmap(struct device *dev,
  728. struct talitos_edesc *edesc,
  729. struct aead_request *areq)
  730. {
  731. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  732. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  733. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  734. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  735. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  736. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  737. if (edesc->dma_len)
  738. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  739. DMA_BIDIRECTIONAL);
  740. }
  741. /*
  742. * ipsec_esp descriptor callbacks
  743. */
  744. static void ipsec_esp_encrypt_done(struct device *dev,
  745. struct talitos_desc *desc, void *context,
  746. int err)
  747. {
  748. struct aead_request *areq = context;
  749. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  750. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  751. struct talitos_edesc *edesc;
  752. struct scatterlist *sg;
  753. void *icvdata;
  754. edesc = container_of(desc, struct talitos_edesc, desc);
  755. ipsec_esp_unmap(dev, edesc, areq);
  756. /* copy the generated ICV to dst */
  757. if (edesc->dma_len) {
  758. icvdata = &edesc->link_tbl[edesc->src_nents +
  759. edesc->dst_nents + 2];
  760. sg = sg_last(areq->dst, edesc->dst_nents);
  761. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  762. icvdata, ctx->authsize);
  763. }
  764. kfree(edesc);
  765. aead_request_complete(areq, err);
  766. }
  767. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  768. struct talitos_desc *desc,
  769. void *context, int err)
  770. {
  771. struct aead_request *req = context;
  772. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  773. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  774. struct talitos_edesc *edesc;
  775. struct scatterlist *sg;
  776. void *icvdata;
  777. edesc = container_of(desc, struct talitos_edesc, desc);
  778. ipsec_esp_unmap(dev, edesc, req);
  779. if (!err) {
  780. /* auth check */
  781. if (edesc->dma_len)
  782. icvdata = &edesc->link_tbl[edesc->src_nents +
  783. edesc->dst_nents + 2];
  784. else
  785. icvdata = &edesc->link_tbl[0];
  786. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  787. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  788. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  789. }
  790. kfree(edesc);
  791. aead_request_complete(req, err);
  792. }
  793. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  794. struct talitos_desc *desc,
  795. void *context, int err)
  796. {
  797. struct aead_request *req = context;
  798. struct talitos_edesc *edesc;
  799. edesc = container_of(desc, struct talitos_edesc, desc);
  800. ipsec_esp_unmap(dev, edesc, req);
  801. /* check ICV auth status */
  802. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  803. DESC_HDR_LO_ICCR1_PASS))
  804. err = -EBADMSG;
  805. kfree(edesc);
  806. aead_request_complete(req, err);
  807. }
  808. /*
  809. * convert scatterlist to SEC h/w link table format
  810. * stop at cryptlen bytes
  811. */
  812. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  813. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  814. {
  815. int n_sg = sg_count;
  816. while (n_sg--) {
  817. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  818. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  819. link_tbl_ptr->j_extent = 0;
  820. link_tbl_ptr++;
  821. cryptlen -= sg_dma_len(sg);
  822. sg = scatterwalk_sg_next(sg);
  823. }
  824. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  825. link_tbl_ptr--;
  826. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  827. /* Empty this entry, and move to previous one */
  828. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  829. link_tbl_ptr->len = 0;
  830. sg_count--;
  831. link_tbl_ptr--;
  832. }
  833. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  834. + cryptlen);
  835. /* tag end of link table */
  836. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  837. return sg_count;
  838. }
  839. /*
  840. * fill in and submit ipsec_esp descriptor
  841. */
  842. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  843. u8 *giv, u64 seq,
  844. void (*callback) (struct device *dev,
  845. struct talitos_desc *desc,
  846. void *context, int error))
  847. {
  848. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  849. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  850. struct device *dev = ctx->dev;
  851. struct talitos_desc *desc = &edesc->desc;
  852. unsigned int cryptlen = areq->cryptlen;
  853. unsigned int authsize = ctx->authsize;
  854. unsigned int ivsize = crypto_aead_ivsize(aead);
  855. int sg_count, ret;
  856. int sg_link_tbl_len;
  857. /* hmac key */
  858. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  859. 0, DMA_TO_DEVICE);
  860. /* hmac data */
  861. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  862. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  863. /* cipher iv */
  864. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  865. DMA_TO_DEVICE);
  866. /* cipher key */
  867. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  868. (char *)&ctx->key + ctx->authkeylen, 0,
  869. DMA_TO_DEVICE);
  870. /*
  871. * cipher in
  872. * map and adjust cipher len to aead request cryptlen.
  873. * extent is bytes of HMAC postpended to ciphertext,
  874. * typically 12 for ipsec
  875. */
  876. desc->ptr[4].len = cpu_to_be16(cryptlen);
  877. desc->ptr[4].j_extent = authsize;
  878. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  879. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  880. : DMA_TO_DEVICE,
  881. edesc->src_is_chained);
  882. if (sg_count == 1) {
  883. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  884. } else {
  885. sg_link_tbl_len = cryptlen;
  886. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  887. sg_link_tbl_len = cryptlen + authsize;
  888. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  889. &edesc->link_tbl[0]);
  890. if (sg_count > 1) {
  891. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  892. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  893. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  894. edesc->dma_len,
  895. DMA_BIDIRECTIONAL);
  896. } else {
  897. /* Only one segment now, so no link tbl needed */
  898. to_talitos_ptr(&desc->ptr[4],
  899. sg_dma_address(areq->src));
  900. }
  901. }
  902. /* cipher out */
  903. desc->ptr[5].len = cpu_to_be16(cryptlen);
  904. desc->ptr[5].j_extent = authsize;
  905. if (areq->src != areq->dst)
  906. sg_count = talitos_map_sg(dev, areq->dst,
  907. edesc->dst_nents ? : 1,
  908. DMA_FROM_DEVICE,
  909. edesc->dst_is_chained);
  910. if (sg_count == 1) {
  911. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  912. } else {
  913. struct talitos_ptr *link_tbl_ptr =
  914. &edesc->link_tbl[edesc->src_nents + 1];
  915. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  916. (edesc->src_nents + 1) *
  917. sizeof(struct talitos_ptr));
  918. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  919. link_tbl_ptr);
  920. /* Add an entry to the link table for ICV data */
  921. link_tbl_ptr += sg_count - 1;
  922. link_tbl_ptr->j_extent = 0;
  923. sg_count++;
  924. link_tbl_ptr++;
  925. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  926. link_tbl_ptr->len = cpu_to_be16(authsize);
  927. /* icv data follows link tables */
  928. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  929. (edesc->src_nents + edesc->dst_nents + 2) *
  930. sizeof(struct talitos_ptr));
  931. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  932. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  933. edesc->dma_len, DMA_BIDIRECTIONAL);
  934. }
  935. /* iv out */
  936. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  937. DMA_FROM_DEVICE);
  938. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  939. if (ret != -EINPROGRESS) {
  940. ipsec_esp_unmap(dev, edesc, areq);
  941. kfree(edesc);
  942. }
  943. return ret;
  944. }
  945. /*
  946. * derive number of elements in scatterlist
  947. */
  948. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  949. {
  950. struct scatterlist *sg = sg_list;
  951. int sg_nents = 0;
  952. *chained = 0;
  953. while (nbytes > 0) {
  954. sg_nents++;
  955. nbytes -= sg->length;
  956. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  957. *chained = 1;
  958. sg = scatterwalk_sg_next(sg);
  959. }
  960. return sg_nents;
  961. }
  962. /**
  963. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  964. * @sgl: The SG list
  965. * @nents: Number of SG entries
  966. * @buf: Where to copy to
  967. * @buflen: The number of bytes to copy
  968. * @skip: The number of bytes to skip before copying.
  969. * Note: skip + buflen should equal SG total size.
  970. *
  971. * Returns the number of copied bytes.
  972. *
  973. **/
  974. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  975. void *buf, size_t buflen, unsigned int skip)
  976. {
  977. unsigned int offset = 0;
  978. unsigned int boffset = 0;
  979. struct sg_mapping_iter miter;
  980. unsigned long flags;
  981. unsigned int sg_flags = SG_MITER_ATOMIC;
  982. size_t total_buffer = buflen + skip;
  983. sg_flags |= SG_MITER_FROM_SG;
  984. sg_miter_start(&miter, sgl, nents, sg_flags);
  985. local_irq_save(flags);
  986. while (sg_miter_next(&miter) && offset < total_buffer) {
  987. unsigned int len;
  988. unsigned int ignore;
  989. if ((offset + miter.length) > skip) {
  990. if (offset < skip) {
  991. /* Copy part of this segment */
  992. ignore = skip - offset;
  993. len = miter.length - ignore;
  994. if (boffset + len > buflen)
  995. len = buflen - boffset;
  996. memcpy(buf + boffset, miter.addr + ignore, len);
  997. } else {
  998. /* Copy all of this segment (up to buflen) */
  999. len = miter.length;
  1000. if (boffset + len > buflen)
  1001. len = buflen - boffset;
  1002. memcpy(buf + boffset, miter.addr, len);
  1003. }
  1004. boffset += len;
  1005. }
  1006. offset += miter.length;
  1007. }
  1008. sg_miter_stop(&miter);
  1009. local_irq_restore(flags);
  1010. return boffset;
  1011. }
  1012. /*
  1013. * allocate and map the extended descriptor
  1014. */
  1015. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1016. struct scatterlist *src,
  1017. struct scatterlist *dst,
  1018. int hash_result,
  1019. unsigned int cryptlen,
  1020. unsigned int authsize,
  1021. int icv_stashing,
  1022. u32 cryptoflags)
  1023. {
  1024. struct talitos_edesc *edesc;
  1025. int src_nents, dst_nents, alloc_len, dma_len;
  1026. int src_chained, dst_chained = 0;
  1027. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1028. GFP_ATOMIC;
  1029. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1030. dev_err(dev, "length exceeds h/w max limit\n");
  1031. return ERR_PTR(-EINVAL);
  1032. }
  1033. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1034. src_nents = (src_nents == 1) ? 0 : src_nents;
  1035. if (hash_result) {
  1036. dst_nents = 0;
  1037. } else {
  1038. if (dst == src) {
  1039. dst_nents = src_nents;
  1040. } else {
  1041. dst_nents = sg_count(dst, cryptlen + authsize,
  1042. &dst_chained);
  1043. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1044. }
  1045. }
  1046. /*
  1047. * allocate space for base edesc plus the link tables,
  1048. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1049. * and the ICV data itself
  1050. */
  1051. alloc_len = sizeof(struct talitos_edesc);
  1052. if (src_nents || dst_nents) {
  1053. dma_len = (src_nents + dst_nents + 2) *
  1054. sizeof(struct talitos_ptr) + authsize;
  1055. alloc_len += dma_len;
  1056. } else {
  1057. dma_len = 0;
  1058. alloc_len += icv_stashing ? authsize : 0;
  1059. }
  1060. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1061. if (!edesc) {
  1062. dev_err(dev, "could not allocate edescriptor\n");
  1063. return ERR_PTR(-ENOMEM);
  1064. }
  1065. edesc->src_nents = src_nents;
  1066. edesc->dst_nents = dst_nents;
  1067. edesc->src_is_chained = src_chained;
  1068. edesc->dst_is_chained = dst_chained;
  1069. edesc->dma_len = dma_len;
  1070. if (dma_len)
  1071. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1072. edesc->dma_len,
  1073. DMA_BIDIRECTIONAL);
  1074. return edesc;
  1075. }
  1076. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1077. int icv_stashing)
  1078. {
  1079. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1080. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1081. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1082. areq->cryptlen, ctx->authsize, icv_stashing,
  1083. areq->base.flags);
  1084. }
  1085. static int aead_encrypt(struct aead_request *req)
  1086. {
  1087. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1088. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1089. struct talitos_edesc *edesc;
  1090. /* allocate extended descriptor */
  1091. edesc = aead_edesc_alloc(req, 0);
  1092. if (IS_ERR(edesc))
  1093. return PTR_ERR(edesc);
  1094. /* set encrypt */
  1095. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1096. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1097. }
  1098. static int aead_decrypt(struct aead_request *req)
  1099. {
  1100. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1101. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1102. unsigned int authsize = ctx->authsize;
  1103. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1104. struct talitos_edesc *edesc;
  1105. struct scatterlist *sg;
  1106. void *icvdata;
  1107. req->cryptlen -= authsize;
  1108. /* allocate extended descriptor */
  1109. edesc = aead_edesc_alloc(req, 1);
  1110. if (IS_ERR(edesc))
  1111. return PTR_ERR(edesc);
  1112. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1113. ((!edesc->src_nents && !edesc->dst_nents) ||
  1114. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1115. /* decrypt and check the ICV */
  1116. edesc->desc.hdr = ctx->desc_hdr_template |
  1117. DESC_HDR_DIR_INBOUND |
  1118. DESC_HDR_MODE1_MDEU_CICV;
  1119. /* reset integrity check result bits */
  1120. edesc->desc.hdr_lo = 0;
  1121. return ipsec_esp(edesc, req, NULL, 0,
  1122. ipsec_esp_decrypt_hwauth_done);
  1123. }
  1124. /* Have to check the ICV with software */
  1125. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1126. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1127. if (edesc->dma_len)
  1128. icvdata = &edesc->link_tbl[edesc->src_nents +
  1129. edesc->dst_nents + 2];
  1130. else
  1131. icvdata = &edesc->link_tbl[0];
  1132. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1133. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1134. ctx->authsize);
  1135. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1136. }
  1137. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1138. {
  1139. struct aead_request *areq = &req->areq;
  1140. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1141. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1142. struct talitos_edesc *edesc;
  1143. /* allocate extended descriptor */
  1144. edesc = aead_edesc_alloc(areq, 0);
  1145. if (IS_ERR(edesc))
  1146. return PTR_ERR(edesc);
  1147. /* set encrypt */
  1148. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1149. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1150. /* avoid consecutive packets going out with same IV */
  1151. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1152. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1153. ipsec_esp_encrypt_done);
  1154. }
  1155. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1156. const u8 *key, unsigned int keylen)
  1157. {
  1158. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1159. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1160. if (keylen > TALITOS_MAX_KEY_SIZE)
  1161. goto badkey;
  1162. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1163. goto badkey;
  1164. memcpy(&ctx->key, key, keylen);
  1165. ctx->keylen = keylen;
  1166. return 0;
  1167. badkey:
  1168. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1169. return -EINVAL;
  1170. }
  1171. static void common_nonsnoop_unmap(struct device *dev,
  1172. struct talitos_edesc *edesc,
  1173. struct ablkcipher_request *areq)
  1174. {
  1175. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1176. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1177. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1178. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1179. if (edesc->dma_len)
  1180. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1181. DMA_BIDIRECTIONAL);
  1182. }
  1183. static void ablkcipher_done(struct device *dev,
  1184. struct talitos_desc *desc, void *context,
  1185. int err)
  1186. {
  1187. struct ablkcipher_request *areq = context;
  1188. struct talitos_edesc *edesc;
  1189. edesc = container_of(desc, struct talitos_edesc, desc);
  1190. common_nonsnoop_unmap(dev, edesc, areq);
  1191. kfree(edesc);
  1192. areq->base.complete(&areq->base, err);
  1193. }
  1194. static int common_nonsnoop(struct talitos_edesc *edesc,
  1195. struct ablkcipher_request *areq,
  1196. void (*callback) (struct device *dev,
  1197. struct talitos_desc *desc,
  1198. void *context, int error))
  1199. {
  1200. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1201. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1202. struct device *dev = ctx->dev;
  1203. struct talitos_desc *desc = &edesc->desc;
  1204. unsigned int cryptlen = areq->nbytes;
  1205. unsigned int ivsize;
  1206. int sg_count, ret;
  1207. /* first DWORD empty */
  1208. desc->ptr[0].len = 0;
  1209. to_talitos_ptr(&desc->ptr[0], 0);
  1210. desc->ptr[0].j_extent = 0;
  1211. /* cipher iv */
  1212. ivsize = crypto_ablkcipher_ivsize(cipher);
  1213. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1214. DMA_TO_DEVICE);
  1215. /* cipher key */
  1216. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1217. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1218. /*
  1219. * cipher in
  1220. */
  1221. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1222. desc->ptr[3].j_extent = 0;
  1223. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1224. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1225. : DMA_TO_DEVICE,
  1226. edesc->src_is_chained);
  1227. if (sg_count == 1) {
  1228. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1229. } else {
  1230. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1231. &edesc->link_tbl[0]);
  1232. if (sg_count > 1) {
  1233. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1234. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1235. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1236. edesc->dma_len,
  1237. DMA_BIDIRECTIONAL);
  1238. } else {
  1239. /* Only one segment now, so no link tbl needed */
  1240. to_talitos_ptr(&desc->ptr[3],
  1241. sg_dma_address(areq->src));
  1242. }
  1243. }
  1244. /* cipher out */
  1245. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1246. desc->ptr[4].j_extent = 0;
  1247. if (areq->src != areq->dst)
  1248. sg_count = talitos_map_sg(dev, areq->dst,
  1249. edesc->dst_nents ? : 1,
  1250. DMA_FROM_DEVICE,
  1251. edesc->dst_is_chained);
  1252. if (sg_count == 1) {
  1253. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1254. } else {
  1255. struct talitos_ptr *link_tbl_ptr =
  1256. &edesc->link_tbl[edesc->src_nents + 1];
  1257. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1258. (edesc->src_nents + 1) *
  1259. sizeof(struct talitos_ptr));
  1260. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1261. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1262. link_tbl_ptr);
  1263. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1264. edesc->dma_len, DMA_BIDIRECTIONAL);
  1265. }
  1266. /* iv out */
  1267. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1268. DMA_FROM_DEVICE);
  1269. /* last DWORD empty */
  1270. desc->ptr[6].len = 0;
  1271. to_talitos_ptr(&desc->ptr[6], 0);
  1272. desc->ptr[6].j_extent = 0;
  1273. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1274. if (ret != -EINPROGRESS) {
  1275. common_nonsnoop_unmap(dev, edesc, areq);
  1276. kfree(edesc);
  1277. }
  1278. return ret;
  1279. }
  1280. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1281. areq)
  1282. {
  1283. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1284. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1285. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1286. areq->nbytes, 0, 0, areq->base.flags);
  1287. }
  1288. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1289. {
  1290. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1291. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1292. struct talitos_edesc *edesc;
  1293. /* allocate extended descriptor */
  1294. edesc = ablkcipher_edesc_alloc(areq);
  1295. if (IS_ERR(edesc))
  1296. return PTR_ERR(edesc);
  1297. /* set encrypt */
  1298. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1299. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1300. }
  1301. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1302. {
  1303. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1304. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1305. struct talitos_edesc *edesc;
  1306. /* allocate extended descriptor */
  1307. edesc = ablkcipher_edesc_alloc(areq);
  1308. if (IS_ERR(edesc))
  1309. return PTR_ERR(edesc);
  1310. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1311. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1312. }
  1313. static void common_nonsnoop_hash_unmap(struct device *dev,
  1314. struct talitos_edesc *edesc,
  1315. struct ahash_request *areq)
  1316. {
  1317. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1318. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1319. /* When using hashctx-in, must unmap it. */
  1320. if (edesc->desc.ptr[1].len)
  1321. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1322. DMA_TO_DEVICE);
  1323. if (edesc->desc.ptr[2].len)
  1324. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1325. DMA_TO_DEVICE);
  1326. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1327. if (edesc->dma_len)
  1328. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1329. DMA_BIDIRECTIONAL);
  1330. }
  1331. static void ahash_done(struct device *dev,
  1332. struct talitos_desc *desc, void *context,
  1333. int err)
  1334. {
  1335. struct ahash_request *areq = context;
  1336. struct talitos_edesc *edesc =
  1337. container_of(desc, struct talitos_edesc, desc);
  1338. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1339. if (!req_ctx->last && req_ctx->to_hash_later) {
  1340. /* Position any partial block for next update/final/finup */
  1341. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1342. req_ctx->nbuf = req_ctx->to_hash_later;
  1343. }
  1344. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1345. kfree(edesc);
  1346. areq->base.complete(&areq->base, err);
  1347. }
  1348. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1349. struct ahash_request *areq, unsigned int length,
  1350. void (*callback) (struct device *dev,
  1351. struct talitos_desc *desc,
  1352. void *context, int error))
  1353. {
  1354. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1355. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1356. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1357. struct device *dev = ctx->dev;
  1358. struct talitos_desc *desc = &edesc->desc;
  1359. int sg_count, ret;
  1360. /* first DWORD empty */
  1361. desc->ptr[0] = zero_entry;
  1362. /* hash context in */
  1363. if (!req_ctx->first || req_ctx->swinit) {
  1364. map_single_talitos_ptr(dev, &desc->ptr[1],
  1365. req_ctx->hw_context_size,
  1366. (char *)req_ctx->hw_context, 0,
  1367. DMA_TO_DEVICE);
  1368. req_ctx->swinit = 0;
  1369. } else {
  1370. desc->ptr[1] = zero_entry;
  1371. /* Indicate next op is not the first. */
  1372. req_ctx->first = 0;
  1373. }
  1374. /* HMAC key */
  1375. if (ctx->keylen)
  1376. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1377. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1378. else
  1379. desc->ptr[2] = zero_entry;
  1380. /*
  1381. * data in
  1382. */
  1383. desc->ptr[3].len = cpu_to_be16(length);
  1384. desc->ptr[3].j_extent = 0;
  1385. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1386. edesc->src_nents ? : 1,
  1387. DMA_TO_DEVICE,
  1388. edesc->src_is_chained);
  1389. if (sg_count == 1) {
  1390. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1391. } else {
  1392. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1393. &edesc->link_tbl[0]);
  1394. if (sg_count > 1) {
  1395. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1396. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1397. dma_sync_single_for_device(ctx->dev,
  1398. edesc->dma_link_tbl,
  1399. edesc->dma_len,
  1400. DMA_BIDIRECTIONAL);
  1401. } else {
  1402. /* Only one segment now, so no link tbl needed */
  1403. to_talitos_ptr(&desc->ptr[3],
  1404. sg_dma_address(req_ctx->psrc));
  1405. }
  1406. }
  1407. /* fifth DWORD empty */
  1408. desc->ptr[4] = zero_entry;
  1409. /* hash/HMAC out -or- hash context out */
  1410. if (req_ctx->last)
  1411. map_single_talitos_ptr(dev, &desc->ptr[5],
  1412. crypto_ahash_digestsize(tfm),
  1413. areq->result, 0, DMA_FROM_DEVICE);
  1414. else
  1415. map_single_talitos_ptr(dev, &desc->ptr[5],
  1416. req_ctx->hw_context_size,
  1417. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1418. /* last DWORD empty */
  1419. desc->ptr[6] = zero_entry;
  1420. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1421. if (ret != -EINPROGRESS) {
  1422. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1423. kfree(edesc);
  1424. }
  1425. return ret;
  1426. }
  1427. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1428. unsigned int nbytes)
  1429. {
  1430. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1431. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1432. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1433. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1434. nbytes, 0, 0, areq->base.flags);
  1435. }
  1436. static int ahash_init(struct ahash_request *areq)
  1437. {
  1438. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1439. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1440. /* Initialize the context */
  1441. req_ctx->nbuf = 0;
  1442. req_ctx->first = 1; /* first indicates h/w must init its context */
  1443. req_ctx->swinit = 0; /* assume h/w init of context */
  1444. req_ctx->hw_context_size =
  1445. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1446. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1447. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1448. return 0;
  1449. }
  1450. /*
  1451. * on h/w without explicit sha224 support, we initialize h/w context
  1452. * manually with sha224 constants, and tell it to run sha256.
  1453. */
  1454. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1455. {
  1456. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1457. ahash_init(areq);
  1458. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1459. req_ctx->hw_context[0] = SHA224_H0;
  1460. req_ctx->hw_context[1] = SHA224_H1;
  1461. req_ctx->hw_context[2] = SHA224_H2;
  1462. req_ctx->hw_context[3] = SHA224_H3;
  1463. req_ctx->hw_context[4] = SHA224_H4;
  1464. req_ctx->hw_context[5] = SHA224_H5;
  1465. req_ctx->hw_context[6] = SHA224_H6;
  1466. req_ctx->hw_context[7] = SHA224_H7;
  1467. /* init 64-bit count */
  1468. req_ctx->hw_context[8] = 0;
  1469. req_ctx->hw_context[9] = 0;
  1470. return 0;
  1471. }
  1472. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1473. {
  1474. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1475. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1476. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1477. struct talitos_edesc *edesc;
  1478. unsigned int blocksize =
  1479. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1480. unsigned int nbytes_to_hash;
  1481. unsigned int to_hash_later;
  1482. unsigned int nsg;
  1483. int chained;
  1484. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1485. /* Buffer up to one whole block */
  1486. sg_copy_to_buffer(areq->src,
  1487. sg_count(areq->src, nbytes, &chained),
  1488. req_ctx->buf + req_ctx->nbuf, nbytes);
  1489. req_ctx->nbuf += nbytes;
  1490. return 0;
  1491. }
  1492. /* At least (blocksize + 1) bytes are available to hash */
  1493. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1494. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1495. if (req_ctx->last)
  1496. to_hash_later = 0;
  1497. else if (to_hash_later)
  1498. /* There is a partial block. Hash the full block(s) now */
  1499. nbytes_to_hash -= to_hash_later;
  1500. else {
  1501. /* Keep one block buffered */
  1502. nbytes_to_hash -= blocksize;
  1503. to_hash_later = blocksize;
  1504. }
  1505. /* Chain in any previously buffered data */
  1506. if (req_ctx->nbuf) {
  1507. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1508. sg_init_table(req_ctx->bufsl, nsg);
  1509. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1510. if (nsg > 1)
  1511. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1512. req_ctx->psrc = req_ctx->bufsl;
  1513. } else
  1514. req_ctx->psrc = areq->src;
  1515. if (to_hash_later) {
  1516. int nents = sg_count(areq->src, nbytes, &chained);
  1517. sg_copy_end_to_buffer(areq->src, nents,
  1518. req_ctx->bufnext,
  1519. to_hash_later,
  1520. nbytes - to_hash_later);
  1521. }
  1522. req_ctx->to_hash_later = to_hash_later;
  1523. /* Allocate extended descriptor */
  1524. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1525. if (IS_ERR(edesc))
  1526. return PTR_ERR(edesc);
  1527. edesc->desc.hdr = ctx->desc_hdr_template;
  1528. /* On last one, request SEC to pad; otherwise continue */
  1529. if (req_ctx->last)
  1530. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1531. else
  1532. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1533. /* request SEC to INIT hash. */
  1534. if (req_ctx->first && !req_ctx->swinit)
  1535. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1536. /* When the tfm context has a keylen, it's an HMAC.
  1537. * A first or last (ie. not middle) descriptor must request HMAC.
  1538. */
  1539. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1540. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1541. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1542. ahash_done);
  1543. }
  1544. static int ahash_update(struct ahash_request *areq)
  1545. {
  1546. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1547. req_ctx->last = 0;
  1548. return ahash_process_req(areq, areq->nbytes);
  1549. }
  1550. static int ahash_final(struct ahash_request *areq)
  1551. {
  1552. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1553. req_ctx->last = 1;
  1554. return ahash_process_req(areq, 0);
  1555. }
  1556. static int ahash_finup(struct ahash_request *areq)
  1557. {
  1558. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1559. req_ctx->last = 1;
  1560. return ahash_process_req(areq, areq->nbytes);
  1561. }
  1562. static int ahash_digest(struct ahash_request *areq)
  1563. {
  1564. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1565. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1566. ahash->init(areq);
  1567. req_ctx->last = 1;
  1568. return ahash_process_req(areq, areq->nbytes);
  1569. }
  1570. struct talitos_alg_template {
  1571. u32 type;
  1572. union {
  1573. struct crypto_alg crypto;
  1574. struct ahash_alg hash;
  1575. } alg;
  1576. __be32 desc_hdr_template;
  1577. };
  1578. static struct talitos_alg_template driver_algs[] = {
  1579. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1580. { .type = CRYPTO_ALG_TYPE_AEAD,
  1581. .alg.crypto = {
  1582. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1583. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1584. .cra_blocksize = AES_BLOCK_SIZE,
  1585. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1586. .cra_type = &crypto_aead_type,
  1587. .cra_aead = {
  1588. .setkey = aead_setkey,
  1589. .setauthsize = aead_setauthsize,
  1590. .encrypt = aead_encrypt,
  1591. .decrypt = aead_decrypt,
  1592. .givencrypt = aead_givencrypt,
  1593. .geniv = "<built-in>",
  1594. .ivsize = AES_BLOCK_SIZE,
  1595. .maxauthsize = SHA1_DIGEST_SIZE,
  1596. }
  1597. },
  1598. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1599. DESC_HDR_SEL0_AESU |
  1600. DESC_HDR_MODE0_AESU_CBC |
  1601. DESC_HDR_SEL1_MDEUA |
  1602. DESC_HDR_MODE1_MDEU_INIT |
  1603. DESC_HDR_MODE1_MDEU_PAD |
  1604. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1605. },
  1606. { .type = CRYPTO_ALG_TYPE_AEAD,
  1607. .alg.crypto = {
  1608. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1609. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1610. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1611. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1612. .cra_type = &crypto_aead_type,
  1613. .cra_aead = {
  1614. .setkey = aead_setkey,
  1615. .setauthsize = aead_setauthsize,
  1616. .encrypt = aead_encrypt,
  1617. .decrypt = aead_decrypt,
  1618. .givencrypt = aead_givencrypt,
  1619. .geniv = "<built-in>",
  1620. .ivsize = DES3_EDE_BLOCK_SIZE,
  1621. .maxauthsize = SHA1_DIGEST_SIZE,
  1622. }
  1623. },
  1624. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1625. DESC_HDR_SEL0_DEU |
  1626. DESC_HDR_MODE0_DEU_CBC |
  1627. DESC_HDR_MODE0_DEU_3DES |
  1628. DESC_HDR_SEL1_MDEUA |
  1629. DESC_HDR_MODE1_MDEU_INIT |
  1630. DESC_HDR_MODE1_MDEU_PAD |
  1631. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1632. },
  1633. { .type = CRYPTO_ALG_TYPE_AEAD,
  1634. .alg.crypto = {
  1635. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1636. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1637. .cra_blocksize = AES_BLOCK_SIZE,
  1638. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1639. .cra_type = &crypto_aead_type,
  1640. .cra_aead = {
  1641. .setkey = aead_setkey,
  1642. .setauthsize = aead_setauthsize,
  1643. .encrypt = aead_encrypt,
  1644. .decrypt = aead_decrypt,
  1645. .givencrypt = aead_givencrypt,
  1646. .geniv = "<built-in>",
  1647. .ivsize = AES_BLOCK_SIZE,
  1648. .maxauthsize = SHA256_DIGEST_SIZE,
  1649. }
  1650. },
  1651. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1652. DESC_HDR_SEL0_AESU |
  1653. DESC_HDR_MODE0_AESU_CBC |
  1654. DESC_HDR_SEL1_MDEUA |
  1655. DESC_HDR_MODE1_MDEU_INIT |
  1656. DESC_HDR_MODE1_MDEU_PAD |
  1657. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1658. },
  1659. { .type = CRYPTO_ALG_TYPE_AEAD,
  1660. .alg.crypto = {
  1661. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1662. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1663. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1664. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1665. .cra_type = &crypto_aead_type,
  1666. .cra_aead = {
  1667. .setkey = aead_setkey,
  1668. .setauthsize = aead_setauthsize,
  1669. .encrypt = aead_encrypt,
  1670. .decrypt = aead_decrypt,
  1671. .givencrypt = aead_givencrypt,
  1672. .geniv = "<built-in>",
  1673. .ivsize = DES3_EDE_BLOCK_SIZE,
  1674. .maxauthsize = SHA256_DIGEST_SIZE,
  1675. }
  1676. },
  1677. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1678. DESC_HDR_SEL0_DEU |
  1679. DESC_HDR_MODE0_DEU_CBC |
  1680. DESC_HDR_MODE0_DEU_3DES |
  1681. DESC_HDR_SEL1_MDEUA |
  1682. DESC_HDR_MODE1_MDEU_INIT |
  1683. DESC_HDR_MODE1_MDEU_PAD |
  1684. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1685. },
  1686. { .type = CRYPTO_ALG_TYPE_AEAD,
  1687. .alg.crypto = {
  1688. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1689. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1690. .cra_blocksize = AES_BLOCK_SIZE,
  1691. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1692. .cra_type = &crypto_aead_type,
  1693. .cra_aead = {
  1694. .setkey = aead_setkey,
  1695. .setauthsize = aead_setauthsize,
  1696. .encrypt = aead_encrypt,
  1697. .decrypt = aead_decrypt,
  1698. .givencrypt = aead_givencrypt,
  1699. .geniv = "<built-in>",
  1700. .ivsize = AES_BLOCK_SIZE,
  1701. .maxauthsize = MD5_DIGEST_SIZE,
  1702. }
  1703. },
  1704. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1705. DESC_HDR_SEL0_AESU |
  1706. DESC_HDR_MODE0_AESU_CBC |
  1707. DESC_HDR_SEL1_MDEUA |
  1708. DESC_HDR_MODE1_MDEU_INIT |
  1709. DESC_HDR_MODE1_MDEU_PAD |
  1710. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1711. },
  1712. { .type = CRYPTO_ALG_TYPE_AEAD,
  1713. .alg.crypto = {
  1714. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1715. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1716. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1717. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1718. .cra_type = &crypto_aead_type,
  1719. .cra_aead = {
  1720. .setkey = aead_setkey,
  1721. .setauthsize = aead_setauthsize,
  1722. .encrypt = aead_encrypt,
  1723. .decrypt = aead_decrypt,
  1724. .givencrypt = aead_givencrypt,
  1725. .geniv = "<built-in>",
  1726. .ivsize = DES3_EDE_BLOCK_SIZE,
  1727. .maxauthsize = MD5_DIGEST_SIZE,
  1728. }
  1729. },
  1730. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1731. DESC_HDR_SEL0_DEU |
  1732. DESC_HDR_MODE0_DEU_CBC |
  1733. DESC_HDR_MODE0_DEU_3DES |
  1734. DESC_HDR_SEL1_MDEUA |
  1735. DESC_HDR_MODE1_MDEU_INIT |
  1736. DESC_HDR_MODE1_MDEU_PAD |
  1737. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1738. },
  1739. /* ABLKCIPHER algorithms. */
  1740. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1741. .alg.crypto = {
  1742. .cra_name = "cbc(aes)",
  1743. .cra_driver_name = "cbc-aes-talitos",
  1744. .cra_blocksize = AES_BLOCK_SIZE,
  1745. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1746. CRYPTO_ALG_ASYNC,
  1747. .cra_type = &crypto_ablkcipher_type,
  1748. .cra_ablkcipher = {
  1749. .setkey = ablkcipher_setkey,
  1750. .encrypt = ablkcipher_encrypt,
  1751. .decrypt = ablkcipher_decrypt,
  1752. .geniv = "eseqiv",
  1753. .min_keysize = AES_MIN_KEY_SIZE,
  1754. .max_keysize = AES_MAX_KEY_SIZE,
  1755. .ivsize = AES_BLOCK_SIZE,
  1756. }
  1757. },
  1758. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1759. DESC_HDR_SEL0_AESU |
  1760. DESC_HDR_MODE0_AESU_CBC,
  1761. },
  1762. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1763. .alg.crypto = {
  1764. .cra_name = "cbc(des3_ede)",
  1765. .cra_driver_name = "cbc-3des-talitos",
  1766. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1767. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1768. CRYPTO_ALG_ASYNC,
  1769. .cra_type = &crypto_ablkcipher_type,
  1770. .cra_ablkcipher = {
  1771. .setkey = ablkcipher_setkey,
  1772. .encrypt = ablkcipher_encrypt,
  1773. .decrypt = ablkcipher_decrypt,
  1774. .geniv = "eseqiv",
  1775. .min_keysize = DES3_EDE_KEY_SIZE,
  1776. .max_keysize = DES3_EDE_KEY_SIZE,
  1777. .ivsize = DES3_EDE_BLOCK_SIZE,
  1778. }
  1779. },
  1780. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1781. DESC_HDR_SEL0_DEU |
  1782. DESC_HDR_MODE0_DEU_CBC |
  1783. DESC_HDR_MODE0_DEU_3DES,
  1784. },
  1785. /* AHASH algorithms. */
  1786. { .type = CRYPTO_ALG_TYPE_AHASH,
  1787. .alg.hash = {
  1788. .init = ahash_init,
  1789. .update = ahash_update,
  1790. .final = ahash_final,
  1791. .finup = ahash_finup,
  1792. .digest = ahash_digest,
  1793. .halg.digestsize = MD5_DIGEST_SIZE,
  1794. .halg.base = {
  1795. .cra_name = "md5",
  1796. .cra_driver_name = "md5-talitos",
  1797. .cra_blocksize = MD5_BLOCK_SIZE,
  1798. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1799. CRYPTO_ALG_ASYNC,
  1800. .cra_type = &crypto_ahash_type
  1801. }
  1802. },
  1803. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1804. DESC_HDR_SEL0_MDEUA |
  1805. DESC_HDR_MODE0_MDEU_MD5,
  1806. },
  1807. { .type = CRYPTO_ALG_TYPE_AHASH,
  1808. .alg.hash = {
  1809. .init = ahash_init,
  1810. .update = ahash_update,
  1811. .final = ahash_final,
  1812. .finup = ahash_finup,
  1813. .digest = ahash_digest,
  1814. .halg.digestsize = SHA1_DIGEST_SIZE,
  1815. .halg.base = {
  1816. .cra_name = "sha1",
  1817. .cra_driver_name = "sha1-talitos",
  1818. .cra_blocksize = SHA1_BLOCK_SIZE,
  1819. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1820. CRYPTO_ALG_ASYNC,
  1821. .cra_type = &crypto_ahash_type
  1822. }
  1823. },
  1824. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1825. DESC_HDR_SEL0_MDEUA |
  1826. DESC_HDR_MODE0_MDEU_SHA1,
  1827. },
  1828. { .type = CRYPTO_ALG_TYPE_AHASH,
  1829. .alg.hash = {
  1830. .init = ahash_init,
  1831. .update = ahash_update,
  1832. .final = ahash_final,
  1833. .finup = ahash_finup,
  1834. .digest = ahash_digest,
  1835. .halg.digestsize = SHA224_DIGEST_SIZE,
  1836. .halg.base = {
  1837. .cra_name = "sha224",
  1838. .cra_driver_name = "sha224-talitos",
  1839. .cra_blocksize = SHA224_BLOCK_SIZE,
  1840. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1841. CRYPTO_ALG_ASYNC,
  1842. .cra_type = &crypto_ahash_type
  1843. }
  1844. },
  1845. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1846. DESC_HDR_SEL0_MDEUA |
  1847. DESC_HDR_MODE0_MDEU_SHA224,
  1848. },
  1849. { .type = CRYPTO_ALG_TYPE_AHASH,
  1850. .alg.hash = {
  1851. .init = ahash_init,
  1852. .update = ahash_update,
  1853. .final = ahash_final,
  1854. .finup = ahash_finup,
  1855. .digest = ahash_digest,
  1856. .halg.digestsize = SHA256_DIGEST_SIZE,
  1857. .halg.base = {
  1858. .cra_name = "sha256",
  1859. .cra_driver_name = "sha256-talitos",
  1860. .cra_blocksize = SHA256_BLOCK_SIZE,
  1861. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1862. CRYPTO_ALG_ASYNC,
  1863. .cra_type = &crypto_ahash_type
  1864. }
  1865. },
  1866. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1867. DESC_HDR_SEL0_MDEUA |
  1868. DESC_HDR_MODE0_MDEU_SHA256,
  1869. },
  1870. { .type = CRYPTO_ALG_TYPE_AHASH,
  1871. .alg.hash = {
  1872. .init = ahash_init,
  1873. .update = ahash_update,
  1874. .final = ahash_final,
  1875. .finup = ahash_finup,
  1876. .digest = ahash_digest,
  1877. .halg.digestsize = SHA384_DIGEST_SIZE,
  1878. .halg.base = {
  1879. .cra_name = "sha384",
  1880. .cra_driver_name = "sha384-talitos",
  1881. .cra_blocksize = SHA384_BLOCK_SIZE,
  1882. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1883. CRYPTO_ALG_ASYNC,
  1884. .cra_type = &crypto_ahash_type
  1885. }
  1886. },
  1887. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1888. DESC_HDR_SEL0_MDEUB |
  1889. DESC_HDR_MODE0_MDEUB_SHA384,
  1890. },
  1891. { .type = CRYPTO_ALG_TYPE_AHASH,
  1892. .alg.hash = {
  1893. .init = ahash_init,
  1894. .update = ahash_update,
  1895. .final = ahash_final,
  1896. .finup = ahash_finup,
  1897. .digest = ahash_digest,
  1898. .halg.digestsize = SHA512_DIGEST_SIZE,
  1899. .halg.base = {
  1900. .cra_name = "sha512",
  1901. .cra_driver_name = "sha512-talitos",
  1902. .cra_blocksize = SHA512_BLOCK_SIZE,
  1903. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1904. CRYPTO_ALG_ASYNC,
  1905. .cra_type = &crypto_ahash_type
  1906. }
  1907. },
  1908. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1909. DESC_HDR_SEL0_MDEUB |
  1910. DESC_HDR_MODE0_MDEUB_SHA512,
  1911. },
  1912. };
  1913. struct talitos_crypto_alg {
  1914. struct list_head entry;
  1915. struct device *dev;
  1916. struct talitos_alg_template algt;
  1917. };
  1918. static int talitos_cra_init(struct crypto_tfm *tfm)
  1919. {
  1920. struct crypto_alg *alg = tfm->__crt_alg;
  1921. struct talitos_crypto_alg *talitos_alg;
  1922. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1923. struct talitos_private *priv;
  1924. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  1925. talitos_alg = container_of(__crypto_ahash_alg(alg),
  1926. struct talitos_crypto_alg,
  1927. algt.alg.hash);
  1928. else
  1929. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  1930. algt.alg.crypto);
  1931. /* update context with ptr to dev */
  1932. ctx->dev = talitos_alg->dev;
  1933. /* assign SEC channel to tfm in round-robin fashion */
  1934. priv = dev_get_drvdata(ctx->dev);
  1935. ctx->ch = atomic_inc_return(&priv->last_chan) &
  1936. (priv->num_channels - 1);
  1937. /* copy descriptor header template value */
  1938. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  1939. /* select done notification */
  1940. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  1941. return 0;
  1942. }
  1943. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  1944. {
  1945. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1946. talitos_cra_init(tfm);
  1947. /* random first IV */
  1948. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1949. return 0;
  1950. }
  1951. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  1952. {
  1953. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1954. talitos_cra_init(tfm);
  1955. ctx->keylen = 0;
  1956. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1957. sizeof(struct talitos_ahash_req_ctx));
  1958. return 0;
  1959. }
  1960. /*
  1961. * given the alg's descriptor header template, determine whether descriptor
  1962. * type and primary/secondary execution units required match the hw
  1963. * capabilities description provided in the device tree node.
  1964. */
  1965. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1966. {
  1967. struct talitos_private *priv = dev_get_drvdata(dev);
  1968. int ret;
  1969. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1970. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1971. if (SECONDARY_EU(desc_hdr_template))
  1972. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1973. & priv->exec_units);
  1974. return ret;
  1975. }
  1976. static int talitos_remove(struct platform_device *ofdev)
  1977. {
  1978. struct device *dev = &ofdev->dev;
  1979. struct talitos_private *priv = dev_get_drvdata(dev);
  1980. struct talitos_crypto_alg *t_alg, *n;
  1981. int i;
  1982. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1983. switch (t_alg->algt.type) {
  1984. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1985. case CRYPTO_ALG_TYPE_AEAD:
  1986. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  1987. break;
  1988. case CRYPTO_ALG_TYPE_AHASH:
  1989. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  1990. break;
  1991. }
  1992. list_del(&t_alg->entry);
  1993. kfree(t_alg);
  1994. }
  1995. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1996. talitos_unregister_rng(dev);
  1997. for (i = 0; i < priv->num_channels; i++)
  1998. kfree(priv->chan[i].fifo);
  1999. kfree(priv->chan);
  2000. if (priv->irq != NO_IRQ) {
  2001. free_irq(priv->irq, dev);
  2002. irq_dispose_mapping(priv->irq);
  2003. }
  2004. tasklet_kill(&priv->done_task);
  2005. iounmap(priv->reg);
  2006. dev_set_drvdata(dev, NULL);
  2007. kfree(priv);
  2008. return 0;
  2009. }
  2010. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2011. struct talitos_alg_template
  2012. *template)
  2013. {
  2014. struct talitos_private *priv = dev_get_drvdata(dev);
  2015. struct talitos_crypto_alg *t_alg;
  2016. struct crypto_alg *alg;
  2017. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2018. if (!t_alg)
  2019. return ERR_PTR(-ENOMEM);
  2020. t_alg->algt = *template;
  2021. switch (t_alg->algt.type) {
  2022. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2023. alg = &t_alg->algt.alg.crypto;
  2024. alg->cra_init = talitos_cra_init;
  2025. break;
  2026. case CRYPTO_ALG_TYPE_AEAD:
  2027. alg = &t_alg->algt.alg.crypto;
  2028. alg->cra_init = talitos_cra_init_aead;
  2029. break;
  2030. case CRYPTO_ALG_TYPE_AHASH:
  2031. alg = &t_alg->algt.alg.hash.halg.base;
  2032. alg->cra_init = talitos_cra_init_ahash;
  2033. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2034. !strcmp(alg->cra_name, "sha224")) {
  2035. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2036. t_alg->algt.desc_hdr_template =
  2037. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2038. DESC_HDR_SEL0_MDEUA |
  2039. DESC_HDR_MODE0_MDEU_SHA256;
  2040. }
  2041. break;
  2042. default:
  2043. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2044. return ERR_PTR(-EINVAL);
  2045. }
  2046. alg->cra_module = THIS_MODULE;
  2047. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2048. alg->cra_alignmask = 0;
  2049. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2050. t_alg->dev = dev;
  2051. return t_alg;
  2052. }
  2053. static int talitos_probe(struct platform_device *ofdev)
  2054. {
  2055. struct device *dev = &ofdev->dev;
  2056. struct device_node *np = ofdev->dev.of_node;
  2057. struct talitos_private *priv;
  2058. const unsigned int *prop;
  2059. int i, err;
  2060. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2061. if (!priv)
  2062. return -ENOMEM;
  2063. dev_set_drvdata(dev, priv);
  2064. priv->ofdev = ofdev;
  2065. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  2066. INIT_LIST_HEAD(&priv->alg_list);
  2067. priv->irq = irq_of_parse_and_map(np, 0);
  2068. if (priv->irq == NO_IRQ) {
  2069. dev_err(dev, "failed to map irq\n");
  2070. err = -EINVAL;
  2071. goto err_out;
  2072. }
  2073. /* get the irq line */
  2074. err = request_irq(priv->irq, talitos_interrupt, 0,
  2075. dev_driver_string(dev), dev);
  2076. if (err) {
  2077. dev_err(dev, "failed to request irq %d\n", priv->irq);
  2078. irq_dispose_mapping(priv->irq);
  2079. priv->irq = NO_IRQ;
  2080. goto err_out;
  2081. }
  2082. priv->reg = of_iomap(np, 0);
  2083. if (!priv->reg) {
  2084. dev_err(dev, "failed to of_iomap\n");
  2085. err = -ENOMEM;
  2086. goto err_out;
  2087. }
  2088. /* get SEC version capabilities from device tree */
  2089. prop = of_get_property(np, "fsl,num-channels", NULL);
  2090. if (prop)
  2091. priv->num_channels = *prop;
  2092. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2093. if (prop)
  2094. priv->chfifo_len = *prop;
  2095. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2096. if (prop)
  2097. priv->exec_units = *prop;
  2098. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2099. if (prop)
  2100. priv->desc_types = *prop;
  2101. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2102. !priv->exec_units || !priv->desc_types) {
  2103. dev_err(dev, "invalid property data in device tree node\n");
  2104. err = -EINVAL;
  2105. goto err_out;
  2106. }
  2107. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2108. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2109. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2110. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2111. TALITOS_FTR_SHA224_HWINIT;
  2112. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2113. priv->num_channels, GFP_KERNEL);
  2114. if (!priv->chan) {
  2115. dev_err(dev, "failed to allocate channel management space\n");
  2116. err = -ENOMEM;
  2117. goto err_out;
  2118. }
  2119. for (i = 0; i < priv->num_channels; i++) {
  2120. spin_lock_init(&priv->chan[i].head_lock);
  2121. spin_lock_init(&priv->chan[i].tail_lock);
  2122. }
  2123. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2124. for (i = 0; i < priv->num_channels; i++) {
  2125. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2126. priv->fifo_len, GFP_KERNEL);
  2127. if (!priv->chan[i].fifo) {
  2128. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2129. err = -ENOMEM;
  2130. goto err_out;
  2131. }
  2132. }
  2133. for (i = 0; i < priv->num_channels; i++)
  2134. atomic_set(&priv->chan[i].submit_count,
  2135. -(priv->chfifo_len - 1));
  2136. dma_set_mask(dev, DMA_BIT_MASK(36));
  2137. /* reset and initialize the h/w */
  2138. err = init_device(dev);
  2139. if (err) {
  2140. dev_err(dev, "failed to initialize device\n");
  2141. goto err_out;
  2142. }
  2143. /* register the RNG, if available */
  2144. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2145. err = talitos_register_rng(dev);
  2146. if (err) {
  2147. dev_err(dev, "failed to register hwrng: %d\n", err);
  2148. goto err_out;
  2149. } else
  2150. dev_info(dev, "hwrng\n");
  2151. }
  2152. /* register crypto algorithms the device supports */
  2153. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2154. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2155. struct talitos_crypto_alg *t_alg;
  2156. char *name = NULL;
  2157. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2158. if (IS_ERR(t_alg)) {
  2159. err = PTR_ERR(t_alg);
  2160. goto err_out;
  2161. }
  2162. switch (t_alg->algt.type) {
  2163. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2164. case CRYPTO_ALG_TYPE_AEAD:
  2165. err = crypto_register_alg(
  2166. &t_alg->algt.alg.crypto);
  2167. name = t_alg->algt.alg.crypto.cra_driver_name;
  2168. break;
  2169. case CRYPTO_ALG_TYPE_AHASH:
  2170. err = crypto_register_ahash(
  2171. &t_alg->algt.alg.hash);
  2172. name =
  2173. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2174. break;
  2175. }
  2176. if (err) {
  2177. dev_err(dev, "%s alg registration failed\n",
  2178. name);
  2179. kfree(t_alg);
  2180. } else {
  2181. list_add_tail(&t_alg->entry, &priv->alg_list);
  2182. dev_info(dev, "%s\n", name);
  2183. }
  2184. }
  2185. }
  2186. return 0;
  2187. err_out:
  2188. talitos_remove(ofdev);
  2189. return err;
  2190. }
  2191. static const struct of_device_id talitos_match[] = {
  2192. {
  2193. .compatible = "fsl,sec2.0",
  2194. },
  2195. {},
  2196. };
  2197. MODULE_DEVICE_TABLE(of, talitos_match);
  2198. static struct platform_driver talitos_driver = {
  2199. .driver = {
  2200. .name = "talitos",
  2201. .owner = THIS_MODULE,
  2202. .of_match_table = talitos_match,
  2203. },
  2204. .probe = talitos_probe,
  2205. .remove = talitos_remove,
  2206. };
  2207. static int __init talitos_init(void)
  2208. {
  2209. return platform_driver_register(&talitos_driver);
  2210. }
  2211. module_init(talitos_init);
  2212. static void __exit talitos_exit(void)
  2213. {
  2214. platform_driver_unregister(&talitos_driver);
  2215. }
  2216. module_exit(talitos_exit);
  2217. MODULE_LICENSE("GPL");
  2218. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2219. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");