dart_iommu.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * arch/powerpc/sysdev/dart_iommu.c
  3. *
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
  6. * IBM Corporation
  7. *
  8. * Based on pSeries_iommu.c:
  9. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  10. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  11. *
  12. * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
  13. *
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/config.h>
  30. #include <linux/init.h>
  31. #include <linux/types.h>
  32. #include <linux/slab.h>
  33. #include <linux/mm.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/string.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/vmalloc.h>
  39. #include <asm/io.h>
  40. #include <asm/prom.h>
  41. #include <asm/iommu.h>
  42. #include <asm/pci-bridge.h>
  43. #include <asm/machdep.h>
  44. #include <asm/abs_addr.h>
  45. #include <asm/cacheflush.h>
  46. #include <asm/lmb.h>
  47. #include <asm/ppc-pci.h>
  48. #include "dart.h"
  49. extern int iommu_is_off;
  50. extern int iommu_force_on;
  51. /* Physical base address and size of the DART table */
  52. unsigned long dart_tablebase; /* exported to htab_initialize */
  53. static unsigned long dart_tablesize;
  54. /* Virtual base address of the DART table */
  55. static u32 *dart_vbase;
  56. /* Mapped base address for the dart */
  57. static unsigned int __iomem *dart;
  58. /* Dummy val that entries are set to when unused */
  59. static unsigned int dart_emptyval;
  60. static struct iommu_table iommu_table_dart;
  61. static int iommu_table_dart_inited;
  62. static int dart_dirty;
  63. static int dart_is_u4;
  64. #define DBG(...)
  65. static inline void dart_tlb_invalidate_all(void)
  66. {
  67. unsigned long l = 0;
  68. unsigned int reg, inv_bit;
  69. unsigned long limit;
  70. DBG("dart: flush\n");
  71. /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
  72. * control register and wait for it to clear.
  73. *
  74. * Gotcha: Sometimes, the DART won't detect that the bit gets
  75. * set. If so, clear it and set it again.
  76. */
  77. limit = 0;
  78. inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
  79. retry:
  80. l = 0;
  81. reg = DART_IN(DART_CNTL);
  82. reg |= inv_bit;
  83. DART_OUT(DART_CNTL, reg);
  84. while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
  85. l++;
  86. if (l == (1L << limit)) {
  87. if (limit < 4) {
  88. limit++;
  89. reg = DART_IN(DART_CNTL);
  90. reg &= ~inv_bit;
  91. DART_OUT(DART_CNTL, reg);
  92. goto retry;
  93. } else
  94. panic("DART: TLB did not flush after waiting a long "
  95. "time. Buggy U3 ?");
  96. }
  97. }
  98. static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
  99. {
  100. unsigned int reg;
  101. unsigned int l, limit;
  102. reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
  103. (bus_rpn & DART_CNTL_U4_IONE_MASK);
  104. DART_OUT(DART_CNTL, reg);
  105. limit = 0;
  106. wait_more:
  107. l = 0;
  108. while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
  109. rmb();
  110. l++;
  111. }
  112. if (l == (1L << limit)) {
  113. if (limit < 4) {
  114. limit++;
  115. goto wait_more;
  116. } else
  117. panic("DART: TLB did not flush after waiting a long "
  118. "time. Buggy U4 ?");
  119. }
  120. }
  121. static void dart_flush(struct iommu_table *tbl)
  122. {
  123. if (dart_dirty) {
  124. dart_tlb_invalidate_all();
  125. dart_dirty = 0;
  126. }
  127. }
  128. static void dart_build(struct iommu_table *tbl, long index,
  129. long npages, unsigned long uaddr,
  130. enum dma_data_direction direction)
  131. {
  132. unsigned int *dp;
  133. unsigned int rpn;
  134. long l;
  135. DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
  136. index <<= DART_PAGE_FACTOR;
  137. npages <<= DART_PAGE_FACTOR;
  138. dp = ((unsigned int*)tbl->it_base) + index;
  139. /* On U3, all memory is contigous, so we can move this
  140. * out of the loop.
  141. */
  142. l = npages;
  143. while (l--) {
  144. rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
  145. *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
  146. uaddr += DART_PAGE_SIZE;
  147. }
  148. if (dart_is_u4) {
  149. rpn = index;
  150. mb(); /* make sure all updates have reached memory */
  151. while (npages--)
  152. dart_tlb_invalidate_one(rpn++);
  153. } else {
  154. dart_dirty = 1;
  155. }
  156. }
  157. static void dart_free(struct iommu_table *tbl, long index, long npages)
  158. {
  159. unsigned int *dp;
  160. /* We don't worry about flushing the TLB cache. The only drawback of
  161. * not doing it is that we won't catch buggy device drivers doing
  162. * bad DMAs, but then no 32-bit architecture ever does either.
  163. */
  164. DBG("dart: free at: %lx, %lx\n", index, npages);
  165. index <<= DART_PAGE_FACTOR;
  166. npages <<= DART_PAGE_FACTOR;
  167. dp = ((unsigned int *)tbl->it_base) + index;
  168. while (npages--)
  169. *(dp++) = dart_emptyval;
  170. }
  171. static int dart_init(struct device_node *dart_node)
  172. {
  173. unsigned int i;
  174. unsigned long tmp, base, size;
  175. struct resource r;
  176. if (dart_tablebase == 0 || dart_tablesize == 0) {
  177. printk(KERN_INFO "DART: table not allocated, using "
  178. "direct DMA\n");
  179. return -ENODEV;
  180. }
  181. if (of_address_to_resource(dart_node, 0, &r))
  182. panic("DART: can't get register base ! ");
  183. /* Make sure nothing from the DART range remains in the CPU cache
  184. * from a previous mapping that existed before the kernel took
  185. * over
  186. */
  187. flush_dcache_phys_range(dart_tablebase,
  188. dart_tablebase + dart_tablesize);
  189. /* Allocate a spare page to map all invalid DART pages. We need to do
  190. * that to work around what looks like a problem with the HT bridge
  191. * prefetching into invalid pages and corrupting data
  192. */
  193. tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
  194. dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
  195. DARTMAP_RPNMASK);
  196. /* Map in DART registers */
  197. dart = ioremap(r.start, r.end - r.start + 1);
  198. if (dart == NULL)
  199. panic("DART: Cannot map registers!");
  200. /* Map in DART table */
  201. dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
  202. /* Fill initial table */
  203. for (i = 0; i < dart_tablesize/4; i++)
  204. dart_vbase[i] = dart_emptyval;
  205. /* Initialize DART with table base and enable it. */
  206. base = dart_tablebase >> DART_PAGE_SHIFT;
  207. size = dart_tablesize >> DART_PAGE_SHIFT;
  208. if (dart_is_u4) {
  209. size &= DART_SIZE_U4_SIZE_MASK;
  210. DART_OUT(DART_BASE_U4, base);
  211. DART_OUT(DART_SIZE_U4, size);
  212. DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
  213. } else {
  214. size &= DART_CNTL_U3_SIZE_MASK;
  215. DART_OUT(DART_CNTL,
  216. DART_CNTL_U3_ENABLE |
  217. (base << DART_CNTL_U3_BASE_SHIFT) |
  218. (size << DART_CNTL_U3_SIZE_SHIFT));
  219. }
  220. /* Invalidate DART to get rid of possible stale TLBs */
  221. dart_tlb_invalidate_all();
  222. printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
  223. dart_is_u4 ? "U4" : "U3");
  224. return 0;
  225. }
  226. static void iommu_table_dart_setup(void)
  227. {
  228. iommu_table_dart.it_busno = 0;
  229. iommu_table_dart.it_offset = 0;
  230. /* it_size is in number of entries */
  231. iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR;
  232. /* Initialize the common IOMMU code */
  233. iommu_table_dart.it_base = (unsigned long)dart_vbase;
  234. iommu_table_dart.it_index = 0;
  235. iommu_table_dart.it_blocksize = 1;
  236. iommu_init_table(&iommu_table_dart, -1);
  237. /* Reserve the last page of the DART to avoid possible prefetch
  238. * past the DART mapped area
  239. */
  240. set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
  241. }
  242. static void iommu_dev_setup_dart(struct pci_dev *dev)
  243. {
  244. struct device_node *dn;
  245. /* We only have one iommu table on the mac for now, which makes
  246. * things simple. Setup all PCI devices to point to this table
  247. *
  248. * We must use pci_device_to_OF_node() to make sure that
  249. * we get the real "final" pointer to the device in the
  250. * pci_dev sysdata and not the temporary PHB one
  251. */
  252. dn = pci_device_to_OF_node(dev);
  253. if (dn)
  254. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  255. }
  256. static void iommu_bus_setup_dart(struct pci_bus *bus)
  257. {
  258. struct device_node *dn;
  259. if (!iommu_table_dart_inited) {
  260. iommu_table_dart_inited = 1;
  261. iommu_table_dart_setup();
  262. }
  263. dn = pci_bus_to_OF_node(bus);
  264. if (dn)
  265. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  266. }
  267. static void iommu_dev_setup_null(struct pci_dev *dev) { }
  268. static void iommu_bus_setup_null(struct pci_bus *bus) { }
  269. void iommu_init_early_dart(void)
  270. {
  271. struct device_node *dn;
  272. /* Find the DART in the device-tree */
  273. dn = of_find_compatible_node(NULL, "dart", "u3-dart");
  274. if (dn == NULL) {
  275. dn = of_find_compatible_node(NULL, "dart", "u4-dart");
  276. if (dn == NULL)
  277. goto bail;
  278. dart_is_u4 = 1;
  279. }
  280. /* Setup low level TCE operations for the core IOMMU code */
  281. ppc_md.tce_build = dart_build;
  282. ppc_md.tce_free = dart_free;
  283. ppc_md.tce_flush = dart_flush;
  284. /* Initialize the DART HW */
  285. if (dart_init(dn) == 0) {
  286. ppc_md.iommu_dev_setup = iommu_dev_setup_dart;
  287. ppc_md.iommu_bus_setup = iommu_bus_setup_dart;
  288. /* Setup pci_dma ops */
  289. pci_iommu_init();
  290. return;
  291. }
  292. bail:
  293. /* If init failed, use direct iommu and null setup functions */
  294. ppc_md.iommu_dev_setup = iommu_dev_setup_null;
  295. ppc_md.iommu_bus_setup = iommu_bus_setup_null;
  296. /* Setup pci_dma ops */
  297. pci_direct_iommu_init();
  298. }
  299. void __init alloc_dart_table(void)
  300. {
  301. /* Only reserve DART space if machine has more than 1GB of RAM
  302. * or if requested with iommu=on on cmdline.
  303. *
  304. * 1GB of RAM is picked as limit because some default devices
  305. * (i.e. Airport Extreme) have 30 bit address range limits.
  306. */
  307. if (iommu_is_off)
  308. return;
  309. if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
  310. return;
  311. /* 512 pages (2MB) is max DART tablesize. */
  312. dart_tablesize = 1UL << 21;
  313. /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
  314. * will blow up an entire large page anyway in the kernel mapping
  315. */
  316. dart_tablebase = (unsigned long)
  317. abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
  318. printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
  319. }