lpc_eth.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/errno.h>
  28. #include <linux/ioport.h>
  29. #include <linux/crc32.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/clk.h>
  35. #include <linux/workqueue.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/phy.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/of.h>
  42. #include <linux/of_net.h>
  43. #include <linux/types.h>
  44. #include <linux/delay.h>
  45. #include <linux/io.h>
  46. #include <mach/board.h>
  47. #include <mach/platform.h>
  48. #include <mach/hardware.h>
  49. #define MODNAME "lpc-eth"
  50. #define DRV_VERSION "1.00"
  51. #define PHYDEF_ADDR 0x00
  52. #define ENET_MAXF_SIZE 1536
  53. #define ENET_RX_DESC 48
  54. #define ENET_TX_DESC 16
  55. #define NAPI_WEIGHT 16
  56. /*
  57. * Ethernet MAC controller Register offsets
  58. */
  59. #define LPC_ENET_MAC1(x) (x + 0x000)
  60. #define LPC_ENET_MAC2(x) (x + 0x004)
  61. #define LPC_ENET_IPGT(x) (x + 0x008)
  62. #define LPC_ENET_IPGR(x) (x + 0x00C)
  63. #define LPC_ENET_CLRT(x) (x + 0x010)
  64. #define LPC_ENET_MAXF(x) (x + 0x014)
  65. #define LPC_ENET_SUPP(x) (x + 0x018)
  66. #define LPC_ENET_TEST(x) (x + 0x01C)
  67. #define LPC_ENET_MCFG(x) (x + 0x020)
  68. #define LPC_ENET_MCMD(x) (x + 0x024)
  69. #define LPC_ENET_MADR(x) (x + 0x028)
  70. #define LPC_ENET_MWTD(x) (x + 0x02C)
  71. #define LPC_ENET_MRDD(x) (x + 0x030)
  72. #define LPC_ENET_MIND(x) (x + 0x034)
  73. #define LPC_ENET_SA0(x) (x + 0x040)
  74. #define LPC_ENET_SA1(x) (x + 0x044)
  75. #define LPC_ENET_SA2(x) (x + 0x048)
  76. #define LPC_ENET_COMMAND(x) (x + 0x100)
  77. #define LPC_ENET_STATUS(x) (x + 0x104)
  78. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  79. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  80. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  81. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  82. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  83. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  84. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  85. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  86. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  87. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  88. #define LPC_ENET_TSV0(x) (x + 0x158)
  89. #define LPC_ENET_TSV1(x) (x + 0x15C)
  90. #define LPC_ENET_RSV(x) (x + 0x160)
  91. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  92. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  93. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  94. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  95. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  96. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  97. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  98. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  99. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  100. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  101. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  102. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  103. /*
  104. * mac1 register definitions
  105. */
  106. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  107. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  108. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  109. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  110. #define LPC_MAC1_LOOPBACK (1 << 4)
  111. #define LPC_MAC1_RESET_TX (1 << 8)
  112. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  113. #define LPC_MAC1_RESET_RX (1 << 10)
  114. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  115. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  116. #define LPC_MAC1_SOFT_RESET (1 << 15)
  117. /*
  118. * mac2 register definitions
  119. */
  120. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  121. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  122. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  123. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  124. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  125. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  126. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  127. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  128. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  129. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  130. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  131. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  132. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  133. /*
  134. * ipgt register definitions
  135. */
  136. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  137. /*
  138. * ipgr register definitions
  139. */
  140. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  141. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  142. /*
  143. * clrt register definitions
  144. */
  145. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  146. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  147. /*
  148. * maxf register definitions
  149. */
  150. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  151. /*
  152. * supp register definitions
  153. */
  154. #define LPC_SUPP_SPEED (1 << 8)
  155. #define LPC_SUPP_RESET_RMII (1 << 11)
  156. /*
  157. * test register definitions
  158. */
  159. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  160. #define LPC_TEST_PAUSE (1 << 1)
  161. #define LPC_TEST_BACKPRESSURE (1 << 2)
  162. /*
  163. * mcfg register definitions
  164. */
  165. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  166. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  167. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  168. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  169. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  170. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  171. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  172. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  173. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  174. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  175. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  176. /*
  177. * mcmd register definitions
  178. */
  179. #define LPC_MCMD_READ (1 << 0)
  180. #define LPC_MCMD_SCAN (1 << 1)
  181. /*
  182. * madr register definitions
  183. */
  184. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  185. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  186. /*
  187. * mwtd register definitions
  188. */
  189. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  190. /*
  191. * mrdd register definitions
  192. */
  193. #define LPC_MRDD_READ_MASK 0xFFFF
  194. /*
  195. * mind register definitions
  196. */
  197. #define LPC_MIND_BUSY (1 << 0)
  198. #define LPC_MIND_SCANNING (1 << 1)
  199. #define LPC_MIND_NOT_VALID (1 << 2)
  200. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  201. /*
  202. * command register definitions
  203. */
  204. #define LPC_COMMAND_RXENABLE (1 << 0)
  205. #define LPC_COMMAND_TXENABLE (1 << 1)
  206. #define LPC_COMMAND_REG_RESET (1 << 3)
  207. #define LPC_COMMAND_TXRESET (1 << 4)
  208. #define LPC_COMMAND_RXRESET (1 << 5)
  209. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  210. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  211. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  212. #define LPC_COMMAND_RMII (1 << 9)
  213. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  214. /*
  215. * status register definitions
  216. */
  217. #define LPC_STATUS_RXACTIVE (1 << 0)
  218. #define LPC_STATUS_TXACTIVE (1 << 1)
  219. /*
  220. * tsv0 register definitions
  221. */
  222. #define LPC_TSV0_CRC_ERROR (1 << 0)
  223. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  224. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  225. #define LPC_TSV0_DONE (1 << 3)
  226. #define LPC_TSV0_MULTICAST (1 << 4)
  227. #define LPC_TSV0_BROADCAST (1 << 5)
  228. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  229. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  230. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  231. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  232. #define LPC_TSV0_GIANT (1 << 10)
  233. #define LPC_TSV0_UNDERRUN (1 << 11)
  234. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  235. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  236. #define LPC_TSV0_PAUSE (1 << 29)
  237. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  238. #define LPC_TSV0_VLAN (1 << 31)
  239. /*
  240. * tsv1 register definitions
  241. */
  242. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  243. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  244. /*
  245. * rsv register definitions
  246. */
  247. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  248. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  249. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  250. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  251. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  252. #define LPC_RSV_CRC_ERROR (1 << 20)
  253. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  254. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  255. #define LPC_RSV_RECEIVE_OK (1 << 23)
  256. #define LPC_RSV_MULTICAST (1 << 24)
  257. #define LPC_RSV_BROADCAST (1 << 25)
  258. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  259. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  260. #define LPC_RSV_PAUSE (1 << 28)
  261. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  262. #define LPC_RSV_VLAN (1 << 30)
  263. /*
  264. * flowcontrolcounter register definitions
  265. */
  266. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  267. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  268. /*
  269. * flowcontrolstatus register definitions
  270. */
  271. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  272. /*
  273. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  274. * register definitions
  275. */
  276. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  277. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  278. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  279. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  280. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  281. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  282. /*
  283. * rxfliterctrl register definitions
  284. */
  285. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  286. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  287. /*
  288. * rxfilterwolstatus/rxfilterwolclear register definitions
  289. */
  290. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  291. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  292. /*
  293. * intstatus, intenable, intclear, and Intset shared register
  294. * definitions
  295. */
  296. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  297. #define LPC_MACINT_RXERRORONINT (1 << 1)
  298. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  299. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  300. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  301. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  302. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  303. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  304. #define LPC_MACINT_SOFTINTEN (1 << 12)
  305. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  306. /*
  307. * powerdown register definitions
  308. */
  309. #define LPC_POWERDOWN_MACAHB (1 << 31)
  310. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  311. {
  312. if (dev && dev->of_node) {
  313. const char *mode = of_get_property(dev->of_node,
  314. "phy-mode", NULL);
  315. if (mode && !strcmp(mode, "mii"))
  316. return PHY_INTERFACE_MODE_MII;
  317. return PHY_INTERFACE_MODE_RMII;
  318. }
  319. /* non-DT */
  320. #ifdef CONFIG_ARCH_LPC32XX_MII_SUPPORT
  321. return PHY_INTERFACE_MODE_MII;
  322. #else
  323. return PHY_INTERFACE_MODE_RMII;
  324. #endif
  325. }
  326. static bool use_iram_for_net(struct device *dev)
  327. {
  328. if (dev && dev->of_node)
  329. return of_property_read_bool(dev->of_node, "use-iram");
  330. /* non-DT */
  331. #ifdef CONFIG_ARCH_LPC32XX_IRAM_FOR_NET
  332. return true;
  333. #else
  334. return false;
  335. #endif
  336. }
  337. /* Receive Status information word */
  338. #define RXSTATUS_SIZE 0x000007FF
  339. #define RXSTATUS_CONTROL (1 << 18)
  340. #define RXSTATUS_VLAN (1 << 19)
  341. #define RXSTATUS_FILTER (1 << 20)
  342. #define RXSTATUS_MULTICAST (1 << 21)
  343. #define RXSTATUS_BROADCAST (1 << 22)
  344. #define RXSTATUS_CRC (1 << 23)
  345. #define RXSTATUS_SYMBOL (1 << 24)
  346. #define RXSTATUS_LENGTH (1 << 25)
  347. #define RXSTATUS_RANGE (1 << 26)
  348. #define RXSTATUS_ALIGN (1 << 27)
  349. #define RXSTATUS_OVERRUN (1 << 28)
  350. #define RXSTATUS_NODESC (1 << 29)
  351. #define RXSTATUS_LAST (1 << 30)
  352. #define RXSTATUS_ERROR (1 << 31)
  353. #define RXSTATUS_STATUS_ERROR \
  354. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  355. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  356. /* Receive Descriptor control word */
  357. #define RXDESC_CONTROL_SIZE 0x000007FF
  358. #define RXDESC_CONTROL_INT (1 << 31)
  359. /* Transmit Status information word */
  360. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  361. #define TXSTATUS_DEFER (1 << 25)
  362. #define TXSTATUS_EXCESSDEFER (1 << 26)
  363. #define TXSTATUS_EXCESSCOLL (1 << 27)
  364. #define TXSTATUS_LATECOLL (1 << 28)
  365. #define TXSTATUS_UNDERRUN (1 << 29)
  366. #define TXSTATUS_NODESC (1 << 30)
  367. #define TXSTATUS_ERROR (1 << 31)
  368. /* Transmit Descriptor control word */
  369. #define TXDESC_CONTROL_SIZE 0x000007FF
  370. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  371. #define TXDESC_CONTROL_HUGE (1 << 27)
  372. #define TXDESC_CONTROL_PAD (1 << 28)
  373. #define TXDESC_CONTROL_CRC (1 << 29)
  374. #define TXDESC_CONTROL_LAST (1 << 30)
  375. #define TXDESC_CONTROL_INT (1 << 31)
  376. static int lpc_eth_hard_start_xmit(struct sk_buff *skb,
  377. struct net_device *ndev);
  378. /*
  379. * Structure of a TX/RX descriptors and RX status
  380. */
  381. struct txrx_desc_t {
  382. __le32 packet;
  383. __le32 control;
  384. };
  385. struct rx_status_t {
  386. __le32 statusinfo;
  387. __le32 statushashcrc;
  388. };
  389. /*
  390. * Device driver data structure
  391. */
  392. struct netdata_local {
  393. struct platform_device *pdev;
  394. struct net_device *ndev;
  395. spinlock_t lock;
  396. void __iomem *net_base;
  397. u32 msg_enable;
  398. struct sk_buff *skb[ENET_TX_DESC];
  399. unsigned int last_tx_idx;
  400. unsigned int num_used_tx_buffs;
  401. struct mii_bus *mii_bus;
  402. struct phy_device *phy_dev;
  403. struct clk *clk;
  404. dma_addr_t dma_buff_base_p;
  405. void *dma_buff_base_v;
  406. size_t dma_buff_size;
  407. struct txrx_desc_t *tx_desc_v;
  408. u32 *tx_stat_v;
  409. void *tx_buff_v;
  410. struct txrx_desc_t *rx_desc_v;
  411. struct rx_status_t *rx_stat_v;
  412. void *rx_buff_v;
  413. int link;
  414. int speed;
  415. int duplex;
  416. struct napi_struct napi;
  417. };
  418. /*
  419. * MAC support functions
  420. */
  421. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  422. {
  423. u32 tmp;
  424. /* Set station address */
  425. tmp = mac[0] | ((u32)mac[1] << 8);
  426. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  427. tmp = mac[2] | ((u32)mac[3] << 8);
  428. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  429. tmp = mac[4] | ((u32)mac[5] << 8);
  430. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  431. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  432. }
  433. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  434. {
  435. u32 tmp;
  436. /* Get station address */
  437. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  438. mac[0] = tmp & 0xFF;
  439. mac[1] = tmp >> 8;
  440. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  441. mac[2] = tmp & 0xFF;
  442. mac[3] = tmp >> 8;
  443. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  444. mac[4] = tmp & 0xFF;
  445. mac[5] = tmp >> 8;
  446. }
  447. static void __lpc_eth_clock_enable(struct netdata_local *pldat,
  448. bool enable)
  449. {
  450. if (enable)
  451. clk_enable(pldat->clk);
  452. else
  453. clk_disable(pldat->clk);
  454. }
  455. static void __lpc_params_setup(struct netdata_local *pldat)
  456. {
  457. u32 tmp;
  458. if (pldat->duplex == DUPLEX_FULL) {
  459. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  460. tmp |= LPC_MAC2_FULL_DUPLEX;
  461. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  462. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  463. tmp |= LPC_COMMAND_FULLDUPLEX;
  464. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  465. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  466. } else {
  467. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  468. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  469. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  470. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  471. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  472. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  473. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  474. }
  475. if (pldat->speed == SPEED_100)
  476. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  477. else
  478. writel(0, LPC_ENET_SUPP(pldat->net_base));
  479. }
  480. static void __lpc_eth_reset(struct netdata_local *pldat)
  481. {
  482. /* Reset all MAC logic */
  483. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  484. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  485. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  486. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  487. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  488. }
  489. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  490. {
  491. /* Reset MII management hardware */
  492. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  493. /* Setup MII clock to slowest rate with a /28 divider */
  494. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  495. LPC_ENET_MCFG(pldat->net_base));
  496. return 0;
  497. }
  498. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  499. {
  500. phys_addr_t phaddr;
  501. phaddr = addr - pldat->dma_buff_base_v;
  502. phaddr += pldat->dma_buff_base_p;
  503. return phaddr;
  504. }
  505. static void lpc_eth_enable_int(void __iomem *regbase)
  506. {
  507. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  508. LPC_ENET_INTENABLE(regbase));
  509. }
  510. static void lpc_eth_disable_int(void __iomem *regbase)
  511. {
  512. writel(0, LPC_ENET_INTENABLE(regbase));
  513. }
  514. /* Setup TX/RX descriptors */
  515. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  516. {
  517. u32 *ptxstat;
  518. void *tbuff;
  519. int i;
  520. struct txrx_desc_t *ptxrxdesc;
  521. struct rx_status_t *prxstat;
  522. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  523. /* Setup TX descriptors, status, and buffers */
  524. pldat->tx_desc_v = tbuff;
  525. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  526. pldat->tx_stat_v = tbuff;
  527. tbuff += sizeof(u32) * ENET_TX_DESC;
  528. tbuff = PTR_ALIGN(tbuff, 16);
  529. pldat->tx_buff_v = tbuff;
  530. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  531. /* Setup RX descriptors, status, and buffers */
  532. pldat->rx_desc_v = tbuff;
  533. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  534. tbuff = PTR_ALIGN(tbuff, 16);
  535. pldat->rx_stat_v = tbuff;
  536. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  537. tbuff = PTR_ALIGN(tbuff, 16);
  538. pldat->rx_buff_v = tbuff;
  539. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  540. /* Map the TX descriptors to the TX buffers in hardware */
  541. for (i = 0; i < ENET_TX_DESC; i++) {
  542. ptxstat = &pldat->tx_stat_v[i];
  543. ptxrxdesc = &pldat->tx_desc_v[i];
  544. ptxrxdesc->packet = __va_to_pa(
  545. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  546. ptxrxdesc->control = 0;
  547. *ptxstat = 0;
  548. }
  549. /* Map the RX descriptors to the RX buffers in hardware */
  550. for (i = 0; i < ENET_RX_DESC; i++) {
  551. prxstat = &pldat->rx_stat_v[i];
  552. ptxrxdesc = &pldat->rx_desc_v[i];
  553. ptxrxdesc->packet = __va_to_pa(
  554. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  555. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  556. prxstat->statusinfo = 0;
  557. prxstat->statushashcrc = 0;
  558. }
  559. /* Setup base addresses in hardware to point to buffers and
  560. * descriptors
  561. */
  562. writel((ENET_TX_DESC - 1),
  563. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  564. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  565. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  566. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  567. LPC_ENET_TXSTATUS(pldat->net_base));
  568. writel((ENET_RX_DESC - 1),
  569. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  570. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  571. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  572. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  573. LPC_ENET_RXSTATUS(pldat->net_base));
  574. }
  575. static void __lpc_eth_init(struct netdata_local *pldat)
  576. {
  577. u32 tmp;
  578. /* Disable controller and reset */
  579. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  580. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  581. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  582. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  583. tmp &= ~LPC_MAC1_RECV_ENABLE;
  584. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  585. /* Initial MAC setup */
  586. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  587. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  588. LPC_ENET_MAC2(pldat->net_base));
  589. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  590. /* Collision window, gap */
  591. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  592. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  593. LPC_ENET_CLRT(pldat->net_base));
  594. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  595. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  596. writel(LPC_COMMAND_PASSRUNTFRAME,
  597. LPC_ENET_COMMAND(pldat->net_base));
  598. else {
  599. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  600. LPC_ENET_COMMAND(pldat->net_base));
  601. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  602. }
  603. __lpc_params_setup(pldat);
  604. /* Setup TX and RX descriptors */
  605. __lpc_txrx_desc_setup(pldat);
  606. /* Setup packet filtering */
  607. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  608. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  609. /* Get the next TX buffer output index */
  610. pldat->num_used_tx_buffs = 0;
  611. pldat->last_tx_idx =
  612. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  613. /* Clear and enable interrupts */
  614. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  615. smp_wmb();
  616. lpc_eth_enable_int(pldat->net_base);
  617. /* Enable controller */
  618. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  619. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  620. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  621. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  622. tmp |= LPC_MAC1_RECV_ENABLE;
  623. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  624. }
  625. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  626. {
  627. /* Reset ethernet and power down PHY */
  628. __lpc_eth_reset(pldat);
  629. writel(0, LPC_ENET_MAC1(pldat->net_base));
  630. writel(0, LPC_ENET_MAC2(pldat->net_base));
  631. }
  632. /*
  633. * MAC<--->PHY support functions
  634. */
  635. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  636. {
  637. struct netdata_local *pldat = bus->priv;
  638. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  639. int lps;
  640. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  641. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  642. /* Wait for unbusy status */
  643. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  644. if (time_after(jiffies, timeout))
  645. return -EIO;
  646. cpu_relax();
  647. }
  648. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  649. writel(0, LPC_ENET_MCMD(pldat->net_base));
  650. return lps;
  651. }
  652. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  653. u16 phydata)
  654. {
  655. struct netdata_local *pldat = bus->priv;
  656. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  657. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  658. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  659. /* Wait for completion */
  660. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  661. if (time_after(jiffies, timeout))
  662. return -EIO;
  663. cpu_relax();
  664. }
  665. return 0;
  666. }
  667. static int lpc_mdio_reset(struct mii_bus *bus)
  668. {
  669. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  670. }
  671. static void lpc_handle_link_change(struct net_device *ndev)
  672. {
  673. struct netdata_local *pldat = netdev_priv(ndev);
  674. struct phy_device *phydev = pldat->phy_dev;
  675. unsigned long flags;
  676. bool status_change = false;
  677. spin_lock_irqsave(&pldat->lock, flags);
  678. if (phydev->link) {
  679. if ((pldat->speed != phydev->speed) ||
  680. (pldat->duplex != phydev->duplex)) {
  681. pldat->speed = phydev->speed;
  682. pldat->duplex = phydev->duplex;
  683. status_change = true;
  684. }
  685. }
  686. if (phydev->link != pldat->link) {
  687. if (!phydev->link) {
  688. pldat->speed = 0;
  689. pldat->duplex = -1;
  690. }
  691. pldat->link = phydev->link;
  692. status_change = true;
  693. }
  694. spin_unlock_irqrestore(&pldat->lock, flags);
  695. if (status_change)
  696. __lpc_params_setup(pldat);
  697. }
  698. static int lpc_mii_probe(struct net_device *ndev)
  699. {
  700. struct netdata_local *pldat = netdev_priv(ndev);
  701. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  702. if (!phydev) {
  703. netdev_err(ndev, "no PHY found\n");
  704. return -ENODEV;
  705. }
  706. /* Attach to the PHY */
  707. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  708. netdev_info(ndev, "using MII interface\n");
  709. else
  710. netdev_info(ndev, "using RMII interface\n");
  711. phydev = phy_connect(ndev, dev_name(&phydev->dev),
  712. &lpc_handle_link_change, 0,
  713. lpc_phy_interface_mode(&pldat->pdev->dev));
  714. if (IS_ERR(phydev)) {
  715. netdev_err(ndev, "Could not attach to PHY\n");
  716. return PTR_ERR(phydev);
  717. }
  718. /* mask with MAC supported features */
  719. phydev->supported &= PHY_BASIC_FEATURES;
  720. phydev->advertising = phydev->supported;
  721. pldat->link = 0;
  722. pldat->speed = 0;
  723. pldat->duplex = -1;
  724. pldat->phy_dev = phydev;
  725. netdev_info(ndev,
  726. "attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  727. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  728. return 0;
  729. }
  730. static int lpc_mii_init(struct netdata_local *pldat)
  731. {
  732. int err = -ENXIO, i;
  733. pldat->mii_bus = mdiobus_alloc();
  734. if (!pldat->mii_bus) {
  735. err = -ENOMEM;
  736. goto err_out;
  737. }
  738. /* Setup MII mode */
  739. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  740. writel(LPC_COMMAND_PASSRUNTFRAME,
  741. LPC_ENET_COMMAND(pldat->net_base));
  742. else {
  743. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  744. LPC_ENET_COMMAND(pldat->net_base));
  745. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  746. }
  747. pldat->mii_bus->name = "lpc_mii_bus";
  748. pldat->mii_bus->read = &lpc_mdio_read;
  749. pldat->mii_bus->write = &lpc_mdio_write;
  750. pldat->mii_bus->reset = &lpc_mdio_reset;
  751. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  752. pldat->pdev->name, pldat->pdev->id);
  753. pldat->mii_bus->priv = pldat;
  754. pldat->mii_bus->parent = &pldat->pdev->dev;
  755. pldat->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  756. if (!pldat->mii_bus->irq) {
  757. err = -ENOMEM;
  758. goto err_out_1;
  759. }
  760. for (i = 0; i < PHY_MAX_ADDR; i++)
  761. pldat->mii_bus->irq[i] = PHY_POLL;
  762. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  763. if (mdiobus_register(pldat->mii_bus))
  764. goto err_out_free_mdio_irq;
  765. if (lpc_mii_probe(pldat->ndev) != 0)
  766. goto err_out_unregister_bus;
  767. return 0;
  768. err_out_unregister_bus:
  769. mdiobus_unregister(pldat->mii_bus);
  770. err_out_free_mdio_irq:
  771. kfree(pldat->mii_bus->irq);
  772. err_out_1:
  773. mdiobus_free(pldat->mii_bus);
  774. err_out:
  775. return err;
  776. }
  777. static void __lpc_handle_xmit(struct net_device *ndev)
  778. {
  779. struct netdata_local *pldat = netdev_priv(ndev);
  780. struct sk_buff *skb;
  781. u32 txcidx, *ptxstat, txstat;
  782. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  783. while (pldat->last_tx_idx != txcidx) {
  784. skb = pldat->skb[pldat->last_tx_idx];
  785. /* A buffer is available, get buffer status */
  786. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  787. txstat = *ptxstat;
  788. /* Next buffer and decrement used buffer counter */
  789. pldat->num_used_tx_buffs--;
  790. pldat->last_tx_idx++;
  791. if (pldat->last_tx_idx >= ENET_TX_DESC)
  792. pldat->last_tx_idx = 0;
  793. /* Update collision counter */
  794. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  795. /* Any errors occurred? */
  796. if (txstat & TXSTATUS_ERROR) {
  797. if (txstat & TXSTATUS_UNDERRUN) {
  798. /* FIFO underrun */
  799. ndev->stats.tx_fifo_errors++;
  800. }
  801. if (txstat & TXSTATUS_LATECOLL) {
  802. /* Late collision */
  803. ndev->stats.tx_aborted_errors++;
  804. }
  805. if (txstat & TXSTATUS_EXCESSCOLL) {
  806. /* Excessive collision */
  807. ndev->stats.tx_aborted_errors++;
  808. }
  809. if (txstat & TXSTATUS_EXCESSDEFER) {
  810. /* Defer limit */
  811. ndev->stats.tx_aborted_errors++;
  812. }
  813. ndev->stats.tx_errors++;
  814. } else {
  815. /* Update stats */
  816. ndev->stats.tx_packets++;
  817. ndev->stats.tx_bytes += skb->len;
  818. }
  819. dev_kfree_skb_irq(skb);
  820. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  821. }
  822. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  823. if (netif_queue_stopped(ndev))
  824. netif_wake_queue(ndev);
  825. }
  826. }
  827. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  828. {
  829. struct netdata_local *pldat = netdev_priv(ndev);
  830. struct sk_buff *skb;
  831. u32 rxconsidx, len, ethst;
  832. struct rx_status_t *prxstat;
  833. u8 *prdbuf;
  834. int rx_done = 0;
  835. /* Get the current RX buffer indexes */
  836. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  837. while (rx_done < budget && rxconsidx !=
  838. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  839. /* Get pointer to receive status */
  840. prxstat = &pldat->rx_stat_v[rxconsidx];
  841. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  842. /* Status error? */
  843. ethst = prxstat->statusinfo;
  844. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  845. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  846. ethst &= ~RXSTATUS_ERROR;
  847. if (ethst & RXSTATUS_ERROR) {
  848. int si = prxstat->statusinfo;
  849. /* Check statuses */
  850. if (si & RXSTATUS_OVERRUN) {
  851. /* Overrun error */
  852. ndev->stats.rx_fifo_errors++;
  853. } else if (si & RXSTATUS_CRC) {
  854. /* CRC error */
  855. ndev->stats.rx_crc_errors++;
  856. } else if (si & RXSTATUS_LENGTH) {
  857. /* Length error */
  858. ndev->stats.rx_length_errors++;
  859. } else if (si & RXSTATUS_ERROR) {
  860. /* Other error */
  861. ndev->stats.rx_length_errors++;
  862. }
  863. ndev->stats.rx_errors++;
  864. } else {
  865. /* Packet is good */
  866. skb = dev_alloc_skb(len);
  867. if (!skb) {
  868. ndev->stats.rx_dropped++;
  869. } else {
  870. prdbuf = skb_put(skb, len);
  871. /* Copy packet from buffer */
  872. memcpy(prdbuf, pldat->rx_buff_v +
  873. rxconsidx * ENET_MAXF_SIZE, len);
  874. /* Pass to upper layer */
  875. skb->protocol = eth_type_trans(skb, ndev);
  876. netif_receive_skb(skb);
  877. ndev->stats.rx_packets++;
  878. ndev->stats.rx_bytes += len;
  879. }
  880. }
  881. /* Increment consume index */
  882. rxconsidx = rxconsidx + 1;
  883. if (rxconsidx >= ENET_RX_DESC)
  884. rxconsidx = 0;
  885. writel(rxconsidx,
  886. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  887. rx_done++;
  888. }
  889. return rx_done;
  890. }
  891. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  892. {
  893. struct netdata_local *pldat = container_of(napi,
  894. struct netdata_local, napi);
  895. struct net_device *ndev = pldat->ndev;
  896. int rx_done = 0;
  897. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  898. __netif_tx_lock(txq, smp_processor_id());
  899. __lpc_handle_xmit(ndev);
  900. __netif_tx_unlock(txq);
  901. rx_done = __lpc_handle_recv(ndev, budget);
  902. if (rx_done < budget) {
  903. napi_complete(napi);
  904. lpc_eth_enable_int(pldat->net_base);
  905. }
  906. return rx_done;
  907. }
  908. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  909. {
  910. struct net_device *ndev = dev_id;
  911. struct netdata_local *pldat = netdev_priv(ndev);
  912. u32 tmp;
  913. spin_lock(&pldat->lock);
  914. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  915. /* Clear interrupts */
  916. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  917. lpc_eth_disable_int(pldat->net_base);
  918. if (likely(napi_schedule_prep(&pldat->napi)))
  919. __napi_schedule(&pldat->napi);
  920. spin_unlock(&pldat->lock);
  921. return IRQ_HANDLED;
  922. }
  923. static int lpc_eth_close(struct net_device *ndev)
  924. {
  925. unsigned long flags;
  926. struct netdata_local *pldat = netdev_priv(ndev);
  927. if (netif_msg_ifdown(pldat))
  928. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  929. napi_disable(&pldat->napi);
  930. netif_stop_queue(ndev);
  931. if (pldat->phy_dev)
  932. phy_stop(pldat->phy_dev);
  933. spin_lock_irqsave(&pldat->lock, flags);
  934. __lpc_eth_reset(pldat);
  935. netif_carrier_off(ndev);
  936. writel(0, LPC_ENET_MAC1(pldat->net_base));
  937. writel(0, LPC_ENET_MAC2(pldat->net_base));
  938. spin_unlock_irqrestore(&pldat->lock, flags);
  939. __lpc_eth_clock_enable(pldat, false);
  940. return 0;
  941. }
  942. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  943. {
  944. struct netdata_local *pldat = netdev_priv(ndev);
  945. u32 len, txidx;
  946. u32 *ptxstat;
  947. struct txrx_desc_t *ptxrxdesc;
  948. len = skb->len;
  949. spin_lock_irq(&pldat->lock);
  950. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  951. /* This function should never be called when there are no
  952. buffers */
  953. netif_stop_queue(ndev);
  954. spin_unlock_irq(&pldat->lock);
  955. WARN(1, "BUG! TX request when no free TX buffers!\n");
  956. return NETDEV_TX_BUSY;
  957. }
  958. /* Get the next TX descriptor index */
  959. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  960. /* Setup control for the transfer */
  961. ptxstat = &pldat->tx_stat_v[txidx];
  962. *ptxstat = 0;
  963. ptxrxdesc = &pldat->tx_desc_v[txidx];
  964. ptxrxdesc->control =
  965. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  966. /* Copy data to the DMA buffer */
  967. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  968. /* Save the buffer and increment the buffer counter */
  969. pldat->skb[txidx] = skb;
  970. pldat->num_used_tx_buffs++;
  971. /* Start transmit */
  972. txidx++;
  973. if (txidx >= ENET_TX_DESC)
  974. txidx = 0;
  975. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  976. /* Stop queue if no more TX buffers */
  977. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  978. netif_stop_queue(ndev);
  979. spin_unlock_irq(&pldat->lock);
  980. return NETDEV_TX_OK;
  981. }
  982. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  983. {
  984. struct sockaddr *addr = p;
  985. struct netdata_local *pldat = netdev_priv(ndev);
  986. unsigned long flags;
  987. if (!is_valid_ether_addr(addr->sa_data))
  988. return -EADDRNOTAVAIL;
  989. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  990. spin_lock_irqsave(&pldat->lock, flags);
  991. /* Set station address */
  992. __lpc_set_mac(pldat, ndev->dev_addr);
  993. spin_unlock_irqrestore(&pldat->lock, flags);
  994. return 0;
  995. }
  996. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  997. {
  998. struct netdata_local *pldat = netdev_priv(ndev);
  999. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  1000. struct netdev_hw_addr *ha;
  1001. u32 tmp32, hash_val, hashlo, hashhi;
  1002. unsigned long flags;
  1003. spin_lock_irqsave(&pldat->lock, flags);
  1004. /* Set station address */
  1005. __lpc_set_mac(pldat, ndev->dev_addr);
  1006. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  1007. if (ndev->flags & IFF_PROMISC)
  1008. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  1009. LPC_RXFLTRW_ACCEPTUMULTICAST;
  1010. if (ndev->flags & IFF_ALLMULTI)
  1011. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  1012. if (netdev_hw_addr_list_count(mcptr))
  1013. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  1014. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  1015. /* Set initial hash table */
  1016. hashlo = 0x0;
  1017. hashhi = 0x0;
  1018. /* 64 bits : multicast address in hash table */
  1019. netdev_hw_addr_list_for_each(ha, mcptr) {
  1020. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  1021. if (hash_val >= 32)
  1022. hashhi |= 1 << (hash_val - 32);
  1023. else
  1024. hashlo |= 1 << hash_val;
  1025. }
  1026. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  1027. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  1028. spin_unlock_irqrestore(&pldat->lock, flags);
  1029. }
  1030. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1031. {
  1032. struct netdata_local *pldat = netdev_priv(ndev);
  1033. struct phy_device *phydev = pldat->phy_dev;
  1034. if (!netif_running(ndev))
  1035. return -EINVAL;
  1036. if (!phydev)
  1037. return -ENODEV;
  1038. return phy_mii_ioctl(phydev, req, cmd);
  1039. }
  1040. static int lpc_eth_open(struct net_device *ndev)
  1041. {
  1042. struct netdata_local *pldat = netdev_priv(ndev);
  1043. if (netif_msg_ifup(pldat))
  1044. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1045. if (!is_valid_ether_addr(ndev->dev_addr))
  1046. return -EADDRNOTAVAIL;
  1047. __lpc_eth_clock_enable(pldat, true);
  1048. /* Reset and initialize */
  1049. __lpc_eth_reset(pldat);
  1050. __lpc_eth_init(pldat);
  1051. /* schedule a link state check */
  1052. phy_start(pldat->phy_dev);
  1053. netif_start_queue(ndev);
  1054. napi_enable(&pldat->napi);
  1055. return 0;
  1056. }
  1057. /*
  1058. * Ethtool ops
  1059. */
  1060. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1061. struct ethtool_drvinfo *info)
  1062. {
  1063. strcpy(info->driver, MODNAME);
  1064. strcpy(info->version, DRV_VERSION);
  1065. strcpy(info->bus_info, dev_name(ndev->dev.parent));
  1066. }
  1067. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1068. {
  1069. struct netdata_local *pldat = netdev_priv(ndev);
  1070. return pldat->msg_enable;
  1071. }
  1072. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1073. {
  1074. struct netdata_local *pldat = netdev_priv(ndev);
  1075. pldat->msg_enable = level;
  1076. }
  1077. static int lpc_eth_ethtool_getsettings(struct net_device *ndev,
  1078. struct ethtool_cmd *cmd)
  1079. {
  1080. struct netdata_local *pldat = netdev_priv(ndev);
  1081. struct phy_device *phydev = pldat->phy_dev;
  1082. if (!phydev)
  1083. return -EOPNOTSUPP;
  1084. return phy_ethtool_gset(phydev, cmd);
  1085. }
  1086. static int lpc_eth_ethtool_setsettings(struct net_device *ndev,
  1087. struct ethtool_cmd *cmd)
  1088. {
  1089. struct netdata_local *pldat = netdev_priv(ndev);
  1090. struct phy_device *phydev = pldat->phy_dev;
  1091. if (!phydev)
  1092. return -EOPNOTSUPP;
  1093. return phy_ethtool_sset(phydev, cmd);
  1094. }
  1095. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1096. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1097. .get_settings = lpc_eth_ethtool_getsettings,
  1098. .set_settings = lpc_eth_ethtool_setsettings,
  1099. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1100. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1101. .get_link = ethtool_op_get_link,
  1102. };
  1103. static const struct net_device_ops lpc_netdev_ops = {
  1104. .ndo_open = lpc_eth_open,
  1105. .ndo_stop = lpc_eth_close,
  1106. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1107. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1108. .ndo_do_ioctl = lpc_eth_ioctl,
  1109. .ndo_set_mac_address = lpc_set_mac_address,
  1110. .ndo_change_mtu = eth_change_mtu,
  1111. };
  1112. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1113. {
  1114. struct resource *res;
  1115. struct net_device *ndev;
  1116. struct netdata_local *pldat;
  1117. struct phy_device *phydev;
  1118. dma_addr_t dma_handle;
  1119. int irq, ret;
  1120. u32 tmp;
  1121. /* Setup network interface for RMII or MII mode */
  1122. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1123. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1124. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1125. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1126. else
  1127. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1128. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1129. /* Get platform resources */
  1130. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1131. irq = platform_get_irq(pdev, 0);
  1132. if ((!res) || (irq < 0) || (irq >= NR_IRQS)) {
  1133. dev_err(&pdev->dev, "error getting resources.\n");
  1134. ret = -ENXIO;
  1135. goto err_exit;
  1136. }
  1137. /* Allocate net driver data structure */
  1138. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1139. if (!ndev) {
  1140. dev_err(&pdev->dev, "could not allocate device.\n");
  1141. ret = -ENOMEM;
  1142. goto err_exit;
  1143. }
  1144. SET_NETDEV_DEV(ndev, &pdev->dev);
  1145. pldat = netdev_priv(ndev);
  1146. pldat->pdev = pdev;
  1147. pldat->ndev = ndev;
  1148. spin_lock_init(&pldat->lock);
  1149. /* Save resources */
  1150. ndev->irq = irq;
  1151. /* Get clock for the device */
  1152. pldat->clk = clk_get(&pdev->dev, NULL);
  1153. if (IS_ERR(pldat->clk)) {
  1154. dev_err(&pdev->dev, "error getting clock.\n");
  1155. ret = PTR_ERR(pldat->clk);
  1156. goto err_out_free_dev;
  1157. }
  1158. /* Enable network clock */
  1159. __lpc_eth_clock_enable(pldat, true);
  1160. /* Map IO space */
  1161. pldat->net_base = ioremap(res->start, res->end - res->start + 1);
  1162. if (!pldat->net_base) {
  1163. dev_err(&pdev->dev, "failed to map registers\n");
  1164. ret = -ENOMEM;
  1165. goto err_out_disable_clocks;
  1166. }
  1167. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1168. ndev->name, ndev);
  1169. if (ret) {
  1170. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1171. goto err_out_iounmap;
  1172. }
  1173. /* Fill in the fields of the device structure with ethernet values. */
  1174. ether_setup(ndev);
  1175. /* Setup driver functions */
  1176. ndev->netdev_ops = &lpc_netdev_ops;
  1177. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1178. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1179. /* Get size of DMA buffers/descriptors region */
  1180. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1181. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1182. pldat->dma_buff_base_v = 0;
  1183. if (use_iram_for_net(&pldat->pdev->dev)) {
  1184. dma_handle = LPC32XX_IRAM_BASE;
  1185. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1186. pldat->dma_buff_base_v =
  1187. io_p2v(LPC32XX_IRAM_BASE);
  1188. else
  1189. netdev_err(ndev,
  1190. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1191. }
  1192. if (pldat->dma_buff_base_v == 0) {
  1193. pldat->pdev->dev.coherent_dma_mask = 0xFFFFFFFF;
  1194. pldat->pdev->dev.dma_mask = &pldat->pdev->dev.coherent_dma_mask;
  1195. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1196. /* Allocate a chunk of memory for the DMA ethernet buffers
  1197. and descriptors */
  1198. pldat->dma_buff_base_v =
  1199. dma_alloc_coherent(&pldat->pdev->dev,
  1200. pldat->dma_buff_size, &dma_handle,
  1201. GFP_KERNEL);
  1202. if (pldat->dma_buff_base_v == NULL) {
  1203. dev_err(&pdev->dev, "error getting DMA region.\n");
  1204. ret = -ENOMEM;
  1205. goto err_out_free_irq;
  1206. }
  1207. }
  1208. pldat->dma_buff_base_p = dma_handle;
  1209. netdev_dbg(ndev, "IO address start :0x%08x\n",
  1210. res->start);
  1211. netdev_dbg(ndev, "IO address size :%d\n",
  1212. res->end - res->start + 1);
  1213. netdev_err(ndev, "IO address (mapped) :0x%p\n",
  1214. pldat->net_base);
  1215. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1216. netdev_dbg(ndev, "DMA buffer size :%d\n", pldat->dma_buff_size);
  1217. netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
  1218. pldat->dma_buff_base_p);
  1219. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1220. pldat->dma_buff_base_v);
  1221. /* Get MAC address from current HW setting (POR state is all zeros) */
  1222. __lpc_get_mac(pldat, ndev->dev_addr);
  1223. #ifdef CONFIG_OF_NET
  1224. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1225. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1226. if (macaddr)
  1227. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1228. }
  1229. #endif
  1230. if (!is_valid_ether_addr(ndev->dev_addr))
  1231. eth_hw_addr_random(ndev);
  1232. /* Reset the ethernet controller */
  1233. __lpc_eth_reset(pldat);
  1234. /* then shut everything down to save power */
  1235. __lpc_eth_shutdown(pldat);
  1236. /* Set default parameters */
  1237. pldat->msg_enable = NETIF_MSG_LINK;
  1238. /* Force an MII interface reset and clock setup */
  1239. __lpc_mii_mngt_reset(pldat);
  1240. /* Force default PHY interface setup in chip, this will probably be
  1241. changed by the PHY driver */
  1242. pldat->link = 0;
  1243. pldat->speed = 100;
  1244. pldat->duplex = DUPLEX_FULL;
  1245. __lpc_params_setup(pldat);
  1246. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1247. ret = register_netdev(ndev);
  1248. if (ret) {
  1249. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1250. goto err_out_dma_unmap;
  1251. }
  1252. platform_set_drvdata(pdev, ndev);
  1253. if (lpc_mii_init(pldat) != 0)
  1254. goto err_out_unregister_netdev;
  1255. netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
  1256. res->start, ndev->irq);
  1257. phydev = pldat->phy_dev;
  1258. device_init_wakeup(&pdev->dev, 1);
  1259. device_set_wakeup_enable(&pdev->dev, 0);
  1260. return 0;
  1261. err_out_unregister_netdev:
  1262. platform_set_drvdata(pdev, NULL);
  1263. unregister_netdev(ndev);
  1264. err_out_dma_unmap:
  1265. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1266. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1267. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1268. pldat->dma_buff_base_v,
  1269. pldat->dma_buff_base_p);
  1270. err_out_free_irq:
  1271. free_irq(ndev->irq, ndev);
  1272. err_out_iounmap:
  1273. iounmap(pldat->net_base);
  1274. err_out_disable_clocks:
  1275. clk_disable(pldat->clk);
  1276. clk_put(pldat->clk);
  1277. err_out_free_dev:
  1278. free_netdev(ndev);
  1279. err_exit:
  1280. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1281. return ret;
  1282. }
  1283. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1284. {
  1285. struct net_device *ndev = platform_get_drvdata(pdev);
  1286. struct netdata_local *pldat = netdev_priv(ndev);
  1287. unregister_netdev(ndev);
  1288. platform_set_drvdata(pdev, NULL);
  1289. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1290. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1291. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1292. pldat->dma_buff_base_v,
  1293. pldat->dma_buff_base_p);
  1294. free_irq(ndev->irq, ndev);
  1295. iounmap(pldat->net_base);
  1296. mdiobus_free(pldat->mii_bus);
  1297. clk_disable(pldat->clk);
  1298. clk_put(pldat->clk);
  1299. free_netdev(ndev);
  1300. return 0;
  1301. }
  1302. #ifdef CONFIG_PM
  1303. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1304. pm_message_t state)
  1305. {
  1306. struct net_device *ndev = platform_get_drvdata(pdev);
  1307. struct netdata_local *pldat = netdev_priv(ndev);
  1308. if (device_may_wakeup(&pdev->dev))
  1309. enable_irq_wake(ndev->irq);
  1310. if (ndev) {
  1311. if (netif_running(ndev)) {
  1312. netif_device_detach(ndev);
  1313. __lpc_eth_shutdown(pldat);
  1314. clk_disable(pldat->clk);
  1315. /*
  1316. * Reset again now clock is disable to be sure
  1317. * EMC_MDC is down
  1318. */
  1319. __lpc_eth_reset(pldat);
  1320. }
  1321. }
  1322. return 0;
  1323. }
  1324. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1325. {
  1326. struct net_device *ndev = platform_get_drvdata(pdev);
  1327. struct netdata_local *pldat;
  1328. if (device_may_wakeup(&pdev->dev))
  1329. disable_irq_wake(ndev->irq);
  1330. if (ndev) {
  1331. if (netif_running(ndev)) {
  1332. pldat = netdev_priv(ndev);
  1333. /* Enable interface clock */
  1334. clk_enable(pldat->clk);
  1335. /* Reset and initialize */
  1336. __lpc_eth_reset(pldat);
  1337. __lpc_eth_init(pldat);
  1338. netif_device_attach(ndev);
  1339. }
  1340. }
  1341. return 0;
  1342. }
  1343. #endif
  1344. #ifdef CONFIG_OF
  1345. static const struct of_device_id lpc_eth_match[] = {
  1346. { .compatible = "nxp,lpc-eth" },
  1347. { }
  1348. };
  1349. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1350. #endif
  1351. static struct platform_driver lpc_eth_driver = {
  1352. .probe = lpc_eth_drv_probe,
  1353. .remove = __devexit_p(lpc_eth_drv_remove),
  1354. #ifdef CONFIG_PM
  1355. .suspend = lpc_eth_drv_suspend,
  1356. .resume = lpc_eth_drv_resume,
  1357. #endif
  1358. .driver = {
  1359. .name = MODNAME,
  1360. .of_match_table = of_match_ptr(lpc_eth_match),
  1361. },
  1362. };
  1363. module_platform_driver(lpc_eth_driver);
  1364. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1365. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1366. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1367. MODULE_LICENSE("GPL");