emulate.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. #define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
  77. /* Misc flags */
  78. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  79. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  80. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  81. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Imm (4<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. u8 intercept;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. struct gprefix *gprefix;
  109. } u;
  110. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. struct gprefix {
  117. struct opcode pfx_no;
  118. struct opcode pfx_66;
  119. struct opcode pfx_f2;
  120. struct opcode pfx_f3;
  121. };
  122. /* EFLAGS bit definitions. */
  123. #define EFLG_ID (1<<21)
  124. #define EFLG_VIP (1<<20)
  125. #define EFLG_VIF (1<<19)
  126. #define EFLG_AC (1<<18)
  127. #define EFLG_VM (1<<17)
  128. #define EFLG_RF (1<<16)
  129. #define EFLG_IOPL (3<<12)
  130. #define EFLG_NT (1<<14)
  131. #define EFLG_OF (1<<11)
  132. #define EFLG_DF (1<<10)
  133. #define EFLG_IF (1<<9)
  134. #define EFLG_TF (1<<8)
  135. #define EFLG_SF (1<<7)
  136. #define EFLG_ZF (1<<6)
  137. #define EFLG_AF (1<<4)
  138. #define EFLG_PF (1<<2)
  139. #define EFLG_CF (1<<0)
  140. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  141. #define EFLG_RESERVED_ONE_MASK 2
  142. /*
  143. * Instruction emulation:
  144. * Most instructions are emulated directly via a fragment of inline assembly
  145. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  146. * any modified flags.
  147. */
  148. #if defined(CONFIG_X86_64)
  149. #define _LO32 "k" /* force 32-bit operand */
  150. #define _STK "%%rsp" /* stack pointer */
  151. #elif defined(__i386__)
  152. #define _LO32 "" /* force 32-bit operand */
  153. #define _STK "%%esp" /* stack pointer */
  154. #endif
  155. /*
  156. * These EFLAGS bits are restored from saved value during emulation, and
  157. * any changes are written back to the saved value after emulation.
  158. */
  159. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  160. /* Before executing instruction: restore necessary bits in EFLAGS. */
  161. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  162. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  163. "movl %"_sav",%"_LO32 _tmp"; " \
  164. "push %"_tmp"; " \
  165. "push %"_tmp"; " \
  166. "movl %"_msk",%"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "pushf; " \
  169. "notl %"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  172. "pop %"_tmp"; " \
  173. "orl %"_LO32 _tmp",("_STK"); " \
  174. "popf; " \
  175. "pop %"_sav"; "
  176. /* After executing instruction: write-back necessary bits in EFLAGS. */
  177. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  178. /* _sav |= EFLAGS & _msk; */ \
  179. "pushf; " \
  180. "pop %"_tmp"; " \
  181. "andl %"_msk",%"_LO32 _tmp"; " \
  182. "orl %"_LO32 _tmp",%"_sav"; "
  183. #ifdef CONFIG_X86_64
  184. #define ON64(x) x
  185. #else
  186. #define ON64(x)
  187. #endif
  188. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  189. do { \
  190. __asm__ __volatile__ ( \
  191. _PRE_EFLAGS("0", "4", "2") \
  192. _op _suffix " %"_x"3,%1; " \
  193. _POST_EFLAGS("0", "4", "2") \
  194. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  195. "=&r" (_tmp) \
  196. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  197. } while (0)
  198. /* Raw emulation: instruction has two explicit operands. */
  199. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  200. do { \
  201. unsigned long _tmp; \
  202. \
  203. switch ((_dst).bytes) { \
  204. case 2: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  206. break; \
  207. case 4: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  209. break; \
  210. case 8: \
  211. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  212. break; \
  213. } \
  214. } while (0)
  215. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  216. do { \
  217. unsigned long _tmp; \
  218. switch ((_dst).bytes) { \
  219. case 1: \
  220. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  221. break; \
  222. default: \
  223. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  224. _wx, _wy, _lx, _ly, _qx, _qy); \
  225. break; \
  226. } \
  227. } while (0)
  228. /* Source operand is byte-sized and may be restricted to just %cl. */
  229. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  230. __emulate_2op(_op, _src, _dst, _eflags, \
  231. "b", "c", "b", "c", "b", "c", "b", "c")
  232. /* Source operand is byte, word, long or quad sized. */
  233. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  234. __emulate_2op(_op, _src, _dst, _eflags, \
  235. "b", "q", "w", "r", _LO32, "r", "", "r")
  236. /* Source operand is word, long or quad sized. */
  237. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  238. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  239. "w", "r", _LO32, "r", "", "r")
  240. /* Instruction has three operands and one operand is stored in ECX register */
  241. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  242. do { \
  243. unsigned long _tmp; \
  244. _type _clv = (_cl).val; \
  245. _type _srcv = (_src).val; \
  246. _type _dstv = (_dst).val; \
  247. \
  248. __asm__ __volatile__ ( \
  249. _PRE_EFLAGS("0", "5", "2") \
  250. _op _suffix " %4,%1 \n" \
  251. _POST_EFLAGS("0", "5", "2") \
  252. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  253. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  254. ); \
  255. \
  256. (_cl).val = (unsigned long) _clv; \
  257. (_src).val = (unsigned long) _srcv; \
  258. (_dst).val = (unsigned long) _dstv; \
  259. } while (0)
  260. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  261. do { \
  262. switch ((_dst).bytes) { \
  263. case 2: \
  264. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "w", unsigned short); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  269. "l", unsigned int); \
  270. break; \
  271. case 8: \
  272. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  273. "q", unsigned long)); \
  274. break; \
  275. } \
  276. } while (0)
  277. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  278. do { \
  279. unsigned long _tmp; \
  280. \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "3", "2") \
  283. _op _suffix " %1; " \
  284. _POST_EFLAGS("0", "3", "2") \
  285. : "=m" (_eflags), "+m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : "i" (EFLAGS_MASK)); \
  288. } while (0)
  289. /* Instruction has only one explicit operand (no source operand). */
  290. #define emulate_1op(_op, _dst, _eflags) \
  291. do { \
  292. switch ((_dst).bytes) { \
  293. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  294. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  295. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  296. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  297. } \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "1") \
  305. _op _suffix " %5; " \
  306. _POST_EFLAGS("0", "4", "1") \
  307. : "=m" (_eflags), "=&r" (_tmp), \
  308. "+a" (_rax), "+d" (_rdx) \
  309. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  310. "a" (_rax), "d" (_rdx)); \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. \
  316. __asm__ __volatile__ ( \
  317. _PRE_EFLAGS("0", "5", "1") \
  318. "1: \n\t" \
  319. _op _suffix " %6; " \
  320. "2: \n\t" \
  321. _POST_EFLAGS("0", "5", "1") \
  322. ".pushsection .fixup,\"ax\" \n\t" \
  323. "3: movb $1, %4 \n\t" \
  324. "jmp 2b \n\t" \
  325. ".popsection \n\t" \
  326. _ASM_EXTABLE(1b, 3b) \
  327. : "=m" (_eflags), "=&r" (_tmp), \
  328. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  329. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  330. "a" (_rax), "d" (_rdx)); \
  331. } while (0)
  332. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  333. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  334. do { \
  335. switch((_src).bytes) { \
  336. case 1: \
  337. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  338. _eflags, "b"); \
  339. break; \
  340. case 2: \
  341. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  342. _eflags, "w"); \
  343. break; \
  344. case 4: \
  345. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  346. _eflags, "l"); \
  347. break; \
  348. case 8: \
  349. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  350. _eflags, "q")); \
  351. break; \
  352. } \
  353. } while (0)
  354. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  355. do { \
  356. switch((_src).bytes) { \
  357. case 1: \
  358. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  359. _eflags, "b", _ex); \
  360. break; \
  361. case 2: \
  362. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  363. _eflags, "w", _ex); \
  364. break; \
  365. case 4: \
  366. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  367. _eflags, "l", _ex); \
  368. break; \
  369. case 8: ON64( \
  370. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  371. _eflags, "q", _ex)); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Fetch next part of the instruction being emulated. */
  376. #define insn_fetch(_type, _size, _eip) \
  377. ({ unsigned long _x; \
  378. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  379. if (rc != X86EMUL_CONTINUE) \
  380. goto done; \
  381. (_eip) += (_size); \
  382. (_type)_x; \
  383. })
  384. #define insn_fetch_arr(_arr, _size, _eip) \
  385. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  386. if (rc != X86EMUL_CONTINUE) \
  387. goto done; \
  388. (_eip) += (_size); \
  389. })
  390. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  391. enum x86_intercept intercept,
  392. enum x86_intercept_stage stage)
  393. {
  394. struct x86_instruction_info info = {
  395. .intercept = intercept,
  396. .rep_prefix = ctxt->decode.rep_prefix,
  397. .modrm_mod = ctxt->decode.modrm_mod,
  398. .modrm_reg = ctxt->decode.modrm_reg,
  399. .modrm_rm = ctxt->decode.modrm_rm,
  400. .src_val = ctxt->decode.src.val64,
  401. .src_bytes = ctxt->decode.src.bytes,
  402. .dst_bytes = ctxt->decode.dst.bytes,
  403. .ad_bytes = ctxt->decode.ad_bytes,
  404. .next_rip = ctxt->eip,
  405. };
  406. return ctxt->ops->intercept(ctxt, &info, stage);
  407. }
  408. static inline unsigned long ad_mask(struct decode_cache *c)
  409. {
  410. return (1UL << (c->ad_bytes << 3)) - 1;
  411. }
  412. /* Access/update address held in a register, based on addressing mode. */
  413. static inline unsigned long
  414. address_mask(struct decode_cache *c, unsigned long reg)
  415. {
  416. if (c->ad_bytes == sizeof(unsigned long))
  417. return reg;
  418. else
  419. return reg & ad_mask(c);
  420. }
  421. static inline unsigned long
  422. register_address(struct decode_cache *c, unsigned long reg)
  423. {
  424. return address_mask(c, reg);
  425. }
  426. static inline void
  427. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  428. {
  429. if (c->ad_bytes == sizeof(unsigned long))
  430. *reg += inc;
  431. else
  432. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  433. }
  434. static inline void jmp_rel(struct decode_cache *c, int rel)
  435. {
  436. register_address_increment(c, &c->eip, rel);
  437. }
  438. static u32 desc_limit_scaled(struct desc_struct *desc)
  439. {
  440. u32 limit = get_desc_limit(desc);
  441. return desc->g ? (limit << 12) | 0xfff : limit;
  442. }
  443. static void set_seg_override(struct decode_cache *c, int seg)
  444. {
  445. c->has_seg_override = true;
  446. c->seg_override = seg;
  447. }
  448. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  449. struct x86_emulate_ops *ops, int seg)
  450. {
  451. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  452. return 0;
  453. return ops->get_cached_segment_base(ctxt, seg);
  454. }
  455. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  456. struct x86_emulate_ops *ops,
  457. struct decode_cache *c)
  458. {
  459. if (!c->has_seg_override)
  460. return 0;
  461. return c->seg_override;
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. ctxt->exception.vector = vec;
  467. ctxt->exception.error_code = error;
  468. ctxt->exception.error_code_valid = valid;
  469. return X86EMUL_PROPAGATE_FAULT;
  470. }
  471. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  474. }
  475. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  476. {
  477. return emulate_exception(ctxt, GP_VECTOR, err, true);
  478. }
  479. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, SS_VECTOR, err, true);
  482. }
  483. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  486. }
  487. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, TS_VECTOR, err, true);
  490. }
  491. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  494. }
  495. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  498. }
  499. static int __linearize(struct x86_emulate_ctxt *ctxt,
  500. struct segmented_address addr,
  501. unsigned size, bool write, bool fetch,
  502. ulong *linear)
  503. {
  504. struct decode_cache *c = &ctxt->decode;
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. unsigned cpl, rpl;
  510. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  511. switch (ctxt->mode) {
  512. case X86EMUL_MODE_REAL:
  513. break;
  514. case X86EMUL_MODE_PROT64:
  515. if (((signed long)la << 16) >> 16 != la)
  516. return emulate_gp(ctxt, 0);
  517. break;
  518. default:
  519. usable = ctxt->ops->get_cached_descriptor(ctxt, &desc, NULL,
  520. addr.seg);
  521. if (!usable)
  522. goto bad;
  523. /* code segment or read-only data segment */
  524. if (((desc.type & 8) || !(desc.type & 2)) && write)
  525. goto bad;
  526. /* unreadable code segment */
  527. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  528. goto bad;
  529. lim = desc_limit_scaled(&desc);
  530. if ((desc.type & 8) || !(desc.type & 4)) {
  531. /* expand-up segment */
  532. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  533. goto bad;
  534. } else {
  535. /* exapand-down segment */
  536. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  537. goto bad;
  538. lim = desc.d ? 0xffffffff : 0xffff;
  539. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  540. goto bad;
  541. }
  542. cpl = ctxt->ops->cpl(ctxt);
  543. rpl = ctxt->ops->get_segment_selector(ctxt, addr.seg) & 3;
  544. cpl = max(cpl, rpl);
  545. if (!(desc.type & 8)) {
  546. /* data segment */
  547. if (cpl > desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && !(desc.type & 4)) {
  550. /* nonconforming code segment */
  551. if (cpl != desc.dpl)
  552. goto bad;
  553. } else if ((desc.type & 8) && (desc.type & 4)) {
  554. /* conforming code segment */
  555. if (cpl < desc.dpl)
  556. goto bad;
  557. }
  558. break;
  559. }
  560. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  561. la &= (u32)-1;
  562. *linear = la;
  563. return X86EMUL_CONTINUE;
  564. bad:
  565. if (addr.seg == VCPU_SREG_SS)
  566. return emulate_ss(ctxt, addr.seg);
  567. else
  568. return emulate_gp(ctxt, addr.seg);
  569. }
  570. static int linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned size, bool write,
  573. ulong *linear)
  574. {
  575. return __linearize(ctxt, addr, size, write, false, linear);
  576. }
  577. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  578. struct segmented_address addr,
  579. void *data,
  580. unsigned size)
  581. {
  582. int rc;
  583. ulong linear;
  584. rc = linearize(ctxt, addr, size, false, &linear);
  585. if (rc != X86EMUL_CONTINUE)
  586. return rc;
  587. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  588. }
  589. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  590. struct x86_emulate_ops *ops,
  591. unsigned long eip, u8 *dest)
  592. {
  593. struct fetch_cache *fc = &ctxt->decode.fetch;
  594. int rc;
  595. int size, cur_size;
  596. if (eip == fc->end) {
  597. unsigned long linear;
  598. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  599. cur_size = fc->end - fc->start;
  600. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  601. rc = __linearize(ctxt, addr, size, false, true, &linear);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  605. size, &ctxt->exception);
  606. if (rc != X86EMUL_CONTINUE)
  607. return rc;
  608. fc->end += size;
  609. }
  610. *dest = fc->data[eip - fc->start];
  611. return X86EMUL_CONTINUE;
  612. }
  613. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  614. struct x86_emulate_ops *ops,
  615. unsigned long eip, void *dest, unsigned size)
  616. {
  617. int rc;
  618. /* x86 instructions are limited to 15 bytes. */
  619. if (eip + size - ctxt->eip > 15)
  620. return X86EMUL_UNHANDLEABLE;
  621. while (size--) {
  622. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. }
  626. return X86EMUL_CONTINUE;
  627. }
  628. /*
  629. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  630. * pointer into the block that addresses the relevant register.
  631. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  632. */
  633. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  634. int highbyte_regs)
  635. {
  636. void *p;
  637. p = &regs[modrm_reg];
  638. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  639. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  640. return p;
  641. }
  642. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  643. struct x86_emulate_ops *ops,
  644. struct segmented_address addr,
  645. u16 *size, unsigned long *address, int op_bytes)
  646. {
  647. int rc;
  648. if (op_bytes == 2)
  649. op_bytes = 3;
  650. *address = 0;
  651. rc = segmented_read_std(ctxt, addr, size, 2);
  652. if (rc != X86EMUL_CONTINUE)
  653. return rc;
  654. addr.ea += 2;
  655. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  656. return rc;
  657. }
  658. static int test_cc(unsigned int condition, unsigned int flags)
  659. {
  660. int rc = 0;
  661. switch ((condition & 15) >> 1) {
  662. case 0: /* o */
  663. rc |= (flags & EFLG_OF);
  664. break;
  665. case 1: /* b/c/nae */
  666. rc |= (flags & EFLG_CF);
  667. break;
  668. case 2: /* z/e */
  669. rc |= (flags & EFLG_ZF);
  670. break;
  671. case 3: /* be/na */
  672. rc |= (flags & (EFLG_CF|EFLG_ZF));
  673. break;
  674. case 4: /* s */
  675. rc |= (flags & EFLG_SF);
  676. break;
  677. case 5: /* p/pe */
  678. rc |= (flags & EFLG_PF);
  679. break;
  680. case 7: /* le/ng */
  681. rc |= (flags & EFLG_ZF);
  682. /* fall through */
  683. case 6: /* l/nge */
  684. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  685. break;
  686. }
  687. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  688. return (!!rc ^ (condition & 1));
  689. }
  690. static void fetch_register_operand(struct operand *op)
  691. {
  692. switch (op->bytes) {
  693. case 1:
  694. op->val = *(u8 *)op->addr.reg;
  695. break;
  696. case 2:
  697. op->val = *(u16 *)op->addr.reg;
  698. break;
  699. case 4:
  700. op->val = *(u32 *)op->addr.reg;
  701. break;
  702. case 8:
  703. op->val = *(u64 *)op->addr.reg;
  704. break;
  705. }
  706. }
  707. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  708. {
  709. ctxt->ops->get_fpu(ctxt);
  710. switch (reg) {
  711. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  712. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  713. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  714. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  715. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  716. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  717. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  718. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  719. #ifdef CONFIG_X86_64
  720. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  721. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  722. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  723. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  724. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  725. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  726. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  727. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  728. #endif
  729. default: BUG();
  730. }
  731. ctxt->ops->put_fpu(ctxt);
  732. }
  733. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  734. int reg)
  735. {
  736. ctxt->ops->get_fpu(ctxt);
  737. switch (reg) {
  738. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  739. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  740. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  741. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  742. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  743. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  744. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  745. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  746. #ifdef CONFIG_X86_64
  747. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  748. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  749. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  750. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  751. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  752. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  753. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  754. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  755. #endif
  756. default: BUG();
  757. }
  758. ctxt->ops->put_fpu(ctxt);
  759. }
  760. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  761. struct operand *op,
  762. struct decode_cache *c,
  763. int inhibit_bytereg)
  764. {
  765. unsigned reg = c->modrm_reg;
  766. int highbyte_regs = c->rex_prefix == 0;
  767. if (!(c->d & ModRM))
  768. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  769. if (c->d & Sse) {
  770. op->type = OP_XMM;
  771. op->bytes = 16;
  772. op->addr.xmm = reg;
  773. read_sse_reg(ctxt, &op->vec_val, reg);
  774. return;
  775. }
  776. op->type = OP_REG;
  777. if ((c->d & ByteOp) && !inhibit_bytereg) {
  778. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  779. op->bytes = 1;
  780. } else {
  781. op->addr.reg = decode_register(reg, c->regs, 0);
  782. op->bytes = c->op_bytes;
  783. }
  784. fetch_register_operand(op);
  785. op->orig_val = op->val;
  786. }
  787. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  788. struct x86_emulate_ops *ops,
  789. struct operand *op)
  790. {
  791. struct decode_cache *c = &ctxt->decode;
  792. u8 sib;
  793. int index_reg = 0, base_reg = 0, scale;
  794. int rc = X86EMUL_CONTINUE;
  795. ulong modrm_ea = 0;
  796. if (c->rex_prefix) {
  797. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  798. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  799. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  800. }
  801. c->modrm = insn_fetch(u8, 1, c->eip);
  802. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  803. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  804. c->modrm_rm |= (c->modrm & 0x07);
  805. c->modrm_seg = VCPU_SREG_DS;
  806. if (c->modrm_mod == 3) {
  807. op->type = OP_REG;
  808. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  809. op->addr.reg = decode_register(c->modrm_rm,
  810. c->regs, c->d & ByteOp);
  811. if (c->d & Sse) {
  812. op->type = OP_XMM;
  813. op->bytes = 16;
  814. op->addr.xmm = c->modrm_rm;
  815. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  816. return rc;
  817. }
  818. fetch_register_operand(op);
  819. return rc;
  820. }
  821. op->type = OP_MEM;
  822. if (c->ad_bytes == 2) {
  823. unsigned bx = c->regs[VCPU_REGS_RBX];
  824. unsigned bp = c->regs[VCPU_REGS_RBP];
  825. unsigned si = c->regs[VCPU_REGS_RSI];
  826. unsigned di = c->regs[VCPU_REGS_RDI];
  827. /* 16-bit ModR/M decode. */
  828. switch (c->modrm_mod) {
  829. case 0:
  830. if (c->modrm_rm == 6)
  831. modrm_ea += insn_fetch(u16, 2, c->eip);
  832. break;
  833. case 1:
  834. modrm_ea += insn_fetch(s8, 1, c->eip);
  835. break;
  836. case 2:
  837. modrm_ea += insn_fetch(u16, 2, c->eip);
  838. break;
  839. }
  840. switch (c->modrm_rm) {
  841. case 0:
  842. modrm_ea += bx + si;
  843. break;
  844. case 1:
  845. modrm_ea += bx + di;
  846. break;
  847. case 2:
  848. modrm_ea += bp + si;
  849. break;
  850. case 3:
  851. modrm_ea += bp + di;
  852. break;
  853. case 4:
  854. modrm_ea += si;
  855. break;
  856. case 5:
  857. modrm_ea += di;
  858. break;
  859. case 6:
  860. if (c->modrm_mod != 0)
  861. modrm_ea += bp;
  862. break;
  863. case 7:
  864. modrm_ea += bx;
  865. break;
  866. }
  867. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  868. (c->modrm_rm == 6 && c->modrm_mod != 0))
  869. c->modrm_seg = VCPU_SREG_SS;
  870. modrm_ea = (u16)modrm_ea;
  871. } else {
  872. /* 32/64-bit ModR/M decode. */
  873. if ((c->modrm_rm & 7) == 4) {
  874. sib = insn_fetch(u8, 1, c->eip);
  875. index_reg |= (sib >> 3) & 7;
  876. base_reg |= sib & 7;
  877. scale = sib >> 6;
  878. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  879. modrm_ea += insn_fetch(s32, 4, c->eip);
  880. else
  881. modrm_ea += c->regs[base_reg];
  882. if (index_reg != 4)
  883. modrm_ea += c->regs[index_reg] << scale;
  884. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  885. if (ctxt->mode == X86EMUL_MODE_PROT64)
  886. c->rip_relative = 1;
  887. } else
  888. modrm_ea += c->regs[c->modrm_rm];
  889. switch (c->modrm_mod) {
  890. case 0:
  891. if (c->modrm_rm == 5)
  892. modrm_ea += insn_fetch(s32, 4, c->eip);
  893. break;
  894. case 1:
  895. modrm_ea += insn_fetch(s8, 1, c->eip);
  896. break;
  897. case 2:
  898. modrm_ea += insn_fetch(s32, 4, c->eip);
  899. break;
  900. }
  901. }
  902. op->addr.mem.ea = modrm_ea;
  903. done:
  904. return rc;
  905. }
  906. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  907. struct x86_emulate_ops *ops,
  908. struct operand *op)
  909. {
  910. struct decode_cache *c = &ctxt->decode;
  911. int rc = X86EMUL_CONTINUE;
  912. op->type = OP_MEM;
  913. switch (c->ad_bytes) {
  914. case 2:
  915. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  916. break;
  917. case 4:
  918. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  919. break;
  920. case 8:
  921. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  922. break;
  923. }
  924. done:
  925. return rc;
  926. }
  927. static void fetch_bit_operand(struct decode_cache *c)
  928. {
  929. long sv = 0, mask;
  930. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  931. mask = ~(c->dst.bytes * 8 - 1);
  932. if (c->src.bytes == 2)
  933. sv = (s16)c->src.val & (s16)mask;
  934. else if (c->src.bytes == 4)
  935. sv = (s32)c->src.val & (s32)mask;
  936. c->dst.addr.mem.ea += (sv >> 3);
  937. }
  938. /* only subword offset */
  939. c->src.val &= (c->dst.bytes << 3) - 1;
  940. }
  941. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  942. struct x86_emulate_ops *ops,
  943. unsigned long addr, void *dest, unsigned size)
  944. {
  945. int rc;
  946. struct read_cache *mc = &ctxt->decode.mem_read;
  947. while (size) {
  948. int n = min(size, 8u);
  949. size -= n;
  950. if (mc->pos < mc->end)
  951. goto read_cached;
  952. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  953. &ctxt->exception);
  954. if (rc != X86EMUL_CONTINUE)
  955. return rc;
  956. mc->end += n;
  957. read_cached:
  958. memcpy(dest, mc->data + mc->pos, n);
  959. mc->pos += n;
  960. dest += n;
  961. addr += n;
  962. }
  963. return X86EMUL_CONTINUE;
  964. }
  965. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  966. struct segmented_address addr,
  967. void *data,
  968. unsigned size)
  969. {
  970. int rc;
  971. ulong linear;
  972. rc = linearize(ctxt, addr, size, false, &linear);
  973. if (rc != X86EMUL_CONTINUE)
  974. return rc;
  975. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  976. }
  977. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  978. struct segmented_address addr,
  979. const void *data,
  980. unsigned size)
  981. {
  982. int rc;
  983. ulong linear;
  984. rc = linearize(ctxt, addr, size, true, &linear);
  985. if (rc != X86EMUL_CONTINUE)
  986. return rc;
  987. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  988. &ctxt->exception);
  989. }
  990. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  991. struct segmented_address addr,
  992. const void *orig_data, const void *data,
  993. unsigned size)
  994. {
  995. int rc;
  996. ulong linear;
  997. rc = linearize(ctxt, addr, size, true, &linear);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1001. size, &ctxt->exception);
  1002. }
  1003. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1004. struct x86_emulate_ops *ops,
  1005. unsigned int size, unsigned short port,
  1006. void *dest)
  1007. {
  1008. struct read_cache *rc = &ctxt->decode.io_read;
  1009. if (rc->pos == rc->end) { /* refill pio read ahead */
  1010. struct decode_cache *c = &ctxt->decode;
  1011. unsigned int in_page, n;
  1012. unsigned int count = c->rep_prefix ?
  1013. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1014. in_page = (ctxt->eflags & EFLG_DF) ?
  1015. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1016. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1017. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1018. count);
  1019. if (n == 0)
  1020. n = 1;
  1021. rc->pos = rc->end = 0;
  1022. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1023. return 0;
  1024. rc->end = n * size;
  1025. }
  1026. memcpy(dest, rc->data + rc->pos, size);
  1027. rc->pos += size;
  1028. return 1;
  1029. }
  1030. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1031. struct x86_emulate_ops *ops,
  1032. u16 selector, struct desc_ptr *dt)
  1033. {
  1034. if (selector & 1 << 2) {
  1035. struct desc_struct desc;
  1036. memset (dt, 0, sizeof *dt);
  1037. if (!ops->get_cached_descriptor(ctxt, &desc, NULL,
  1038. VCPU_SREG_LDTR))
  1039. return;
  1040. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1041. dt->address = get_desc_base(&desc);
  1042. } else
  1043. ops->get_gdt(ctxt, dt);
  1044. }
  1045. /* allowed just for 8 bytes segments */
  1046. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1047. struct x86_emulate_ops *ops,
  1048. u16 selector, struct desc_struct *desc)
  1049. {
  1050. struct desc_ptr dt;
  1051. u16 index = selector >> 3;
  1052. int ret;
  1053. ulong addr;
  1054. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1055. if (dt.size < index * 8 + 7)
  1056. return emulate_gp(ctxt, selector & 0xfffc);
  1057. addr = dt.address + index * 8;
  1058. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1059. return ret;
  1060. }
  1061. /* allowed just for 8 bytes segments */
  1062. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops,
  1064. u16 selector, struct desc_struct *desc)
  1065. {
  1066. struct desc_ptr dt;
  1067. u16 index = selector >> 3;
  1068. ulong addr;
  1069. int ret;
  1070. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1071. if (dt.size < index * 8 + 7)
  1072. return emulate_gp(ctxt, selector & 0xfffc);
  1073. addr = dt.address + index * 8;
  1074. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1075. return ret;
  1076. }
  1077. /* Does not support long mode */
  1078. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops,
  1080. u16 selector, int seg)
  1081. {
  1082. struct desc_struct seg_desc;
  1083. u8 dpl, rpl, cpl;
  1084. unsigned err_vec = GP_VECTOR;
  1085. u32 err_code = 0;
  1086. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1087. int ret;
  1088. memset(&seg_desc, 0, sizeof seg_desc);
  1089. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1090. || ctxt->mode == X86EMUL_MODE_REAL) {
  1091. /* set real mode segment descriptor */
  1092. set_desc_base(&seg_desc, selector << 4);
  1093. set_desc_limit(&seg_desc, 0xffff);
  1094. seg_desc.type = 3;
  1095. seg_desc.p = 1;
  1096. seg_desc.s = 1;
  1097. goto load;
  1098. }
  1099. /* NULL selector is not valid for TR, CS and SS */
  1100. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1101. && null_selector)
  1102. goto exception;
  1103. /* TR should be in GDT only */
  1104. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1105. goto exception;
  1106. if (null_selector) /* for NULL selector skip all following checks */
  1107. goto load;
  1108. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1109. if (ret != X86EMUL_CONTINUE)
  1110. return ret;
  1111. err_code = selector & 0xfffc;
  1112. err_vec = GP_VECTOR;
  1113. /* can't load system descriptor into segment selecor */
  1114. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1115. goto exception;
  1116. if (!seg_desc.p) {
  1117. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1118. goto exception;
  1119. }
  1120. rpl = selector & 3;
  1121. dpl = seg_desc.dpl;
  1122. cpl = ops->cpl(ctxt);
  1123. switch (seg) {
  1124. case VCPU_SREG_SS:
  1125. /*
  1126. * segment is not a writable data segment or segment
  1127. * selector's RPL != CPL or segment selector's RPL != CPL
  1128. */
  1129. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1130. goto exception;
  1131. break;
  1132. case VCPU_SREG_CS:
  1133. if (!(seg_desc.type & 8))
  1134. goto exception;
  1135. if (seg_desc.type & 4) {
  1136. /* conforming */
  1137. if (dpl > cpl)
  1138. goto exception;
  1139. } else {
  1140. /* nonconforming */
  1141. if (rpl > cpl || dpl != cpl)
  1142. goto exception;
  1143. }
  1144. /* CS(RPL) <- CPL */
  1145. selector = (selector & 0xfffc) | cpl;
  1146. break;
  1147. case VCPU_SREG_TR:
  1148. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1149. goto exception;
  1150. break;
  1151. case VCPU_SREG_LDTR:
  1152. if (seg_desc.s || seg_desc.type != 2)
  1153. goto exception;
  1154. break;
  1155. default: /* DS, ES, FS, or GS */
  1156. /*
  1157. * segment is not a data or readable code segment or
  1158. * ((segment is a data or nonconforming code segment)
  1159. * and (both RPL and CPL > DPL))
  1160. */
  1161. if ((seg_desc.type & 0xa) == 0x8 ||
  1162. (((seg_desc.type & 0xc) != 0xc) &&
  1163. (rpl > dpl && cpl > dpl)))
  1164. goto exception;
  1165. break;
  1166. }
  1167. if (seg_desc.s) {
  1168. /* mark segment as accessed */
  1169. seg_desc.type |= 1;
  1170. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1171. if (ret != X86EMUL_CONTINUE)
  1172. return ret;
  1173. }
  1174. load:
  1175. ops->set_segment_selector(ctxt, selector, seg);
  1176. ops->set_cached_descriptor(ctxt, &seg_desc, 0, seg);
  1177. return X86EMUL_CONTINUE;
  1178. exception:
  1179. emulate_exception(ctxt, err_vec, err_code, true);
  1180. return X86EMUL_PROPAGATE_FAULT;
  1181. }
  1182. static void write_register_operand(struct operand *op)
  1183. {
  1184. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1185. switch (op->bytes) {
  1186. case 1:
  1187. *(u8 *)op->addr.reg = (u8)op->val;
  1188. break;
  1189. case 2:
  1190. *(u16 *)op->addr.reg = (u16)op->val;
  1191. break;
  1192. case 4:
  1193. *op->addr.reg = (u32)op->val;
  1194. break; /* 64b: zero-extend */
  1195. case 8:
  1196. *op->addr.reg = op->val;
  1197. break;
  1198. }
  1199. }
  1200. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1201. struct x86_emulate_ops *ops)
  1202. {
  1203. int rc;
  1204. struct decode_cache *c = &ctxt->decode;
  1205. switch (c->dst.type) {
  1206. case OP_REG:
  1207. write_register_operand(&c->dst);
  1208. break;
  1209. case OP_MEM:
  1210. if (c->lock_prefix)
  1211. rc = segmented_cmpxchg(ctxt,
  1212. c->dst.addr.mem,
  1213. &c->dst.orig_val,
  1214. &c->dst.val,
  1215. c->dst.bytes);
  1216. else
  1217. rc = segmented_write(ctxt,
  1218. c->dst.addr.mem,
  1219. &c->dst.val,
  1220. c->dst.bytes);
  1221. if (rc != X86EMUL_CONTINUE)
  1222. return rc;
  1223. break;
  1224. case OP_XMM:
  1225. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1226. break;
  1227. case OP_NONE:
  1228. /* no writeback */
  1229. break;
  1230. default:
  1231. break;
  1232. }
  1233. return X86EMUL_CONTINUE;
  1234. }
  1235. static int em_push(struct x86_emulate_ctxt *ctxt)
  1236. {
  1237. struct decode_cache *c = &ctxt->decode;
  1238. struct segmented_address addr;
  1239. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1240. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1241. addr.seg = VCPU_SREG_SS;
  1242. /* Disable writeback. */
  1243. c->dst.type = OP_NONE;
  1244. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1245. }
  1246. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1247. struct x86_emulate_ops *ops,
  1248. void *dest, int len)
  1249. {
  1250. struct decode_cache *c = &ctxt->decode;
  1251. int rc;
  1252. struct segmented_address addr;
  1253. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1254. addr.seg = VCPU_SREG_SS;
  1255. rc = segmented_read(ctxt, addr, dest, len);
  1256. if (rc != X86EMUL_CONTINUE)
  1257. return rc;
  1258. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1259. return rc;
  1260. }
  1261. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1262. struct x86_emulate_ops *ops,
  1263. void *dest, int len)
  1264. {
  1265. int rc;
  1266. unsigned long val, change_mask;
  1267. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1268. int cpl = ops->cpl(ctxt);
  1269. rc = emulate_pop(ctxt, ops, &val, len);
  1270. if (rc != X86EMUL_CONTINUE)
  1271. return rc;
  1272. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1273. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1274. switch(ctxt->mode) {
  1275. case X86EMUL_MODE_PROT64:
  1276. case X86EMUL_MODE_PROT32:
  1277. case X86EMUL_MODE_PROT16:
  1278. if (cpl == 0)
  1279. change_mask |= EFLG_IOPL;
  1280. if (cpl <= iopl)
  1281. change_mask |= EFLG_IF;
  1282. break;
  1283. case X86EMUL_MODE_VM86:
  1284. if (iopl < 3)
  1285. return emulate_gp(ctxt, 0);
  1286. change_mask |= EFLG_IF;
  1287. break;
  1288. default: /* real mode */
  1289. change_mask |= (EFLG_IOPL | EFLG_IF);
  1290. break;
  1291. }
  1292. *(unsigned long *)dest =
  1293. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1294. return rc;
  1295. }
  1296. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1297. struct x86_emulate_ops *ops, int seg)
  1298. {
  1299. struct decode_cache *c = &ctxt->decode;
  1300. c->src.val = ops->get_segment_selector(ctxt, seg);
  1301. return em_push(ctxt);
  1302. }
  1303. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1304. struct x86_emulate_ops *ops, int seg)
  1305. {
  1306. struct decode_cache *c = &ctxt->decode;
  1307. unsigned long selector;
  1308. int rc;
  1309. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1310. if (rc != X86EMUL_CONTINUE)
  1311. return rc;
  1312. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1313. return rc;
  1314. }
  1315. static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. struct decode_cache *c = &ctxt->decode;
  1318. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1319. int rc = X86EMUL_CONTINUE;
  1320. int reg = VCPU_REGS_RAX;
  1321. while (reg <= VCPU_REGS_RDI) {
  1322. (reg == VCPU_REGS_RSP) ?
  1323. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1324. rc = em_push(ctxt);
  1325. if (rc != X86EMUL_CONTINUE)
  1326. return rc;
  1327. ++reg;
  1328. }
  1329. return rc;
  1330. }
  1331. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1332. struct x86_emulate_ops *ops)
  1333. {
  1334. struct decode_cache *c = &ctxt->decode;
  1335. int rc = X86EMUL_CONTINUE;
  1336. int reg = VCPU_REGS_RDI;
  1337. while (reg >= VCPU_REGS_RAX) {
  1338. if (reg == VCPU_REGS_RSP) {
  1339. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1340. c->op_bytes);
  1341. --reg;
  1342. }
  1343. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. break;
  1346. --reg;
  1347. }
  1348. return rc;
  1349. }
  1350. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1351. struct x86_emulate_ops *ops, int irq)
  1352. {
  1353. struct decode_cache *c = &ctxt->decode;
  1354. int rc;
  1355. struct desc_ptr dt;
  1356. gva_t cs_addr;
  1357. gva_t eip_addr;
  1358. u16 cs, eip;
  1359. /* TODO: Add limit checks */
  1360. c->src.val = ctxt->eflags;
  1361. rc = em_push(ctxt);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. return rc;
  1364. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1365. c->src.val = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1366. rc = em_push(ctxt);
  1367. if (rc != X86EMUL_CONTINUE)
  1368. return rc;
  1369. c->src.val = c->eip;
  1370. rc = em_push(ctxt);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. ops->get_idt(ctxt, &dt);
  1374. eip_addr = dt.address + (irq << 2);
  1375. cs_addr = dt.address + (irq << 2) + 2;
  1376. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1377. if (rc != X86EMUL_CONTINUE)
  1378. return rc;
  1379. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. c->eip = eip;
  1386. return rc;
  1387. }
  1388. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1389. struct x86_emulate_ops *ops, int irq)
  1390. {
  1391. switch(ctxt->mode) {
  1392. case X86EMUL_MODE_REAL:
  1393. return emulate_int_real(ctxt, ops, irq);
  1394. case X86EMUL_MODE_VM86:
  1395. case X86EMUL_MODE_PROT16:
  1396. case X86EMUL_MODE_PROT32:
  1397. case X86EMUL_MODE_PROT64:
  1398. default:
  1399. /* Protected mode interrupts unimplemented yet */
  1400. return X86EMUL_UNHANDLEABLE;
  1401. }
  1402. }
  1403. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1404. struct x86_emulate_ops *ops)
  1405. {
  1406. struct decode_cache *c = &ctxt->decode;
  1407. int rc = X86EMUL_CONTINUE;
  1408. unsigned long temp_eip = 0;
  1409. unsigned long temp_eflags = 0;
  1410. unsigned long cs = 0;
  1411. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1412. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1413. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1414. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1415. /* TODO: Add stack limit check */
  1416. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1417. if (rc != X86EMUL_CONTINUE)
  1418. return rc;
  1419. if (temp_eip & ~0xffff)
  1420. return emulate_gp(ctxt, 0);
  1421. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1422. if (rc != X86EMUL_CONTINUE)
  1423. return rc;
  1424. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1425. if (rc != X86EMUL_CONTINUE)
  1426. return rc;
  1427. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. c->eip = temp_eip;
  1431. if (c->op_bytes == 4)
  1432. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1433. else if (c->op_bytes == 2) {
  1434. ctxt->eflags &= ~0xffff;
  1435. ctxt->eflags |= temp_eflags;
  1436. }
  1437. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1438. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1439. return rc;
  1440. }
  1441. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1442. struct x86_emulate_ops* ops)
  1443. {
  1444. switch(ctxt->mode) {
  1445. case X86EMUL_MODE_REAL:
  1446. return emulate_iret_real(ctxt, ops);
  1447. case X86EMUL_MODE_VM86:
  1448. case X86EMUL_MODE_PROT16:
  1449. case X86EMUL_MODE_PROT32:
  1450. case X86EMUL_MODE_PROT64:
  1451. default:
  1452. /* iret from protected mode unimplemented yet */
  1453. return X86EMUL_UNHANDLEABLE;
  1454. }
  1455. }
  1456. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1457. struct x86_emulate_ops *ops)
  1458. {
  1459. struct decode_cache *c = &ctxt->decode;
  1460. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1461. }
  1462. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1463. {
  1464. struct decode_cache *c = &ctxt->decode;
  1465. switch (c->modrm_reg) {
  1466. case 0: /* rol */
  1467. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1468. break;
  1469. case 1: /* ror */
  1470. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1471. break;
  1472. case 2: /* rcl */
  1473. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1474. break;
  1475. case 3: /* rcr */
  1476. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1477. break;
  1478. case 4: /* sal/shl */
  1479. case 6: /* sal/shl */
  1480. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1481. break;
  1482. case 5: /* shr */
  1483. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1484. break;
  1485. case 7: /* sar */
  1486. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1487. break;
  1488. }
  1489. }
  1490. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1491. struct x86_emulate_ops *ops)
  1492. {
  1493. struct decode_cache *c = &ctxt->decode;
  1494. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1495. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1496. u8 de = 0;
  1497. switch (c->modrm_reg) {
  1498. case 0 ... 1: /* test */
  1499. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1500. break;
  1501. case 2: /* not */
  1502. c->dst.val = ~c->dst.val;
  1503. break;
  1504. case 3: /* neg */
  1505. emulate_1op("neg", c->dst, ctxt->eflags);
  1506. break;
  1507. case 4: /* mul */
  1508. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1509. break;
  1510. case 5: /* imul */
  1511. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1512. break;
  1513. case 6: /* div */
  1514. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1515. ctxt->eflags, de);
  1516. break;
  1517. case 7: /* idiv */
  1518. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1519. ctxt->eflags, de);
  1520. break;
  1521. default:
  1522. return X86EMUL_UNHANDLEABLE;
  1523. }
  1524. if (de)
  1525. return emulate_de(ctxt);
  1526. return X86EMUL_CONTINUE;
  1527. }
  1528. static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
  1529. {
  1530. struct decode_cache *c = &ctxt->decode;
  1531. int rc = X86EMUL_CONTINUE;
  1532. switch (c->modrm_reg) {
  1533. case 0: /* inc */
  1534. emulate_1op("inc", c->dst, ctxt->eflags);
  1535. break;
  1536. case 1: /* dec */
  1537. emulate_1op("dec", c->dst, ctxt->eflags);
  1538. break;
  1539. case 2: /* call near abs */ {
  1540. long int old_eip;
  1541. old_eip = c->eip;
  1542. c->eip = c->src.val;
  1543. c->src.val = old_eip;
  1544. rc = em_push(ctxt);
  1545. break;
  1546. }
  1547. case 4: /* jmp abs */
  1548. c->eip = c->src.val;
  1549. break;
  1550. case 6: /* push */
  1551. rc = em_push(ctxt);
  1552. break;
  1553. }
  1554. return rc;
  1555. }
  1556. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1557. struct x86_emulate_ops *ops)
  1558. {
  1559. struct decode_cache *c = &ctxt->decode;
  1560. u64 old = c->dst.orig_val64;
  1561. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1562. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1563. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1564. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1565. ctxt->eflags &= ~EFLG_ZF;
  1566. } else {
  1567. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1568. (u32) c->regs[VCPU_REGS_RBX];
  1569. ctxt->eflags |= EFLG_ZF;
  1570. }
  1571. return X86EMUL_CONTINUE;
  1572. }
  1573. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1574. struct x86_emulate_ops *ops)
  1575. {
  1576. struct decode_cache *c = &ctxt->decode;
  1577. int rc;
  1578. unsigned long cs;
  1579. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1580. if (rc != X86EMUL_CONTINUE)
  1581. return rc;
  1582. if (c->op_bytes == 4)
  1583. c->eip = (u32)c->eip;
  1584. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1585. if (rc != X86EMUL_CONTINUE)
  1586. return rc;
  1587. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1588. return rc;
  1589. }
  1590. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1591. struct x86_emulate_ops *ops, int seg)
  1592. {
  1593. struct decode_cache *c = &ctxt->decode;
  1594. unsigned short sel;
  1595. int rc;
  1596. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1597. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. c->dst.val = c->src.val;
  1601. return rc;
  1602. }
  1603. static inline void
  1604. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1605. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1606. struct desc_struct *ss)
  1607. {
  1608. memset(cs, 0, sizeof(struct desc_struct));
  1609. ops->get_cached_descriptor(ctxt, cs, NULL, VCPU_SREG_CS);
  1610. memset(ss, 0, sizeof(struct desc_struct));
  1611. cs->l = 0; /* will be adjusted later */
  1612. set_desc_base(cs, 0); /* flat segment */
  1613. cs->g = 1; /* 4kb granularity */
  1614. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1615. cs->type = 0x0b; /* Read, Execute, Accessed */
  1616. cs->s = 1;
  1617. cs->dpl = 0; /* will be adjusted later */
  1618. cs->p = 1;
  1619. cs->d = 1;
  1620. set_desc_base(ss, 0); /* flat segment */
  1621. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1622. ss->g = 1; /* 4kb granularity */
  1623. ss->s = 1;
  1624. ss->type = 0x03; /* Read/Write, Accessed */
  1625. ss->d = 1; /* 32bit stack segment */
  1626. ss->dpl = 0;
  1627. ss->p = 1;
  1628. }
  1629. static int
  1630. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1631. {
  1632. struct decode_cache *c = &ctxt->decode;
  1633. struct desc_struct cs, ss;
  1634. u64 msr_data;
  1635. u16 cs_sel, ss_sel;
  1636. /* syscall is not available in real mode */
  1637. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1638. ctxt->mode == X86EMUL_MODE_VM86)
  1639. return emulate_ud(ctxt);
  1640. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1641. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1642. msr_data >>= 32;
  1643. cs_sel = (u16)(msr_data & 0xfffc);
  1644. ss_sel = (u16)(msr_data + 8);
  1645. if (is_long_mode(ctxt->vcpu)) {
  1646. cs.d = 0;
  1647. cs.l = 1;
  1648. }
  1649. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1650. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1651. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1652. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1653. c->regs[VCPU_REGS_RCX] = c->eip;
  1654. if (is_long_mode(ctxt->vcpu)) {
  1655. #ifdef CONFIG_X86_64
  1656. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1657. ops->get_msr(ctxt,
  1658. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1659. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1660. c->eip = msr_data;
  1661. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1662. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1663. #endif
  1664. } else {
  1665. /* legacy mode */
  1666. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1667. c->eip = (u32)msr_data;
  1668. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1669. }
  1670. return X86EMUL_CONTINUE;
  1671. }
  1672. static int
  1673. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1674. {
  1675. struct decode_cache *c = &ctxt->decode;
  1676. struct desc_struct cs, ss;
  1677. u64 msr_data;
  1678. u16 cs_sel, ss_sel;
  1679. /* inject #GP if in real mode */
  1680. if (ctxt->mode == X86EMUL_MODE_REAL)
  1681. return emulate_gp(ctxt, 0);
  1682. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1683. * Therefore, we inject an #UD.
  1684. */
  1685. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1686. return emulate_ud(ctxt);
  1687. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1688. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1689. switch (ctxt->mode) {
  1690. case X86EMUL_MODE_PROT32:
  1691. if ((msr_data & 0xfffc) == 0x0)
  1692. return emulate_gp(ctxt, 0);
  1693. break;
  1694. case X86EMUL_MODE_PROT64:
  1695. if (msr_data == 0x0)
  1696. return emulate_gp(ctxt, 0);
  1697. break;
  1698. }
  1699. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1700. cs_sel = (u16)msr_data;
  1701. cs_sel &= ~SELECTOR_RPL_MASK;
  1702. ss_sel = cs_sel + 8;
  1703. ss_sel &= ~SELECTOR_RPL_MASK;
  1704. if (ctxt->mode == X86EMUL_MODE_PROT64
  1705. || is_long_mode(ctxt->vcpu)) {
  1706. cs.d = 0;
  1707. cs.l = 1;
  1708. }
  1709. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1710. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1711. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1712. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1713. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1714. c->eip = msr_data;
  1715. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1716. c->regs[VCPU_REGS_RSP] = msr_data;
  1717. return X86EMUL_CONTINUE;
  1718. }
  1719. static int
  1720. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1721. {
  1722. struct decode_cache *c = &ctxt->decode;
  1723. struct desc_struct cs, ss;
  1724. u64 msr_data;
  1725. int usermode;
  1726. u16 cs_sel, ss_sel;
  1727. /* inject #GP if in real mode or Virtual 8086 mode */
  1728. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1729. ctxt->mode == X86EMUL_MODE_VM86)
  1730. return emulate_gp(ctxt, 0);
  1731. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1732. if ((c->rex_prefix & 0x8) != 0x0)
  1733. usermode = X86EMUL_MODE_PROT64;
  1734. else
  1735. usermode = X86EMUL_MODE_PROT32;
  1736. cs.dpl = 3;
  1737. ss.dpl = 3;
  1738. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1739. switch (usermode) {
  1740. case X86EMUL_MODE_PROT32:
  1741. cs_sel = (u16)(msr_data + 16);
  1742. if ((msr_data & 0xfffc) == 0x0)
  1743. return emulate_gp(ctxt, 0);
  1744. ss_sel = (u16)(msr_data + 24);
  1745. break;
  1746. case X86EMUL_MODE_PROT64:
  1747. cs_sel = (u16)(msr_data + 32);
  1748. if (msr_data == 0x0)
  1749. return emulate_gp(ctxt, 0);
  1750. ss_sel = cs_sel + 8;
  1751. cs.d = 0;
  1752. cs.l = 1;
  1753. break;
  1754. }
  1755. cs_sel |= SELECTOR_RPL_MASK;
  1756. ss_sel |= SELECTOR_RPL_MASK;
  1757. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1758. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1759. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1760. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1761. c->eip = c->regs[VCPU_REGS_RDX];
  1762. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1763. return X86EMUL_CONTINUE;
  1764. }
  1765. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1766. struct x86_emulate_ops *ops)
  1767. {
  1768. int iopl;
  1769. if (ctxt->mode == X86EMUL_MODE_REAL)
  1770. return false;
  1771. if (ctxt->mode == X86EMUL_MODE_VM86)
  1772. return true;
  1773. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1774. return ops->cpl(ctxt) > iopl;
  1775. }
  1776. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1777. struct x86_emulate_ops *ops,
  1778. u16 port, u16 len)
  1779. {
  1780. struct desc_struct tr_seg;
  1781. u32 base3;
  1782. int r;
  1783. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1784. unsigned mask = (1 << len) - 1;
  1785. unsigned long base;
  1786. ops->get_cached_descriptor(ctxt, &tr_seg, &base3, VCPU_SREG_TR);
  1787. if (!tr_seg.p)
  1788. return false;
  1789. if (desc_limit_scaled(&tr_seg) < 103)
  1790. return false;
  1791. base = get_desc_base(&tr_seg);
  1792. #ifdef CONFIG_X86_64
  1793. base |= ((u64)base3) << 32;
  1794. #endif
  1795. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1796. if (r != X86EMUL_CONTINUE)
  1797. return false;
  1798. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1799. return false;
  1800. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1801. if (r != X86EMUL_CONTINUE)
  1802. return false;
  1803. if ((perm >> bit_idx) & mask)
  1804. return false;
  1805. return true;
  1806. }
  1807. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1808. struct x86_emulate_ops *ops,
  1809. u16 port, u16 len)
  1810. {
  1811. if (ctxt->perm_ok)
  1812. return true;
  1813. if (emulator_bad_iopl(ctxt, ops))
  1814. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1815. return false;
  1816. ctxt->perm_ok = true;
  1817. return true;
  1818. }
  1819. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1820. struct x86_emulate_ops *ops,
  1821. struct tss_segment_16 *tss)
  1822. {
  1823. struct decode_cache *c = &ctxt->decode;
  1824. tss->ip = c->eip;
  1825. tss->flag = ctxt->eflags;
  1826. tss->ax = c->regs[VCPU_REGS_RAX];
  1827. tss->cx = c->regs[VCPU_REGS_RCX];
  1828. tss->dx = c->regs[VCPU_REGS_RDX];
  1829. tss->bx = c->regs[VCPU_REGS_RBX];
  1830. tss->sp = c->regs[VCPU_REGS_RSP];
  1831. tss->bp = c->regs[VCPU_REGS_RBP];
  1832. tss->si = c->regs[VCPU_REGS_RSI];
  1833. tss->di = c->regs[VCPU_REGS_RDI];
  1834. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1835. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1836. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1837. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1838. tss->ldt = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1839. }
  1840. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1841. struct x86_emulate_ops *ops,
  1842. struct tss_segment_16 *tss)
  1843. {
  1844. struct decode_cache *c = &ctxt->decode;
  1845. int ret;
  1846. c->eip = tss->ip;
  1847. ctxt->eflags = tss->flag | 2;
  1848. c->regs[VCPU_REGS_RAX] = tss->ax;
  1849. c->regs[VCPU_REGS_RCX] = tss->cx;
  1850. c->regs[VCPU_REGS_RDX] = tss->dx;
  1851. c->regs[VCPU_REGS_RBX] = tss->bx;
  1852. c->regs[VCPU_REGS_RSP] = tss->sp;
  1853. c->regs[VCPU_REGS_RBP] = tss->bp;
  1854. c->regs[VCPU_REGS_RSI] = tss->si;
  1855. c->regs[VCPU_REGS_RDI] = tss->di;
  1856. /*
  1857. * SDM says that segment selectors are loaded before segment
  1858. * descriptors
  1859. */
  1860. ops->set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1861. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1862. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1863. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1864. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1865. /*
  1866. * Now load segment descriptors. If fault happenes at this stage
  1867. * it is handled in a context of new task
  1868. */
  1869. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1870. if (ret != X86EMUL_CONTINUE)
  1871. return ret;
  1872. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1873. if (ret != X86EMUL_CONTINUE)
  1874. return ret;
  1875. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1876. if (ret != X86EMUL_CONTINUE)
  1877. return ret;
  1878. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1879. if (ret != X86EMUL_CONTINUE)
  1880. return ret;
  1881. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1882. if (ret != X86EMUL_CONTINUE)
  1883. return ret;
  1884. return X86EMUL_CONTINUE;
  1885. }
  1886. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1887. struct x86_emulate_ops *ops,
  1888. u16 tss_selector, u16 old_tss_sel,
  1889. ulong old_tss_base, struct desc_struct *new_desc)
  1890. {
  1891. struct tss_segment_16 tss_seg;
  1892. int ret;
  1893. u32 new_tss_base = get_desc_base(new_desc);
  1894. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1895. &ctxt->exception);
  1896. if (ret != X86EMUL_CONTINUE)
  1897. /* FIXME: need to provide precise fault address */
  1898. return ret;
  1899. save_state_to_tss16(ctxt, ops, &tss_seg);
  1900. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1901. &ctxt->exception);
  1902. if (ret != X86EMUL_CONTINUE)
  1903. /* FIXME: need to provide precise fault address */
  1904. return ret;
  1905. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1906. &ctxt->exception);
  1907. if (ret != X86EMUL_CONTINUE)
  1908. /* FIXME: need to provide precise fault address */
  1909. return ret;
  1910. if (old_tss_sel != 0xffff) {
  1911. tss_seg.prev_task_link = old_tss_sel;
  1912. ret = ops->write_std(ctxt, new_tss_base,
  1913. &tss_seg.prev_task_link,
  1914. sizeof tss_seg.prev_task_link,
  1915. &ctxt->exception);
  1916. if (ret != X86EMUL_CONTINUE)
  1917. /* FIXME: need to provide precise fault address */
  1918. return ret;
  1919. }
  1920. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1921. }
  1922. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1923. struct x86_emulate_ops *ops,
  1924. struct tss_segment_32 *tss)
  1925. {
  1926. struct decode_cache *c = &ctxt->decode;
  1927. tss->cr3 = ops->get_cr(ctxt, 3);
  1928. tss->eip = c->eip;
  1929. tss->eflags = ctxt->eflags;
  1930. tss->eax = c->regs[VCPU_REGS_RAX];
  1931. tss->ecx = c->regs[VCPU_REGS_RCX];
  1932. tss->edx = c->regs[VCPU_REGS_RDX];
  1933. tss->ebx = c->regs[VCPU_REGS_RBX];
  1934. tss->esp = c->regs[VCPU_REGS_RSP];
  1935. tss->ebp = c->regs[VCPU_REGS_RBP];
  1936. tss->esi = c->regs[VCPU_REGS_RSI];
  1937. tss->edi = c->regs[VCPU_REGS_RDI];
  1938. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1939. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1940. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1941. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1942. tss->fs = ops->get_segment_selector(ctxt, VCPU_SREG_FS);
  1943. tss->gs = ops->get_segment_selector(ctxt, VCPU_SREG_GS);
  1944. tss->ldt_selector = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1945. }
  1946. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1947. struct x86_emulate_ops *ops,
  1948. struct tss_segment_32 *tss)
  1949. {
  1950. struct decode_cache *c = &ctxt->decode;
  1951. int ret;
  1952. if (ops->set_cr(ctxt, 3, tss->cr3))
  1953. return emulate_gp(ctxt, 0);
  1954. c->eip = tss->eip;
  1955. ctxt->eflags = tss->eflags | 2;
  1956. c->regs[VCPU_REGS_RAX] = tss->eax;
  1957. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1958. c->regs[VCPU_REGS_RDX] = tss->edx;
  1959. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1960. c->regs[VCPU_REGS_RSP] = tss->esp;
  1961. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1962. c->regs[VCPU_REGS_RSI] = tss->esi;
  1963. c->regs[VCPU_REGS_RDI] = tss->edi;
  1964. /*
  1965. * SDM says that segment selectors are loaded before segment
  1966. * descriptors
  1967. */
  1968. ops->set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1969. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1970. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1971. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1972. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1973. ops->set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1974. ops->set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1975. /*
  1976. * Now load segment descriptors. If fault happenes at this stage
  1977. * it is handled in a context of new task
  1978. */
  1979. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1980. if (ret != X86EMUL_CONTINUE)
  1981. return ret;
  1982. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1989. if (ret != X86EMUL_CONTINUE)
  1990. return ret;
  1991. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. return ret;
  1994. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1995. if (ret != X86EMUL_CONTINUE)
  1996. return ret;
  1997. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. return ret;
  2000. return X86EMUL_CONTINUE;
  2001. }
  2002. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2003. struct x86_emulate_ops *ops,
  2004. u16 tss_selector, u16 old_tss_sel,
  2005. ulong old_tss_base, struct desc_struct *new_desc)
  2006. {
  2007. struct tss_segment_32 tss_seg;
  2008. int ret;
  2009. u32 new_tss_base = get_desc_base(new_desc);
  2010. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2011. &ctxt->exception);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. /* FIXME: need to provide precise fault address */
  2014. return ret;
  2015. save_state_to_tss32(ctxt, ops, &tss_seg);
  2016. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2017. &ctxt->exception);
  2018. if (ret != X86EMUL_CONTINUE)
  2019. /* FIXME: need to provide precise fault address */
  2020. return ret;
  2021. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2022. &ctxt->exception);
  2023. if (ret != X86EMUL_CONTINUE)
  2024. /* FIXME: need to provide precise fault address */
  2025. return ret;
  2026. if (old_tss_sel != 0xffff) {
  2027. tss_seg.prev_task_link = old_tss_sel;
  2028. ret = ops->write_std(ctxt, new_tss_base,
  2029. &tss_seg.prev_task_link,
  2030. sizeof tss_seg.prev_task_link,
  2031. &ctxt->exception);
  2032. if (ret != X86EMUL_CONTINUE)
  2033. /* FIXME: need to provide precise fault address */
  2034. return ret;
  2035. }
  2036. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2037. }
  2038. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2039. struct x86_emulate_ops *ops,
  2040. u16 tss_selector, int reason,
  2041. bool has_error_code, u32 error_code)
  2042. {
  2043. struct desc_struct curr_tss_desc, next_tss_desc;
  2044. int ret;
  2045. u16 old_tss_sel = ops->get_segment_selector(ctxt, VCPU_SREG_TR);
  2046. ulong old_tss_base =
  2047. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2048. u32 desc_limit;
  2049. /* FIXME: old_tss_base == ~0 ? */
  2050. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2051. if (ret != X86EMUL_CONTINUE)
  2052. return ret;
  2053. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2054. if (ret != X86EMUL_CONTINUE)
  2055. return ret;
  2056. /* FIXME: check that next_tss_desc is tss */
  2057. if (reason != TASK_SWITCH_IRET) {
  2058. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2059. ops->cpl(ctxt) > next_tss_desc.dpl)
  2060. return emulate_gp(ctxt, 0);
  2061. }
  2062. desc_limit = desc_limit_scaled(&next_tss_desc);
  2063. if (!next_tss_desc.p ||
  2064. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2065. desc_limit < 0x2b)) {
  2066. emulate_ts(ctxt, tss_selector & 0xfffc);
  2067. return X86EMUL_PROPAGATE_FAULT;
  2068. }
  2069. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2070. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2071. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2072. &curr_tss_desc);
  2073. }
  2074. if (reason == TASK_SWITCH_IRET)
  2075. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2076. /* set back link to prev task only if NT bit is set in eflags
  2077. note that old_tss_sel is not used afetr this point */
  2078. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2079. old_tss_sel = 0xffff;
  2080. if (next_tss_desc.type & 8)
  2081. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2082. old_tss_base, &next_tss_desc);
  2083. else
  2084. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2085. old_tss_base, &next_tss_desc);
  2086. if (ret != X86EMUL_CONTINUE)
  2087. return ret;
  2088. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2089. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2090. if (reason != TASK_SWITCH_IRET) {
  2091. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2092. write_segment_descriptor(ctxt, ops, tss_selector,
  2093. &next_tss_desc);
  2094. }
  2095. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2096. ops->set_cached_descriptor(ctxt, &next_tss_desc, 0, VCPU_SREG_TR);
  2097. ops->set_segment_selector(ctxt, tss_selector, VCPU_SREG_TR);
  2098. if (has_error_code) {
  2099. struct decode_cache *c = &ctxt->decode;
  2100. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2101. c->lock_prefix = 0;
  2102. c->src.val = (unsigned long) error_code;
  2103. ret = em_push(ctxt);
  2104. }
  2105. return ret;
  2106. }
  2107. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2108. u16 tss_selector, int reason,
  2109. bool has_error_code, u32 error_code)
  2110. {
  2111. struct x86_emulate_ops *ops = ctxt->ops;
  2112. struct decode_cache *c = &ctxt->decode;
  2113. int rc;
  2114. c->eip = ctxt->eip;
  2115. c->dst.type = OP_NONE;
  2116. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2117. has_error_code, error_code);
  2118. if (rc == X86EMUL_CONTINUE)
  2119. ctxt->eip = c->eip;
  2120. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2121. }
  2122. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2123. int reg, struct operand *op)
  2124. {
  2125. struct decode_cache *c = &ctxt->decode;
  2126. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2127. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2128. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2129. op->addr.mem.seg = seg;
  2130. }
  2131. static int em_das(struct x86_emulate_ctxt *ctxt)
  2132. {
  2133. struct decode_cache *c = &ctxt->decode;
  2134. u8 al, old_al;
  2135. bool af, cf, old_cf;
  2136. cf = ctxt->eflags & X86_EFLAGS_CF;
  2137. al = c->dst.val;
  2138. old_al = al;
  2139. old_cf = cf;
  2140. cf = false;
  2141. af = ctxt->eflags & X86_EFLAGS_AF;
  2142. if ((al & 0x0f) > 9 || af) {
  2143. al -= 6;
  2144. cf = old_cf | (al >= 250);
  2145. af = true;
  2146. } else {
  2147. af = false;
  2148. }
  2149. if (old_al > 0x99 || old_cf) {
  2150. al -= 0x60;
  2151. cf = true;
  2152. }
  2153. c->dst.val = al;
  2154. /* Set PF, ZF, SF */
  2155. c->src.type = OP_IMM;
  2156. c->src.val = 0;
  2157. c->src.bytes = 1;
  2158. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2159. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2160. if (cf)
  2161. ctxt->eflags |= X86_EFLAGS_CF;
  2162. if (af)
  2163. ctxt->eflags |= X86_EFLAGS_AF;
  2164. return X86EMUL_CONTINUE;
  2165. }
  2166. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2167. {
  2168. struct decode_cache *c = &ctxt->decode;
  2169. u16 sel, old_cs;
  2170. ulong old_eip;
  2171. int rc;
  2172. old_cs = ctxt->ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  2173. old_eip = c->eip;
  2174. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2175. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2176. return X86EMUL_CONTINUE;
  2177. c->eip = 0;
  2178. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2179. c->src.val = old_cs;
  2180. rc = em_push(ctxt);
  2181. if (rc != X86EMUL_CONTINUE)
  2182. return rc;
  2183. c->src.val = old_eip;
  2184. return em_push(ctxt);
  2185. }
  2186. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2187. {
  2188. struct decode_cache *c = &ctxt->decode;
  2189. int rc;
  2190. c->dst.type = OP_REG;
  2191. c->dst.addr.reg = &c->eip;
  2192. c->dst.bytes = c->op_bytes;
  2193. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2194. if (rc != X86EMUL_CONTINUE)
  2195. return rc;
  2196. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2197. return X86EMUL_CONTINUE;
  2198. }
  2199. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2200. {
  2201. struct decode_cache *c = &ctxt->decode;
  2202. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2203. return X86EMUL_CONTINUE;
  2204. }
  2205. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2206. {
  2207. struct decode_cache *c = &ctxt->decode;
  2208. c->dst.val = c->src2.val;
  2209. return em_imul(ctxt);
  2210. }
  2211. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2212. {
  2213. struct decode_cache *c = &ctxt->decode;
  2214. c->dst.type = OP_REG;
  2215. c->dst.bytes = c->src.bytes;
  2216. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2217. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2218. return X86EMUL_CONTINUE;
  2219. }
  2220. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2221. {
  2222. struct decode_cache *c = &ctxt->decode;
  2223. u64 tsc = 0;
  2224. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2225. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2226. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2227. return X86EMUL_CONTINUE;
  2228. }
  2229. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2230. {
  2231. struct decode_cache *c = &ctxt->decode;
  2232. c->dst.val = c->src.val;
  2233. return X86EMUL_CONTINUE;
  2234. }
  2235. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2236. {
  2237. struct decode_cache *c = &ctxt->decode;
  2238. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. struct decode_cache *c = &ctxt->decode;
  2244. int rc;
  2245. ulong linear;
  2246. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2247. if (rc == X86EMUL_CONTINUE)
  2248. emulate_invlpg(ctxt->vcpu, linear);
  2249. /* Disable writeback. */
  2250. c->dst.type = OP_NONE;
  2251. return X86EMUL_CONTINUE;
  2252. }
  2253. static bool valid_cr(int nr)
  2254. {
  2255. switch (nr) {
  2256. case 0:
  2257. case 2 ... 4:
  2258. case 8:
  2259. return true;
  2260. default:
  2261. return false;
  2262. }
  2263. }
  2264. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2265. {
  2266. struct decode_cache *c = &ctxt->decode;
  2267. if (!valid_cr(c->modrm_reg))
  2268. return emulate_ud(ctxt);
  2269. return X86EMUL_CONTINUE;
  2270. }
  2271. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2272. {
  2273. struct decode_cache *c = &ctxt->decode;
  2274. u64 new_val = c->src.val64;
  2275. int cr = c->modrm_reg;
  2276. static u64 cr_reserved_bits[] = {
  2277. 0xffffffff00000000ULL,
  2278. 0, 0, 0, /* CR3 checked later */
  2279. CR4_RESERVED_BITS,
  2280. 0, 0, 0,
  2281. CR8_RESERVED_BITS,
  2282. };
  2283. if (!valid_cr(cr))
  2284. return emulate_ud(ctxt);
  2285. if (new_val & cr_reserved_bits[cr])
  2286. return emulate_gp(ctxt, 0);
  2287. switch (cr) {
  2288. case 0: {
  2289. u64 cr4, efer;
  2290. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2291. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2292. return emulate_gp(ctxt, 0);
  2293. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2294. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2295. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2296. !(cr4 & X86_CR4_PAE))
  2297. return emulate_gp(ctxt, 0);
  2298. break;
  2299. }
  2300. case 3: {
  2301. u64 rsvd = 0;
  2302. if (is_long_mode(ctxt->vcpu))
  2303. rsvd = CR3_L_MODE_RESERVED_BITS;
  2304. else if (is_pae(ctxt->vcpu))
  2305. rsvd = CR3_PAE_RESERVED_BITS;
  2306. else if (is_paging(ctxt->vcpu))
  2307. rsvd = CR3_NONPAE_RESERVED_BITS;
  2308. if (new_val & rsvd)
  2309. return emulate_gp(ctxt, 0);
  2310. break;
  2311. }
  2312. case 4: {
  2313. u64 cr4, efer;
  2314. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2315. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2316. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2317. return emulate_gp(ctxt, 0);
  2318. break;
  2319. }
  2320. }
  2321. return X86EMUL_CONTINUE;
  2322. }
  2323. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2324. {
  2325. unsigned long dr7;
  2326. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2327. /* Check if DR7.Global_Enable is set */
  2328. return dr7 & (1 << 13);
  2329. }
  2330. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2331. {
  2332. struct decode_cache *c = &ctxt->decode;
  2333. int dr = c->modrm_reg;
  2334. u64 cr4;
  2335. if (dr > 7)
  2336. return emulate_ud(ctxt);
  2337. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2338. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2339. return emulate_ud(ctxt);
  2340. if (check_dr7_gd(ctxt))
  2341. return emulate_db(ctxt);
  2342. return X86EMUL_CONTINUE;
  2343. }
  2344. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2345. {
  2346. struct decode_cache *c = &ctxt->decode;
  2347. u64 new_val = c->src.val64;
  2348. int dr = c->modrm_reg;
  2349. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2350. return emulate_gp(ctxt, 0);
  2351. return check_dr_read(ctxt);
  2352. }
  2353. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2354. {
  2355. u64 efer;
  2356. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2357. if (!(efer & EFER_SVME))
  2358. return emulate_ud(ctxt);
  2359. return X86EMUL_CONTINUE;
  2360. }
  2361. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2362. {
  2363. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2364. /* Valid physical address? */
  2365. if (rax & 0xffff000000000000)
  2366. return emulate_gp(ctxt, 0);
  2367. return check_svme(ctxt);
  2368. }
  2369. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2370. {
  2371. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2372. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2373. return emulate_ud(ctxt);
  2374. return X86EMUL_CONTINUE;
  2375. }
  2376. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2377. {
  2378. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2379. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2380. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2381. (rcx > 3))
  2382. return emulate_gp(ctxt, 0);
  2383. return X86EMUL_CONTINUE;
  2384. }
  2385. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2386. {
  2387. struct decode_cache *c = &ctxt->decode;
  2388. c->dst.bytes = min(c->dst.bytes, 4u);
  2389. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2390. return emulate_gp(ctxt, 0);
  2391. return X86EMUL_CONTINUE;
  2392. }
  2393. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2394. {
  2395. struct decode_cache *c = &ctxt->decode;
  2396. c->src.bytes = min(c->src.bytes, 4u);
  2397. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2398. return emulate_gp(ctxt, 0);
  2399. return X86EMUL_CONTINUE;
  2400. }
  2401. #define D(_y) { .flags = (_y) }
  2402. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2403. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2404. .check_perm = (_p) }
  2405. #define N D(0)
  2406. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2407. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2408. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2409. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2410. #define II(_f, _e, _i) \
  2411. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2412. #define IIP(_f, _e, _i, _p) \
  2413. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2414. .check_perm = (_p) }
  2415. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2416. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2417. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2418. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2419. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2420. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2421. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2422. static struct opcode group7_rm1[] = {
  2423. DI(SrcNone | ModRM | Priv, monitor),
  2424. DI(SrcNone | ModRM | Priv, mwait),
  2425. N, N, N, N, N, N,
  2426. };
  2427. static struct opcode group7_rm3[] = {
  2428. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2429. DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
  2430. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2431. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2432. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2433. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2434. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2435. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2436. };
  2437. static struct opcode group7_rm7[] = {
  2438. N,
  2439. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2440. N, N, N, N, N, N,
  2441. };
  2442. static struct opcode group1[] = {
  2443. X7(D(Lock)), N
  2444. };
  2445. static struct opcode group1A[] = {
  2446. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2447. };
  2448. static struct opcode group3[] = {
  2449. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2450. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2451. X4(D(SrcMem | ModRM)),
  2452. };
  2453. static struct opcode group4[] = {
  2454. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2455. N, N, N, N, N, N,
  2456. };
  2457. static struct opcode group5[] = {
  2458. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2459. D(SrcMem | ModRM | Stack),
  2460. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2461. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2462. D(SrcMem | ModRM | Stack), N,
  2463. };
  2464. static struct opcode group6[] = {
  2465. DI(ModRM | Prot, sldt),
  2466. DI(ModRM | Prot, str),
  2467. DI(ModRM | Prot | Priv, lldt),
  2468. DI(ModRM | Prot | Priv, ltr),
  2469. N, N, N, N,
  2470. };
  2471. static struct group_dual group7 = { {
  2472. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2473. DI(ModRM | Mov | DstMem | Priv, sidt),
  2474. DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2475. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2476. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2477. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2478. }, {
  2479. D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
  2480. N, EXT(0, group7_rm3),
  2481. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2482. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
  2483. } };
  2484. static struct opcode group8[] = {
  2485. N, N, N, N,
  2486. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2487. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2488. };
  2489. static struct group_dual group9 = { {
  2490. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2491. }, {
  2492. N, N, N, N, N, N, N, N,
  2493. } };
  2494. static struct opcode group11[] = {
  2495. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2496. };
  2497. static struct gprefix pfx_0f_6f_0f_7f = {
  2498. N, N, N, I(Sse, em_movdqu),
  2499. };
  2500. static struct opcode opcode_table[256] = {
  2501. /* 0x00 - 0x07 */
  2502. D6ALU(Lock),
  2503. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2504. /* 0x08 - 0x0F */
  2505. D6ALU(Lock),
  2506. D(ImplicitOps | Stack | No64), N,
  2507. /* 0x10 - 0x17 */
  2508. D6ALU(Lock),
  2509. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2510. /* 0x18 - 0x1F */
  2511. D6ALU(Lock),
  2512. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2513. /* 0x20 - 0x27 */
  2514. D6ALU(Lock), N, N,
  2515. /* 0x28 - 0x2F */
  2516. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2517. /* 0x30 - 0x37 */
  2518. D6ALU(Lock), N, N,
  2519. /* 0x38 - 0x3F */
  2520. D6ALU(0), N, N,
  2521. /* 0x40 - 0x4F */
  2522. X16(D(DstReg)),
  2523. /* 0x50 - 0x57 */
  2524. X8(I(SrcReg | Stack, em_push)),
  2525. /* 0x58 - 0x5F */
  2526. X8(D(DstReg | Stack)),
  2527. /* 0x60 - 0x67 */
  2528. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2529. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2530. N, N, N, N,
  2531. /* 0x68 - 0x6F */
  2532. I(SrcImm | Mov | Stack, em_push),
  2533. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2534. I(SrcImmByte | Mov | Stack, em_push),
  2535. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2536. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2537. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2538. /* 0x70 - 0x7F */
  2539. X16(D(SrcImmByte)),
  2540. /* 0x80 - 0x87 */
  2541. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2542. G(DstMem | SrcImm | ModRM | Group, group1),
  2543. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2544. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2545. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2546. /* 0x88 - 0x8F */
  2547. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2548. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2549. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2550. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2551. /* 0x90 - 0x97 */
  2552. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2553. /* 0x98 - 0x9F */
  2554. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2555. I(SrcImmFAddr | No64, em_call_far), N,
  2556. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2557. /* 0xA0 - 0xA7 */
  2558. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2559. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2560. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2561. D2bv(SrcSI | DstDI | String),
  2562. /* 0xA8 - 0xAF */
  2563. D2bv(DstAcc | SrcImm),
  2564. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2565. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2566. D2bv(SrcAcc | DstDI | String),
  2567. /* 0xB0 - 0xB7 */
  2568. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2569. /* 0xB8 - 0xBF */
  2570. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2571. /* 0xC0 - 0xC7 */
  2572. D2bv(DstMem | SrcImmByte | ModRM),
  2573. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2574. D(ImplicitOps | Stack),
  2575. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2576. G(ByteOp, group11), G(0, group11),
  2577. /* 0xC8 - 0xCF */
  2578. N, N, N, D(ImplicitOps | Stack),
  2579. D(ImplicitOps), DI(SrcImmByte, intn),
  2580. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2581. /* 0xD0 - 0xD7 */
  2582. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2583. N, N, N, N,
  2584. /* 0xD8 - 0xDF */
  2585. N, N, N, N, N, N, N, N,
  2586. /* 0xE0 - 0xE7 */
  2587. X4(D(SrcImmByte)),
  2588. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2589. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2590. /* 0xE8 - 0xEF */
  2591. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2592. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2593. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2594. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2595. /* 0xF0 - 0xF7 */
  2596. N, DI(ImplicitOps, icebp), N, N,
  2597. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2598. G(ByteOp, group3), G(0, group3),
  2599. /* 0xF8 - 0xFF */
  2600. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2601. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2602. };
  2603. static struct opcode twobyte_table[256] = {
  2604. /* 0x00 - 0x0F */
  2605. G(0, group6), GD(0, &group7), N, N,
  2606. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2607. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2608. N, D(ImplicitOps | ModRM), N, N,
  2609. /* 0x10 - 0x1F */
  2610. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2611. /* 0x20 - 0x2F */
  2612. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2613. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2614. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2615. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2616. N, N, N, N,
  2617. N, N, N, N, N, N, N, N,
  2618. /* 0x30 - 0x3F */
  2619. DI(ImplicitOps | Priv, wrmsr),
  2620. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2621. DI(ImplicitOps | Priv, rdmsr),
  2622. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2623. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2624. N, N,
  2625. N, N, N, N, N, N, N, N,
  2626. /* 0x40 - 0x4F */
  2627. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2628. /* 0x50 - 0x5F */
  2629. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2630. /* 0x60 - 0x6F */
  2631. N, N, N, N,
  2632. N, N, N, N,
  2633. N, N, N, N,
  2634. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2635. /* 0x70 - 0x7F */
  2636. N, N, N, N,
  2637. N, N, N, N,
  2638. N, N, N, N,
  2639. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2640. /* 0x80 - 0x8F */
  2641. X16(D(SrcImm)),
  2642. /* 0x90 - 0x9F */
  2643. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2644. /* 0xA0 - 0xA7 */
  2645. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2646. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2647. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2648. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2649. /* 0xA8 - 0xAF */
  2650. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2651. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2652. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2653. D(DstMem | SrcReg | Src2CL | ModRM),
  2654. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2655. /* 0xB0 - 0xB7 */
  2656. D2bv(DstMem | SrcReg | ModRM | Lock),
  2657. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2658. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2659. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2660. /* 0xB8 - 0xBF */
  2661. N, N,
  2662. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2663. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2664. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2665. /* 0xC0 - 0xCF */
  2666. D2bv(DstMem | SrcReg | ModRM | Lock),
  2667. N, D(DstMem | SrcReg | ModRM | Mov),
  2668. N, N, N, GD(0, &group9),
  2669. N, N, N, N, N, N, N, N,
  2670. /* 0xD0 - 0xDF */
  2671. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2672. /* 0xE0 - 0xEF */
  2673. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2674. /* 0xF0 - 0xFF */
  2675. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2676. };
  2677. #undef D
  2678. #undef N
  2679. #undef G
  2680. #undef GD
  2681. #undef I
  2682. #undef GP
  2683. #undef EXT
  2684. #undef D2bv
  2685. #undef D2bvIP
  2686. #undef I2bv
  2687. #undef D6ALU
  2688. static unsigned imm_size(struct decode_cache *c)
  2689. {
  2690. unsigned size;
  2691. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2692. if (size == 8)
  2693. size = 4;
  2694. return size;
  2695. }
  2696. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2697. unsigned size, bool sign_extension)
  2698. {
  2699. struct decode_cache *c = &ctxt->decode;
  2700. struct x86_emulate_ops *ops = ctxt->ops;
  2701. int rc = X86EMUL_CONTINUE;
  2702. op->type = OP_IMM;
  2703. op->bytes = size;
  2704. op->addr.mem.ea = c->eip;
  2705. /* NB. Immediates are sign-extended as necessary. */
  2706. switch (op->bytes) {
  2707. case 1:
  2708. op->val = insn_fetch(s8, 1, c->eip);
  2709. break;
  2710. case 2:
  2711. op->val = insn_fetch(s16, 2, c->eip);
  2712. break;
  2713. case 4:
  2714. op->val = insn_fetch(s32, 4, c->eip);
  2715. break;
  2716. }
  2717. if (!sign_extension) {
  2718. switch (op->bytes) {
  2719. case 1:
  2720. op->val &= 0xff;
  2721. break;
  2722. case 2:
  2723. op->val &= 0xffff;
  2724. break;
  2725. case 4:
  2726. op->val &= 0xffffffff;
  2727. break;
  2728. }
  2729. }
  2730. done:
  2731. return rc;
  2732. }
  2733. int
  2734. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2735. {
  2736. struct x86_emulate_ops *ops = ctxt->ops;
  2737. struct decode_cache *c = &ctxt->decode;
  2738. int rc = X86EMUL_CONTINUE;
  2739. int mode = ctxt->mode;
  2740. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2741. bool op_prefix = false;
  2742. struct opcode opcode, *g_mod012, *g_mod3;
  2743. struct operand memop = { .type = OP_NONE };
  2744. c->eip = ctxt->eip;
  2745. c->fetch.start = c->eip;
  2746. c->fetch.end = c->fetch.start + insn_len;
  2747. if (insn_len > 0)
  2748. memcpy(c->fetch.data, insn, insn_len);
  2749. switch (mode) {
  2750. case X86EMUL_MODE_REAL:
  2751. case X86EMUL_MODE_VM86:
  2752. case X86EMUL_MODE_PROT16:
  2753. def_op_bytes = def_ad_bytes = 2;
  2754. break;
  2755. case X86EMUL_MODE_PROT32:
  2756. def_op_bytes = def_ad_bytes = 4;
  2757. break;
  2758. #ifdef CONFIG_X86_64
  2759. case X86EMUL_MODE_PROT64:
  2760. def_op_bytes = 4;
  2761. def_ad_bytes = 8;
  2762. break;
  2763. #endif
  2764. default:
  2765. return -1;
  2766. }
  2767. c->op_bytes = def_op_bytes;
  2768. c->ad_bytes = def_ad_bytes;
  2769. /* Legacy prefixes. */
  2770. for (;;) {
  2771. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2772. case 0x66: /* operand-size override */
  2773. op_prefix = true;
  2774. /* switch between 2/4 bytes */
  2775. c->op_bytes = def_op_bytes ^ 6;
  2776. break;
  2777. case 0x67: /* address-size override */
  2778. if (mode == X86EMUL_MODE_PROT64)
  2779. /* switch between 4/8 bytes */
  2780. c->ad_bytes = def_ad_bytes ^ 12;
  2781. else
  2782. /* switch between 2/4 bytes */
  2783. c->ad_bytes = def_ad_bytes ^ 6;
  2784. break;
  2785. case 0x26: /* ES override */
  2786. case 0x2e: /* CS override */
  2787. case 0x36: /* SS override */
  2788. case 0x3e: /* DS override */
  2789. set_seg_override(c, (c->b >> 3) & 3);
  2790. break;
  2791. case 0x64: /* FS override */
  2792. case 0x65: /* GS override */
  2793. set_seg_override(c, c->b & 7);
  2794. break;
  2795. case 0x40 ... 0x4f: /* REX */
  2796. if (mode != X86EMUL_MODE_PROT64)
  2797. goto done_prefixes;
  2798. c->rex_prefix = c->b;
  2799. continue;
  2800. case 0xf0: /* LOCK */
  2801. c->lock_prefix = 1;
  2802. break;
  2803. case 0xf2: /* REPNE/REPNZ */
  2804. case 0xf3: /* REP/REPE/REPZ */
  2805. c->rep_prefix = c->b;
  2806. break;
  2807. default:
  2808. goto done_prefixes;
  2809. }
  2810. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2811. c->rex_prefix = 0;
  2812. }
  2813. done_prefixes:
  2814. /* REX prefix. */
  2815. if (c->rex_prefix & 8)
  2816. c->op_bytes = 8; /* REX.W */
  2817. /* Opcode byte(s). */
  2818. opcode = opcode_table[c->b];
  2819. /* Two-byte opcode? */
  2820. if (c->b == 0x0f) {
  2821. c->twobyte = 1;
  2822. c->b = insn_fetch(u8, 1, c->eip);
  2823. opcode = twobyte_table[c->b];
  2824. }
  2825. c->d = opcode.flags;
  2826. if (c->d & Group) {
  2827. dual = c->d & GroupDual;
  2828. c->modrm = insn_fetch(u8, 1, c->eip);
  2829. --c->eip;
  2830. if (c->d & GroupDual) {
  2831. g_mod012 = opcode.u.gdual->mod012;
  2832. g_mod3 = opcode.u.gdual->mod3;
  2833. } else
  2834. g_mod012 = g_mod3 = opcode.u.group;
  2835. c->d &= ~(Group | GroupDual);
  2836. goffset = (c->modrm >> 3) & 7;
  2837. if ((c->modrm >> 6) == 3)
  2838. opcode = g_mod3[goffset];
  2839. else
  2840. opcode = g_mod012[goffset];
  2841. if (opcode.flags & RMExt) {
  2842. goffset = c->modrm & 7;
  2843. opcode = opcode.u.group[goffset];
  2844. }
  2845. c->d |= opcode.flags;
  2846. }
  2847. if (c->d & Prefix) {
  2848. if (c->rep_prefix && op_prefix)
  2849. return X86EMUL_UNHANDLEABLE;
  2850. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2851. switch (simd_prefix) {
  2852. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2853. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2854. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2855. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2856. }
  2857. c->d |= opcode.flags;
  2858. }
  2859. c->execute = opcode.u.execute;
  2860. c->check_perm = opcode.check_perm;
  2861. c->intercept = opcode.intercept;
  2862. /* Unrecognised? */
  2863. if (c->d == 0 || (c->d & Undefined))
  2864. return -1;
  2865. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2866. return -1;
  2867. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2868. c->op_bytes = 8;
  2869. if (c->d & Op3264) {
  2870. if (mode == X86EMUL_MODE_PROT64)
  2871. c->op_bytes = 8;
  2872. else
  2873. c->op_bytes = 4;
  2874. }
  2875. if (c->d & Sse)
  2876. c->op_bytes = 16;
  2877. /* ModRM and SIB bytes. */
  2878. if (c->d & ModRM) {
  2879. rc = decode_modrm(ctxt, ops, &memop);
  2880. if (!c->has_seg_override)
  2881. set_seg_override(c, c->modrm_seg);
  2882. } else if (c->d & MemAbs)
  2883. rc = decode_abs(ctxt, ops, &memop);
  2884. if (rc != X86EMUL_CONTINUE)
  2885. goto done;
  2886. if (!c->has_seg_override)
  2887. set_seg_override(c, VCPU_SREG_DS);
  2888. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2889. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2890. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2891. if (memop.type == OP_MEM && c->rip_relative)
  2892. memop.addr.mem.ea += c->eip;
  2893. /*
  2894. * Decode and fetch the source operand: register, memory
  2895. * or immediate.
  2896. */
  2897. switch (c->d & SrcMask) {
  2898. case SrcNone:
  2899. break;
  2900. case SrcReg:
  2901. decode_register_operand(ctxt, &c->src, c, 0);
  2902. break;
  2903. case SrcMem16:
  2904. memop.bytes = 2;
  2905. goto srcmem_common;
  2906. case SrcMem32:
  2907. memop.bytes = 4;
  2908. goto srcmem_common;
  2909. case SrcMem:
  2910. memop.bytes = (c->d & ByteOp) ? 1 :
  2911. c->op_bytes;
  2912. srcmem_common:
  2913. c->src = memop;
  2914. break;
  2915. case SrcImmU16:
  2916. rc = decode_imm(ctxt, &c->src, 2, false);
  2917. break;
  2918. case SrcImm:
  2919. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2920. break;
  2921. case SrcImmU:
  2922. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2923. break;
  2924. case SrcImmByte:
  2925. rc = decode_imm(ctxt, &c->src, 1, true);
  2926. break;
  2927. case SrcImmUByte:
  2928. rc = decode_imm(ctxt, &c->src, 1, false);
  2929. break;
  2930. case SrcAcc:
  2931. c->src.type = OP_REG;
  2932. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2933. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2934. fetch_register_operand(&c->src);
  2935. break;
  2936. case SrcOne:
  2937. c->src.bytes = 1;
  2938. c->src.val = 1;
  2939. break;
  2940. case SrcSI:
  2941. c->src.type = OP_MEM;
  2942. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2943. c->src.addr.mem.ea =
  2944. register_address(c, c->regs[VCPU_REGS_RSI]);
  2945. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2946. c->src.val = 0;
  2947. break;
  2948. case SrcImmFAddr:
  2949. c->src.type = OP_IMM;
  2950. c->src.addr.mem.ea = c->eip;
  2951. c->src.bytes = c->op_bytes + 2;
  2952. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2953. break;
  2954. case SrcMemFAddr:
  2955. memop.bytes = c->op_bytes + 2;
  2956. goto srcmem_common;
  2957. break;
  2958. }
  2959. if (rc != X86EMUL_CONTINUE)
  2960. goto done;
  2961. /*
  2962. * Decode and fetch the second source operand: register, memory
  2963. * or immediate.
  2964. */
  2965. switch (c->d & Src2Mask) {
  2966. case Src2None:
  2967. break;
  2968. case Src2CL:
  2969. c->src2.bytes = 1;
  2970. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2971. break;
  2972. case Src2ImmByte:
  2973. rc = decode_imm(ctxt, &c->src2, 1, true);
  2974. break;
  2975. case Src2One:
  2976. c->src2.bytes = 1;
  2977. c->src2.val = 1;
  2978. break;
  2979. case Src2Imm:
  2980. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2981. break;
  2982. }
  2983. if (rc != X86EMUL_CONTINUE)
  2984. goto done;
  2985. /* Decode and fetch the destination operand: register or memory. */
  2986. switch (c->d & DstMask) {
  2987. case DstReg:
  2988. decode_register_operand(ctxt, &c->dst, c,
  2989. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2990. break;
  2991. case DstImmUByte:
  2992. c->dst.type = OP_IMM;
  2993. c->dst.addr.mem.ea = c->eip;
  2994. c->dst.bytes = 1;
  2995. c->dst.val = insn_fetch(u8, 1, c->eip);
  2996. break;
  2997. case DstMem:
  2998. case DstMem64:
  2999. c->dst = memop;
  3000. if ((c->d & DstMask) == DstMem64)
  3001. c->dst.bytes = 8;
  3002. else
  3003. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3004. if (c->d & BitOp)
  3005. fetch_bit_operand(c);
  3006. c->dst.orig_val = c->dst.val;
  3007. break;
  3008. case DstAcc:
  3009. c->dst.type = OP_REG;
  3010. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3011. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3012. fetch_register_operand(&c->dst);
  3013. c->dst.orig_val = c->dst.val;
  3014. break;
  3015. case DstDI:
  3016. c->dst.type = OP_MEM;
  3017. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3018. c->dst.addr.mem.ea =
  3019. register_address(c, c->regs[VCPU_REGS_RDI]);
  3020. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3021. c->dst.val = 0;
  3022. break;
  3023. case ImplicitOps:
  3024. /* Special instructions do their own operand decoding. */
  3025. default:
  3026. c->dst.type = OP_NONE; /* Disable writeback. */
  3027. return 0;
  3028. }
  3029. done:
  3030. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3031. }
  3032. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3033. {
  3034. struct decode_cache *c = &ctxt->decode;
  3035. /* The second termination condition only applies for REPE
  3036. * and REPNE. Test if the repeat string operation prefix is
  3037. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3038. * corresponding termination condition according to:
  3039. * - if REPE/REPZ and ZF = 0 then done
  3040. * - if REPNE/REPNZ and ZF = 1 then done
  3041. */
  3042. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3043. (c->b == 0xae) || (c->b == 0xaf))
  3044. && (((c->rep_prefix == REPE_PREFIX) &&
  3045. ((ctxt->eflags & EFLG_ZF) == 0))
  3046. || ((c->rep_prefix == REPNE_PREFIX) &&
  3047. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3048. return true;
  3049. return false;
  3050. }
  3051. int
  3052. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3053. {
  3054. struct x86_emulate_ops *ops = ctxt->ops;
  3055. u64 msr_data;
  3056. struct decode_cache *c = &ctxt->decode;
  3057. int rc = X86EMUL_CONTINUE;
  3058. int saved_dst_type = c->dst.type;
  3059. int irq; /* Used for int 3, int, and into */
  3060. ctxt->decode.mem_read.pos = 0;
  3061. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3062. rc = emulate_ud(ctxt);
  3063. goto done;
  3064. }
  3065. /* LOCK prefix is allowed only with some instructions */
  3066. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3067. rc = emulate_ud(ctxt);
  3068. goto done;
  3069. }
  3070. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3071. rc = emulate_ud(ctxt);
  3072. goto done;
  3073. }
  3074. if ((c->d & Sse)
  3075. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3076. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3077. rc = emulate_ud(ctxt);
  3078. goto done;
  3079. }
  3080. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3081. rc = emulate_nm(ctxt);
  3082. goto done;
  3083. }
  3084. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3085. rc = emulator_check_intercept(ctxt, c->intercept,
  3086. X86_ICPT_PRE_EXCEPT);
  3087. if (rc != X86EMUL_CONTINUE)
  3088. goto done;
  3089. }
  3090. /* Privileged instruction can be executed only in CPL=0 */
  3091. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3092. rc = emulate_gp(ctxt, 0);
  3093. goto done;
  3094. }
  3095. /* Instruction can only be executed in protected mode */
  3096. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3097. rc = emulate_ud(ctxt);
  3098. goto done;
  3099. }
  3100. /* Do instruction specific permission checks */
  3101. if (c->check_perm) {
  3102. rc = c->check_perm(ctxt);
  3103. if (rc != X86EMUL_CONTINUE)
  3104. goto done;
  3105. }
  3106. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3107. rc = emulator_check_intercept(ctxt, c->intercept,
  3108. X86_ICPT_POST_EXCEPT);
  3109. if (rc != X86EMUL_CONTINUE)
  3110. goto done;
  3111. }
  3112. if (c->rep_prefix && (c->d & String)) {
  3113. /* All REP prefixes have the same first termination condition */
  3114. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3115. ctxt->eip = c->eip;
  3116. goto done;
  3117. }
  3118. }
  3119. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3120. rc = segmented_read(ctxt, c->src.addr.mem,
  3121. c->src.valptr, c->src.bytes);
  3122. if (rc != X86EMUL_CONTINUE)
  3123. goto done;
  3124. c->src.orig_val64 = c->src.val64;
  3125. }
  3126. if (c->src2.type == OP_MEM) {
  3127. rc = segmented_read(ctxt, c->src2.addr.mem,
  3128. &c->src2.val, c->src2.bytes);
  3129. if (rc != X86EMUL_CONTINUE)
  3130. goto done;
  3131. }
  3132. if ((c->d & DstMask) == ImplicitOps)
  3133. goto special_insn;
  3134. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3135. /* optimisation - avoid slow emulated read if Mov */
  3136. rc = segmented_read(ctxt, c->dst.addr.mem,
  3137. &c->dst.val, c->dst.bytes);
  3138. if (rc != X86EMUL_CONTINUE)
  3139. goto done;
  3140. }
  3141. c->dst.orig_val = c->dst.val;
  3142. special_insn:
  3143. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3144. rc = emulator_check_intercept(ctxt, c->intercept,
  3145. X86_ICPT_POST_MEMACCESS);
  3146. if (rc != X86EMUL_CONTINUE)
  3147. goto done;
  3148. }
  3149. if (c->execute) {
  3150. rc = c->execute(ctxt);
  3151. if (rc != X86EMUL_CONTINUE)
  3152. goto done;
  3153. goto writeback;
  3154. }
  3155. if (c->twobyte)
  3156. goto twobyte_insn;
  3157. switch (c->b) {
  3158. case 0x00 ... 0x05:
  3159. add: /* add */
  3160. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3161. break;
  3162. case 0x06: /* push es */
  3163. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3164. break;
  3165. case 0x07: /* pop es */
  3166. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3167. break;
  3168. case 0x08 ... 0x0d:
  3169. or: /* or */
  3170. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  3171. break;
  3172. case 0x0e: /* push cs */
  3173. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3174. break;
  3175. case 0x10 ... 0x15:
  3176. adc: /* adc */
  3177. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  3178. break;
  3179. case 0x16: /* push ss */
  3180. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3181. break;
  3182. case 0x17: /* pop ss */
  3183. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3184. break;
  3185. case 0x18 ... 0x1d:
  3186. sbb: /* sbb */
  3187. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  3188. break;
  3189. case 0x1e: /* push ds */
  3190. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3191. break;
  3192. case 0x1f: /* pop ds */
  3193. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3194. break;
  3195. case 0x20 ... 0x25:
  3196. and: /* and */
  3197. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  3198. break;
  3199. case 0x28 ... 0x2d:
  3200. sub: /* sub */
  3201. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  3202. break;
  3203. case 0x30 ... 0x35:
  3204. xor: /* xor */
  3205. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  3206. break;
  3207. case 0x38 ... 0x3d:
  3208. cmp: /* cmp */
  3209. c->dst.type = OP_NONE; /* Disable writeback. */
  3210. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3211. break;
  3212. case 0x40 ... 0x47: /* inc r16/r32 */
  3213. emulate_1op("inc", c->dst, ctxt->eflags);
  3214. break;
  3215. case 0x48 ... 0x4f: /* dec r16/r32 */
  3216. emulate_1op("dec", c->dst, ctxt->eflags);
  3217. break;
  3218. case 0x58 ... 0x5f: /* pop reg */
  3219. pop_instruction:
  3220. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  3221. break;
  3222. case 0x60: /* pusha */
  3223. rc = emulate_pusha(ctxt);
  3224. break;
  3225. case 0x61: /* popa */
  3226. rc = emulate_popa(ctxt, ops);
  3227. break;
  3228. case 0x63: /* movsxd */
  3229. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3230. goto cannot_emulate;
  3231. c->dst.val = (s32) c->src.val;
  3232. break;
  3233. case 0x6c: /* insb */
  3234. case 0x6d: /* insw/insd */
  3235. c->src.val = c->regs[VCPU_REGS_RDX];
  3236. goto do_io_in;
  3237. case 0x6e: /* outsb */
  3238. case 0x6f: /* outsw/outsd */
  3239. c->dst.val = c->regs[VCPU_REGS_RDX];
  3240. goto do_io_out;
  3241. break;
  3242. case 0x70 ... 0x7f: /* jcc (short) */
  3243. if (test_cc(c->b, ctxt->eflags))
  3244. jmp_rel(c, c->src.val);
  3245. break;
  3246. case 0x80 ... 0x83: /* Grp1 */
  3247. switch (c->modrm_reg) {
  3248. case 0:
  3249. goto add;
  3250. case 1:
  3251. goto or;
  3252. case 2:
  3253. goto adc;
  3254. case 3:
  3255. goto sbb;
  3256. case 4:
  3257. goto and;
  3258. case 5:
  3259. goto sub;
  3260. case 6:
  3261. goto xor;
  3262. case 7:
  3263. goto cmp;
  3264. }
  3265. break;
  3266. case 0x84 ... 0x85:
  3267. test:
  3268. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3269. break;
  3270. case 0x86 ... 0x87: /* xchg */
  3271. xchg:
  3272. /* Write back the register source. */
  3273. c->src.val = c->dst.val;
  3274. write_register_operand(&c->src);
  3275. /*
  3276. * Write back the memory destination with implicit LOCK
  3277. * prefix.
  3278. */
  3279. c->dst.val = c->src.orig_val;
  3280. c->lock_prefix = 1;
  3281. break;
  3282. case 0x8c: /* mov r/m, sreg */
  3283. if (c->modrm_reg > VCPU_SREG_GS) {
  3284. rc = emulate_ud(ctxt);
  3285. goto done;
  3286. }
  3287. c->dst.val = ops->get_segment_selector(ctxt, c->modrm_reg);
  3288. break;
  3289. case 0x8d: /* lea r16/r32, m */
  3290. c->dst.val = c->src.addr.mem.ea;
  3291. break;
  3292. case 0x8e: { /* mov seg, r/m16 */
  3293. uint16_t sel;
  3294. sel = c->src.val;
  3295. if (c->modrm_reg == VCPU_SREG_CS ||
  3296. c->modrm_reg > VCPU_SREG_GS) {
  3297. rc = emulate_ud(ctxt);
  3298. goto done;
  3299. }
  3300. if (c->modrm_reg == VCPU_SREG_SS)
  3301. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3302. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3303. c->dst.type = OP_NONE; /* Disable writeback. */
  3304. break;
  3305. }
  3306. case 0x8f: /* pop (sole member of Grp1a) */
  3307. rc = emulate_grp1a(ctxt, ops);
  3308. break;
  3309. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3310. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3311. break;
  3312. goto xchg;
  3313. case 0x98: /* cbw/cwde/cdqe */
  3314. switch (c->op_bytes) {
  3315. case 2: c->dst.val = (s8)c->dst.val; break;
  3316. case 4: c->dst.val = (s16)c->dst.val; break;
  3317. case 8: c->dst.val = (s32)c->dst.val; break;
  3318. }
  3319. break;
  3320. case 0x9c: /* pushf */
  3321. c->src.val = (unsigned long) ctxt->eflags;
  3322. rc = em_push(ctxt);
  3323. break;
  3324. case 0x9d: /* popf */
  3325. c->dst.type = OP_REG;
  3326. c->dst.addr.reg = &ctxt->eflags;
  3327. c->dst.bytes = c->op_bytes;
  3328. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  3329. break;
  3330. case 0xa6 ... 0xa7: /* cmps */
  3331. goto cmp;
  3332. case 0xa8 ... 0xa9: /* test ax, imm */
  3333. goto test;
  3334. case 0xae ... 0xaf: /* scas */
  3335. goto cmp;
  3336. case 0xc0 ... 0xc1:
  3337. emulate_grp2(ctxt);
  3338. break;
  3339. case 0xc3: /* ret */
  3340. c->dst.type = OP_REG;
  3341. c->dst.addr.reg = &c->eip;
  3342. c->dst.bytes = c->op_bytes;
  3343. goto pop_instruction;
  3344. case 0xc4: /* les */
  3345. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3346. break;
  3347. case 0xc5: /* lds */
  3348. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3349. break;
  3350. case 0xcb: /* ret far */
  3351. rc = emulate_ret_far(ctxt, ops);
  3352. break;
  3353. case 0xcc: /* int3 */
  3354. irq = 3;
  3355. goto do_interrupt;
  3356. case 0xcd: /* int n */
  3357. irq = c->src.val;
  3358. do_interrupt:
  3359. rc = emulate_int(ctxt, ops, irq);
  3360. break;
  3361. case 0xce: /* into */
  3362. if (ctxt->eflags & EFLG_OF) {
  3363. irq = 4;
  3364. goto do_interrupt;
  3365. }
  3366. break;
  3367. case 0xcf: /* iret */
  3368. rc = emulate_iret(ctxt, ops);
  3369. break;
  3370. case 0xd0 ... 0xd1: /* Grp2 */
  3371. emulate_grp2(ctxt);
  3372. break;
  3373. case 0xd2 ... 0xd3: /* Grp2 */
  3374. c->src.val = c->regs[VCPU_REGS_RCX];
  3375. emulate_grp2(ctxt);
  3376. break;
  3377. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3378. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3379. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3380. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3381. jmp_rel(c, c->src.val);
  3382. break;
  3383. case 0xe3: /* jcxz/jecxz/jrcxz */
  3384. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3385. jmp_rel(c, c->src.val);
  3386. break;
  3387. case 0xe4: /* inb */
  3388. case 0xe5: /* in */
  3389. goto do_io_in;
  3390. case 0xe6: /* outb */
  3391. case 0xe7: /* out */
  3392. goto do_io_out;
  3393. case 0xe8: /* call (near) */ {
  3394. long int rel = c->src.val;
  3395. c->src.val = (unsigned long) c->eip;
  3396. jmp_rel(c, rel);
  3397. rc = em_push(ctxt);
  3398. break;
  3399. }
  3400. case 0xe9: /* jmp rel */
  3401. goto jmp;
  3402. case 0xea: { /* jmp far */
  3403. unsigned short sel;
  3404. jump_far:
  3405. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3406. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3407. goto done;
  3408. c->eip = 0;
  3409. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3410. break;
  3411. }
  3412. case 0xeb:
  3413. jmp: /* jmp rel short */
  3414. jmp_rel(c, c->src.val);
  3415. c->dst.type = OP_NONE; /* Disable writeback. */
  3416. break;
  3417. case 0xec: /* in al,dx */
  3418. case 0xed: /* in (e/r)ax,dx */
  3419. c->src.val = c->regs[VCPU_REGS_RDX];
  3420. do_io_in:
  3421. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3422. &c->dst.val))
  3423. goto done; /* IO is needed */
  3424. break;
  3425. case 0xee: /* out dx,al */
  3426. case 0xef: /* out dx,(e/r)ax */
  3427. c->dst.val = c->regs[VCPU_REGS_RDX];
  3428. do_io_out:
  3429. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3430. &c->src.val, 1);
  3431. c->dst.type = OP_NONE; /* Disable writeback. */
  3432. break;
  3433. case 0xf4: /* hlt */
  3434. ctxt->vcpu->arch.halt_request = 1;
  3435. break;
  3436. case 0xf5: /* cmc */
  3437. /* complement carry flag from eflags reg */
  3438. ctxt->eflags ^= EFLG_CF;
  3439. break;
  3440. case 0xf6 ... 0xf7: /* Grp3 */
  3441. rc = emulate_grp3(ctxt, ops);
  3442. break;
  3443. case 0xf8: /* clc */
  3444. ctxt->eflags &= ~EFLG_CF;
  3445. break;
  3446. case 0xf9: /* stc */
  3447. ctxt->eflags |= EFLG_CF;
  3448. break;
  3449. case 0xfa: /* cli */
  3450. if (emulator_bad_iopl(ctxt, ops)) {
  3451. rc = emulate_gp(ctxt, 0);
  3452. goto done;
  3453. } else
  3454. ctxt->eflags &= ~X86_EFLAGS_IF;
  3455. break;
  3456. case 0xfb: /* sti */
  3457. if (emulator_bad_iopl(ctxt, ops)) {
  3458. rc = emulate_gp(ctxt, 0);
  3459. goto done;
  3460. } else {
  3461. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3462. ctxt->eflags |= X86_EFLAGS_IF;
  3463. }
  3464. break;
  3465. case 0xfc: /* cld */
  3466. ctxt->eflags &= ~EFLG_DF;
  3467. break;
  3468. case 0xfd: /* std */
  3469. ctxt->eflags |= EFLG_DF;
  3470. break;
  3471. case 0xfe: /* Grp4 */
  3472. grp45:
  3473. rc = emulate_grp45(ctxt);
  3474. break;
  3475. case 0xff: /* Grp5 */
  3476. if (c->modrm_reg == 5)
  3477. goto jump_far;
  3478. goto grp45;
  3479. default:
  3480. goto cannot_emulate;
  3481. }
  3482. if (rc != X86EMUL_CONTINUE)
  3483. goto done;
  3484. writeback:
  3485. rc = writeback(ctxt, ops);
  3486. if (rc != X86EMUL_CONTINUE)
  3487. goto done;
  3488. /*
  3489. * restore dst type in case the decoding will be reused
  3490. * (happens for string instruction )
  3491. */
  3492. c->dst.type = saved_dst_type;
  3493. if ((c->d & SrcMask) == SrcSI)
  3494. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3495. VCPU_REGS_RSI, &c->src);
  3496. if ((c->d & DstMask) == DstDI)
  3497. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3498. &c->dst);
  3499. if (c->rep_prefix && (c->d & String)) {
  3500. struct read_cache *r = &ctxt->decode.io_read;
  3501. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3502. if (!string_insn_completed(ctxt)) {
  3503. /*
  3504. * Re-enter guest when pio read ahead buffer is empty
  3505. * or, if it is not used, after each 1024 iteration.
  3506. */
  3507. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3508. (r->end == 0 || r->end != r->pos)) {
  3509. /*
  3510. * Reset read cache. Usually happens before
  3511. * decode, but since instruction is restarted
  3512. * we have to do it here.
  3513. */
  3514. ctxt->decode.mem_read.end = 0;
  3515. return EMULATION_RESTART;
  3516. }
  3517. goto done; /* skip rip writeback */
  3518. }
  3519. }
  3520. ctxt->eip = c->eip;
  3521. done:
  3522. if (rc == X86EMUL_PROPAGATE_FAULT)
  3523. ctxt->have_exception = true;
  3524. if (rc == X86EMUL_INTERCEPTED)
  3525. return EMULATION_INTERCEPTED;
  3526. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3527. twobyte_insn:
  3528. switch (c->b) {
  3529. case 0x01: /* lgdt, lidt, lmsw */
  3530. switch (c->modrm_reg) {
  3531. u16 size;
  3532. unsigned long address;
  3533. case 0: /* vmcall */
  3534. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3535. goto cannot_emulate;
  3536. rc = kvm_fix_hypercall(ctxt->vcpu);
  3537. if (rc != X86EMUL_CONTINUE)
  3538. goto done;
  3539. /* Let the processor re-execute the fixed hypercall */
  3540. c->eip = ctxt->eip;
  3541. /* Disable writeback. */
  3542. c->dst.type = OP_NONE;
  3543. break;
  3544. case 2: /* lgdt */
  3545. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3546. &size, &address, c->op_bytes);
  3547. if (rc != X86EMUL_CONTINUE)
  3548. goto done;
  3549. realmode_lgdt(ctxt->vcpu, size, address);
  3550. /* Disable writeback. */
  3551. c->dst.type = OP_NONE;
  3552. break;
  3553. case 3: /* lidt/vmmcall */
  3554. if (c->modrm_mod == 3) {
  3555. switch (c->modrm_rm) {
  3556. case 1:
  3557. rc = kvm_fix_hypercall(ctxt->vcpu);
  3558. break;
  3559. default:
  3560. goto cannot_emulate;
  3561. }
  3562. } else {
  3563. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3564. &size, &address,
  3565. c->op_bytes);
  3566. if (rc != X86EMUL_CONTINUE)
  3567. goto done;
  3568. realmode_lidt(ctxt->vcpu, size, address);
  3569. }
  3570. /* Disable writeback. */
  3571. c->dst.type = OP_NONE;
  3572. break;
  3573. case 4: /* smsw */
  3574. c->dst.bytes = 2;
  3575. c->dst.val = ops->get_cr(ctxt, 0);
  3576. break;
  3577. case 6: /* lmsw */
  3578. ops->set_cr(ctxt, 0, (ops->get_cr(ctxt, 0) & ~0x0eul) |
  3579. (c->src.val & 0x0f));
  3580. c->dst.type = OP_NONE;
  3581. break;
  3582. case 5: /* not defined */
  3583. emulate_ud(ctxt);
  3584. rc = X86EMUL_PROPAGATE_FAULT;
  3585. goto done;
  3586. case 7: /* invlpg*/
  3587. rc = em_invlpg(ctxt);
  3588. break;
  3589. default:
  3590. goto cannot_emulate;
  3591. }
  3592. break;
  3593. case 0x05: /* syscall */
  3594. rc = emulate_syscall(ctxt, ops);
  3595. break;
  3596. case 0x06:
  3597. emulate_clts(ctxt->vcpu);
  3598. break;
  3599. case 0x09: /* wbinvd */
  3600. kvm_emulate_wbinvd(ctxt->vcpu);
  3601. break;
  3602. case 0x08: /* invd */
  3603. case 0x0d: /* GrpP (prefetch) */
  3604. case 0x18: /* Grp16 (prefetch/nop) */
  3605. break;
  3606. case 0x20: /* mov cr, reg */
  3607. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3608. break;
  3609. case 0x21: /* mov from dr to reg */
  3610. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3611. break;
  3612. case 0x22: /* mov reg, cr */
  3613. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3614. emulate_gp(ctxt, 0);
  3615. rc = X86EMUL_PROPAGATE_FAULT;
  3616. goto done;
  3617. }
  3618. c->dst.type = OP_NONE;
  3619. break;
  3620. case 0x23: /* mov from reg to dr */
  3621. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3622. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3623. ~0ULL : ~0U)) < 0) {
  3624. /* #UD condition is already handled by the code above */
  3625. emulate_gp(ctxt, 0);
  3626. rc = X86EMUL_PROPAGATE_FAULT;
  3627. goto done;
  3628. }
  3629. c->dst.type = OP_NONE; /* no writeback */
  3630. break;
  3631. case 0x30:
  3632. /* wrmsr */
  3633. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3634. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3635. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3636. emulate_gp(ctxt, 0);
  3637. rc = X86EMUL_PROPAGATE_FAULT;
  3638. goto done;
  3639. }
  3640. rc = X86EMUL_CONTINUE;
  3641. break;
  3642. case 0x32:
  3643. /* rdmsr */
  3644. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3645. emulate_gp(ctxt, 0);
  3646. rc = X86EMUL_PROPAGATE_FAULT;
  3647. goto done;
  3648. } else {
  3649. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3650. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3651. }
  3652. rc = X86EMUL_CONTINUE;
  3653. break;
  3654. case 0x34: /* sysenter */
  3655. rc = emulate_sysenter(ctxt, ops);
  3656. break;
  3657. case 0x35: /* sysexit */
  3658. rc = emulate_sysexit(ctxt, ops);
  3659. break;
  3660. case 0x40 ... 0x4f: /* cmov */
  3661. c->dst.val = c->dst.orig_val = c->src.val;
  3662. if (!test_cc(c->b, ctxt->eflags))
  3663. c->dst.type = OP_NONE; /* no writeback */
  3664. break;
  3665. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3666. if (test_cc(c->b, ctxt->eflags))
  3667. jmp_rel(c, c->src.val);
  3668. break;
  3669. case 0x90 ... 0x9f: /* setcc r/m8 */
  3670. c->dst.val = test_cc(c->b, ctxt->eflags);
  3671. break;
  3672. case 0xa0: /* push fs */
  3673. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3674. break;
  3675. case 0xa1: /* pop fs */
  3676. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3677. break;
  3678. case 0xa3:
  3679. bt: /* bt */
  3680. c->dst.type = OP_NONE;
  3681. /* only subword offset */
  3682. c->src.val &= (c->dst.bytes << 3) - 1;
  3683. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3684. break;
  3685. case 0xa4: /* shld imm8, r, r/m */
  3686. case 0xa5: /* shld cl, r, r/m */
  3687. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3688. break;
  3689. case 0xa8: /* push gs */
  3690. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3691. break;
  3692. case 0xa9: /* pop gs */
  3693. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3694. break;
  3695. case 0xab:
  3696. bts: /* bts */
  3697. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3698. break;
  3699. case 0xac: /* shrd imm8, r, r/m */
  3700. case 0xad: /* shrd cl, r, r/m */
  3701. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3702. break;
  3703. case 0xae: /* clflush */
  3704. break;
  3705. case 0xb0 ... 0xb1: /* cmpxchg */
  3706. /*
  3707. * Save real source value, then compare EAX against
  3708. * destination.
  3709. */
  3710. c->src.orig_val = c->src.val;
  3711. c->src.val = c->regs[VCPU_REGS_RAX];
  3712. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3713. if (ctxt->eflags & EFLG_ZF) {
  3714. /* Success: write back to memory. */
  3715. c->dst.val = c->src.orig_val;
  3716. } else {
  3717. /* Failure: write the value we saw to EAX. */
  3718. c->dst.type = OP_REG;
  3719. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3720. }
  3721. break;
  3722. case 0xb2: /* lss */
  3723. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3724. break;
  3725. case 0xb3:
  3726. btr: /* btr */
  3727. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3728. break;
  3729. case 0xb4: /* lfs */
  3730. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3731. break;
  3732. case 0xb5: /* lgs */
  3733. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3734. break;
  3735. case 0xb6 ... 0xb7: /* movzx */
  3736. c->dst.bytes = c->op_bytes;
  3737. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3738. : (u16) c->src.val;
  3739. break;
  3740. case 0xba: /* Grp8 */
  3741. switch (c->modrm_reg & 3) {
  3742. case 0:
  3743. goto bt;
  3744. case 1:
  3745. goto bts;
  3746. case 2:
  3747. goto btr;
  3748. case 3:
  3749. goto btc;
  3750. }
  3751. break;
  3752. case 0xbb:
  3753. btc: /* btc */
  3754. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3755. break;
  3756. case 0xbc: { /* bsf */
  3757. u8 zf;
  3758. __asm__ ("bsf %2, %0; setz %1"
  3759. : "=r"(c->dst.val), "=q"(zf)
  3760. : "r"(c->src.val));
  3761. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3762. if (zf) {
  3763. ctxt->eflags |= X86_EFLAGS_ZF;
  3764. c->dst.type = OP_NONE; /* Disable writeback. */
  3765. }
  3766. break;
  3767. }
  3768. case 0xbd: { /* bsr */
  3769. u8 zf;
  3770. __asm__ ("bsr %2, %0; setz %1"
  3771. : "=r"(c->dst.val), "=q"(zf)
  3772. : "r"(c->src.val));
  3773. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3774. if (zf) {
  3775. ctxt->eflags |= X86_EFLAGS_ZF;
  3776. c->dst.type = OP_NONE; /* Disable writeback. */
  3777. }
  3778. break;
  3779. }
  3780. case 0xbe ... 0xbf: /* movsx */
  3781. c->dst.bytes = c->op_bytes;
  3782. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3783. (s16) c->src.val;
  3784. break;
  3785. case 0xc0 ... 0xc1: /* xadd */
  3786. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3787. /* Write back the register source. */
  3788. c->src.val = c->dst.orig_val;
  3789. write_register_operand(&c->src);
  3790. break;
  3791. case 0xc3: /* movnti */
  3792. c->dst.bytes = c->op_bytes;
  3793. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3794. (u64) c->src.val;
  3795. break;
  3796. case 0xc7: /* Grp9 (cmpxchg8b) */
  3797. rc = emulate_grp9(ctxt, ops);
  3798. break;
  3799. default:
  3800. goto cannot_emulate;
  3801. }
  3802. if (rc != X86EMUL_CONTINUE)
  3803. goto done;
  3804. goto writeback;
  3805. cannot_emulate:
  3806. return EMULATION_FAILED;
  3807. }