setup-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 1995-1998 Mark Lord
  4. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  5. *
  6. * May be copied or modified under the terms of the GNU General Public License
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/kernel.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/timer.h>
  14. #include <linux/mm.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ide.h>
  17. #include <linux/dma-mapping.h>
  18. #include <asm/io.h>
  19. #include <asm/irq.h>
  20. /**
  21. * ide_setup_pci_baseregs - place a PCI IDE controller native
  22. * @dev: PCI device of interface to switch native
  23. * @name: Name of interface
  24. *
  25. * We attempt to place the PCI interface into PCI native mode. If
  26. * we succeed the BARs are ok and the controller is in PCI mode.
  27. * Returns 0 on success or an errno code.
  28. *
  29. * FIXME: if we program the interface and then fail to set the BARS
  30. * we don't switch it back to legacy mode. Do we actually care ??
  31. */
  32. static int ide_setup_pci_baseregs (struct pci_dev *dev, const char *name)
  33. {
  34. u8 progif = 0;
  35. /*
  36. * Place both IDE interfaces into PCI "native" mode:
  37. */
  38. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  39. (progif & 5) != 5) {
  40. if ((progif & 0xa) != 0xa) {
  41. printk(KERN_INFO "%s: device not capable of full "
  42. "native PCI mode\n", name);
  43. return -EOPNOTSUPP;
  44. }
  45. printk("%s: placing both ports into native PCI mode\n", name);
  46. (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
  47. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  48. (progif & 5) != 5) {
  49. printk(KERN_ERR "%s: rewrite of PROGIF failed, wanted "
  50. "0x%04x, got 0x%04x\n",
  51. name, progif|5, progif);
  52. return -EOPNOTSUPP;
  53. }
  54. }
  55. return 0;
  56. }
  57. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  58. static void ide_pci_clear_simplex(unsigned long dma_base, const char *name)
  59. {
  60. u8 dma_stat = inb(dma_base + 2);
  61. outb(dma_stat & 0x60, dma_base + 2);
  62. dma_stat = inb(dma_base + 2);
  63. if (dma_stat & 0x80)
  64. printk(KERN_INFO "%s: simplex device: DMA forced\n", name);
  65. }
  66. /**
  67. * ide_get_or_set_dma_base - setup BMIBA
  68. * @d: IDE port info
  69. * @hwif: IDE interface
  70. *
  71. * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space.
  72. * Where a device has a partner that is already in DMA mode we check
  73. * and enforce IDE simplex rules.
  74. */
  75. static unsigned long ide_get_or_set_dma_base(const struct ide_port_info *d, ide_hwif_t *hwif)
  76. {
  77. struct pci_dev *dev = to_pci_dev(hwif->dev);
  78. unsigned long dma_base = 0;
  79. u8 dma_stat = 0;
  80. if (hwif->mmio)
  81. return hwif->dma_base;
  82. if (hwif->mate && hwif->mate->dma_base) {
  83. dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8);
  84. } else {
  85. u8 baridx = (d->host_flags & IDE_HFLAG_CS5520) ? 2 : 4;
  86. dma_base = pci_resource_start(dev, baridx);
  87. if (dma_base == 0) {
  88. printk(KERN_ERR "%s: DMA base is invalid\n", d->name);
  89. return 0;
  90. }
  91. }
  92. if (hwif->channel)
  93. dma_base += 8;
  94. if (d->host_flags & IDE_HFLAG_CS5520)
  95. goto out;
  96. if (d->host_flags & IDE_HFLAG_CLEAR_SIMPLEX) {
  97. ide_pci_clear_simplex(dma_base, d->name);
  98. goto out;
  99. }
  100. /*
  101. * If the device claims "simplex" DMA, this means that only one of
  102. * the two interfaces can be trusted with DMA at any point in time
  103. * (so we should enable DMA only on one of the two interfaces).
  104. *
  105. * FIXME: At this point we haven't probed the drives so we can't make
  106. * the appropriate decision. Really we should defer this problem until
  107. * we tune the drive then try to grab DMA ownership if we want to be
  108. * the DMA end. This has to be become dynamic to handle hot-plug.
  109. */
  110. dma_stat = hwif->INB(dma_base + 2);
  111. if ((dma_stat & 0x80) && hwif->mate && hwif->mate->dma_base) {
  112. printk(KERN_INFO "%s: simplex device: DMA disabled\n", d->name);
  113. dma_base = 0;
  114. }
  115. out:
  116. return dma_base;
  117. }
  118. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  119. void ide_setup_pci_noise(struct pci_dev *dev, const struct ide_port_info *d)
  120. {
  121. printk(KERN_INFO "%s: IDE controller (0x%04x:0x%04x rev 0x%02x) at "
  122. " PCI slot %s\n", d->name, dev->vendor, dev->device,
  123. dev->revision, pci_name(dev));
  124. }
  125. EXPORT_SYMBOL_GPL(ide_setup_pci_noise);
  126. /**
  127. * ide_pci_enable - do PCI enables
  128. * @dev: PCI device
  129. * @d: IDE port info
  130. *
  131. * Enable the IDE PCI device. We attempt to enable the device in full
  132. * but if that fails then we only need IO space. The PCI code should
  133. * have setup the proper resources for us already for controllers in
  134. * legacy mode.
  135. *
  136. * Returns zero on success or an error code
  137. */
  138. static int ide_pci_enable(struct pci_dev *dev, const struct ide_port_info *d)
  139. {
  140. int ret;
  141. if (pci_enable_device(dev)) {
  142. ret = pci_enable_device_io(dev);
  143. if (ret < 0) {
  144. printk(KERN_WARNING "%s: (ide_setup_pci_device:) "
  145. "Could not enable device.\n", d->name);
  146. goto out;
  147. }
  148. printk(KERN_WARNING "%s: BIOS configuration fixed.\n", d->name);
  149. }
  150. /*
  151. * assume all devices can do 32-bit DMA for now, we can add
  152. * a DMA mask field to the struct ide_port_info if we need it
  153. * (or let lower level driver set the DMA mask)
  154. */
  155. ret = pci_set_dma_mask(dev, DMA_32BIT_MASK);
  156. if (ret < 0) {
  157. printk(KERN_ERR "%s: can't set dma mask\n", d->name);
  158. goto out;
  159. }
  160. /* FIXME: Temporary - until we put in the hotplug interface logic
  161. Check that the bits we want are not in use by someone else. */
  162. ret = pci_request_region(dev, 4, "ide_tmp");
  163. if (ret < 0)
  164. goto out;
  165. pci_release_region(dev, 4);
  166. out:
  167. return ret;
  168. }
  169. /**
  170. * ide_pci_configure - configure an unconfigured device
  171. * @dev: PCI device
  172. * @d: IDE port info
  173. *
  174. * Enable and configure the PCI device we have been passed.
  175. * Returns zero on success or an error code.
  176. */
  177. static int ide_pci_configure(struct pci_dev *dev, const struct ide_port_info *d)
  178. {
  179. u16 pcicmd = 0;
  180. /*
  181. * PnP BIOS was *supposed* to have setup this device, but we
  182. * can do it ourselves, so long as the BIOS has assigned an IRQ
  183. * (or possibly the device is using a "legacy header" for IRQs).
  184. * Maybe the user deliberately *disabled* the device,
  185. * but we'll eventually ignore it again if no drives respond.
  186. */
  187. if (ide_setup_pci_baseregs(dev, d->name) || pci_write_config_word(dev, PCI_COMMAND, pcicmd|PCI_COMMAND_IO))
  188. {
  189. printk(KERN_INFO "%s: device disabled (BIOS)\n", d->name);
  190. return -ENODEV;
  191. }
  192. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) {
  193. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  194. return -EIO;
  195. }
  196. if (!(pcicmd & PCI_COMMAND_IO)) {
  197. printk(KERN_ERR "%s: unable to enable IDE controller\n", d->name);
  198. return -ENXIO;
  199. }
  200. return 0;
  201. }
  202. /**
  203. * ide_pci_check_iomem - check a register is I/O
  204. * @dev: PCI device
  205. * @d: IDE port info
  206. * @bar: BAR number
  207. *
  208. * Checks if a BAR is configured and points to MMIO space. If so,
  209. * return an error code. Otherwise return 0
  210. */
  211. static int ide_pci_check_iomem(struct pci_dev *dev, const struct ide_port_info *d,
  212. int bar)
  213. {
  214. ulong flags = pci_resource_flags(dev, bar);
  215. /* Unconfigured ? */
  216. if (!flags || pci_resource_len(dev, bar) == 0)
  217. return 0;
  218. /* I/O space */
  219. if (flags & IORESOURCE_IO)
  220. return 0;
  221. /* Bad */
  222. return -EINVAL;
  223. }
  224. /**
  225. * ide_hwif_configure - configure an IDE interface
  226. * @dev: PCI device holding interface
  227. * @d: IDE port info
  228. * @port: port number
  229. * @irq: PCI IRQ
  230. *
  231. * Perform the initial set up for the hardware interface structure. This
  232. * is done per interface port rather than per PCI device. There may be
  233. * more than one port per device.
  234. *
  235. * Returns the new hardware interface structure, or NULL on a failure
  236. */
  237. static ide_hwif_t *ide_hwif_configure(struct pci_dev *dev,
  238. const struct ide_port_info *d,
  239. unsigned int port, int irq)
  240. {
  241. unsigned long ctl = 0, base = 0;
  242. ide_hwif_t *hwif;
  243. struct hw_regs_s hw;
  244. if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) {
  245. if (ide_pci_check_iomem(dev, d, 2 * port) ||
  246. ide_pci_check_iomem(dev, d, 2 * port + 1)) {
  247. printk(KERN_ERR "%s: I/O baseregs (BIOS) are reported "
  248. "as MEM for port %d!\n", d->name, port);
  249. return NULL;
  250. }
  251. ctl = pci_resource_start(dev, 2*port+1);
  252. base = pci_resource_start(dev, 2*port);
  253. if ((ctl && !base) || (base && !ctl)) {
  254. printk(KERN_ERR "%s: inconsistent baseregs (BIOS) "
  255. "for port %d, skipping\n", d->name, port);
  256. return NULL;
  257. }
  258. }
  259. if (!ctl)
  260. {
  261. /* Use default values */
  262. ctl = port ? 0x374 : 0x3f4;
  263. base = port ? 0x170 : 0x1f0;
  264. }
  265. hwif = ide_find_port_slot(d);
  266. if (hwif == NULL) {
  267. printk(KERN_ERR "%s: too many IDE interfaces, no room in "
  268. "table\n", d->name);
  269. return NULL;
  270. }
  271. memset(&hw, 0, sizeof(hw));
  272. hw.irq = irq;
  273. hw.dev = &dev->dev;
  274. hw.chipset = d->chipset ? d->chipset : ide_pci;
  275. ide_std_init_ports(&hw, base, ctl | 2);
  276. ide_init_port_hw(hwif, &hw);
  277. hwif->dev = &dev->dev;
  278. hwif->cds = d;
  279. return hwif;
  280. }
  281. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  282. /**
  283. * ide_hwif_setup_dma - configure DMA interface
  284. * @hwif: IDE interface
  285. * @d: IDE port info
  286. *
  287. * Set up the DMA base for the interface. Enable the master bits as
  288. * necessary and attempt to bring the device DMA into a ready to use
  289. * state
  290. */
  291. void ide_hwif_setup_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
  292. {
  293. struct pci_dev *dev = to_pci_dev(hwif->dev);
  294. u16 pcicmd;
  295. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  296. if ((d->host_flags & IDE_HFLAG_NO_AUTODMA) == 0 ||
  297. ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  298. (dev->class & 0x80))) {
  299. unsigned long dma_base = ide_get_or_set_dma_base(d, hwif);
  300. if (dma_base && !(pcicmd & PCI_COMMAND_MASTER)) {
  301. /*
  302. * Set up BM-DMA capability
  303. * (PnP BIOS should have done this)
  304. */
  305. pci_set_master(dev);
  306. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) || !(pcicmd & PCI_COMMAND_MASTER)) {
  307. printk(KERN_ERR "%s: %s error updating PCICMD\n",
  308. hwif->name, d->name);
  309. dma_base = 0;
  310. }
  311. }
  312. if (dma_base) {
  313. if (d->init_dma) {
  314. d->init_dma(hwif, dma_base);
  315. } else {
  316. ide_setup_dma(hwif, dma_base);
  317. }
  318. } else {
  319. printk(KERN_INFO "%s: %s Bus-Master DMA disabled "
  320. "(BIOS)\n", hwif->name, d->name);
  321. }
  322. }
  323. }
  324. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  325. /**
  326. * ide_setup_pci_controller - set up IDE PCI
  327. * @dev: PCI device
  328. * @d: IDE port info
  329. * @noisy: verbose flag
  330. * @config: returned as 1 if we configured the hardware
  331. *
  332. * Set up the PCI and controller side of the IDE interface. This brings
  333. * up the PCI side of the device, checks that the device is enabled
  334. * and enables it if need be
  335. */
  336. static int ide_setup_pci_controller(struct pci_dev *dev, const struct ide_port_info *d, int noisy, int *config)
  337. {
  338. int ret;
  339. u16 pcicmd;
  340. if (noisy)
  341. ide_setup_pci_noise(dev, d);
  342. ret = ide_pci_enable(dev, d);
  343. if (ret < 0)
  344. goto out;
  345. ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  346. if (ret < 0) {
  347. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  348. goto out;
  349. }
  350. if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */
  351. ret = ide_pci_configure(dev, d);
  352. if (ret < 0)
  353. goto out;
  354. *config = 1;
  355. printk(KERN_INFO "%s: device enabled (Linux)\n", d->name);
  356. }
  357. out:
  358. return ret;
  359. }
  360. /**
  361. * ide_pci_setup_ports - configure ports/devices on PCI IDE
  362. * @dev: PCI device
  363. * @d: IDE port info
  364. * @pciirq: IRQ line
  365. * @idx: ATA index table to update
  366. *
  367. * Scan the interfaces attached to this device and do any
  368. * necessary per port setup. Attach the devices and ask the
  369. * generic DMA layer to do its work for us.
  370. *
  371. * Normally called automaticall from do_ide_pci_setup_device,
  372. * but is also used directly as a helper function by some controllers
  373. * where the chipset setup is not the default PCI IDE one.
  374. */
  375. void ide_pci_setup_ports(struct pci_dev *dev, const struct ide_port_info *d, int pciirq, u8 *idx)
  376. {
  377. int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port;
  378. ide_hwif_t *hwif;
  379. u8 tmp;
  380. /*
  381. * Set up the IDE ports
  382. */
  383. for (port = 0; port < channels; ++port) {
  384. const ide_pci_enablebit_t *e = &(d->enablebits[port]);
  385. if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) ||
  386. (tmp & e->mask) != e->val)) {
  387. printk(KERN_INFO "%s: IDE port disabled\n", d->name);
  388. continue; /* port not enabled */
  389. }
  390. hwif = ide_hwif_configure(dev, d, port, pciirq);
  391. if (hwif == NULL)
  392. continue;
  393. *(idx + port) = hwif->index;
  394. }
  395. }
  396. EXPORT_SYMBOL_GPL(ide_pci_setup_ports);
  397. /*
  398. * ide_setup_pci_device() looks at the primary/secondary interfaces
  399. * on a PCI IDE device and, if they are enabled, prepares the IDE driver
  400. * for use with them. This generic code works for most PCI chipsets.
  401. *
  402. * One thing that is not standardized is the location of the
  403. * primary/secondary interface "enable/disable" bits. For chipsets that
  404. * we "know" about, this information is in the struct ide_port_info;
  405. * for all other chipsets, we just assume both interfaces are enabled.
  406. */
  407. static int do_ide_setup_pci_device(struct pci_dev *dev,
  408. const struct ide_port_info *d,
  409. u8 *idx, u8 noisy)
  410. {
  411. int tried_config = 0;
  412. int pciirq, ret;
  413. ret = ide_setup_pci_controller(dev, d, noisy, &tried_config);
  414. if (ret < 0)
  415. goto out;
  416. /*
  417. * Can we trust the reported IRQ?
  418. */
  419. pciirq = dev->irq;
  420. /* Is it an "IDE storage" device in non-PCI mode? */
  421. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5) {
  422. if (noisy)
  423. printk(KERN_INFO "%s: not 100%% native mode: "
  424. "will probe irqs later\n", d->name);
  425. /*
  426. * This allows offboard ide-pci cards the enable a BIOS,
  427. * verify interrupt settings of split-mirror pci-config
  428. * space, place chipset into init-mode, and/or preserve
  429. * an interrupt if the card is not native ide support.
  430. */
  431. ret = d->init_chipset ? d->init_chipset(dev, d->name) : 0;
  432. if (ret < 0)
  433. goto out;
  434. pciirq = ret;
  435. } else if (tried_config) {
  436. if (noisy)
  437. printk(KERN_INFO "%s: will probe irqs later\n", d->name);
  438. pciirq = 0;
  439. } else if (!pciirq) {
  440. if (noisy)
  441. printk(KERN_WARNING "%s: bad irq (%d): will probe later\n",
  442. d->name, pciirq);
  443. pciirq = 0;
  444. } else {
  445. if (d->init_chipset) {
  446. ret = d->init_chipset(dev, d->name);
  447. if (ret < 0)
  448. goto out;
  449. }
  450. if (noisy)
  451. printk(KERN_INFO "%s: 100%% native mode on irq %d\n",
  452. d->name, pciirq);
  453. }
  454. /* FIXME: silent failure can happen */
  455. ide_pci_setup_ports(dev, d, pciirq, idx);
  456. out:
  457. return ret;
  458. }
  459. int ide_setup_pci_device(struct pci_dev *dev, const struct ide_port_info *d)
  460. {
  461. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  462. int ret;
  463. ret = do_ide_setup_pci_device(dev, d, &idx[0], 1);
  464. if (ret >= 0)
  465. ide_device_add(idx, d);
  466. return ret;
  467. }
  468. EXPORT_SYMBOL_GPL(ide_setup_pci_device);
  469. int ide_setup_pci_devices(struct pci_dev *dev1, struct pci_dev *dev2,
  470. const struct ide_port_info *d)
  471. {
  472. struct pci_dev *pdev[] = { dev1, dev2 };
  473. int ret, i;
  474. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  475. for (i = 0; i < 2; i++) {
  476. ret = do_ide_setup_pci_device(pdev[i], d, &idx[i*2], !i);
  477. /*
  478. * FIXME: Mom, mom, they stole me the helper function to undo
  479. * do_ide_setup_pci_device() on the first device!
  480. */
  481. if (ret < 0)
  482. goto out;
  483. }
  484. ide_device_add(idx, d);
  485. out:
  486. return ret;
  487. }
  488. EXPORT_SYMBOL_GPL(ide_setup_pci_devices);