io_apic.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* The one past the highest gsi number used */
  83. u32 gsi_top;
  84. /* MP IRQ source entries */
  85. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  86. /* # of MP IRQ source entries */
  87. int mp_irq_entries;
  88. /* GSI interrupts */
  89. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  90. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  91. int mp_bus_id_to_type[MAX_MP_BUSSES];
  92. #endif
  93. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  94. int skip_ioapic_setup;
  95. void arch_disable_smp_support(void)
  96. {
  97. #ifdef CONFIG_PCI
  98. noioapicquirk = 1;
  99. noioapicreroute = -1;
  100. #endif
  101. skip_ioapic_setup = 1;
  102. }
  103. static int __init parse_noapic(char *str)
  104. {
  105. /* disable IO-APIC */
  106. arch_disable_smp_support();
  107. return 0;
  108. }
  109. early_param("noapic", parse_noapic);
  110. struct irq_pin_list {
  111. int apic, pin;
  112. struct irq_pin_list *next;
  113. };
  114. static struct irq_pin_list *alloc_irq_pin_list(int node)
  115. {
  116. return kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
  117. }
  118. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  119. #ifdef CONFIG_SPARSE_IRQ
  120. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  121. #else
  122. static struct irq_cfg irq_cfgx[NR_IRQS];
  123. #endif
  124. int __init arch_early_irq_init(void)
  125. {
  126. struct irq_cfg *cfg;
  127. int count, node, i;
  128. if (!legacy_pic->nr_legacy_irqs) {
  129. nr_irqs_gsi = 0;
  130. io_apic_irqs = ~0UL;
  131. }
  132. cfg = irq_cfgx;
  133. count = ARRAY_SIZE(irq_cfgx);
  134. node = cpu_to_node(0);
  135. for (i = 0; i < count; i++) {
  136. set_irq_chip_data(i, &cfg[i]);
  137. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  138. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  139. /*
  140. * For legacy IRQ's, start with assigning irq0 to irq15 to
  141. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  142. */
  143. if (i < legacy_pic->nr_legacy_irqs) {
  144. cfg[i].vector = IRQ0_VECTOR + i;
  145. cpumask_set_cpu(0, cfg[i].domain);
  146. }
  147. }
  148. return 0;
  149. }
  150. #ifdef CONFIG_SPARSE_IRQ
  151. struct irq_cfg *irq_cfg(unsigned int irq)
  152. {
  153. return get_irq_chip_data(irq);
  154. }
  155. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  156. {
  157. struct irq_cfg *cfg;
  158. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  159. if (!cfg)
  160. return NULL;
  161. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node))
  162. goto out_cfg;
  163. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_ATOMIC, node))
  164. goto out_domain;
  165. return cfg;
  166. out_domain:
  167. free_cpumask_var(cfg->domain);
  168. out_cfg:
  169. kfree(cfg);
  170. return NULL;
  171. }
  172. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  173. {
  174. free_cpumask_var(cfg->domain);
  175. free_cpumask_var(cfg->old_domain);
  176. kfree(cfg);
  177. }
  178. int arch_init_chip_data(struct irq_desc *desc, int node)
  179. {
  180. struct irq_cfg *cfg;
  181. cfg = get_irq_desc_chip_data(desc);
  182. if (!cfg) {
  183. cfg = alloc_irq_cfg(desc->irq, node);
  184. desc->chip_data = cfg;
  185. if (!cfg) {
  186. printk(KERN_ERR "can not alloc irq_cfg\n");
  187. BUG_ON(1);
  188. }
  189. }
  190. return 0;
  191. }
  192. /* for move_irq_desc */
  193. static void
  194. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  195. {
  196. struct irq_pin_list *old_entry, *head, *tail, *entry;
  197. cfg->irq_2_pin = NULL;
  198. old_entry = old_cfg->irq_2_pin;
  199. if (!old_entry)
  200. return;
  201. entry = alloc_irq_pin_list(node);
  202. if (!entry)
  203. return;
  204. entry->apic = old_entry->apic;
  205. entry->pin = old_entry->pin;
  206. head = entry;
  207. tail = entry;
  208. old_entry = old_entry->next;
  209. while (old_entry) {
  210. entry = alloc_irq_pin_list(node);
  211. if (!entry) {
  212. entry = head;
  213. while (entry) {
  214. head = entry->next;
  215. kfree(entry);
  216. entry = head;
  217. }
  218. /* still use the old one */
  219. return;
  220. }
  221. entry->apic = old_entry->apic;
  222. entry->pin = old_entry->pin;
  223. tail->next = entry;
  224. tail = entry;
  225. old_entry = old_entry->next;
  226. }
  227. tail->next = NULL;
  228. cfg->irq_2_pin = head;
  229. }
  230. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  231. {
  232. struct irq_pin_list *entry, *next;
  233. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  234. return;
  235. entry = old_cfg->irq_2_pin;
  236. while (entry) {
  237. next = entry->next;
  238. kfree(entry);
  239. entry = next;
  240. }
  241. old_cfg->irq_2_pin = NULL;
  242. }
  243. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  244. struct irq_desc *desc, int node)
  245. {
  246. struct irq_cfg *cfg;
  247. struct irq_cfg *old_cfg;
  248. cfg = alloc_irq_cfg(desc->irq, node);
  249. if (!cfg)
  250. return;
  251. desc->chip_data = cfg;
  252. old_cfg = old_desc->chip_data;
  253. cfg->vector = old_cfg->vector;
  254. cfg->move_in_progress = old_cfg->move_in_progress;
  255. cpumask_copy(cfg->domain, old_cfg->domain);
  256. cpumask_copy(cfg->old_domain, old_cfg->old_domain);
  257. init_copy_irq_2_pin(old_cfg, cfg, node);
  258. }
  259. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  260. {
  261. struct irq_cfg *old_cfg, *cfg;
  262. old_cfg = get_irq_desc_chip_data(old_desc);
  263. cfg = get_irq_desc_chip_data(desc);
  264. if (old_cfg == cfg)
  265. return;
  266. if (old_cfg) {
  267. free_irq_2_pin(old_cfg, cfg);
  268. free_irq_cfg(old_desc->irq, old_cfg);
  269. old_desc->chip_data = NULL;
  270. }
  271. }
  272. /* end for move_irq_desc */
  273. #else
  274. struct irq_cfg *irq_cfg(unsigned int irq)
  275. {
  276. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  277. }
  278. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  279. {
  280. return irq_cfgx + irq;
  281. }
  282. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  283. #endif
  284. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  285. {
  286. int res = irq_alloc_desc_at(at, node);
  287. struct irq_cfg *cfg;
  288. if (res < 0) {
  289. if (res != -EEXIST)
  290. return NULL;
  291. cfg = get_irq_chip_data(at);
  292. if (cfg)
  293. return cfg;
  294. }
  295. cfg = alloc_irq_cfg(at, node);
  296. if (cfg)
  297. set_irq_chip_data(at, cfg);
  298. else
  299. irq_free_desc(at);
  300. return cfg;
  301. }
  302. static int alloc_irq_from(unsigned int from, int node)
  303. {
  304. return irq_alloc_desc_from(from, node);
  305. }
  306. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  307. {
  308. free_irq_cfg(at, cfg);
  309. irq_free_desc(at);
  310. }
  311. struct io_apic {
  312. unsigned int index;
  313. unsigned int unused[3];
  314. unsigned int data;
  315. unsigned int unused2[11];
  316. unsigned int eoi;
  317. };
  318. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  319. {
  320. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  321. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  322. }
  323. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  324. {
  325. struct io_apic __iomem *io_apic = io_apic_base(apic);
  326. writel(vector, &io_apic->eoi);
  327. }
  328. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  329. {
  330. struct io_apic __iomem *io_apic = io_apic_base(apic);
  331. writel(reg, &io_apic->index);
  332. return readl(&io_apic->data);
  333. }
  334. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  335. {
  336. struct io_apic __iomem *io_apic = io_apic_base(apic);
  337. writel(reg, &io_apic->index);
  338. writel(value, &io_apic->data);
  339. }
  340. /*
  341. * Re-write a value: to be used for read-modify-write
  342. * cycles where the read already set up the index register.
  343. *
  344. * Older SiS APIC requires we rewrite the index register
  345. */
  346. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  347. {
  348. struct io_apic __iomem *io_apic = io_apic_base(apic);
  349. if (sis_apic_bug)
  350. writel(reg, &io_apic->index);
  351. writel(value, &io_apic->data);
  352. }
  353. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  354. {
  355. struct irq_pin_list *entry;
  356. unsigned long flags;
  357. raw_spin_lock_irqsave(&ioapic_lock, flags);
  358. for_each_irq_pin(entry, cfg->irq_2_pin) {
  359. unsigned int reg;
  360. int pin;
  361. pin = entry->pin;
  362. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  363. /* Is the remote IRR bit set? */
  364. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  365. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  366. return true;
  367. }
  368. }
  369. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  370. return false;
  371. }
  372. union entry_union {
  373. struct { u32 w1, w2; };
  374. struct IO_APIC_route_entry entry;
  375. };
  376. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  377. {
  378. union entry_union eu;
  379. unsigned long flags;
  380. raw_spin_lock_irqsave(&ioapic_lock, flags);
  381. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  382. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  383. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  384. return eu.entry;
  385. }
  386. /*
  387. * When we write a new IO APIC routing entry, we need to write the high
  388. * word first! If the mask bit in the low word is clear, we will enable
  389. * the interrupt, and we need to make sure the entry is fully populated
  390. * before that happens.
  391. */
  392. static void
  393. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  394. {
  395. union entry_union eu = {{0, 0}};
  396. eu.entry = e;
  397. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  398. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  399. }
  400. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  401. {
  402. unsigned long flags;
  403. raw_spin_lock_irqsave(&ioapic_lock, flags);
  404. __ioapic_write_entry(apic, pin, e);
  405. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  406. }
  407. /*
  408. * When we mask an IO APIC routing entry, we need to write the low
  409. * word first, in order to set the mask bit before we change the
  410. * high bits!
  411. */
  412. static void ioapic_mask_entry(int apic, int pin)
  413. {
  414. unsigned long flags;
  415. union entry_union eu = { .entry.mask = 1 };
  416. raw_spin_lock_irqsave(&ioapic_lock, flags);
  417. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  418. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  419. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  420. }
  421. /*
  422. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  423. * shared ISA-space IRQs, so we have to support them. We are super
  424. * fast in the common case, and fast for shared ISA-space IRQs.
  425. */
  426. static int
  427. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  428. {
  429. struct irq_pin_list **last, *entry;
  430. /* don't allow duplicates */
  431. last = &cfg->irq_2_pin;
  432. for_each_irq_pin(entry, cfg->irq_2_pin) {
  433. if (entry->apic == apic && entry->pin == pin)
  434. return 0;
  435. last = &entry->next;
  436. }
  437. entry = alloc_irq_pin_list(node);
  438. if (!entry) {
  439. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  440. node, apic, pin);
  441. return -ENOMEM;
  442. }
  443. entry->apic = apic;
  444. entry->pin = pin;
  445. *last = entry;
  446. return 0;
  447. }
  448. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  449. {
  450. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  451. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  452. }
  453. /*
  454. * Reroute an IRQ to a different pin.
  455. */
  456. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  457. int oldapic, int oldpin,
  458. int newapic, int newpin)
  459. {
  460. struct irq_pin_list *entry;
  461. for_each_irq_pin(entry, cfg->irq_2_pin) {
  462. if (entry->apic == oldapic && entry->pin == oldpin) {
  463. entry->apic = newapic;
  464. entry->pin = newpin;
  465. /* every one is different, right? */
  466. return;
  467. }
  468. }
  469. /* old apic/pin didn't exist, so just add new ones */
  470. add_pin_to_irq_node(cfg, node, newapic, newpin);
  471. }
  472. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  473. int mask_and, int mask_or,
  474. void (*final)(struct irq_pin_list *entry))
  475. {
  476. unsigned int reg, pin;
  477. pin = entry->pin;
  478. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  479. reg &= mask_and;
  480. reg |= mask_or;
  481. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  482. if (final)
  483. final(entry);
  484. }
  485. static void io_apic_modify_irq(struct irq_cfg *cfg,
  486. int mask_and, int mask_or,
  487. void (*final)(struct irq_pin_list *entry))
  488. {
  489. struct irq_pin_list *entry;
  490. for_each_irq_pin(entry, cfg->irq_2_pin)
  491. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  492. }
  493. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  494. {
  495. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  496. IO_APIC_REDIR_MASKED, NULL);
  497. }
  498. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  499. {
  500. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  501. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  502. }
  503. static void io_apic_sync(struct irq_pin_list *entry)
  504. {
  505. /*
  506. * Synchronize the IO-APIC and the CPU by doing
  507. * a dummy read from the IO-APIC
  508. */
  509. struct io_apic __iomem *io_apic;
  510. io_apic = io_apic_base(entry->apic);
  511. readl(&io_apic->data);
  512. }
  513. static void mask_ioapic(struct irq_cfg *cfg)
  514. {
  515. unsigned long flags;
  516. raw_spin_lock_irqsave(&ioapic_lock, flags);
  517. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  518. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  519. }
  520. static void mask_ioapic_irq(struct irq_data *data)
  521. {
  522. mask_ioapic(data->chip_data);
  523. }
  524. static void __unmask_ioapic(struct irq_cfg *cfg)
  525. {
  526. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  527. }
  528. static void unmask_ioapic(struct irq_cfg *cfg)
  529. {
  530. unsigned long flags;
  531. raw_spin_lock_irqsave(&ioapic_lock, flags);
  532. __unmask_ioapic(cfg);
  533. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  534. }
  535. static void unmask_ioapic_irq(struct irq_data *data)
  536. {
  537. unmask_ioapic(data->chip_data);
  538. }
  539. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  540. {
  541. struct IO_APIC_route_entry entry;
  542. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  543. entry = ioapic_read_entry(apic, pin);
  544. if (entry.delivery_mode == dest_SMI)
  545. return;
  546. /*
  547. * Disable it in the IO-APIC irq-routing table:
  548. */
  549. ioapic_mask_entry(apic, pin);
  550. }
  551. static void clear_IO_APIC (void)
  552. {
  553. int apic, pin;
  554. for (apic = 0; apic < nr_ioapics; apic++)
  555. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  556. clear_IO_APIC_pin(apic, pin);
  557. }
  558. #ifdef CONFIG_X86_32
  559. /*
  560. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  561. * specific CPU-side IRQs.
  562. */
  563. #define MAX_PIRQS 8
  564. static int pirq_entries[MAX_PIRQS] = {
  565. [0 ... MAX_PIRQS - 1] = -1
  566. };
  567. static int __init ioapic_pirq_setup(char *str)
  568. {
  569. int i, max;
  570. int ints[MAX_PIRQS+1];
  571. get_options(str, ARRAY_SIZE(ints), ints);
  572. apic_printk(APIC_VERBOSE, KERN_INFO
  573. "PIRQ redirection, working around broken MP-BIOS.\n");
  574. max = MAX_PIRQS;
  575. if (ints[0] < MAX_PIRQS)
  576. max = ints[0];
  577. for (i = 0; i < max; i++) {
  578. apic_printk(APIC_VERBOSE, KERN_DEBUG
  579. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  580. /*
  581. * PIRQs are mapped upside down, usually.
  582. */
  583. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  584. }
  585. return 1;
  586. }
  587. __setup("pirq=", ioapic_pirq_setup);
  588. #endif /* CONFIG_X86_32 */
  589. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  590. {
  591. int apic;
  592. struct IO_APIC_route_entry **ioapic_entries;
  593. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  594. GFP_ATOMIC);
  595. if (!ioapic_entries)
  596. return 0;
  597. for (apic = 0; apic < nr_ioapics; apic++) {
  598. ioapic_entries[apic] =
  599. kzalloc(sizeof(struct IO_APIC_route_entry) *
  600. nr_ioapic_registers[apic], GFP_ATOMIC);
  601. if (!ioapic_entries[apic])
  602. goto nomem;
  603. }
  604. return ioapic_entries;
  605. nomem:
  606. while (--apic >= 0)
  607. kfree(ioapic_entries[apic]);
  608. kfree(ioapic_entries);
  609. return 0;
  610. }
  611. /*
  612. * Saves all the IO-APIC RTE's
  613. */
  614. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  615. {
  616. int apic, pin;
  617. if (!ioapic_entries)
  618. return -ENOMEM;
  619. for (apic = 0; apic < nr_ioapics; apic++) {
  620. if (!ioapic_entries[apic])
  621. return -ENOMEM;
  622. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  623. ioapic_entries[apic][pin] =
  624. ioapic_read_entry(apic, pin);
  625. }
  626. return 0;
  627. }
  628. /*
  629. * Mask all IO APIC entries.
  630. */
  631. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  632. {
  633. int apic, pin;
  634. if (!ioapic_entries)
  635. return;
  636. for (apic = 0; apic < nr_ioapics; apic++) {
  637. if (!ioapic_entries[apic])
  638. break;
  639. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  640. struct IO_APIC_route_entry entry;
  641. entry = ioapic_entries[apic][pin];
  642. if (!entry.mask) {
  643. entry.mask = 1;
  644. ioapic_write_entry(apic, pin, entry);
  645. }
  646. }
  647. }
  648. }
  649. /*
  650. * Restore IO APIC entries which was saved in ioapic_entries.
  651. */
  652. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  653. {
  654. int apic, pin;
  655. if (!ioapic_entries)
  656. return -ENOMEM;
  657. for (apic = 0; apic < nr_ioapics; apic++) {
  658. if (!ioapic_entries[apic])
  659. return -ENOMEM;
  660. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  661. ioapic_write_entry(apic, pin,
  662. ioapic_entries[apic][pin]);
  663. }
  664. return 0;
  665. }
  666. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  667. {
  668. int apic;
  669. for (apic = 0; apic < nr_ioapics; apic++)
  670. kfree(ioapic_entries[apic]);
  671. kfree(ioapic_entries);
  672. }
  673. /*
  674. * Find the IRQ entry number of a certain pin.
  675. */
  676. static int find_irq_entry(int apic, int pin, int type)
  677. {
  678. int i;
  679. for (i = 0; i < mp_irq_entries; i++)
  680. if (mp_irqs[i].irqtype == type &&
  681. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  682. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  683. mp_irqs[i].dstirq == pin)
  684. return i;
  685. return -1;
  686. }
  687. /*
  688. * Find the pin to which IRQ[irq] (ISA) is connected
  689. */
  690. static int __init find_isa_irq_pin(int irq, int type)
  691. {
  692. int i;
  693. for (i = 0; i < mp_irq_entries; i++) {
  694. int lbus = mp_irqs[i].srcbus;
  695. if (test_bit(lbus, mp_bus_not_pci) &&
  696. (mp_irqs[i].irqtype == type) &&
  697. (mp_irqs[i].srcbusirq == irq))
  698. return mp_irqs[i].dstirq;
  699. }
  700. return -1;
  701. }
  702. static int __init find_isa_irq_apic(int irq, int type)
  703. {
  704. int i;
  705. for (i = 0; i < mp_irq_entries; i++) {
  706. int lbus = mp_irqs[i].srcbus;
  707. if (test_bit(lbus, mp_bus_not_pci) &&
  708. (mp_irqs[i].irqtype == type) &&
  709. (mp_irqs[i].srcbusirq == irq))
  710. break;
  711. }
  712. if (i < mp_irq_entries) {
  713. int apic;
  714. for(apic = 0; apic < nr_ioapics; apic++) {
  715. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  716. return apic;
  717. }
  718. }
  719. return -1;
  720. }
  721. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  722. /*
  723. * EISA Edge/Level control register, ELCR
  724. */
  725. static int EISA_ELCR(unsigned int irq)
  726. {
  727. if (irq < legacy_pic->nr_legacy_irqs) {
  728. unsigned int port = 0x4d0 + (irq >> 3);
  729. return (inb(port) >> (irq & 7)) & 1;
  730. }
  731. apic_printk(APIC_VERBOSE, KERN_INFO
  732. "Broken MPtable reports ISA irq %d\n", irq);
  733. return 0;
  734. }
  735. #endif
  736. /* ISA interrupts are always polarity zero edge triggered,
  737. * when listed as conforming in the MP table. */
  738. #define default_ISA_trigger(idx) (0)
  739. #define default_ISA_polarity(idx) (0)
  740. /* EISA interrupts are always polarity zero and can be edge or level
  741. * trigger depending on the ELCR value. If an interrupt is listed as
  742. * EISA conforming in the MP table, that means its trigger type must
  743. * be read in from the ELCR */
  744. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  745. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  746. /* PCI interrupts are always polarity one level triggered,
  747. * when listed as conforming in the MP table. */
  748. #define default_PCI_trigger(idx) (1)
  749. #define default_PCI_polarity(idx) (1)
  750. /* MCA interrupts are always polarity zero level triggered,
  751. * when listed as conforming in the MP table. */
  752. #define default_MCA_trigger(idx) (1)
  753. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  754. static int MPBIOS_polarity(int idx)
  755. {
  756. int bus = mp_irqs[idx].srcbus;
  757. int polarity;
  758. /*
  759. * Determine IRQ line polarity (high active or low active):
  760. */
  761. switch (mp_irqs[idx].irqflag & 3)
  762. {
  763. case 0: /* conforms, ie. bus-type dependent polarity */
  764. if (test_bit(bus, mp_bus_not_pci))
  765. polarity = default_ISA_polarity(idx);
  766. else
  767. polarity = default_PCI_polarity(idx);
  768. break;
  769. case 1: /* high active */
  770. {
  771. polarity = 0;
  772. break;
  773. }
  774. case 2: /* reserved */
  775. {
  776. printk(KERN_WARNING "broken BIOS!!\n");
  777. polarity = 1;
  778. break;
  779. }
  780. case 3: /* low active */
  781. {
  782. polarity = 1;
  783. break;
  784. }
  785. default: /* invalid */
  786. {
  787. printk(KERN_WARNING "broken BIOS!!\n");
  788. polarity = 1;
  789. break;
  790. }
  791. }
  792. return polarity;
  793. }
  794. static int MPBIOS_trigger(int idx)
  795. {
  796. int bus = mp_irqs[idx].srcbus;
  797. int trigger;
  798. /*
  799. * Determine IRQ trigger mode (edge or level sensitive):
  800. */
  801. switch ((mp_irqs[idx].irqflag>>2) & 3)
  802. {
  803. case 0: /* conforms, ie. bus-type dependent */
  804. if (test_bit(bus, mp_bus_not_pci))
  805. trigger = default_ISA_trigger(idx);
  806. else
  807. trigger = default_PCI_trigger(idx);
  808. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  809. switch (mp_bus_id_to_type[bus]) {
  810. case MP_BUS_ISA: /* ISA pin */
  811. {
  812. /* set before the switch */
  813. break;
  814. }
  815. case MP_BUS_EISA: /* EISA pin */
  816. {
  817. trigger = default_EISA_trigger(idx);
  818. break;
  819. }
  820. case MP_BUS_PCI: /* PCI pin */
  821. {
  822. /* set before the switch */
  823. break;
  824. }
  825. case MP_BUS_MCA: /* MCA pin */
  826. {
  827. trigger = default_MCA_trigger(idx);
  828. break;
  829. }
  830. default:
  831. {
  832. printk(KERN_WARNING "broken BIOS!!\n");
  833. trigger = 1;
  834. break;
  835. }
  836. }
  837. #endif
  838. break;
  839. case 1: /* edge */
  840. {
  841. trigger = 0;
  842. break;
  843. }
  844. case 2: /* reserved */
  845. {
  846. printk(KERN_WARNING "broken BIOS!!\n");
  847. trigger = 1;
  848. break;
  849. }
  850. case 3: /* level */
  851. {
  852. trigger = 1;
  853. break;
  854. }
  855. default: /* invalid */
  856. {
  857. printk(KERN_WARNING "broken BIOS!!\n");
  858. trigger = 0;
  859. break;
  860. }
  861. }
  862. return trigger;
  863. }
  864. static inline int irq_polarity(int idx)
  865. {
  866. return MPBIOS_polarity(idx);
  867. }
  868. static inline int irq_trigger(int idx)
  869. {
  870. return MPBIOS_trigger(idx);
  871. }
  872. static int pin_2_irq(int idx, int apic, int pin)
  873. {
  874. int irq;
  875. int bus = mp_irqs[idx].srcbus;
  876. /*
  877. * Debugging check, we are in big trouble if this message pops up!
  878. */
  879. if (mp_irqs[idx].dstirq != pin)
  880. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  881. if (test_bit(bus, mp_bus_not_pci)) {
  882. irq = mp_irqs[idx].srcbusirq;
  883. } else {
  884. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  885. if (gsi >= NR_IRQS_LEGACY)
  886. irq = gsi;
  887. else
  888. irq = gsi_top + gsi;
  889. }
  890. #ifdef CONFIG_X86_32
  891. /*
  892. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  893. */
  894. if ((pin >= 16) && (pin <= 23)) {
  895. if (pirq_entries[pin-16] != -1) {
  896. if (!pirq_entries[pin-16]) {
  897. apic_printk(APIC_VERBOSE, KERN_DEBUG
  898. "disabling PIRQ%d\n", pin-16);
  899. } else {
  900. irq = pirq_entries[pin-16];
  901. apic_printk(APIC_VERBOSE, KERN_DEBUG
  902. "using PIRQ%d -> IRQ %d\n",
  903. pin-16, irq);
  904. }
  905. }
  906. }
  907. #endif
  908. return irq;
  909. }
  910. /*
  911. * Find a specific PCI IRQ entry.
  912. * Not an __init, possibly needed by modules
  913. */
  914. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  915. struct io_apic_irq_attr *irq_attr)
  916. {
  917. int apic, i, best_guess = -1;
  918. apic_printk(APIC_DEBUG,
  919. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  920. bus, slot, pin);
  921. if (test_bit(bus, mp_bus_not_pci)) {
  922. apic_printk(APIC_VERBOSE,
  923. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  924. return -1;
  925. }
  926. for (i = 0; i < mp_irq_entries; i++) {
  927. int lbus = mp_irqs[i].srcbus;
  928. for (apic = 0; apic < nr_ioapics; apic++)
  929. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  930. mp_irqs[i].dstapic == MP_APIC_ALL)
  931. break;
  932. if (!test_bit(lbus, mp_bus_not_pci) &&
  933. !mp_irqs[i].irqtype &&
  934. (bus == lbus) &&
  935. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  936. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  937. if (!(apic || IO_APIC_IRQ(irq)))
  938. continue;
  939. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  940. set_io_apic_irq_attr(irq_attr, apic,
  941. mp_irqs[i].dstirq,
  942. irq_trigger(i),
  943. irq_polarity(i));
  944. return irq;
  945. }
  946. /*
  947. * Use the first all-but-pin matching entry as a
  948. * best-guess fuzzy result for broken mptables.
  949. */
  950. if (best_guess < 0) {
  951. set_io_apic_irq_attr(irq_attr, apic,
  952. mp_irqs[i].dstirq,
  953. irq_trigger(i),
  954. irq_polarity(i));
  955. best_guess = irq;
  956. }
  957. }
  958. }
  959. return best_guess;
  960. }
  961. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  962. void lock_vector_lock(void)
  963. {
  964. /* Used to the online set of cpus does not change
  965. * during assign_irq_vector.
  966. */
  967. raw_spin_lock(&vector_lock);
  968. }
  969. void unlock_vector_lock(void)
  970. {
  971. raw_spin_unlock(&vector_lock);
  972. }
  973. static int
  974. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  975. {
  976. /*
  977. * NOTE! The local APIC isn't very good at handling
  978. * multiple interrupts at the same interrupt level.
  979. * As the interrupt level is determined by taking the
  980. * vector number and shifting that right by 4, we
  981. * want to spread these out a bit so that they don't
  982. * all fall in the same interrupt level.
  983. *
  984. * Also, we've got to be careful not to trash gate
  985. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  986. */
  987. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  988. static int current_offset = VECTOR_OFFSET_START % 8;
  989. unsigned int old_vector;
  990. int cpu, err;
  991. cpumask_var_t tmp_mask;
  992. if (cfg->move_in_progress)
  993. return -EBUSY;
  994. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  995. return -ENOMEM;
  996. old_vector = cfg->vector;
  997. if (old_vector) {
  998. cpumask_and(tmp_mask, mask, cpu_online_mask);
  999. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  1000. if (!cpumask_empty(tmp_mask)) {
  1001. free_cpumask_var(tmp_mask);
  1002. return 0;
  1003. }
  1004. }
  1005. /* Only try and allocate irqs on cpus that are present */
  1006. err = -ENOSPC;
  1007. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  1008. int new_cpu;
  1009. int vector, offset;
  1010. apic->vector_allocation_domain(cpu, tmp_mask);
  1011. vector = current_vector;
  1012. offset = current_offset;
  1013. next:
  1014. vector += 8;
  1015. if (vector >= first_system_vector) {
  1016. /* If out of vectors on large boxen, must share them. */
  1017. offset = (offset + 1) % 8;
  1018. vector = FIRST_EXTERNAL_VECTOR + offset;
  1019. }
  1020. if (unlikely(current_vector == vector))
  1021. continue;
  1022. if (test_bit(vector, used_vectors))
  1023. goto next;
  1024. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1025. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1026. goto next;
  1027. /* Found one! */
  1028. current_vector = vector;
  1029. current_offset = offset;
  1030. if (old_vector) {
  1031. cfg->move_in_progress = 1;
  1032. cpumask_copy(cfg->old_domain, cfg->domain);
  1033. }
  1034. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1035. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1036. cfg->vector = vector;
  1037. cpumask_copy(cfg->domain, tmp_mask);
  1038. err = 0;
  1039. break;
  1040. }
  1041. free_cpumask_var(tmp_mask);
  1042. return err;
  1043. }
  1044. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1045. {
  1046. int err;
  1047. unsigned long flags;
  1048. raw_spin_lock_irqsave(&vector_lock, flags);
  1049. err = __assign_irq_vector(irq, cfg, mask);
  1050. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1051. return err;
  1052. }
  1053. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1054. {
  1055. int cpu, vector;
  1056. BUG_ON(!cfg->vector);
  1057. vector = cfg->vector;
  1058. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1059. per_cpu(vector_irq, cpu)[vector] = -1;
  1060. cfg->vector = 0;
  1061. cpumask_clear(cfg->domain);
  1062. if (likely(!cfg->move_in_progress))
  1063. return;
  1064. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1065. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1066. vector++) {
  1067. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1068. continue;
  1069. per_cpu(vector_irq, cpu)[vector] = -1;
  1070. break;
  1071. }
  1072. }
  1073. cfg->move_in_progress = 0;
  1074. }
  1075. void __setup_vector_irq(int cpu)
  1076. {
  1077. /* Initialize vector_irq on a new cpu */
  1078. int irq, vector;
  1079. struct irq_cfg *cfg;
  1080. struct irq_desc *desc;
  1081. /*
  1082. * vector_lock will make sure that we don't run into irq vector
  1083. * assignments that might be happening on another cpu in parallel,
  1084. * while we setup our initial vector to irq mappings.
  1085. */
  1086. raw_spin_lock(&vector_lock);
  1087. /* Mark the inuse vectors */
  1088. for_each_irq_desc(irq, desc) {
  1089. cfg = get_irq_desc_chip_data(desc);
  1090. /*
  1091. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1092. * will be part of the irq_cfg's domain.
  1093. */
  1094. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1095. cpumask_set_cpu(cpu, cfg->domain);
  1096. if (!cpumask_test_cpu(cpu, cfg->domain))
  1097. continue;
  1098. vector = cfg->vector;
  1099. per_cpu(vector_irq, cpu)[vector] = irq;
  1100. }
  1101. /* Mark the free vectors */
  1102. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1103. irq = per_cpu(vector_irq, cpu)[vector];
  1104. if (irq < 0)
  1105. continue;
  1106. cfg = irq_cfg(irq);
  1107. if (!cpumask_test_cpu(cpu, cfg->domain))
  1108. per_cpu(vector_irq, cpu)[vector] = -1;
  1109. }
  1110. raw_spin_unlock(&vector_lock);
  1111. }
  1112. static struct irq_chip ioapic_chip;
  1113. static struct irq_chip ir_ioapic_chip;
  1114. #define IOAPIC_AUTO -1
  1115. #define IOAPIC_EDGE 0
  1116. #define IOAPIC_LEVEL 1
  1117. #ifdef CONFIG_X86_32
  1118. static inline int IO_APIC_irq_trigger(int irq)
  1119. {
  1120. int apic, idx, pin;
  1121. for (apic = 0; apic < nr_ioapics; apic++) {
  1122. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1123. idx = find_irq_entry(apic, pin, mp_INT);
  1124. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1125. return irq_trigger(idx);
  1126. }
  1127. }
  1128. /*
  1129. * nonexistent IRQs are edge default
  1130. */
  1131. return 0;
  1132. }
  1133. #else
  1134. static inline int IO_APIC_irq_trigger(int irq)
  1135. {
  1136. return 1;
  1137. }
  1138. #endif
  1139. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1140. {
  1141. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1142. trigger == IOAPIC_LEVEL)
  1143. irq_set_status_flags(irq, IRQ_LEVEL);
  1144. else
  1145. irq_clear_status_flags(irq, IRQ_LEVEL);
  1146. if (irq_remapped(irq)) {
  1147. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1148. if (trigger)
  1149. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1150. handle_fasteoi_irq,
  1151. "fasteoi");
  1152. else
  1153. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1154. handle_edge_irq, "edge");
  1155. return;
  1156. }
  1157. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1158. trigger == IOAPIC_LEVEL)
  1159. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1160. handle_fasteoi_irq,
  1161. "fasteoi");
  1162. else
  1163. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1164. handle_edge_irq, "edge");
  1165. }
  1166. int setup_ioapic_entry(int apic_id, int irq,
  1167. struct IO_APIC_route_entry *entry,
  1168. unsigned int destination, int trigger,
  1169. int polarity, int vector, int pin)
  1170. {
  1171. /*
  1172. * add it to the IO-APIC irq-routing table:
  1173. */
  1174. memset(entry,0,sizeof(*entry));
  1175. if (intr_remapping_enabled) {
  1176. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1177. struct irte irte;
  1178. struct IR_IO_APIC_route_entry *ir_entry =
  1179. (struct IR_IO_APIC_route_entry *) entry;
  1180. int index;
  1181. if (!iommu)
  1182. panic("No mapping iommu for ioapic %d\n", apic_id);
  1183. index = alloc_irte(iommu, irq, 1);
  1184. if (index < 0)
  1185. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1186. prepare_irte(&irte, vector, destination);
  1187. /* Set source-id of interrupt request */
  1188. set_ioapic_sid(&irte, apic_id);
  1189. modify_irte(irq, &irte);
  1190. ir_entry->index2 = (index >> 15) & 0x1;
  1191. ir_entry->zero = 0;
  1192. ir_entry->format = 1;
  1193. ir_entry->index = (index & 0x7fff);
  1194. /*
  1195. * IO-APIC RTE will be configured with virtual vector.
  1196. * irq handler will do the explicit EOI to the io-apic.
  1197. */
  1198. ir_entry->vector = pin;
  1199. } else {
  1200. entry->delivery_mode = apic->irq_delivery_mode;
  1201. entry->dest_mode = apic->irq_dest_mode;
  1202. entry->dest = destination;
  1203. entry->vector = vector;
  1204. }
  1205. entry->mask = 0; /* enable IRQ */
  1206. entry->trigger = trigger;
  1207. entry->polarity = polarity;
  1208. /* Mask level triggered irqs.
  1209. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1210. */
  1211. if (trigger)
  1212. entry->mask = 1;
  1213. return 0;
  1214. }
  1215. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1216. struct irq_cfg *cfg, int trigger, int polarity)
  1217. {
  1218. struct IO_APIC_route_entry entry;
  1219. unsigned int dest;
  1220. if (!IO_APIC_IRQ(irq))
  1221. return;
  1222. /*
  1223. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1224. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1225. * the cfg->domain.
  1226. */
  1227. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1228. apic->vector_allocation_domain(0, cfg->domain);
  1229. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1230. return;
  1231. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1232. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1233. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1234. "IRQ %d Mode:%i Active:%i)\n",
  1235. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1236. irq, trigger, polarity);
  1237. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1238. dest, trigger, polarity, cfg->vector, pin)) {
  1239. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1240. mp_ioapics[apic_id].apicid, pin);
  1241. __clear_irq_vector(irq, cfg);
  1242. return;
  1243. }
  1244. ioapic_register_intr(irq, trigger);
  1245. if (irq < legacy_pic->nr_legacy_irqs)
  1246. legacy_pic->mask(irq);
  1247. ioapic_write_entry(apic_id, pin, entry);
  1248. }
  1249. static struct {
  1250. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1251. } mp_ioapic_routing[MAX_IO_APICS];
  1252. static void __init setup_IO_APIC_irqs(void)
  1253. {
  1254. int apic_id, pin, idx, irq;
  1255. int notcon = 0;
  1256. struct irq_desc *desc;
  1257. struct irq_cfg *cfg;
  1258. int node = cpu_to_node(0);
  1259. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1260. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1261. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1262. idx = find_irq_entry(apic_id, pin, mp_INT);
  1263. if (idx == -1) {
  1264. if (!notcon) {
  1265. notcon = 1;
  1266. apic_printk(APIC_VERBOSE,
  1267. KERN_DEBUG " %d-%d",
  1268. mp_ioapics[apic_id].apicid, pin);
  1269. } else
  1270. apic_printk(APIC_VERBOSE, " %d-%d",
  1271. mp_ioapics[apic_id].apicid, pin);
  1272. continue;
  1273. }
  1274. if (notcon) {
  1275. apic_printk(APIC_VERBOSE,
  1276. " (apicid-pin) not connected\n");
  1277. notcon = 0;
  1278. }
  1279. irq = pin_2_irq(idx, apic_id, pin);
  1280. if ((apic_id > 0) && (irq > 16))
  1281. continue;
  1282. /*
  1283. * Skip the timer IRQ if there's a quirk handler
  1284. * installed and if it returns 1:
  1285. */
  1286. if (apic->multi_timer_check &&
  1287. apic->multi_timer_check(apic_id, irq))
  1288. continue;
  1289. desc = irq_to_desc_alloc_node(irq, node);
  1290. if (!desc) {
  1291. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1292. continue;
  1293. }
  1294. cfg = get_irq_desc_chip_data(desc);
  1295. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1296. /*
  1297. * don't mark it in pin_programmed, so later acpi could
  1298. * set it correctly when irq < 16
  1299. */
  1300. setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
  1301. irq_polarity(idx));
  1302. }
  1303. if (notcon)
  1304. apic_printk(APIC_VERBOSE,
  1305. " (apicid-pin) not connected\n");
  1306. }
  1307. /*
  1308. * for the gsit that is not in first ioapic
  1309. * but could not use acpi_register_gsi()
  1310. * like some special sci in IBM x3330
  1311. */
  1312. void setup_IO_APIC_irq_extra(u32 gsi)
  1313. {
  1314. int apic_id = 0, pin, idx, irq;
  1315. int node = cpu_to_node(0);
  1316. struct irq_desc *desc;
  1317. struct irq_cfg *cfg;
  1318. /*
  1319. * Convert 'gsi' to 'ioapic.pin'.
  1320. */
  1321. apic_id = mp_find_ioapic(gsi);
  1322. if (apic_id < 0)
  1323. return;
  1324. pin = mp_find_ioapic_pin(apic_id, gsi);
  1325. idx = find_irq_entry(apic_id, pin, mp_INT);
  1326. if (idx == -1)
  1327. return;
  1328. irq = pin_2_irq(idx, apic_id, pin);
  1329. /* Only handle the non legacy irqs on secondary ioapics */
  1330. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1331. return;
  1332. desc = irq_to_desc_alloc_node(irq, node);
  1333. if (!desc) {
  1334. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1335. return;
  1336. }
  1337. cfg = get_irq_desc_chip_data(desc);
  1338. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1339. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1340. pr_debug("Pin %d-%d already programmed\n",
  1341. mp_ioapics[apic_id].apicid, pin);
  1342. return;
  1343. }
  1344. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1345. setup_ioapic_irq(apic_id, pin, irq, cfg,
  1346. irq_trigger(idx), irq_polarity(idx));
  1347. }
  1348. /*
  1349. * Set up the timer pin, possibly with the 8259A-master behind.
  1350. */
  1351. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1352. int vector)
  1353. {
  1354. struct IO_APIC_route_entry entry;
  1355. if (intr_remapping_enabled)
  1356. return;
  1357. memset(&entry, 0, sizeof(entry));
  1358. /*
  1359. * We use logical delivery to get the timer IRQ
  1360. * to the first CPU.
  1361. */
  1362. entry.dest_mode = apic->irq_dest_mode;
  1363. entry.mask = 0; /* don't mask IRQ for edge */
  1364. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1365. entry.delivery_mode = apic->irq_delivery_mode;
  1366. entry.polarity = 0;
  1367. entry.trigger = 0;
  1368. entry.vector = vector;
  1369. /*
  1370. * The timer IRQ doesn't have to know that behind the
  1371. * scene we may have a 8259A-master in AEOI mode ...
  1372. */
  1373. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1374. /*
  1375. * Add it to the IO-APIC irq-routing table:
  1376. */
  1377. ioapic_write_entry(apic_id, pin, entry);
  1378. }
  1379. __apicdebuginit(void) print_IO_APIC(void)
  1380. {
  1381. int apic, i;
  1382. union IO_APIC_reg_00 reg_00;
  1383. union IO_APIC_reg_01 reg_01;
  1384. union IO_APIC_reg_02 reg_02;
  1385. union IO_APIC_reg_03 reg_03;
  1386. unsigned long flags;
  1387. struct irq_cfg *cfg;
  1388. struct irq_desc *desc;
  1389. unsigned int irq;
  1390. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1391. for (i = 0; i < nr_ioapics; i++)
  1392. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1393. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1394. /*
  1395. * We are a bit conservative about what we expect. We have to
  1396. * know about every hardware change ASAP.
  1397. */
  1398. printk(KERN_INFO "testing the IO APIC.......................\n");
  1399. for (apic = 0; apic < nr_ioapics; apic++) {
  1400. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1401. reg_00.raw = io_apic_read(apic, 0);
  1402. reg_01.raw = io_apic_read(apic, 1);
  1403. if (reg_01.bits.version >= 0x10)
  1404. reg_02.raw = io_apic_read(apic, 2);
  1405. if (reg_01.bits.version >= 0x20)
  1406. reg_03.raw = io_apic_read(apic, 3);
  1407. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1408. printk("\n");
  1409. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1410. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1411. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1412. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1413. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1414. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1415. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1416. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1417. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1418. /*
  1419. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1420. * but the value of reg_02 is read as the previous read register
  1421. * value, so ignore it if reg_02 == reg_01.
  1422. */
  1423. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1424. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1425. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1426. }
  1427. /*
  1428. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1429. * or reg_03, but the value of reg_0[23] is read as the previous read
  1430. * register value, so ignore it if reg_03 == reg_0[12].
  1431. */
  1432. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1433. reg_03.raw != reg_01.raw) {
  1434. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1435. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1436. }
  1437. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1438. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1439. " Stat Dmod Deli Vect:\n");
  1440. for (i = 0; i <= reg_01.bits.entries; i++) {
  1441. struct IO_APIC_route_entry entry;
  1442. entry = ioapic_read_entry(apic, i);
  1443. printk(KERN_DEBUG " %02x %03X ",
  1444. i,
  1445. entry.dest
  1446. );
  1447. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1448. entry.mask,
  1449. entry.trigger,
  1450. entry.irr,
  1451. entry.polarity,
  1452. entry.delivery_status,
  1453. entry.dest_mode,
  1454. entry.delivery_mode,
  1455. entry.vector
  1456. );
  1457. }
  1458. }
  1459. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1460. for_each_irq_desc(irq, desc) {
  1461. struct irq_pin_list *entry;
  1462. cfg = get_irq_desc_chip_data(desc);
  1463. if (!cfg)
  1464. continue;
  1465. entry = cfg->irq_2_pin;
  1466. if (!entry)
  1467. continue;
  1468. printk(KERN_DEBUG "IRQ%d ", irq);
  1469. for_each_irq_pin(entry, cfg->irq_2_pin)
  1470. printk("-> %d:%d", entry->apic, entry->pin);
  1471. printk("\n");
  1472. }
  1473. printk(KERN_INFO ".................................... done.\n");
  1474. return;
  1475. }
  1476. __apicdebuginit(void) print_APIC_field(int base)
  1477. {
  1478. int i;
  1479. printk(KERN_DEBUG);
  1480. for (i = 0; i < 8; i++)
  1481. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1482. printk(KERN_CONT "\n");
  1483. }
  1484. __apicdebuginit(void) print_local_APIC(void *dummy)
  1485. {
  1486. unsigned int i, v, ver, maxlvt;
  1487. u64 icr;
  1488. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1489. smp_processor_id(), hard_smp_processor_id());
  1490. v = apic_read(APIC_ID);
  1491. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1492. v = apic_read(APIC_LVR);
  1493. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1494. ver = GET_APIC_VERSION(v);
  1495. maxlvt = lapic_get_maxlvt();
  1496. v = apic_read(APIC_TASKPRI);
  1497. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1498. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1499. if (!APIC_XAPIC(ver)) {
  1500. v = apic_read(APIC_ARBPRI);
  1501. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1502. v & APIC_ARBPRI_MASK);
  1503. }
  1504. v = apic_read(APIC_PROCPRI);
  1505. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1506. }
  1507. /*
  1508. * Remote read supported only in the 82489DX and local APIC for
  1509. * Pentium processors.
  1510. */
  1511. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1512. v = apic_read(APIC_RRR);
  1513. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1514. }
  1515. v = apic_read(APIC_LDR);
  1516. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1517. if (!x2apic_enabled()) {
  1518. v = apic_read(APIC_DFR);
  1519. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1520. }
  1521. v = apic_read(APIC_SPIV);
  1522. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1523. printk(KERN_DEBUG "... APIC ISR field:\n");
  1524. print_APIC_field(APIC_ISR);
  1525. printk(KERN_DEBUG "... APIC TMR field:\n");
  1526. print_APIC_field(APIC_TMR);
  1527. printk(KERN_DEBUG "... APIC IRR field:\n");
  1528. print_APIC_field(APIC_IRR);
  1529. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1530. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1531. apic_write(APIC_ESR, 0);
  1532. v = apic_read(APIC_ESR);
  1533. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1534. }
  1535. icr = apic_icr_read();
  1536. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1537. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1538. v = apic_read(APIC_LVTT);
  1539. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1540. if (maxlvt > 3) { /* PC is LVT#4. */
  1541. v = apic_read(APIC_LVTPC);
  1542. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1543. }
  1544. v = apic_read(APIC_LVT0);
  1545. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1546. v = apic_read(APIC_LVT1);
  1547. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1548. if (maxlvt > 2) { /* ERR is LVT#3. */
  1549. v = apic_read(APIC_LVTERR);
  1550. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1551. }
  1552. v = apic_read(APIC_TMICT);
  1553. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1554. v = apic_read(APIC_TMCCT);
  1555. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1556. v = apic_read(APIC_TDCR);
  1557. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1558. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1559. v = apic_read(APIC_EFEAT);
  1560. maxlvt = (v >> 16) & 0xff;
  1561. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1562. v = apic_read(APIC_ECTRL);
  1563. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1564. for (i = 0; i < maxlvt; i++) {
  1565. v = apic_read(APIC_EILVTn(i));
  1566. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1567. }
  1568. }
  1569. printk("\n");
  1570. }
  1571. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1572. {
  1573. int cpu;
  1574. if (!maxcpu)
  1575. return;
  1576. preempt_disable();
  1577. for_each_online_cpu(cpu) {
  1578. if (cpu >= maxcpu)
  1579. break;
  1580. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1581. }
  1582. preempt_enable();
  1583. }
  1584. __apicdebuginit(void) print_PIC(void)
  1585. {
  1586. unsigned int v;
  1587. unsigned long flags;
  1588. if (!legacy_pic->nr_legacy_irqs)
  1589. return;
  1590. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1591. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1592. v = inb(0xa1) << 8 | inb(0x21);
  1593. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1594. v = inb(0xa0) << 8 | inb(0x20);
  1595. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1596. outb(0x0b,0xa0);
  1597. outb(0x0b,0x20);
  1598. v = inb(0xa0) << 8 | inb(0x20);
  1599. outb(0x0a,0xa0);
  1600. outb(0x0a,0x20);
  1601. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1602. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1603. v = inb(0x4d1) << 8 | inb(0x4d0);
  1604. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1605. }
  1606. static int __initdata show_lapic = 1;
  1607. static __init int setup_show_lapic(char *arg)
  1608. {
  1609. int num = -1;
  1610. if (strcmp(arg, "all") == 0) {
  1611. show_lapic = CONFIG_NR_CPUS;
  1612. } else {
  1613. get_option(&arg, &num);
  1614. if (num >= 0)
  1615. show_lapic = num;
  1616. }
  1617. return 1;
  1618. }
  1619. __setup("show_lapic=", setup_show_lapic);
  1620. __apicdebuginit(int) print_ICs(void)
  1621. {
  1622. if (apic_verbosity == APIC_QUIET)
  1623. return 0;
  1624. print_PIC();
  1625. /* don't print out if apic is not there */
  1626. if (!cpu_has_apic && !apic_from_smp_config())
  1627. return 0;
  1628. print_local_APICs(show_lapic);
  1629. print_IO_APIC();
  1630. return 0;
  1631. }
  1632. fs_initcall(print_ICs);
  1633. /* Where if anywhere is the i8259 connect in external int mode */
  1634. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1635. void __init enable_IO_APIC(void)
  1636. {
  1637. int i8259_apic, i8259_pin;
  1638. int apic;
  1639. if (!legacy_pic->nr_legacy_irqs)
  1640. return;
  1641. for(apic = 0; apic < nr_ioapics; apic++) {
  1642. int pin;
  1643. /* See if any of the pins is in ExtINT mode */
  1644. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1645. struct IO_APIC_route_entry entry;
  1646. entry = ioapic_read_entry(apic, pin);
  1647. /* If the interrupt line is enabled and in ExtInt mode
  1648. * I have found the pin where the i8259 is connected.
  1649. */
  1650. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1651. ioapic_i8259.apic = apic;
  1652. ioapic_i8259.pin = pin;
  1653. goto found_i8259;
  1654. }
  1655. }
  1656. }
  1657. found_i8259:
  1658. /* Look to see what if the MP table has reported the ExtINT */
  1659. /* If we could not find the appropriate pin by looking at the ioapic
  1660. * the i8259 probably is not connected the ioapic but give the
  1661. * mptable a chance anyway.
  1662. */
  1663. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1664. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1665. /* Trust the MP table if nothing is setup in the hardware */
  1666. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1667. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1668. ioapic_i8259.pin = i8259_pin;
  1669. ioapic_i8259.apic = i8259_apic;
  1670. }
  1671. /* Complain if the MP table and the hardware disagree */
  1672. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1673. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1674. {
  1675. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1676. }
  1677. /*
  1678. * Do not trust the IO-APIC being empty at bootup
  1679. */
  1680. clear_IO_APIC();
  1681. }
  1682. /*
  1683. * Not an __init, needed by the reboot code
  1684. */
  1685. void disable_IO_APIC(void)
  1686. {
  1687. /*
  1688. * Clear the IO-APIC before rebooting:
  1689. */
  1690. clear_IO_APIC();
  1691. if (!legacy_pic->nr_legacy_irqs)
  1692. return;
  1693. /*
  1694. * If the i8259 is routed through an IOAPIC
  1695. * Put that IOAPIC in virtual wire mode
  1696. * so legacy interrupts can be delivered.
  1697. *
  1698. * With interrupt-remapping, for now we will use virtual wire A mode,
  1699. * as virtual wire B is little complex (need to configure both
  1700. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1701. * As this gets called during crash dump, keep this simple for now.
  1702. */
  1703. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1704. struct IO_APIC_route_entry entry;
  1705. memset(&entry, 0, sizeof(entry));
  1706. entry.mask = 0; /* Enabled */
  1707. entry.trigger = 0; /* Edge */
  1708. entry.irr = 0;
  1709. entry.polarity = 0; /* High */
  1710. entry.delivery_status = 0;
  1711. entry.dest_mode = 0; /* Physical */
  1712. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1713. entry.vector = 0;
  1714. entry.dest = read_apic_id();
  1715. /*
  1716. * Add it to the IO-APIC irq-routing table:
  1717. */
  1718. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1719. }
  1720. /*
  1721. * Use virtual wire A mode when interrupt remapping is enabled.
  1722. */
  1723. if (cpu_has_apic || apic_from_smp_config())
  1724. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1725. ioapic_i8259.pin != -1);
  1726. }
  1727. #ifdef CONFIG_X86_32
  1728. /*
  1729. * function to set the IO-APIC physical IDs based on the
  1730. * values stored in the MPC table.
  1731. *
  1732. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1733. */
  1734. void __init setup_ioapic_ids_from_mpc(void)
  1735. {
  1736. union IO_APIC_reg_00 reg_00;
  1737. physid_mask_t phys_id_present_map;
  1738. int apic_id;
  1739. int i;
  1740. unsigned char old_id;
  1741. unsigned long flags;
  1742. if (acpi_ioapic)
  1743. return;
  1744. /*
  1745. * Don't check I/O APIC IDs for xAPIC systems. They have
  1746. * no meaning without the serial APIC bus.
  1747. */
  1748. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1749. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1750. return;
  1751. /*
  1752. * This is broken; anything with a real cpu count has to
  1753. * circumvent this idiocy regardless.
  1754. */
  1755. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1756. /*
  1757. * Set the IOAPIC ID to the value stored in the MPC table.
  1758. */
  1759. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1760. /* Read the register 0 value */
  1761. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1762. reg_00.raw = io_apic_read(apic_id, 0);
  1763. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1764. old_id = mp_ioapics[apic_id].apicid;
  1765. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1766. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1767. apic_id, mp_ioapics[apic_id].apicid);
  1768. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1769. reg_00.bits.ID);
  1770. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1771. }
  1772. /*
  1773. * Sanity check, is the ID really free? Every APIC in a
  1774. * system must have a unique ID or we get lots of nice
  1775. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1776. */
  1777. if (apic->check_apicid_used(&phys_id_present_map,
  1778. mp_ioapics[apic_id].apicid)) {
  1779. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1780. apic_id, mp_ioapics[apic_id].apicid);
  1781. for (i = 0; i < get_physical_broadcast(); i++)
  1782. if (!physid_isset(i, phys_id_present_map))
  1783. break;
  1784. if (i >= get_physical_broadcast())
  1785. panic("Max APIC ID exceeded!\n");
  1786. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1787. i);
  1788. physid_set(i, phys_id_present_map);
  1789. mp_ioapics[apic_id].apicid = i;
  1790. } else {
  1791. physid_mask_t tmp;
  1792. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1793. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1794. "phys_id_present_map\n",
  1795. mp_ioapics[apic_id].apicid);
  1796. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1797. }
  1798. /*
  1799. * We need to adjust the IRQ routing table
  1800. * if the ID changed.
  1801. */
  1802. if (old_id != mp_ioapics[apic_id].apicid)
  1803. for (i = 0; i < mp_irq_entries; i++)
  1804. if (mp_irqs[i].dstapic == old_id)
  1805. mp_irqs[i].dstapic
  1806. = mp_ioapics[apic_id].apicid;
  1807. /*
  1808. * Read the right value from the MPC table and
  1809. * write it into the ID register.
  1810. */
  1811. apic_printk(APIC_VERBOSE, KERN_INFO
  1812. "...changing IO-APIC physical APIC ID to %d ...",
  1813. mp_ioapics[apic_id].apicid);
  1814. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1815. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1816. io_apic_write(apic_id, 0, reg_00.raw);
  1817. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1818. /*
  1819. * Sanity check
  1820. */
  1821. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1822. reg_00.raw = io_apic_read(apic_id, 0);
  1823. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1824. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1825. printk("could not set ID!\n");
  1826. else
  1827. apic_printk(APIC_VERBOSE, " ok.\n");
  1828. }
  1829. }
  1830. #endif
  1831. int no_timer_check __initdata;
  1832. static int __init notimercheck(char *s)
  1833. {
  1834. no_timer_check = 1;
  1835. return 1;
  1836. }
  1837. __setup("no_timer_check", notimercheck);
  1838. /*
  1839. * There is a nasty bug in some older SMP boards, their mptable lies
  1840. * about the timer IRQ. We do the following to work around the situation:
  1841. *
  1842. * - timer IRQ defaults to IO-APIC IRQ
  1843. * - if this function detects that timer IRQs are defunct, then we fall
  1844. * back to ISA timer IRQs
  1845. */
  1846. static int __init timer_irq_works(void)
  1847. {
  1848. unsigned long t1 = jiffies;
  1849. unsigned long flags;
  1850. if (no_timer_check)
  1851. return 1;
  1852. local_save_flags(flags);
  1853. local_irq_enable();
  1854. /* Let ten ticks pass... */
  1855. mdelay((10 * 1000) / HZ);
  1856. local_irq_restore(flags);
  1857. /*
  1858. * Expect a few ticks at least, to be sure some possible
  1859. * glue logic does not lock up after one or two first
  1860. * ticks in a non-ExtINT mode. Also the local APIC
  1861. * might have cached one ExtINT interrupt. Finally, at
  1862. * least one tick may be lost due to delays.
  1863. */
  1864. /* jiffies wrap? */
  1865. if (time_after(jiffies, t1 + 4))
  1866. return 1;
  1867. return 0;
  1868. }
  1869. /*
  1870. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1871. * number of pending IRQ events unhandled. These cases are very rare,
  1872. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1873. * better to do it this way as thus we do not have to be aware of
  1874. * 'pending' interrupts in the IRQ path, except at this point.
  1875. */
  1876. /*
  1877. * Edge triggered needs to resend any interrupt
  1878. * that was delayed but this is now handled in the device
  1879. * independent code.
  1880. */
  1881. /*
  1882. * Starting up a edge-triggered IO-APIC interrupt is
  1883. * nasty - we need to make sure that we get the edge.
  1884. * If it is already asserted for some reason, we need
  1885. * return 1 to indicate that is was pending.
  1886. *
  1887. * This is not complete - we should be able to fake
  1888. * an edge even if it isn't on the 8259A...
  1889. */
  1890. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1891. {
  1892. int was_pending = 0, irq = data->irq;
  1893. unsigned long flags;
  1894. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1895. if (irq < legacy_pic->nr_legacy_irqs) {
  1896. legacy_pic->mask(irq);
  1897. if (legacy_pic->irq_pending(irq))
  1898. was_pending = 1;
  1899. }
  1900. __unmask_ioapic(data->chip_data);
  1901. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1902. return was_pending;
  1903. }
  1904. static int ioapic_retrigger_irq(struct irq_data *data)
  1905. {
  1906. struct irq_cfg *cfg = data->chip_data;
  1907. unsigned long flags;
  1908. raw_spin_lock_irqsave(&vector_lock, flags);
  1909. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1910. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1911. return 1;
  1912. }
  1913. /*
  1914. * Level and edge triggered IO-APIC interrupts need different handling,
  1915. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1916. * handled with the level-triggered descriptor, but that one has slightly
  1917. * more overhead. Level-triggered interrupts cannot be handled with the
  1918. * edge-triggered handler, without risking IRQ storms and other ugly
  1919. * races.
  1920. */
  1921. #ifdef CONFIG_SMP
  1922. void send_cleanup_vector(struct irq_cfg *cfg)
  1923. {
  1924. cpumask_var_t cleanup_mask;
  1925. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1926. unsigned int i;
  1927. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1928. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1929. } else {
  1930. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1931. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1932. free_cpumask_var(cleanup_mask);
  1933. }
  1934. cfg->move_in_progress = 0;
  1935. }
  1936. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1937. {
  1938. int apic, pin;
  1939. struct irq_pin_list *entry;
  1940. u8 vector = cfg->vector;
  1941. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1942. unsigned int reg;
  1943. apic = entry->apic;
  1944. pin = entry->pin;
  1945. /*
  1946. * With interrupt-remapping, destination information comes
  1947. * from interrupt-remapping table entry.
  1948. */
  1949. if (!irq_remapped(irq))
  1950. io_apic_write(apic, 0x11 + pin*2, dest);
  1951. reg = io_apic_read(apic, 0x10 + pin*2);
  1952. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1953. reg |= vector;
  1954. io_apic_modify(apic, 0x10 + pin*2, reg);
  1955. }
  1956. }
  1957. /*
  1958. * Either sets data->affinity to a valid value, and returns
  1959. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1960. * leaves data->affinity untouched.
  1961. */
  1962. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1963. unsigned int *dest_id)
  1964. {
  1965. struct irq_cfg *cfg = data->chip_data;
  1966. if (!cpumask_intersects(mask, cpu_online_mask))
  1967. return -1;
  1968. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1969. return -1;
  1970. cpumask_copy(data->affinity, mask);
  1971. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1972. return 0;
  1973. }
  1974. static int
  1975. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1976. bool force)
  1977. {
  1978. unsigned int dest, irq = data->irq;
  1979. unsigned long flags;
  1980. int ret;
  1981. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1982. ret = __ioapic_set_affinity(data, mask, &dest);
  1983. if (!ret) {
  1984. /* Only the high 8 bits are valid. */
  1985. dest = SET_APIC_LOGICAL_ID(dest);
  1986. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1987. }
  1988. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1989. return ret;
  1990. }
  1991. #ifdef CONFIG_INTR_REMAP
  1992. /*
  1993. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1994. *
  1995. * For both level and edge triggered, irq migration is a simple atomic
  1996. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1997. *
  1998. * For level triggered, we eliminate the io-apic RTE modification (with the
  1999. * updated vector information), by using a virtual vector (io-apic pin number).
  2000. * Real vector that is used for interrupting cpu will be coming from
  2001. * the interrupt-remapping table entry.
  2002. */
  2003. static int
  2004. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2005. bool force)
  2006. {
  2007. struct irq_cfg *cfg = data->chip_data;
  2008. unsigned int dest, irq = data->irq;
  2009. struct irte irte;
  2010. if (!cpumask_intersects(mask, cpu_online_mask))
  2011. return -EINVAL;
  2012. if (get_irte(irq, &irte))
  2013. return -EBUSY;
  2014. if (assign_irq_vector(irq, cfg, mask))
  2015. return -EBUSY;
  2016. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2017. irte.vector = cfg->vector;
  2018. irte.dest_id = IRTE_DEST(dest);
  2019. /*
  2020. * Modified the IRTE and flushes the Interrupt entry cache.
  2021. */
  2022. modify_irte(irq, &irte);
  2023. if (cfg->move_in_progress)
  2024. send_cleanup_vector(cfg);
  2025. cpumask_copy(data->affinity, mask);
  2026. return 0;
  2027. }
  2028. #else
  2029. static inline int
  2030. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2031. bool force)
  2032. {
  2033. return 0;
  2034. }
  2035. #endif
  2036. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2037. {
  2038. unsigned vector, me;
  2039. ack_APIC_irq();
  2040. exit_idle();
  2041. irq_enter();
  2042. me = smp_processor_id();
  2043. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2044. unsigned int irq;
  2045. unsigned int irr;
  2046. struct irq_desc *desc;
  2047. struct irq_cfg *cfg;
  2048. irq = __get_cpu_var(vector_irq)[vector];
  2049. if (irq == -1)
  2050. continue;
  2051. desc = irq_to_desc(irq);
  2052. if (!desc)
  2053. continue;
  2054. cfg = irq_cfg(irq);
  2055. raw_spin_lock(&desc->lock);
  2056. /*
  2057. * Check if the irq migration is in progress. If so, we
  2058. * haven't received the cleanup request yet for this irq.
  2059. */
  2060. if (cfg->move_in_progress)
  2061. goto unlock;
  2062. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2063. goto unlock;
  2064. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2065. /*
  2066. * Check if the vector that needs to be cleanedup is
  2067. * registered at the cpu's IRR. If so, then this is not
  2068. * the best time to clean it up. Lets clean it up in the
  2069. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2070. * to myself.
  2071. */
  2072. if (irr & (1 << (vector % 32))) {
  2073. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2074. goto unlock;
  2075. }
  2076. __get_cpu_var(vector_irq)[vector] = -1;
  2077. unlock:
  2078. raw_spin_unlock(&desc->lock);
  2079. }
  2080. irq_exit();
  2081. }
  2082. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2083. {
  2084. unsigned me;
  2085. if (likely(!cfg->move_in_progress))
  2086. return;
  2087. me = smp_processor_id();
  2088. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2089. send_cleanup_vector(cfg);
  2090. }
  2091. static void irq_complete_move(struct irq_cfg *cfg)
  2092. {
  2093. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2094. }
  2095. void irq_force_complete_move(int irq)
  2096. {
  2097. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2098. if (!cfg)
  2099. return;
  2100. __irq_complete_move(cfg, cfg->vector);
  2101. }
  2102. #else
  2103. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2104. #endif
  2105. static void ack_apic_edge(struct irq_data *data)
  2106. {
  2107. irq_complete_move(data->chip_data);
  2108. move_native_irq(data->irq);
  2109. ack_APIC_irq();
  2110. }
  2111. atomic_t irq_mis_count;
  2112. /*
  2113. * IO-APIC versions below 0x20 don't support EOI register.
  2114. * For the record, here is the information about various versions:
  2115. * 0Xh 82489DX
  2116. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2117. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2118. * 30h-FFh Reserved
  2119. *
  2120. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2121. * version as 0x2. This is an error with documentation and these ICH chips
  2122. * use io-apic's of version 0x20.
  2123. *
  2124. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2125. * Otherwise, we simulate the EOI message manually by changing the trigger
  2126. * mode to edge and then back to level, with RTE being masked during this.
  2127. */
  2128. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2129. {
  2130. struct irq_pin_list *entry;
  2131. unsigned long flags;
  2132. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2133. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2134. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2135. /*
  2136. * Intr-remapping uses pin number as the virtual vector
  2137. * in the RTE. Actual vector is programmed in
  2138. * intr-remapping table entry. Hence for the io-apic
  2139. * EOI we use the pin number.
  2140. */
  2141. if (irq_remapped(irq))
  2142. io_apic_eoi(entry->apic, entry->pin);
  2143. else
  2144. io_apic_eoi(entry->apic, cfg->vector);
  2145. } else {
  2146. __mask_and_edge_IO_APIC_irq(entry);
  2147. __unmask_and_level_IO_APIC_irq(entry);
  2148. }
  2149. }
  2150. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2151. }
  2152. static void ack_apic_level(struct irq_data *data)
  2153. {
  2154. struct irq_cfg *cfg = data->chip_data;
  2155. int i, do_unmask_irq = 0, irq = data->irq;
  2156. struct irq_desc *desc = irq_to_desc(irq);
  2157. unsigned long v;
  2158. irq_complete_move(cfg);
  2159. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2160. /* If we are moving the irq we need to mask it */
  2161. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2162. do_unmask_irq = 1;
  2163. mask_ioapic(cfg);
  2164. }
  2165. #endif
  2166. /*
  2167. * It appears there is an erratum which affects at least version 0x11
  2168. * of I/O APIC (that's the 82093AA and cores integrated into various
  2169. * chipsets). Under certain conditions a level-triggered interrupt is
  2170. * erroneously delivered as edge-triggered one but the respective IRR
  2171. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2172. * message but it will never arrive and further interrupts are blocked
  2173. * from the source. The exact reason is so far unknown, but the
  2174. * phenomenon was observed when two consecutive interrupt requests
  2175. * from a given source get delivered to the same CPU and the source is
  2176. * temporarily disabled in between.
  2177. *
  2178. * A workaround is to simulate an EOI message manually. We achieve it
  2179. * by setting the trigger mode to edge and then to level when the edge
  2180. * trigger mode gets detected in the TMR of a local APIC for a
  2181. * level-triggered interrupt. We mask the source for the time of the
  2182. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2183. * The idea is from Manfred Spraul. --macro
  2184. *
  2185. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2186. * any unhandled interrupt on the offlined cpu to the new cpu
  2187. * destination that is handling the corresponding interrupt. This
  2188. * interrupt forwarding is done via IPI's. Hence, in this case also
  2189. * level-triggered io-apic interrupt will be seen as an edge
  2190. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2191. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2192. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2193. * supporting EOI register, we do an explicit EOI to clear the
  2194. * remote IRR and on IO-APIC's which don't have an EOI register,
  2195. * we use the above logic (mask+edge followed by unmask+level) from
  2196. * Manfred Spraul to clear the remote IRR.
  2197. */
  2198. i = cfg->vector;
  2199. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2200. /*
  2201. * We must acknowledge the irq before we move it or the acknowledge will
  2202. * not propagate properly.
  2203. */
  2204. ack_APIC_irq();
  2205. /*
  2206. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2207. * message via io-apic EOI register write or simulating it using
  2208. * mask+edge followed by unnask+level logic) manually when the
  2209. * level triggered interrupt is seen as the edge triggered interrupt
  2210. * at the cpu.
  2211. */
  2212. if (!(v & (1 << (i & 0x1f)))) {
  2213. atomic_inc(&irq_mis_count);
  2214. eoi_ioapic_irq(irq, cfg);
  2215. }
  2216. /* Now we can move and renable the irq */
  2217. if (unlikely(do_unmask_irq)) {
  2218. /* Only migrate the irq if the ack has been received.
  2219. *
  2220. * On rare occasions the broadcast level triggered ack gets
  2221. * delayed going to ioapics, and if we reprogram the
  2222. * vector while Remote IRR is still set the irq will never
  2223. * fire again.
  2224. *
  2225. * To prevent this scenario we read the Remote IRR bit
  2226. * of the ioapic. This has two effects.
  2227. * - On any sane system the read of the ioapic will
  2228. * flush writes (and acks) going to the ioapic from
  2229. * this cpu.
  2230. * - We get to see if the ACK has actually been delivered.
  2231. *
  2232. * Based on failed experiments of reprogramming the
  2233. * ioapic entry from outside of irq context starting
  2234. * with masking the ioapic entry and then polling until
  2235. * Remote IRR was clear before reprogramming the
  2236. * ioapic I don't trust the Remote IRR bit to be
  2237. * completey accurate.
  2238. *
  2239. * However there appears to be no other way to plug
  2240. * this race, so if the Remote IRR bit is not
  2241. * accurate and is causing problems then it is a hardware bug
  2242. * and you can go talk to the chipset vendor about it.
  2243. */
  2244. if (!io_apic_level_ack_pending(cfg))
  2245. move_masked_irq(irq);
  2246. unmask_ioapic(cfg);
  2247. }
  2248. }
  2249. #ifdef CONFIG_INTR_REMAP
  2250. static void ir_ack_apic_edge(struct irq_data *data)
  2251. {
  2252. ack_APIC_irq();
  2253. }
  2254. static void ir_ack_apic_level(struct irq_data *data)
  2255. {
  2256. ack_APIC_irq();
  2257. eoi_ioapic_irq(data->irq, data->chip_data);
  2258. }
  2259. #endif /* CONFIG_INTR_REMAP */
  2260. static struct irq_chip ioapic_chip __read_mostly = {
  2261. .name = "IO-APIC",
  2262. .irq_startup = startup_ioapic_irq,
  2263. .irq_mask = mask_ioapic_irq,
  2264. .irq_unmask = unmask_ioapic_irq,
  2265. .irq_ack = ack_apic_edge,
  2266. .irq_eoi = ack_apic_level,
  2267. #ifdef CONFIG_SMP
  2268. .irq_set_affinity = ioapic_set_affinity,
  2269. #endif
  2270. .irq_retrigger = ioapic_retrigger_irq,
  2271. };
  2272. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2273. .name = "IR-IO-APIC",
  2274. .irq_startup = startup_ioapic_irq,
  2275. .irq_mask = mask_ioapic_irq,
  2276. .irq_unmask = unmask_ioapic_irq,
  2277. #ifdef CONFIG_INTR_REMAP
  2278. .irq_ack = ir_ack_apic_edge,
  2279. .irq_eoi = ir_ack_apic_level,
  2280. #ifdef CONFIG_SMP
  2281. .irq_set_affinity = ir_ioapic_set_affinity,
  2282. #endif
  2283. #endif
  2284. .irq_retrigger = ioapic_retrigger_irq,
  2285. };
  2286. static inline void init_IO_APIC_traps(void)
  2287. {
  2288. int irq;
  2289. struct irq_desc *desc;
  2290. struct irq_cfg *cfg;
  2291. /*
  2292. * NOTE! The local APIC isn't very good at handling
  2293. * multiple interrupts at the same interrupt level.
  2294. * As the interrupt level is determined by taking the
  2295. * vector number and shifting that right by 4, we
  2296. * want to spread these out a bit so that they don't
  2297. * all fall in the same interrupt level.
  2298. *
  2299. * Also, we've got to be careful not to trash gate
  2300. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2301. */
  2302. for_each_irq_desc(irq, desc) {
  2303. cfg = get_irq_desc_chip_data(desc);
  2304. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2305. /*
  2306. * Hmm.. We don't have an entry for this,
  2307. * so default to an old-fashioned 8259
  2308. * interrupt if we can..
  2309. */
  2310. if (irq < legacy_pic->nr_legacy_irqs)
  2311. legacy_pic->make_irq(irq);
  2312. else
  2313. /* Strange. Oh, well.. */
  2314. desc->chip = &no_irq_chip;
  2315. }
  2316. }
  2317. }
  2318. /*
  2319. * The local APIC irq-chip implementation:
  2320. */
  2321. static void mask_lapic_irq(struct irq_data *data)
  2322. {
  2323. unsigned long v;
  2324. v = apic_read(APIC_LVT0);
  2325. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2326. }
  2327. static void unmask_lapic_irq(struct irq_data *data)
  2328. {
  2329. unsigned long v;
  2330. v = apic_read(APIC_LVT0);
  2331. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2332. }
  2333. static void ack_lapic_irq(struct irq_data *data)
  2334. {
  2335. ack_APIC_irq();
  2336. }
  2337. static struct irq_chip lapic_chip __read_mostly = {
  2338. .name = "local-APIC",
  2339. .irq_mask = mask_lapic_irq,
  2340. .irq_unmask = unmask_lapic_irq,
  2341. .irq_ack = ack_lapic_irq,
  2342. };
  2343. static void lapic_register_intr(int irq)
  2344. {
  2345. irq_clear_status_flags(irq, IRQ_LEVEL);
  2346. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2347. "edge");
  2348. }
  2349. static void __init setup_nmi(void)
  2350. {
  2351. /*
  2352. * Dirty trick to enable the NMI watchdog ...
  2353. * We put the 8259A master into AEOI mode and
  2354. * unmask on all local APICs LVT0 as NMI.
  2355. *
  2356. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2357. * is from Maciej W. Rozycki - so we do not have to EOI from
  2358. * the NMI handler or the timer interrupt.
  2359. */
  2360. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2361. enable_NMI_through_LVT0();
  2362. apic_printk(APIC_VERBOSE, " done.\n");
  2363. }
  2364. /*
  2365. * This looks a bit hackish but it's about the only one way of sending
  2366. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2367. * not support the ExtINT mode, unfortunately. We need to send these
  2368. * cycles as some i82489DX-based boards have glue logic that keeps the
  2369. * 8259A interrupt line asserted until INTA. --macro
  2370. */
  2371. static inline void __init unlock_ExtINT_logic(void)
  2372. {
  2373. int apic, pin, i;
  2374. struct IO_APIC_route_entry entry0, entry1;
  2375. unsigned char save_control, save_freq_select;
  2376. pin = find_isa_irq_pin(8, mp_INT);
  2377. if (pin == -1) {
  2378. WARN_ON_ONCE(1);
  2379. return;
  2380. }
  2381. apic = find_isa_irq_apic(8, mp_INT);
  2382. if (apic == -1) {
  2383. WARN_ON_ONCE(1);
  2384. return;
  2385. }
  2386. entry0 = ioapic_read_entry(apic, pin);
  2387. clear_IO_APIC_pin(apic, pin);
  2388. memset(&entry1, 0, sizeof(entry1));
  2389. entry1.dest_mode = 0; /* physical delivery */
  2390. entry1.mask = 0; /* unmask IRQ now */
  2391. entry1.dest = hard_smp_processor_id();
  2392. entry1.delivery_mode = dest_ExtINT;
  2393. entry1.polarity = entry0.polarity;
  2394. entry1.trigger = 0;
  2395. entry1.vector = 0;
  2396. ioapic_write_entry(apic, pin, entry1);
  2397. save_control = CMOS_READ(RTC_CONTROL);
  2398. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2399. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2400. RTC_FREQ_SELECT);
  2401. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2402. i = 100;
  2403. while (i-- > 0) {
  2404. mdelay(10);
  2405. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2406. i -= 10;
  2407. }
  2408. CMOS_WRITE(save_control, RTC_CONTROL);
  2409. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2410. clear_IO_APIC_pin(apic, pin);
  2411. ioapic_write_entry(apic, pin, entry0);
  2412. }
  2413. static int disable_timer_pin_1 __initdata;
  2414. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2415. static int __init disable_timer_pin_setup(char *arg)
  2416. {
  2417. disable_timer_pin_1 = 1;
  2418. return 0;
  2419. }
  2420. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2421. int timer_through_8259 __initdata;
  2422. /*
  2423. * This code may look a bit paranoid, but it's supposed to cooperate with
  2424. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2425. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2426. * fanatically on his truly buggy board.
  2427. *
  2428. * FIXME: really need to revamp this for all platforms.
  2429. */
  2430. static inline void __init check_timer(void)
  2431. {
  2432. struct irq_cfg *cfg = get_irq_chip_data(0);
  2433. int node = cpu_to_node(0);
  2434. int apic1, pin1, apic2, pin2;
  2435. unsigned long flags;
  2436. int no_pin1 = 0;
  2437. local_irq_save(flags);
  2438. /*
  2439. * get/set the timer IRQ vector:
  2440. */
  2441. legacy_pic->mask(0);
  2442. assign_irq_vector(0, cfg, apic->target_cpus());
  2443. /*
  2444. * As IRQ0 is to be enabled in the 8259A, the virtual
  2445. * wire has to be disabled in the local APIC. Also
  2446. * timer interrupts need to be acknowledged manually in
  2447. * the 8259A for the i82489DX when using the NMI
  2448. * watchdog as that APIC treats NMIs as level-triggered.
  2449. * The AEOI mode will finish them in the 8259A
  2450. * automatically.
  2451. */
  2452. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2453. legacy_pic->init(1);
  2454. #ifdef CONFIG_X86_32
  2455. {
  2456. unsigned int ver;
  2457. ver = apic_read(APIC_LVR);
  2458. ver = GET_APIC_VERSION(ver);
  2459. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2460. }
  2461. #endif
  2462. pin1 = find_isa_irq_pin(0, mp_INT);
  2463. apic1 = find_isa_irq_apic(0, mp_INT);
  2464. pin2 = ioapic_i8259.pin;
  2465. apic2 = ioapic_i8259.apic;
  2466. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2467. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2468. cfg->vector, apic1, pin1, apic2, pin2);
  2469. /*
  2470. * Some BIOS writers are clueless and report the ExtINTA
  2471. * I/O APIC input from the cascaded 8259A as the timer
  2472. * interrupt input. So just in case, if only one pin
  2473. * was found above, try it both directly and through the
  2474. * 8259A.
  2475. */
  2476. if (pin1 == -1) {
  2477. if (intr_remapping_enabled)
  2478. panic("BIOS bug: timer not connected to IO-APIC");
  2479. pin1 = pin2;
  2480. apic1 = apic2;
  2481. no_pin1 = 1;
  2482. } else if (pin2 == -1) {
  2483. pin2 = pin1;
  2484. apic2 = apic1;
  2485. }
  2486. if (pin1 != -1) {
  2487. /*
  2488. * Ok, does IRQ0 through the IOAPIC work?
  2489. */
  2490. if (no_pin1) {
  2491. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2492. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2493. } else {
  2494. /* for edge trigger, setup_ioapic_irq already
  2495. * leave it unmasked.
  2496. * so only need to unmask if it is level-trigger
  2497. * do we really have level trigger timer?
  2498. */
  2499. int idx;
  2500. idx = find_irq_entry(apic1, pin1, mp_INT);
  2501. if (idx != -1 && irq_trigger(idx))
  2502. unmask_ioapic(cfg);
  2503. }
  2504. if (timer_irq_works()) {
  2505. if (nmi_watchdog == NMI_IO_APIC) {
  2506. setup_nmi();
  2507. legacy_pic->unmask(0);
  2508. }
  2509. if (disable_timer_pin_1 > 0)
  2510. clear_IO_APIC_pin(0, pin1);
  2511. goto out;
  2512. }
  2513. if (intr_remapping_enabled)
  2514. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2515. local_irq_disable();
  2516. clear_IO_APIC_pin(apic1, pin1);
  2517. if (!no_pin1)
  2518. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2519. "8254 timer not connected to IO-APIC\n");
  2520. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2521. "(IRQ0) through the 8259A ...\n");
  2522. apic_printk(APIC_QUIET, KERN_INFO
  2523. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2524. /*
  2525. * legacy devices should be connected to IO APIC #0
  2526. */
  2527. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2528. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2529. legacy_pic->unmask(0);
  2530. if (timer_irq_works()) {
  2531. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2532. timer_through_8259 = 1;
  2533. if (nmi_watchdog == NMI_IO_APIC) {
  2534. legacy_pic->mask(0);
  2535. setup_nmi();
  2536. legacy_pic->unmask(0);
  2537. }
  2538. goto out;
  2539. }
  2540. /*
  2541. * Cleanup, just in case ...
  2542. */
  2543. local_irq_disable();
  2544. legacy_pic->mask(0);
  2545. clear_IO_APIC_pin(apic2, pin2);
  2546. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2547. }
  2548. if (nmi_watchdog == NMI_IO_APIC) {
  2549. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2550. "through the IO-APIC - disabling NMI Watchdog!\n");
  2551. nmi_watchdog = NMI_NONE;
  2552. }
  2553. #ifdef CONFIG_X86_32
  2554. timer_ack = 0;
  2555. #endif
  2556. apic_printk(APIC_QUIET, KERN_INFO
  2557. "...trying to set up timer as Virtual Wire IRQ...\n");
  2558. lapic_register_intr(0);
  2559. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2560. legacy_pic->unmask(0);
  2561. if (timer_irq_works()) {
  2562. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2563. goto out;
  2564. }
  2565. local_irq_disable();
  2566. legacy_pic->mask(0);
  2567. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2568. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2569. apic_printk(APIC_QUIET, KERN_INFO
  2570. "...trying to set up timer as ExtINT IRQ...\n");
  2571. legacy_pic->init(0);
  2572. legacy_pic->make_irq(0);
  2573. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2574. unlock_ExtINT_logic();
  2575. if (timer_irq_works()) {
  2576. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2577. goto out;
  2578. }
  2579. local_irq_disable();
  2580. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2581. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2582. "report. Then try booting with the 'noapic' option.\n");
  2583. out:
  2584. local_irq_restore(flags);
  2585. }
  2586. /*
  2587. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2588. * to devices. However there may be an I/O APIC pin available for
  2589. * this interrupt regardless. The pin may be left unconnected, but
  2590. * typically it will be reused as an ExtINT cascade interrupt for
  2591. * the master 8259A. In the MPS case such a pin will normally be
  2592. * reported as an ExtINT interrupt in the MP table. With ACPI
  2593. * there is no provision for ExtINT interrupts, and in the absence
  2594. * of an override it would be treated as an ordinary ISA I/O APIC
  2595. * interrupt, that is edge-triggered and unmasked by default. We
  2596. * used to do this, but it caused problems on some systems because
  2597. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2598. * the same ExtINT cascade interrupt to drive the local APIC of the
  2599. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2600. * the I/O APIC in all cases now. No actual device should request
  2601. * it anyway. --macro
  2602. */
  2603. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2604. void __init setup_IO_APIC(void)
  2605. {
  2606. /*
  2607. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2608. */
  2609. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2610. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2611. /*
  2612. * Set up IO-APIC IRQ routing.
  2613. */
  2614. x86_init.mpparse.setup_ioapic_ids();
  2615. sync_Arb_IDs();
  2616. setup_IO_APIC_irqs();
  2617. init_IO_APIC_traps();
  2618. if (legacy_pic->nr_legacy_irqs)
  2619. check_timer();
  2620. }
  2621. /*
  2622. * Called after all the initialization is done. If we didnt find any
  2623. * APIC bugs then we can allow the modify fast path
  2624. */
  2625. static int __init io_apic_bug_finalize(void)
  2626. {
  2627. if (sis_apic_bug == -1)
  2628. sis_apic_bug = 0;
  2629. return 0;
  2630. }
  2631. late_initcall(io_apic_bug_finalize);
  2632. struct sysfs_ioapic_data {
  2633. struct sys_device dev;
  2634. struct IO_APIC_route_entry entry[0];
  2635. };
  2636. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2637. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2638. {
  2639. struct IO_APIC_route_entry *entry;
  2640. struct sysfs_ioapic_data *data;
  2641. int i;
  2642. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2643. entry = data->entry;
  2644. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2645. *entry = ioapic_read_entry(dev->id, i);
  2646. return 0;
  2647. }
  2648. static int ioapic_resume(struct sys_device *dev)
  2649. {
  2650. struct IO_APIC_route_entry *entry;
  2651. struct sysfs_ioapic_data *data;
  2652. unsigned long flags;
  2653. union IO_APIC_reg_00 reg_00;
  2654. int i;
  2655. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2656. entry = data->entry;
  2657. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2658. reg_00.raw = io_apic_read(dev->id, 0);
  2659. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2660. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2661. io_apic_write(dev->id, 0, reg_00.raw);
  2662. }
  2663. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2664. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2665. ioapic_write_entry(dev->id, i, entry[i]);
  2666. return 0;
  2667. }
  2668. static struct sysdev_class ioapic_sysdev_class = {
  2669. .name = "ioapic",
  2670. .suspend = ioapic_suspend,
  2671. .resume = ioapic_resume,
  2672. };
  2673. static int __init ioapic_init_sysfs(void)
  2674. {
  2675. struct sys_device * dev;
  2676. int i, size, error;
  2677. error = sysdev_class_register(&ioapic_sysdev_class);
  2678. if (error)
  2679. return error;
  2680. for (i = 0; i < nr_ioapics; i++ ) {
  2681. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2682. * sizeof(struct IO_APIC_route_entry);
  2683. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2684. if (!mp_ioapic_data[i]) {
  2685. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2686. continue;
  2687. }
  2688. dev = &mp_ioapic_data[i]->dev;
  2689. dev->id = i;
  2690. dev->cls = &ioapic_sysdev_class;
  2691. error = sysdev_register(dev);
  2692. if (error) {
  2693. kfree(mp_ioapic_data[i]);
  2694. mp_ioapic_data[i] = NULL;
  2695. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2696. continue;
  2697. }
  2698. }
  2699. return 0;
  2700. }
  2701. device_initcall(ioapic_init_sysfs);
  2702. /*
  2703. * Dynamic irq allocate and deallocation
  2704. */
  2705. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2706. {
  2707. /* Allocate an unused irq */
  2708. unsigned int irq;
  2709. unsigned int new;
  2710. unsigned long flags;
  2711. struct irq_cfg *cfg_new = NULL;
  2712. struct irq_desc *desc_new = NULL;
  2713. irq = 0;
  2714. if (irq_want < nr_irqs_gsi)
  2715. irq_want = nr_irqs_gsi;
  2716. raw_spin_lock_irqsave(&vector_lock, flags);
  2717. for (new = irq_want; new < nr_irqs; new++) {
  2718. desc_new = irq_to_desc_alloc_node(new, node);
  2719. if (!desc_new) {
  2720. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2721. continue;
  2722. }
  2723. cfg_new = get_irq_desc_chip_data(desc_new);
  2724. if (cfg_new->vector != 0)
  2725. continue;
  2726. desc_new = move_irq_desc(desc_new, node);
  2727. cfg_new = get_irq_desc_chip_data(desc_new);
  2728. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2729. irq = new;
  2730. break;
  2731. }
  2732. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2733. if (irq > 0)
  2734. dynamic_irq_init_keep_chip_data(irq);
  2735. return irq;
  2736. }
  2737. int create_irq(void)
  2738. {
  2739. int node = cpu_to_node(0);
  2740. unsigned int irq_want;
  2741. int irq;
  2742. irq_want = nr_irqs_gsi;
  2743. irq = create_irq_nr(irq_want, node);
  2744. if (irq == 0)
  2745. irq = -1;
  2746. return irq;
  2747. }
  2748. void destroy_irq(unsigned int irq)
  2749. {
  2750. unsigned long flags;
  2751. dynamic_irq_cleanup_keep_chip_data(irq);
  2752. free_irte(irq);
  2753. raw_spin_lock_irqsave(&vector_lock, flags);
  2754. __clear_irq_vector(irq, get_irq_chip_data(irq));
  2755. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2756. }
  2757. /*
  2758. * MSI message composition
  2759. */
  2760. #ifdef CONFIG_PCI_MSI
  2761. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2762. struct msi_msg *msg, u8 hpet_id)
  2763. {
  2764. struct irq_cfg *cfg;
  2765. int err;
  2766. unsigned dest;
  2767. if (disable_apic)
  2768. return -ENXIO;
  2769. cfg = irq_cfg(irq);
  2770. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2771. if (err)
  2772. return err;
  2773. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2774. if (irq_remapped(irq)) {
  2775. struct irte irte;
  2776. int ir_index;
  2777. u16 sub_handle;
  2778. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2779. BUG_ON(ir_index == -1);
  2780. prepare_irte(&irte, cfg->vector, dest);
  2781. /* Set source-id of interrupt request */
  2782. if (pdev)
  2783. set_msi_sid(&irte, pdev);
  2784. else
  2785. set_hpet_sid(&irte, hpet_id);
  2786. modify_irte(irq, &irte);
  2787. msg->address_hi = MSI_ADDR_BASE_HI;
  2788. msg->data = sub_handle;
  2789. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2790. MSI_ADDR_IR_SHV |
  2791. MSI_ADDR_IR_INDEX1(ir_index) |
  2792. MSI_ADDR_IR_INDEX2(ir_index);
  2793. } else {
  2794. if (x2apic_enabled())
  2795. msg->address_hi = MSI_ADDR_BASE_HI |
  2796. MSI_ADDR_EXT_DEST_ID(dest);
  2797. else
  2798. msg->address_hi = MSI_ADDR_BASE_HI;
  2799. msg->address_lo =
  2800. MSI_ADDR_BASE_LO |
  2801. ((apic->irq_dest_mode == 0) ?
  2802. MSI_ADDR_DEST_MODE_PHYSICAL:
  2803. MSI_ADDR_DEST_MODE_LOGICAL) |
  2804. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2805. MSI_ADDR_REDIRECTION_CPU:
  2806. MSI_ADDR_REDIRECTION_LOWPRI) |
  2807. MSI_ADDR_DEST_ID(dest);
  2808. msg->data =
  2809. MSI_DATA_TRIGGER_EDGE |
  2810. MSI_DATA_LEVEL_ASSERT |
  2811. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2812. MSI_DATA_DELIVERY_FIXED:
  2813. MSI_DATA_DELIVERY_LOWPRI) |
  2814. MSI_DATA_VECTOR(cfg->vector);
  2815. }
  2816. return err;
  2817. }
  2818. #ifdef CONFIG_SMP
  2819. static int
  2820. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2821. {
  2822. struct irq_cfg *cfg = data->chip_data;
  2823. struct msi_msg msg;
  2824. unsigned int dest;
  2825. if (__ioapic_set_affinity(data, mask, &dest))
  2826. return -1;
  2827. __get_cached_msi_msg(data->msi_desc, &msg);
  2828. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2829. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2830. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2831. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2832. __write_msi_msg(data->msi_desc, &msg);
  2833. return 0;
  2834. }
  2835. #ifdef CONFIG_INTR_REMAP
  2836. /*
  2837. * Migrate the MSI irq to another cpumask. This migration is
  2838. * done in the process context using interrupt-remapping hardware.
  2839. */
  2840. static int
  2841. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2842. bool force)
  2843. {
  2844. struct irq_cfg *cfg = data->chip_data;
  2845. unsigned int dest, irq = data->irq;
  2846. struct irte irte;
  2847. if (get_irte(irq, &irte))
  2848. return -1;
  2849. if (__ioapic_set_affinity(data, mask, &dest))
  2850. return -1;
  2851. irte.vector = cfg->vector;
  2852. irte.dest_id = IRTE_DEST(dest);
  2853. /*
  2854. * atomically update the IRTE with the new destination and vector.
  2855. */
  2856. modify_irte(irq, &irte);
  2857. /*
  2858. * After this point, all the interrupts will start arriving
  2859. * at the new destination. So, time to cleanup the previous
  2860. * vector allocation.
  2861. */
  2862. if (cfg->move_in_progress)
  2863. send_cleanup_vector(cfg);
  2864. return 0;
  2865. }
  2866. #endif
  2867. #endif /* CONFIG_SMP */
  2868. /*
  2869. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2870. * which implement the MSI or MSI-X Capability Structure.
  2871. */
  2872. static struct irq_chip msi_chip = {
  2873. .name = "PCI-MSI",
  2874. .irq_unmask = unmask_msi_irq,
  2875. .irq_mask = mask_msi_irq,
  2876. .irq_ack = ack_apic_edge,
  2877. #ifdef CONFIG_SMP
  2878. .irq_set_affinity = msi_set_affinity,
  2879. #endif
  2880. .irq_retrigger = ioapic_retrigger_irq,
  2881. };
  2882. static struct irq_chip msi_ir_chip = {
  2883. .name = "IR-PCI-MSI",
  2884. .irq_unmask = unmask_msi_irq,
  2885. .irq_mask = mask_msi_irq,
  2886. #ifdef CONFIG_INTR_REMAP
  2887. .irq_ack = ir_ack_apic_edge,
  2888. #ifdef CONFIG_SMP
  2889. .irq_set_affinity = ir_msi_set_affinity,
  2890. #endif
  2891. #endif
  2892. .irq_retrigger = ioapic_retrigger_irq,
  2893. };
  2894. /*
  2895. * Map the PCI dev to the corresponding remapping hardware unit
  2896. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2897. * in it.
  2898. */
  2899. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2900. {
  2901. struct intel_iommu *iommu;
  2902. int index;
  2903. iommu = map_dev_to_ir(dev);
  2904. if (!iommu) {
  2905. printk(KERN_ERR
  2906. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2907. return -ENOENT;
  2908. }
  2909. index = alloc_irte(iommu, irq, nvec);
  2910. if (index < 0) {
  2911. printk(KERN_ERR
  2912. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2913. pci_name(dev));
  2914. return -ENOSPC;
  2915. }
  2916. return index;
  2917. }
  2918. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2919. {
  2920. struct msi_msg msg;
  2921. int ret;
  2922. ret = msi_compose_msg(dev, irq, &msg, -1);
  2923. if (ret < 0)
  2924. return ret;
  2925. set_irq_msi(irq, msidesc);
  2926. write_msi_msg(irq, &msg);
  2927. if (irq_remapped(irq)) {
  2928. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2929. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2930. } else
  2931. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2932. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2933. return 0;
  2934. }
  2935. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2936. {
  2937. int node, ret, sub_handle, index = 0;
  2938. unsigned int irq, irq_want;
  2939. struct msi_desc *msidesc;
  2940. struct intel_iommu *iommu = NULL;
  2941. /* x86 doesn't support multiple MSI yet */
  2942. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2943. return 1;
  2944. node = dev_to_node(&dev->dev);
  2945. irq_want = nr_irqs_gsi;
  2946. sub_handle = 0;
  2947. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2948. irq = create_irq_nr(irq_want, node);
  2949. if (irq == 0)
  2950. return -1;
  2951. irq_want = irq + 1;
  2952. if (!intr_remapping_enabled)
  2953. goto no_ir;
  2954. if (!sub_handle) {
  2955. /*
  2956. * allocate the consecutive block of IRTE's
  2957. * for 'nvec'
  2958. */
  2959. index = msi_alloc_irte(dev, irq, nvec);
  2960. if (index < 0) {
  2961. ret = index;
  2962. goto error;
  2963. }
  2964. } else {
  2965. iommu = map_dev_to_ir(dev);
  2966. if (!iommu) {
  2967. ret = -ENOENT;
  2968. goto error;
  2969. }
  2970. /*
  2971. * setup the mapping between the irq and the IRTE
  2972. * base index, the sub_handle pointing to the
  2973. * appropriate interrupt remap table entry.
  2974. */
  2975. set_irte_irq(irq, iommu, index, sub_handle);
  2976. }
  2977. no_ir:
  2978. ret = setup_msi_irq(dev, msidesc, irq);
  2979. if (ret < 0)
  2980. goto error;
  2981. sub_handle++;
  2982. }
  2983. return 0;
  2984. error:
  2985. destroy_irq(irq);
  2986. return ret;
  2987. }
  2988. void arch_teardown_msi_irq(unsigned int irq)
  2989. {
  2990. destroy_irq(irq);
  2991. }
  2992. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2993. #ifdef CONFIG_SMP
  2994. static int
  2995. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2996. bool force)
  2997. {
  2998. struct irq_cfg *cfg = data->chip_data;
  2999. unsigned int dest, irq = data->irq;
  3000. struct msi_msg msg;
  3001. if (__ioapic_set_affinity(data, mask, &dest))
  3002. return -1;
  3003. dmar_msi_read(irq, &msg);
  3004. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3005. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3006. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3007. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3008. dmar_msi_write(irq, &msg);
  3009. return 0;
  3010. }
  3011. #endif /* CONFIG_SMP */
  3012. static struct irq_chip dmar_msi_type = {
  3013. .name = "DMAR_MSI",
  3014. .irq_unmask = dmar_msi_unmask,
  3015. .irq_mask = dmar_msi_mask,
  3016. .irq_ack = ack_apic_edge,
  3017. #ifdef CONFIG_SMP
  3018. .irq_set_affinity = dmar_msi_set_affinity,
  3019. #endif
  3020. .irq_retrigger = ioapic_retrigger_irq,
  3021. };
  3022. int arch_setup_dmar_msi(unsigned int irq)
  3023. {
  3024. int ret;
  3025. struct msi_msg msg;
  3026. ret = msi_compose_msg(NULL, irq, &msg, -1);
  3027. if (ret < 0)
  3028. return ret;
  3029. dmar_msi_write(irq, &msg);
  3030. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3031. "edge");
  3032. return 0;
  3033. }
  3034. #endif
  3035. #ifdef CONFIG_HPET_TIMER
  3036. #ifdef CONFIG_SMP
  3037. static int hpet_msi_set_affinity(struct irq_data *data,
  3038. const struct cpumask *mask, bool force)
  3039. {
  3040. struct irq_cfg *cfg = data->chip_data;
  3041. struct msi_msg msg;
  3042. unsigned int dest;
  3043. if (__ioapic_set_affinity(data, mask, &dest))
  3044. return -1;
  3045. hpet_msi_read(data->handler_data, &msg);
  3046. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3047. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3048. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3049. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3050. hpet_msi_write(data->handler_data, &msg);
  3051. return 0;
  3052. }
  3053. #endif /* CONFIG_SMP */
  3054. static struct irq_chip ir_hpet_msi_type = {
  3055. .name = "IR-HPET_MSI",
  3056. .irq_unmask = hpet_msi_unmask,
  3057. .irq_mask = hpet_msi_mask,
  3058. #ifdef CONFIG_INTR_REMAP
  3059. .irq_ack = ir_ack_apic_edge,
  3060. #ifdef CONFIG_SMP
  3061. .irq_set_affinity = ir_msi_set_affinity,
  3062. #endif
  3063. #endif
  3064. .irq_retrigger = ioapic_retrigger_irq,
  3065. };
  3066. static struct irq_chip hpet_msi_type = {
  3067. .name = "HPET_MSI",
  3068. .irq_unmask = hpet_msi_unmask,
  3069. .irq_mask = hpet_msi_mask,
  3070. .irq_ack = ack_apic_edge,
  3071. #ifdef CONFIG_SMP
  3072. .irq_set_affinity = hpet_msi_set_affinity,
  3073. #endif
  3074. .irq_retrigger = ioapic_retrigger_irq,
  3075. };
  3076. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3077. {
  3078. struct msi_msg msg;
  3079. int ret;
  3080. if (intr_remapping_enabled) {
  3081. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3082. int index;
  3083. if (!iommu)
  3084. return -1;
  3085. index = alloc_irte(iommu, irq, 1);
  3086. if (index < 0)
  3087. return -1;
  3088. }
  3089. ret = msi_compose_msg(NULL, irq, &msg, id);
  3090. if (ret < 0)
  3091. return ret;
  3092. hpet_msi_write(get_irq_data(irq), &msg);
  3093. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  3094. if (irq_remapped(irq))
  3095. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3096. handle_edge_irq, "edge");
  3097. else
  3098. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3099. handle_edge_irq, "edge");
  3100. return 0;
  3101. }
  3102. #endif
  3103. #endif /* CONFIG_PCI_MSI */
  3104. /*
  3105. * Hypertransport interrupt support
  3106. */
  3107. #ifdef CONFIG_HT_IRQ
  3108. #ifdef CONFIG_SMP
  3109. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3110. {
  3111. struct ht_irq_msg msg;
  3112. fetch_ht_irq_msg(irq, &msg);
  3113. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3114. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3115. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3116. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3117. write_ht_irq_msg(irq, &msg);
  3118. }
  3119. static int
  3120. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  3121. {
  3122. struct irq_cfg *cfg = data->chip_data;
  3123. unsigned int dest;
  3124. if (__ioapic_set_affinity(data, mask, &dest))
  3125. return -1;
  3126. target_ht_irq(data->irq, dest, cfg->vector);
  3127. return 0;
  3128. }
  3129. #endif
  3130. static struct irq_chip ht_irq_chip = {
  3131. .name = "PCI-HT",
  3132. .irq_mask = mask_ht_irq,
  3133. .irq_unmask = unmask_ht_irq,
  3134. .irq_ack = ack_apic_edge,
  3135. #ifdef CONFIG_SMP
  3136. .irq_set_affinity = ht_set_affinity,
  3137. #endif
  3138. .irq_retrigger = ioapic_retrigger_irq,
  3139. };
  3140. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3141. {
  3142. struct irq_cfg *cfg;
  3143. int err;
  3144. if (disable_apic)
  3145. return -ENXIO;
  3146. cfg = irq_cfg(irq);
  3147. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3148. if (!err) {
  3149. struct ht_irq_msg msg;
  3150. unsigned dest;
  3151. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3152. apic->target_cpus());
  3153. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3154. msg.address_lo =
  3155. HT_IRQ_LOW_BASE |
  3156. HT_IRQ_LOW_DEST_ID(dest) |
  3157. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3158. ((apic->irq_dest_mode == 0) ?
  3159. HT_IRQ_LOW_DM_PHYSICAL :
  3160. HT_IRQ_LOW_DM_LOGICAL) |
  3161. HT_IRQ_LOW_RQEOI_EDGE |
  3162. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3163. HT_IRQ_LOW_MT_FIXED :
  3164. HT_IRQ_LOW_MT_ARBITRATED) |
  3165. HT_IRQ_LOW_IRQ_MASKED;
  3166. write_ht_irq_msg(irq, &msg);
  3167. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3168. handle_edge_irq, "edge");
  3169. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3170. }
  3171. return err;
  3172. }
  3173. #endif /* CONFIG_HT_IRQ */
  3174. int __init io_apic_get_redir_entries (int ioapic)
  3175. {
  3176. union IO_APIC_reg_01 reg_01;
  3177. unsigned long flags;
  3178. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3179. reg_01.raw = io_apic_read(ioapic, 1);
  3180. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3181. /* The register returns the maximum index redir index
  3182. * supported, which is one less than the total number of redir
  3183. * entries.
  3184. */
  3185. return reg_01.bits.entries + 1;
  3186. }
  3187. void __init probe_nr_irqs_gsi(void)
  3188. {
  3189. int nr;
  3190. nr = gsi_top + NR_IRQS_LEGACY;
  3191. if (nr > nr_irqs_gsi)
  3192. nr_irqs_gsi = nr;
  3193. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3194. }
  3195. #ifdef CONFIG_SPARSE_IRQ
  3196. int __init arch_probe_nr_irqs(void)
  3197. {
  3198. int nr;
  3199. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3200. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3201. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3202. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3203. /*
  3204. * for MSI and HT dyn irq
  3205. */
  3206. nr += nr_irqs_gsi * 16;
  3207. #endif
  3208. if (nr < nr_irqs)
  3209. nr_irqs = nr;
  3210. return NR_IRQS_LEGACY;
  3211. }
  3212. #endif
  3213. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3214. struct io_apic_irq_attr *irq_attr)
  3215. {
  3216. struct irq_desc *desc;
  3217. struct irq_cfg *cfg;
  3218. int node;
  3219. int ioapic, pin;
  3220. int trigger, polarity;
  3221. ioapic = irq_attr->ioapic;
  3222. if (!IO_APIC_IRQ(irq)) {
  3223. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3224. ioapic);
  3225. return -EINVAL;
  3226. }
  3227. if (dev)
  3228. node = dev_to_node(dev);
  3229. else
  3230. node = cpu_to_node(0);
  3231. desc = irq_to_desc_alloc_node(irq, node);
  3232. if (!desc) {
  3233. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3234. return 0;
  3235. }
  3236. pin = irq_attr->ioapic_pin;
  3237. trigger = irq_attr->trigger;
  3238. polarity = irq_attr->polarity;
  3239. cfg = get_irq_desc_chip_data(desc);
  3240. /*
  3241. * IRQs < 16 are already in the irq_2_pin[] map
  3242. */
  3243. if (irq >= legacy_pic->nr_legacy_irqs) {
  3244. if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
  3245. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3246. pin, irq);
  3247. return 0;
  3248. }
  3249. }
  3250. setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
  3251. return 0;
  3252. }
  3253. int io_apic_set_pci_routing(struct device *dev, int irq,
  3254. struct io_apic_irq_attr *irq_attr)
  3255. {
  3256. int ioapic, pin;
  3257. /*
  3258. * Avoid pin reprogramming. PRTs typically include entries
  3259. * with redundant pin->gsi mappings (but unique PCI devices);
  3260. * we only program the IOAPIC on the first.
  3261. */
  3262. ioapic = irq_attr->ioapic;
  3263. pin = irq_attr->ioapic_pin;
  3264. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3265. pr_debug("Pin %d-%d already programmed\n",
  3266. mp_ioapics[ioapic].apicid, pin);
  3267. return 0;
  3268. }
  3269. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3270. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3271. }
  3272. u8 __init io_apic_unique_id(u8 id)
  3273. {
  3274. #ifdef CONFIG_X86_32
  3275. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3276. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3277. return io_apic_get_unique_id(nr_ioapics, id);
  3278. else
  3279. return id;
  3280. #else
  3281. int i;
  3282. DECLARE_BITMAP(used, 256);
  3283. bitmap_zero(used, 256);
  3284. for (i = 0; i < nr_ioapics; i++) {
  3285. struct mpc_ioapic *ia = &mp_ioapics[i];
  3286. __set_bit(ia->apicid, used);
  3287. }
  3288. if (!test_bit(id, used))
  3289. return id;
  3290. return find_first_zero_bit(used, 256);
  3291. #endif
  3292. }
  3293. #ifdef CONFIG_X86_32
  3294. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3295. {
  3296. union IO_APIC_reg_00 reg_00;
  3297. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3298. physid_mask_t tmp;
  3299. unsigned long flags;
  3300. int i = 0;
  3301. /*
  3302. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3303. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3304. * supports up to 16 on one shared APIC bus.
  3305. *
  3306. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3307. * advantage of new APIC bus architecture.
  3308. */
  3309. if (physids_empty(apic_id_map))
  3310. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3311. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3312. reg_00.raw = io_apic_read(ioapic, 0);
  3313. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3314. if (apic_id >= get_physical_broadcast()) {
  3315. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3316. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3317. apic_id = reg_00.bits.ID;
  3318. }
  3319. /*
  3320. * Every APIC in a system must have a unique ID or we get lots of nice
  3321. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3322. */
  3323. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3324. for (i = 0; i < get_physical_broadcast(); i++) {
  3325. if (!apic->check_apicid_used(&apic_id_map, i))
  3326. break;
  3327. }
  3328. if (i == get_physical_broadcast())
  3329. panic("Max apic_id exceeded!\n");
  3330. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3331. "trying %d\n", ioapic, apic_id, i);
  3332. apic_id = i;
  3333. }
  3334. apic->apicid_to_cpu_present(apic_id, &tmp);
  3335. physids_or(apic_id_map, apic_id_map, tmp);
  3336. if (reg_00.bits.ID != apic_id) {
  3337. reg_00.bits.ID = apic_id;
  3338. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3339. io_apic_write(ioapic, 0, reg_00.raw);
  3340. reg_00.raw = io_apic_read(ioapic, 0);
  3341. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3342. /* Sanity check */
  3343. if (reg_00.bits.ID != apic_id) {
  3344. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3345. return -1;
  3346. }
  3347. }
  3348. apic_printk(APIC_VERBOSE, KERN_INFO
  3349. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3350. return apic_id;
  3351. }
  3352. #endif
  3353. int __init io_apic_get_version(int ioapic)
  3354. {
  3355. union IO_APIC_reg_01 reg_01;
  3356. unsigned long flags;
  3357. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3358. reg_01.raw = io_apic_read(ioapic, 1);
  3359. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3360. return reg_01.bits.version;
  3361. }
  3362. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3363. {
  3364. int ioapic, pin, idx;
  3365. if (skip_ioapic_setup)
  3366. return -1;
  3367. ioapic = mp_find_ioapic(gsi);
  3368. if (ioapic < 0)
  3369. return -1;
  3370. pin = mp_find_ioapic_pin(ioapic, gsi);
  3371. if (pin < 0)
  3372. return -1;
  3373. idx = find_irq_entry(ioapic, pin, mp_INT);
  3374. if (idx < 0)
  3375. return -1;
  3376. *trigger = irq_trigger(idx);
  3377. *polarity = irq_polarity(idx);
  3378. return 0;
  3379. }
  3380. /*
  3381. * This function currently is only a helper for the i386 smp boot process where
  3382. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3383. * so mask in all cases should simply be apic->target_cpus()
  3384. */
  3385. #ifdef CONFIG_SMP
  3386. void __init setup_ioapic_dest(void)
  3387. {
  3388. int pin, ioapic, irq, irq_entry;
  3389. struct irq_desc *desc;
  3390. const struct cpumask *mask;
  3391. if (skip_ioapic_setup == 1)
  3392. return;
  3393. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3394. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3395. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3396. if (irq_entry == -1)
  3397. continue;
  3398. irq = pin_2_irq(irq_entry, ioapic, pin);
  3399. if ((ioapic > 0) && (irq > 16))
  3400. continue;
  3401. desc = irq_to_desc(irq);
  3402. /*
  3403. * Honour affinities which have been set in early boot
  3404. */
  3405. if (desc->status &
  3406. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3407. mask = desc->irq_data.affinity;
  3408. else
  3409. mask = apic->target_cpus();
  3410. if (intr_remapping_enabled)
  3411. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3412. else
  3413. ioapic_set_affinity(&desc->irq_data, mask, false);
  3414. }
  3415. }
  3416. #endif
  3417. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3418. static struct resource *ioapic_resources;
  3419. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3420. {
  3421. unsigned long n;
  3422. struct resource *res;
  3423. char *mem;
  3424. int i;
  3425. if (nr_ioapics <= 0)
  3426. return NULL;
  3427. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3428. n *= nr_ioapics;
  3429. mem = alloc_bootmem(n);
  3430. res = (void *)mem;
  3431. mem += sizeof(struct resource) * nr_ioapics;
  3432. for (i = 0; i < nr_ioapics; i++) {
  3433. res[i].name = mem;
  3434. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3435. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3436. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3437. }
  3438. ioapic_resources = res;
  3439. return res;
  3440. }
  3441. void __init ioapic_init_mappings(void)
  3442. {
  3443. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3444. struct resource *ioapic_res;
  3445. int i;
  3446. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3447. for (i = 0; i < nr_ioapics; i++) {
  3448. if (smp_found_config) {
  3449. ioapic_phys = mp_ioapics[i].apicaddr;
  3450. #ifdef CONFIG_X86_32
  3451. if (!ioapic_phys) {
  3452. printk(KERN_ERR
  3453. "WARNING: bogus zero IO-APIC "
  3454. "address found in MPTABLE, "
  3455. "disabling IO/APIC support!\n");
  3456. smp_found_config = 0;
  3457. skip_ioapic_setup = 1;
  3458. goto fake_ioapic_page;
  3459. }
  3460. #endif
  3461. } else {
  3462. #ifdef CONFIG_X86_32
  3463. fake_ioapic_page:
  3464. #endif
  3465. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3466. ioapic_phys = __pa(ioapic_phys);
  3467. }
  3468. set_fixmap_nocache(idx, ioapic_phys);
  3469. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3470. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3471. ioapic_phys);
  3472. idx++;
  3473. ioapic_res->start = ioapic_phys;
  3474. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3475. ioapic_res++;
  3476. }
  3477. }
  3478. void __init ioapic_insert_resources(void)
  3479. {
  3480. int i;
  3481. struct resource *r = ioapic_resources;
  3482. if (!r) {
  3483. if (nr_ioapics > 0)
  3484. printk(KERN_ERR
  3485. "IO APIC resources couldn't be allocated.\n");
  3486. return;
  3487. }
  3488. for (i = 0; i < nr_ioapics; i++) {
  3489. insert_resource(&iomem_resource, r);
  3490. r++;
  3491. }
  3492. }
  3493. int mp_find_ioapic(u32 gsi)
  3494. {
  3495. int i = 0;
  3496. /* Find the IOAPIC that manages this GSI. */
  3497. for (i = 0; i < nr_ioapics; i++) {
  3498. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3499. && (gsi <= mp_gsi_routing[i].gsi_end))
  3500. return i;
  3501. }
  3502. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3503. return -1;
  3504. }
  3505. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3506. {
  3507. if (WARN_ON(ioapic == -1))
  3508. return -1;
  3509. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3510. return -1;
  3511. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3512. }
  3513. static int bad_ioapic(unsigned long address)
  3514. {
  3515. if (nr_ioapics >= MAX_IO_APICS) {
  3516. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3517. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3518. return 1;
  3519. }
  3520. if (!address) {
  3521. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3522. " found in table, skipping!\n");
  3523. return 1;
  3524. }
  3525. return 0;
  3526. }
  3527. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3528. {
  3529. int idx = 0;
  3530. int entries;
  3531. if (bad_ioapic(address))
  3532. return;
  3533. idx = nr_ioapics;
  3534. mp_ioapics[idx].type = MP_IOAPIC;
  3535. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3536. mp_ioapics[idx].apicaddr = address;
  3537. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3538. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3539. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3540. /*
  3541. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3542. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3543. */
  3544. entries = io_apic_get_redir_entries(idx);
  3545. mp_gsi_routing[idx].gsi_base = gsi_base;
  3546. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3547. /*
  3548. * The number of IO-APIC IRQ registers (== #pins):
  3549. */
  3550. nr_ioapic_registers[idx] = entries;
  3551. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3552. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3553. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3554. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3555. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3556. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3557. nr_ioapics++;
  3558. }
  3559. /* Enable IOAPIC early just for system timer */
  3560. void __init pre_init_apic_IRQ0(void)
  3561. {
  3562. struct irq_cfg *cfg;
  3563. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3564. #ifndef CONFIG_SMP
  3565. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3566. #endif
  3567. irq_to_desc_alloc_node(0, 0);
  3568. setup_local_APIC();
  3569. cfg = irq_cfg(0);
  3570. add_pin_to_irq_node(cfg, 0, 0, 0);
  3571. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3572. setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
  3573. }