radeon_legacy_encoders.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. DRM_DEBUG("\n");
  47. if (radeon_encoder->enc_priv) {
  48. if (rdev->is_atom_bios) {
  49. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  50. panel_pwr_delay = lvds->panel_pwr_delay;
  51. } else {
  52. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  53. panel_pwr_delay = lvds->panel_pwr_delay;
  54. }
  55. }
  56. switch (mode) {
  57. case DRM_MODE_DPMS_ON:
  58. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  59. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  60. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  61. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  62. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  63. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  64. udelay(1000);
  65. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  66. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  67. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  68. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  69. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  70. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  71. udelay(panel_pwr_delay * 1000);
  72. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  73. break;
  74. case DRM_MODE_DPMS_STANDBY:
  75. case DRM_MODE_DPMS_SUSPEND:
  76. case DRM_MODE_DPMS_OFF:
  77. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  78. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  79. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  80. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  85. break;
  86. }
  87. if (rdev->is_atom_bios)
  88. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  89. else
  90. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  91. }
  92. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  93. {
  94. struct radeon_device *rdev = encoder->dev->dev_private;
  95. if (rdev->is_atom_bios)
  96. radeon_atom_output_lock(encoder, true);
  97. else
  98. radeon_combios_output_lock(encoder, true);
  99. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  100. }
  101. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  102. {
  103. struct radeon_device *rdev = encoder->dev->dev_private;
  104. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  105. if (rdev->is_atom_bios)
  106. radeon_atom_output_lock(encoder, false);
  107. else
  108. radeon_combios_output_lock(encoder, false);
  109. }
  110. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  111. struct drm_display_mode *mode,
  112. struct drm_display_mode *adjusted_mode)
  113. {
  114. struct drm_device *dev = encoder->dev;
  115. struct radeon_device *rdev = dev->dev_private;
  116. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  117. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  118. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  119. DRM_DEBUG("\n");
  120. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  121. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  122. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  123. if ((!rdev->is_atom_bios)) {
  124. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  125. if (lvds) {
  126. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  127. lvds_gen_cntl = lvds->lvds_gen_cntl;
  128. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  129. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  130. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  131. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  132. } else
  133. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  134. } else
  135. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  136. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  137. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  138. RADEON_LVDS_BLON |
  139. RADEON_LVDS_EN |
  140. RADEON_LVDS_RST_FM);
  141. if (ASIC_IS_R300(rdev))
  142. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  143. if (radeon_crtc->crtc_id == 0) {
  144. if (ASIC_IS_R300(rdev)) {
  145. if (radeon_encoder->rmx_type != RMX_OFF)
  146. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  147. } else
  148. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  149. } else {
  150. if (ASIC_IS_R300(rdev))
  151. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  152. else
  153. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  154. }
  155. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  156. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  157. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  158. if (rdev->family == CHIP_RV410)
  159. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  160. if (rdev->is_atom_bios)
  161. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  162. else
  163. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  164. }
  165. static bool radeon_legacy_lvds_mode_fixup(struct drm_encoder *encoder,
  166. struct drm_display_mode *mode,
  167. struct drm_display_mode *adjusted_mode)
  168. {
  169. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  170. /* set the active encoder to connector routing */
  171. radeon_encoder_set_active_device(encoder);
  172. drm_mode_set_crtcinfo(adjusted_mode, 0);
  173. if (radeon_encoder->rmx_type != RMX_OFF)
  174. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  175. return true;
  176. }
  177. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  178. .dpms = radeon_legacy_lvds_dpms,
  179. .mode_fixup = radeon_legacy_lvds_mode_fixup,
  180. .prepare = radeon_legacy_lvds_prepare,
  181. .mode_set = radeon_legacy_lvds_mode_set,
  182. .commit = radeon_legacy_lvds_commit,
  183. .disable = radeon_legacy_encoder_disable,
  184. };
  185. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  186. .destroy = radeon_enc_destroy,
  187. };
  188. static bool radeon_legacy_primary_dac_mode_fixup(struct drm_encoder *encoder,
  189. struct drm_display_mode *mode,
  190. struct drm_display_mode *adjusted_mode)
  191. {
  192. /* set the active encoder to connector routing */
  193. radeon_encoder_set_active_device(encoder);
  194. drm_mode_set_crtcinfo(adjusted_mode, 0);
  195. return true;
  196. }
  197. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  198. {
  199. struct drm_device *dev = encoder->dev;
  200. struct radeon_device *rdev = dev->dev_private;
  201. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  202. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  203. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  204. DRM_DEBUG("\n");
  205. switch (mode) {
  206. case DRM_MODE_DPMS_ON:
  207. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  208. dac_cntl &= ~RADEON_DAC_PDWN;
  209. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  210. RADEON_DAC_PDWN_G |
  211. RADEON_DAC_PDWN_B);
  212. break;
  213. case DRM_MODE_DPMS_STANDBY:
  214. case DRM_MODE_DPMS_SUSPEND:
  215. case DRM_MODE_DPMS_OFF:
  216. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  217. dac_cntl |= RADEON_DAC_PDWN;
  218. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  219. RADEON_DAC_PDWN_G |
  220. RADEON_DAC_PDWN_B);
  221. break;
  222. }
  223. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  224. WREG32(RADEON_DAC_CNTL, dac_cntl);
  225. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  226. if (rdev->is_atom_bios)
  227. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  228. else
  229. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  230. }
  231. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  232. {
  233. struct radeon_device *rdev = encoder->dev->dev_private;
  234. if (rdev->is_atom_bios)
  235. radeon_atom_output_lock(encoder, true);
  236. else
  237. radeon_combios_output_lock(encoder, true);
  238. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  239. }
  240. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  241. {
  242. struct radeon_device *rdev = encoder->dev->dev_private;
  243. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  244. if (rdev->is_atom_bios)
  245. radeon_atom_output_lock(encoder, false);
  246. else
  247. radeon_combios_output_lock(encoder, false);
  248. }
  249. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  250. struct drm_display_mode *mode,
  251. struct drm_display_mode *adjusted_mode)
  252. {
  253. struct drm_device *dev = encoder->dev;
  254. struct radeon_device *rdev = dev->dev_private;
  255. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  256. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  257. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  258. DRM_DEBUG("\n");
  259. if (radeon_crtc->crtc_id == 0) {
  260. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  261. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  262. ~(RADEON_DISP_DAC_SOURCE_MASK);
  263. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  264. } else {
  265. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  266. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  267. }
  268. } else {
  269. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  270. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  271. ~(RADEON_DISP_DAC_SOURCE_MASK);
  272. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  273. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  274. } else {
  275. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  276. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  277. }
  278. }
  279. dac_cntl = (RADEON_DAC_MASK_ALL |
  280. RADEON_DAC_VGA_ADR_EN |
  281. /* TODO 6-bits */
  282. RADEON_DAC_8BIT_EN);
  283. WREG32_P(RADEON_DAC_CNTL,
  284. dac_cntl,
  285. RADEON_DAC_RANGE_CNTL |
  286. RADEON_DAC_BLANKING);
  287. if (radeon_encoder->enc_priv) {
  288. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  289. dac_macro_cntl = p_dac->ps2_pdac_adj;
  290. } else
  291. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  292. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  293. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  294. if (rdev->is_atom_bios)
  295. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  296. else
  297. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  298. }
  299. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  300. struct drm_connector *connector)
  301. {
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  305. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  306. enum drm_connector_status found = connector_status_disconnected;
  307. bool color = true;
  308. /* save the regs we need */
  309. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  310. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  311. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  312. dac_cntl = RREG32(RADEON_DAC_CNTL);
  313. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  314. tmp = vclk_ecp_cntl &
  315. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  316. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  317. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  318. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  319. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  320. RADEON_DAC_FORCE_DATA_EN;
  321. if (color)
  322. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  323. else
  324. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  325. if (ASIC_IS_R300(rdev))
  326. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  327. else
  328. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  329. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  330. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  331. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  332. WREG32(RADEON_DAC_CNTL, tmp);
  333. tmp &= ~(RADEON_DAC_PDWN_R |
  334. RADEON_DAC_PDWN_G |
  335. RADEON_DAC_PDWN_B);
  336. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  337. udelay(2000);
  338. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  339. found = connector_status_connected;
  340. /* restore the regs we used */
  341. WREG32(RADEON_DAC_CNTL, dac_cntl);
  342. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  343. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  344. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  345. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  346. return found;
  347. }
  348. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  349. .dpms = radeon_legacy_primary_dac_dpms,
  350. .mode_fixup = radeon_legacy_primary_dac_mode_fixup,
  351. .prepare = radeon_legacy_primary_dac_prepare,
  352. .mode_set = radeon_legacy_primary_dac_mode_set,
  353. .commit = radeon_legacy_primary_dac_commit,
  354. .detect = radeon_legacy_primary_dac_detect,
  355. .disable = radeon_legacy_encoder_disable,
  356. };
  357. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  358. .destroy = radeon_enc_destroy,
  359. };
  360. static bool radeon_legacy_tmds_int_mode_fixup(struct drm_encoder *encoder,
  361. struct drm_display_mode *mode,
  362. struct drm_display_mode *adjusted_mode)
  363. {
  364. /* set the active encoder to connector routing */
  365. radeon_encoder_set_active_device(encoder);
  366. drm_mode_set_crtcinfo(adjusted_mode, 0);
  367. return true;
  368. }
  369. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  370. {
  371. struct drm_device *dev = encoder->dev;
  372. struct radeon_device *rdev = dev->dev_private;
  373. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  374. DRM_DEBUG("\n");
  375. switch (mode) {
  376. case DRM_MODE_DPMS_ON:
  377. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  378. break;
  379. case DRM_MODE_DPMS_STANDBY:
  380. case DRM_MODE_DPMS_SUSPEND:
  381. case DRM_MODE_DPMS_OFF:
  382. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  383. break;
  384. }
  385. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  386. if (rdev->is_atom_bios)
  387. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  388. else
  389. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  390. }
  391. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  392. {
  393. struct radeon_device *rdev = encoder->dev->dev_private;
  394. if (rdev->is_atom_bios)
  395. radeon_atom_output_lock(encoder, true);
  396. else
  397. radeon_combios_output_lock(encoder, true);
  398. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  399. }
  400. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  401. {
  402. struct radeon_device *rdev = encoder->dev->dev_private;
  403. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  404. if (rdev->is_atom_bios)
  405. radeon_atom_output_lock(encoder, true);
  406. else
  407. radeon_combios_output_lock(encoder, true);
  408. }
  409. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  410. struct drm_display_mode *mode,
  411. struct drm_display_mode *adjusted_mode)
  412. {
  413. struct drm_device *dev = encoder->dev;
  414. struct radeon_device *rdev = dev->dev_private;
  415. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  416. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  417. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  418. int i;
  419. DRM_DEBUG("\n");
  420. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  421. tmp &= 0xfffff;
  422. if (rdev->family == CHIP_RV280) {
  423. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  424. tmp ^= (1 << 22);
  425. tmds_pll_cntl ^= (1 << 22);
  426. }
  427. if (radeon_encoder->enc_priv) {
  428. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  429. for (i = 0; i < 4; i++) {
  430. if (tmds->tmds_pll[i].freq == 0)
  431. break;
  432. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  433. tmp = tmds->tmds_pll[i].value ;
  434. break;
  435. }
  436. }
  437. }
  438. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  439. if (tmp & 0xfff00000)
  440. tmds_pll_cntl = tmp;
  441. else {
  442. tmds_pll_cntl &= 0xfff00000;
  443. tmds_pll_cntl |= tmp;
  444. }
  445. } else
  446. tmds_pll_cntl = tmp;
  447. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  448. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  449. if (rdev->family == CHIP_R200 ||
  450. rdev->family == CHIP_R100 ||
  451. ASIC_IS_R300(rdev))
  452. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  453. else /* RV chips got this bit reversed */
  454. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  455. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  456. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  457. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  458. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  459. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  460. RADEON_FP_DFP_SYNC_SEL |
  461. RADEON_FP_CRT_SYNC_SEL |
  462. RADEON_FP_CRTC_LOCK_8DOT |
  463. RADEON_FP_USE_SHADOW_EN |
  464. RADEON_FP_CRTC_USE_SHADOW_VEND |
  465. RADEON_FP_CRT_SYNC_ALT);
  466. if (1) /* FIXME rgbBits == 8 */
  467. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  468. else
  469. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  470. if (radeon_crtc->crtc_id == 0) {
  471. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  472. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  473. if (radeon_encoder->rmx_type != RMX_OFF)
  474. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  475. else
  476. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  477. } else
  478. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  479. } else {
  480. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  481. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  482. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  483. } else
  484. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  485. }
  486. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  487. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  488. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  489. if (rdev->is_atom_bios)
  490. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  491. else
  492. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  493. }
  494. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  495. .dpms = radeon_legacy_tmds_int_dpms,
  496. .mode_fixup = radeon_legacy_tmds_int_mode_fixup,
  497. .prepare = radeon_legacy_tmds_int_prepare,
  498. .mode_set = radeon_legacy_tmds_int_mode_set,
  499. .commit = radeon_legacy_tmds_int_commit,
  500. .disable = radeon_legacy_encoder_disable,
  501. };
  502. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  503. .destroy = radeon_enc_destroy,
  504. };
  505. static bool radeon_legacy_tmds_ext_mode_fixup(struct drm_encoder *encoder,
  506. struct drm_display_mode *mode,
  507. struct drm_display_mode *adjusted_mode)
  508. {
  509. /* set the active encoder to connector routing */
  510. radeon_encoder_set_active_device(encoder);
  511. drm_mode_set_crtcinfo(adjusted_mode, 0);
  512. return true;
  513. }
  514. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  515. {
  516. struct drm_device *dev = encoder->dev;
  517. struct radeon_device *rdev = dev->dev_private;
  518. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  519. DRM_DEBUG("\n");
  520. switch (mode) {
  521. case DRM_MODE_DPMS_ON:
  522. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  523. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  524. break;
  525. case DRM_MODE_DPMS_STANDBY:
  526. case DRM_MODE_DPMS_SUSPEND:
  527. case DRM_MODE_DPMS_OFF:
  528. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  529. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  530. break;
  531. }
  532. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  533. if (rdev->is_atom_bios)
  534. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  535. else
  536. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  537. }
  538. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  539. {
  540. struct radeon_device *rdev = encoder->dev->dev_private;
  541. if (rdev->is_atom_bios)
  542. radeon_atom_output_lock(encoder, true);
  543. else
  544. radeon_combios_output_lock(encoder, true);
  545. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  546. }
  547. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  548. {
  549. struct radeon_device *rdev = encoder->dev->dev_private;
  550. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  551. if (rdev->is_atom_bios)
  552. radeon_atom_output_lock(encoder, false);
  553. else
  554. radeon_combios_output_lock(encoder, false);
  555. }
  556. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  557. struct drm_display_mode *mode,
  558. struct drm_display_mode *adjusted_mode)
  559. {
  560. struct drm_device *dev = encoder->dev;
  561. struct radeon_device *rdev = dev->dev_private;
  562. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  563. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  564. uint32_t fp2_gen_cntl;
  565. DRM_DEBUG("\n");
  566. if (rdev->is_atom_bios) {
  567. radeon_encoder->pixel_clock = adjusted_mode->clock;
  568. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  569. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  570. } else {
  571. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  572. if (1) /* FIXME rgbBits == 8 */
  573. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  574. else
  575. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  576. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  577. RADEON_FP2_DVO_EN |
  578. RADEON_FP2_DVO_RATE_SEL_SDR);
  579. /* XXX: these are oem specific */
  580. if (ASIC_IS_R300(rdev)) {
  581. if ((dev->pdev->device == 0x4850) &&
  582. (dev->pdev->subsystem_vendor == 0x1028) &&
  583. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  584. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  585. else
  586. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  587. /*if (mode->clock > 165000)
  588. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  589. }
  590. if (!radeon_combios_external_tmds_setup(encoder))
  591. radeon_external_tmds_setup(encoder);
  592. }
  593. if (radeon_crtc->crtc_id == 0) {
  594. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  595. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  596. if (radeon_encoder->rmx_type != RMX_OFF)
  597. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  598. else
  599. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  600. } else
  601. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  602. } else {
  603. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  604. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  605. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  606. } else
  607. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  608. }
  609. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  610. if (rdev->is_atom_bios)
  611. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  612. else
  613. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  614. }
  615. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  616. {
  617. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  618. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  619. if (tmds) {
  620. if (tmds->i2c_bus)
  621. radeon_i2c_destroy(tmds->i2c_bus);
  622. }
  623. kfree(radeon_encoder->enc_priv);
  624. drm_encoder_cleanup(encoder);
  625. kfree(radeon_encoder);
  626. }
  627. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  628. .dpms = radeon_legacy_tmds_ext_dpms,
  629. .mode_fixup = radeon_legacy_tmds_ext_mode_fixup,
  630. .prepare = radeon_legacy_tmds_ext_prepare,
  631. .mode_set = radeon_legacy_tmds_ext_mode_set,
  632. .commit = radeon_legacy_tmds_ext_commit,
  633. .disable = radeon_legacy_encoder_disable,
  634. };
  635. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  636. .destroy = radeon_ext_tmds_enc_destroy,
  637. };
  638. static bool radeon_legacy_tv_dac_mode_fixup(struct drm_encoder *encoder,
  639. struct drm_display_mode *mode,
  640. struct drm_display_mode *adjusted_mode)
  641. {
  642. /* set the active encoder to connector routing */
  643. radeon_encoder_set_active_device(encoder);
  644. drm_mode_set_crtcinfo(adjusted_mode, 0);
  645. return true;
  646. }
  647. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  648. {
  649. struct drm_device *dev = encoder->dev;
  650. struct radeon_device *rdev = dev->dev_private;
  651. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  652. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  653. uint32_t tv_master_cntl = 0;
  654. bool is_tv;
  655. DRM_DEBUG("\n");
  656. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  657. if (rdev->family == CHIP_R200)
  658. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  659. else {
  660. if (is_tv)
  661. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  662. else
  663. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  664. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  665. }
  666. switch (mode) {
  667. case DRM_MODE_DPMS_ON:
  668. if (rdev->family == CHIP_R200) {
  669. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  670. } else {
  671. if (is_tv)
  672. tv_master_cntl |= RADEON_TV_ON;
  673. else
  674. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  675. if (rdev->family == CHIP_R420 ||
  676. rdev->family == CHIP_R423 ||
  677. rdev->family == CHIP_RV410)
  678. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  679. R420_TV_DAC_GDACPD |
  680. R420_TV_DAC_BDACPD |
  681. RADEON_TV_DAC_BGSLEEP);
  682. else
  683. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  684. RADEON_TV_DAC_GDACPD |
  685. RADEON_TV_DAC_BDACPD |
  686. RADEON_TV_DAC_BGSLEEP);
  687. }
  688. break;
  689. case DRM_MODE_DPMS_STANDBY:
  690. case DRM_MODE_DPMS_SUSPEND:
  691. case DRM_MODE_DPMS_OFF:
  692. if (rdev->family == CHIP_R200)
  693. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  694. else {
  695. if (is_tv)
  696. tv_master_cntl &= ~RADEON_TV_ON;
  697. else
  698. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  699. if (rdev->family == CHIP_R420 ||
  700. rdev->family == CHIP_R423 ||
  701. rdev->family == CHIP_RV410)
  702. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  703. R420_TV_DAC_GDACPD |
  704. R420_TV_DAC_BDACPD |
  705. RADEON_TV_DAC_BGSLEEP);
  706. else
  707. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  708. RADEON_TV_DAC_GDACPD |
  709. RADEON_TV_DAC_BDACPD |
  710. RADEON_TV_DAC_BGSLEEP);
  711. }
  712. break;
  713. }
  714. if (rdev->family == CHIP_R200) {
  715. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  716. } else {
  717. if (is_tv)
  718. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  719. else
  720. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  721. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  722. }
  723. if (rdev->is_atom_bios)
  724. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  725. else
  726. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  727. }
  728. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  729. {
  730. struct radeon_device *rdev = encoder->dev->dev_private;
  731. if (rdev->is_atom_bios)
  732. radeon_atom_output_lock(encoder, true);
  733. else
  734. radeon_combios_output_lock(encoder, true);
  735. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  736. }
  737. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  738. {
  739. struct radeon_device *rdev = encoder->dev->dev_private;
  740. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  741. if (rdev->is_atom_bios)
  742. radeon_atom_output_lock(encoder, true);
  743. else
  744. radeon_combios_output_lock(encoder, true);
  745. }
  746. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  747. struct drm_display_mode *mode,
  748. struct drm_display_mode *adjusted_mode)
  749. {
  750. struct drm_device *dev = encoder->dev;
  751. struct radeon_device *rdev = dev->dev_private;
  752. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  753. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  754. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  755. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  756. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  757. bool is_tv = false;
  758. DRM_DEBUG("\n");
  759. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  760. if (rdev->family != CHIP_R200) {
  761. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  762. if (rdev->family == CHIP_R420 ||
  763. rdev->family == CHIP_R423 ||
  764. rdev->family == CHIP_RV410) {
  765. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  766. RADEON_TV_DAC_BGADJ_MASK |
  767. R420_TV_DAC_DACADJ_MASK |
  768. R420_TV_DAC_RDACPD |
  769. R420_TV_DAC_GDACPD |
  770. R420_TV_DAC_BDACPD |
  771. R420_TV_DAC_TVENABLE);
  772. } else {
  773. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  774. RADEON_TV_DAC_BGADJ_MASK |
  775. RADEON_TV_DAC_DACADJ_MASK |
  776. RADEON_TV_DAC_RDACPD |
  777. RADEON_TV_DAC_GDACPD |
  778. RADEON_TV_DAC_BDACPD);
  779. }
  780. /* FIXME TV */
  781. if (tv_dac) {
  782. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  783. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  784. RADEON_TV_DAC_NHOLD |
  785. RADEON_TV_DAC_STD_PS2 |
  786. tv_dac->ps2_tvdac_adj);
  787. } else
  788. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  789. RADEON_TV_DAC_NHOLD |
  790. RADEON_TV_DAC_STD_PS2);
  791. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  792. }
  793. if (ASIC_IS_R300(rdev)) {
  794. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  795. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  796. }
  797. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  798. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  799. else
  800. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  801. if (rdev->family == CHIP_R200)
  802. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  803. if (is_tv) {
  804. uint32_t dac_cntl;
  805. dac_cntl = RREG32(RADEON_DAC_CNTL);
  806. dac_cntl &= ~RADEON_DAC_TVO_EN;
  807. WREG32(RADEON_DAC_CNTL, dac_cntl);
  808. if (ASIC_IS_R300(rdev))
  809. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  810. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  811. if (radeon_crtc->crtc_id == 0) {
  812. if (ASIC_IS_R300(rdev)) {
  813. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  814. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  815. RADEON_DISP_TV_SOURCE_CRTC);
  816. }
  817. if (rdev->family >= CHIP_R200) {
  818. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  819. } else {
  820. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  821. }
  822. } else {
  823. if (ASIC_IS_R300(rdev)) {
  824. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  825. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  826. }
  827. if (rdev->family >= CHIP_R200) {
  828. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  829. } else {
  830. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  831. }
  832. }
  833. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  834. } else {
  835. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  836. if (radeon_crtc->crtc_id == 0) {
  837. if (ASIC_IS_R300(rdev)) {
  838. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  839. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  840. } else if (rdev->family == CHIP_R200) {
  841. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  842. RADEON_FP2_DVO_RATE_SEL_SDR);
  843. } else
  844. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  845. } else {
  846. if (ASIC_IS_R300(rdev)) {
  847. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  848. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  849. } else if (rdev->family == CHIP_R200) {
  850. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  851. RADEON_FP2_DVO_RATE_SEL_SDR);
  852. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  853. } else
  854. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  855. }
  856. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  857. }
  858. if (ASIC_IS_R300(rdev)) {
  859. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  860. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  861. }
  862. if (rdev->family >= CHIP_R200)
  863. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  864. else
  865. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  866. if (rdev->family == CHIP_R200)
  867. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  868. if (is_tv)
  869. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  870. if (rdev->is_atom_bios)
  871. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  872. else
  873. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  874. }
  875. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  876. struct drm_connector *connector)
  877. {
  878. struct drm_device *dev = encoder->dev;
  879. struct radeon_device *rdev = dev->dev_private;
  880. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  881. uint32_t disp_output_cntl, gpiopad_a, tmp;
  882. bool found = false;
  883. /* save regs needed */
  884. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  885. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  886. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  887. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  888. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  889. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  890. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  891. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  892. WREG32(RADEON_CRTC2_GEN_CNTL,
  893. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  894. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  895. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  896. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  897. WREG32(RADEON_DAC_EXT_CNTL,
  898. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  899. RADEON_DAC2_FORCE_DATA_EN |
  900. RADEON_DAC_FORCE_DATA_SEL_RGB |
  901. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  902. WREG32(RADEON_TV_DAC_CNTL,
  903. RADEON_TV_DAC_STD_NTSC |
  904. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  905. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  906. RREG32(RADEON_TV_DAC_CNTL);
  907. mdelay(4);
  908. WREG32(RADEON_TV_DAC_CNTL,
  909. RADEON_TV_DAC_NBLANK |
  910. RADEON_TV_DAC_NHOLD |
  911. RADEON_TV_MONITOR_DETECT_EN |
  912. RADEON_TV_DAC_STD_NTSC |
  913. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  914. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  915. RREG32(RADEON_TV_DAC_CNTL);
  916. mdelay(6);
  917. tmp = RREG32(RADEON_TV_DAC_CNTL);
  918. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  919. found = true;
  920. DRM_DEBUG("S-video TV connection detected\n");
  921. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  922. found = true;
  923. DRM_DEBUG("Composite TV connection detected\n");
  924. }
  925. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  926. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  927. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  928. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  929. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  930. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  931. return found;
  932. }
  933. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  934. struct drm_connector *connector)
  935. {
  936. struct drm_device *dev = encoder->dev;
  937. struct radeon_device *rdev = dev->dev_private;
  938. uint32_t tv_dac_cntl, dac_cntl2;
  939. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  940. bool found = false;
  941. if (ASIC_IS_R300(rdev))
  942. return r300_legacy_tv_detect(encoder, connector);
  943. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  944. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  945. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  946. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  947. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  948. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  949. WREG32(RADEON_DAC_CNTL2, tmp);
  950. tmp = tv_master_cntl | RADEON_TV_ON;
  951. tmp &= ~(RADEON_TV_ASYNC_RST |
  952. RADEON_RESTART_PHASE_FIX |
  953. RADEON_CRT_FIFO_CE_EN |
  954. RADEON_TV_FIFO_CE_EN |
  955. RADEON_RE_SYNC_NOW_SEL_MASK);
  956. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  957. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  958. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  959. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  960. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  961. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  962. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  963. else
  964. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  965. WREG32(RADEON_TV_DAC_CNTL, tmp);
  966. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  967. RADEON_RED_MX_FORCE_DAC_DATA |
  968. RADEON_GRN_MX_FORCE_DAC_DATA |
  969. RADEON_BLU_MX_FORCE_DAC_DATA |
  970. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  971. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  972. mdelay(3);
  973. tmp = RREG32(RADEON_TV_DAC_CNTL);
  974. if (tmp & RADEON_TV_DAC_GDACDET) {
  975. found = true;
  976. DRM_DEBUG("S-video TV connection detected\n");
  977. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  978. found = true;
  979. DRM_DEBUG("Composite TV connection detected\n");
  980. }
  981. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  982. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  983. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  984. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  985. return found;
  986. }
  987. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  988. struct drm_connector *connector)
  989. {
  990. struct drm_device *dev = encoder->dev;
  991. struct radeon_device *rdev = dev->dev_private;
  992. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  993. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  994. enum drm_connector_status found = connector_status_disconnected;
  995. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  996. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  997. bool color = true;
  998. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  999. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1000. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1001. bool tv_detect;
  1002. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1003. return connector_status_disconnected;
  1004. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1005. if (tv_detect && tv_dac)
  1006. found = connector_status_connected;
  1007. return found;
  1008. }
  1009. /* don't probe if the encoder is being used for something else not CRT related */
  1010. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1011. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1012. return connector_status_disconnected;
  1013. }
  1014. /* save the regs we need */
  1015. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1016. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1017. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1018. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1019. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1020. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1021. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1022. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1023. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1024. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1025. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1026. if (ASIC_IS_R300(rdev))
  1027. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1028. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1029. tmp |= RADEON_CRTC2_CRT2_ON |
  1030. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1031. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1032. if (ASIC_IS_R300(rdev)) {
  1033. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1034. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1035. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1036. } else {
  1037. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1038. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1039. }
  1040. tmp = RADEON_TV_DAC_NBLANK |
  1041. RADEON_TV_DAC_NHOLD |
  1042. RADEON_TV_MONITOR_DETECT_EN |
  1043. RADEON_TV_DAC_STD_PS2;
  1044. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1045. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1046. RADEON_DAC2_FORCE_DATA_EN;
  1047. if (color)
  1048. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1049. else
  1050. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1051. if (ASIC_IS_R300(rdev))
  1052. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1053. else
  1054. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1055. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1056. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1057. WREG32(RADEON_DAC_CNTL2, tmp);
  1058. udelay(10000);
  1059. if (ASIC_IS_R300(rdev)) {
  1060. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1061. found = connector_status_connected;
  1062. } else {
  1063. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1064. found = connector_status_connected;
  1065. }
  1066. /* restore regs we used */
  1067. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1068. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1069. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1070. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1071. if (ASIC_IS_R300(rdev)) {
  1072. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1073. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1074. } else {
  1075. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1076. }
  1077. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1078. return found;
  1079. }
  1080. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1081. .dpms = radeon_legacy_tv_dac_dpms,
  1082. .mode_fixup = radeon_legacy_tv_dac_mode_fixup,
  1083. .prepare = radeon_legacy_tv_dac_prepare,
  1084. .mode_set = radeon_legacy_tv_dac_mode_set,
  1085. .commit = radeon_legacy_tv_dac_commit,
  1086. .detect = radeon_legacy_tv_dac_detect,
  1087. .disable = radeon_legacy_encoder_disable,
  1088. };
  1089. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1090. .destroy = radeon_enc_destroy,
  1091. };
  1092. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1093. {
  1094. struct drm_device *dev = encoder->base.dev;
  1095. struct radeon_device *rdev = dev->dev_private;
  1096. struct radeon_encoder_int_tmds *tmds = NULL;
  1097. bool ret;
  1098. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1099. if (!tmds)
  1100. return NULL;
  1101. if (rdev->is_atom_bios)
  1102. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1103. else
  1104. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1105. if (ret == false)
  1106. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1107. return tmds;
  1108. }
  1109. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1110. {
  1111. struct drm_device *dev = encoder->base.dev;
  1112. struct radeon_device *rdev = dev->dev_private;
  1113. struct radeon_encoder_ext_tmds *tmds = NULL;
  1114. bool ret;
  1115. if (rdev->is_atom_bios)
  1116. return NULL;
  1117. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1118. if (!tmds)
  1119. return NULL;
  1120. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1121. if (ret == false)
  1122. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1123. return tmds;
  1124. }
  1125. void
  1126. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1127. {
  1128. struct radeon_device *rdev = dev->dev_private;
  1129. struct drm_encoder *encoder;
  1130. struct radeon_encoder *radeon_encoder;
  1131. /* see if we already added it */
  1132. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1133. radeon_encoder = to_radeon_encoder(encoder);
  1134. if (radeon_encoder->encoder_id == encoder_id) {
  1135. radeon_encoder->devices |= supported_device;
  1136. return;
  1137. }
  1138. }
  1139. /* add a new one */
  1140. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1141. if (!radeon_encoder)
  1142. return;
  1143. encoder = &radeon_encoder->base;
  1144. if (rdev->flags & RADEON_SINGLE_CRTC)
  1145. encoder->possible_crtcs = 0x1;
  1146. else
  1147. encoder->possible_crtcs = 0x3;
  1148. encoder->possible_clones = 0;
  1149. radeon_encoder->enc_priv = NULL;
  1150. radeon_encoder->encoder_id = encoder_id;
  1151. radeon_encoder->devices = supported_device;
  1152. radeon_encoder->rmx_type = RMX_OFF;
  1153. switch (radeon_encoder->encoder_id) {
  1154. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1155. encoder->possible_crtcs = 0x1;
  1156. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1157. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1158. if (rdev->is_atom_bios)
  1159. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1160. else
  1161. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1162. radeon_encoder->rmx_type = RMX_FULL;
  1163. break;
  1164. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1165. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1166. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1167. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1168. break;
  1169. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1170. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1171. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1172. if (rdev->is_atom_bios)
  1173. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1174. else
  1175. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1176. break;
  1177. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1178. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1179. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1180. if (rdev->is_atom_bios)
  1181. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1182. else
  1183. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1184. break;
  1185. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1186. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1187. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1188. if (!rdev->is_atom_bios)
  1189. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1190. break;
  1191. }
  1192. }