usb.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. // include/asm-arm/mach-omap/usb.h
  2. #ifndef __ASM_ARCH_OMAP_USB_H
  3. #define __ASM_ARCH_OMAP_USB_H
  4. #include <linux/usb/musb.h>
  5. #include <plat/board.h>
  6. #define OMAP3_HS_USB_PORTS 3
  7. enum ehci_hcd_omap_mode {
  8. EHCI_HCD_OMAP_MODE_UNKNOWN,
  9. EHCI_HCD_OMAP_MODE_PHY,
  10. EHCI_HCD_OMAP_MODE_TLL,
  11. EHCI_HCD_OMAP_MODE_HSIC,
  12. };
  13. enum ohci_omap3_port_mode {
  14. OMAP_OHCI_PORT_MODE_UNUSED,
  15. OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0,
  16. OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM,
  17. OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0,
  18. OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM,
  19. OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0,
  20. OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM,
  21. OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0,
  22. OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM,
  23. OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0,
  24. OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM,
  25. };
  26. struct ehci_hcd_omap_platform_data {
  27. enum ehci_hcd_omap_mode port_mode[OMAP3_HS_USB_PORTS];
  28. unsigned phy_reset:1;
  29. /* have to be valid if phy_reset is true and portx is in phy mode */
  30. int reset_gpio_port[OMAP3_HS_USB_PORTS];
  31. };
  32. struct ohci_hcd_omap_platform_data {
  33. enum ohci_omap3_port_mode port_mode[OMAP3_HS_USB_PORTS];
  34. /* Set this to true for ES2.x silicon */
  35. unsigned es2_compatibility:1;
  36. };
  37. /*-------------------------------------------------------------------------*/
  38. #define OMAP1_OTG_BASE 0xfffb0400
  39. #define OMAP1_UDC_BASE 0xfffb4000
  40. #define OMAP1_OHCI_BASE 0xfffba000
  41. #define OMAP2_OHCI_BASE 0x4805e000
  42. #define OMAP2_UDC_BASE 0x4805e200
  43. #define OMAP2_OTG_BASE 0x4805e300
  44. #ifdef CONFIG_ARCH_OMAP1
  45. #define OTG_BASE OMAP1_OTG_BASE
  46. #define UDC_BASE OMAP1_UDC_BASE
  47. #define OMAP_OHCI_BASE OMAP1_OHCI_BASE
  48. #else
  49. #define OTG_BASE OMAP2_OTG_BASE
  50. #define UDC_BASE OMAP2_UDC_BASE
  51. #define OMAP_OHCI_BASE OMAP2_OHCI_BASE
  52. struct omap_musb_board_data {
  53. u8 interface_type;
  54. u8 mode;
  55. u16 power;
  56. unsigned extvbus:1;
  57. void (*set_phy_power)(u8 on);
  58. void (*clear_irq)(void);
  59. void (*set_mode)(u8 mode);
  60. void (*reset)(void);
  61. };
  62. enum musb_interface {MUSB_INTERFACE_ULPI, MUSB_INTERFACE_UTMI};
  63. extern void usb_musb_init(struct omap_musb_board_data *board_data);
  64. extern void usb_ehci_init(const struct ehci_hcd_omap_platform_data *pdata);
  65. extern void usb_ohci_init(const struct ohci_hcd_omap_platform_data *pdata);
  66. extern int omap4430_phy_power(struct device *dev, int ID, int on);
  67. extern int omap4430_phy_set_clk(struct device *dev, int on);
  68. extern int omap4430_phy_init(struct device *dev);
  69. extern int omap4430_phy_exit(struct device *dev);
  70. #endif
  71. extern void am35x_musb_reset(void);
  72. extern void am35x_musb_phy_power(u8 on);
  73. extern void am35x_musb_clear_irq(void);
  74. extern void am35x_musb_set_mode(u8 musb_mode);
  75. /*
  76. * FIXME correct answer depends on hmc_mode,
  77. * as does (on omap1) any nonzero value for config->otg port number
  78. */
  79. #ifdef CONFIG_USB_GADGET_OMAP
  80. #define is_usb0_device(config) 1
  81. #else
  82. #define is_usb0_device(config) 0
  83. #endif
  84. void omap_otg_init(struct omap_usb_config *config);
  85. #if defined(CONFIG_USB) || defined(CONFIG_USB_MODULE)
  86. void omap1_usb_init(struct omap_usb_config *pdata);
  87. #else
  88. static inline void omap1_usb_init(struct omap_usb_config *pdata)
  89. {
  90. }
  91. #endif
  92. #if defined(CONFIG_ARCH_OMAP_OTG) || defined(CONFIG_ARCH_OMAP_OTG_MODULE)
  93. void omap2_usbfs_init(struct omap_usb_config *pdata);
  94. #else
  95. static inline void omap2_usbfs_init(struct omap_usb_config *pdata)
  96. {
  97. }
  98. #endif
  99. /*-------------------------------------------------------------------------*/
  100. /*
  101. * OTG and transceiver registers, for OMAPs starting with ARM926
  102. */
  103. #define OTG_REV (OTG_BASE + 0x00)
  104. #define OTG_SYSCON_1 (OTG_BASE + 0x04)
  105. # define USB2_TRX_MODE(w) (((w)>>24)&0x07)
  106. # define USB1_TRX_MODE(w) (((w)>>20)&0x07)
  107. # define USB0_TRX_MODE(w) (((w)>>16)&0x07)
  108. # define OTG_IDLE_EN (1 << 15)
  109. # define HST_IDLE_EN (1 << 14)
  110. # define DEV_IDLE_EN (1 << 13)
  111. # define OTG_RESET_DONE (1 << 2)
  112. # define OTG_SOFT_RESET (1 << 1)
  113. #define OTG_SYSCON_2 (OTG_BASE + 0x08)
  114. # define OTG_EN (1 << 31)
  115. # define USBX_SYNCHRO (1 << 30)
  116. # define OTG_MST16 (1 << 29)
  117. # define SRP_GPDATA (1 << 28)
  118. # define SRP_GPDVBUS (1 << 27)
  119. # define SRP_GPUVBUS(w) (((w)>>24)&0x07)
  120. # define A_WAIT_VRISE(w) (((w)>>20)&0x07)
  121. # define B_ASE_BRST(w) (((w)>>16)&0x07)
  122. # define SRP_DPW (1 << 14)
  123. # define SRP_DATA (1 << 13)
  124. # define SRP_VBUS (1 << 12)
  125. # define OTG_PADEN (1 << 10)
  126. # define HMC_PADEN (1 << 9)
  127. # define UHOST_EN (1 << 8)
  128. # define HMC_TLLSPEED (1 << 7)
  129. # define HMC_TLLATTACH (1 << 6)
  130. # define OTG_HMC(w) (((w)>>0)&0x3f)
  131. #define OTG_CTRL (OTG_BASE + 0x0c)
  132. # define OTG_USB2_EN (1 << 29)
  133. # define OTG_USB2_DP (1 << 28)
  134. # define OTG_USB2_DM (1 << 27)
  135. # define OTG_USB1_EN (1 << 26)
  136. # define OTG_USB1_DP (1 << 25)
  137. # define OTG_USB1_DM (1 << 24)
  138. # define OTG_USB0_EN (1 << 23)
  139. # define OTG_USB0_DP (1 << 22)
  140. # define OTG_USB0_DM (1 << 21)
  141. # define OTG_ASESSVLD (1 << 20)
  142. # define OTG_BSESSEND (1 << 19)
  143. # define OTG_BSESSVLD (1 << 18)
  144. # define OTG_VBUSVLD (1 << 17)
  145. # define OTG_ID (1 << 16)
  146. # define OTG_DRIVER_SEL (1 << 15)
  147. # define OTG_A_SETB_HNPEN (1 << 12)
  148. # define OTG_A_BUSREQ (1 << 11)
  149. # define OTG_B_HNPEN (1 << 9)
  150. # define OTG_B_BUSREQ (1 << 8)
  151. # define OTG_BUSDROP (1 << 7)
  152. # define OTG_PULLDOWN (1 << 5)
  153. # define OTG_PULLUP (1 << 4)
  154. # define OTG_DRV_VBUS (1 << 3)
  155. # define OTG_PD_VBUS (1 << 2)
  156. # define OTG_PU_VBUS (1 << 1)
  157. # define OTG_PU_ID (1 << 0)
  158. #define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
  159. # define DRIVER_SWITCH (1 << 15)
  160. # define A_VBUS_ERR (1 << 13)
  161. # define A_REQ_TMROUT (1 << 12)
  162. # define A_SRP_DETECT (1 << 11)
  163. # define B_HNP_FAIL (1 << 10)
  164. # define B_SRP_TMROUT (1 << 9)
  165. # define B_SRP_DONE (1 << 8)
  166. # define B_SRP_STARTED (1 << 7)
  167. # define OPRT_CHG (1 << 0)
  168. #define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
  169. // same bits as in IRQ_EN
  170. #define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
  171. # define OTGVPD (1 << 14)
  172. # define OTGVPU (1 << 13)
  173. # define OTGPUID (1 << 12)
  174. # define USB2VDR (1 << 10)
  175. # define USB2PDEN (1 << 9)
  176. # define USB2PUEN (1 << 8)
  177. # define USB1VDR (1 << 6)
  178. # define USB1PDEN (1 << 5)
  179. # define USB1PUEN (1 << 4)
  180. # define USB0VDR (1 << 2)
  181. # define USB0PDEN (1 << 1)
  182. # define USB0PUEN (1 << 0)
  183. #define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
  184. #define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
  185. /*-------------------------------------------------------------------------*/
  186. /* OMAP1 */
  187. #define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
  188. # define CONF_USB2_UNI_R (1 << 8)
  189. # define CONF_USB1_UNI_R (1 << 7)
  190. # define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
  191. # define CONF_USB0_ISOLATE_R (1 << 3)
  192. # define CONF_USB_PWRDN_DM_R (1 << 2)
  193. # define CONF_USB_PWRDN_DP_R (1 << 1)
  194. /* OMAP2 */
  195. # define USB_UNIDIR 0x0
  196. # define USB_UNIDIR_TLL 0x1
  197. # define USB_BIDIR 0x2
  198. # define USB_BIDIR_TLL 0x3
  199. # define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
  200. # define USBT2TLL5PI (1 << 17)
  201. # define USB0PUENACTLOI (1 << 16)
  202. # define USBSTANDBYCTRL (1 << 15)
  203. /* AM35x */
  204. /* USB 2.0 PHY Control */
  205. #define CONF2_PHY_GPIOMODE (1 << 23)
  206. #define CONF2_OTGMODE (3 << 14)
  207. #define CONF2_NO_OVERRIDE (0 << 14)
  208. #define CONF2_FORCE_HOST (1 << 14)
  209. #define CONF2_FORCE_DEVICE (2 << 14)
  210. #define CONF2_FORCE_HOST_VBUS_LOW (3 << 14)
  211. #define CONF2_SESENDEN (1 << 13)
  212. #define CONF2_VBDTCTEN (1 << 12)
  213. #define CONF2_REFFREQ_24MHZ (2 << 8)
  214. #define CONF2_REFFREQ_26MHZ (7 << 8)
  215. #define CONF2_REFFREQ_13MHZ (6 << 8)
  216. #define CONF2_REFFREQ (0xf << 8)
  217. #define CONF2_PHYCLKGD (1 << 7)
  218. #define CONF2_VBUSSENSE (1 << 6)
  219. #define CONF2_PHY_PLLON (1 << 5)
  220. #define CONF2_RESET (1 << 4)
  221. #define CONF2_PHYPWRDN (1 << 3)
  222. #define CONF2_OTGPWRDN (1 << 2)
  223. #define CONF2_DATPOL (1 << 1)
  224. #if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_USB)
  225. u32 omap1_usb0_init(unsigned nwires, unsigned is_device);
  226. u32 omap1_usb1_init(unsigned nwires);
  227. u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup);
  228. #else
  229. static inline u32 omap1_usb0_init(unsigned nwires, unsigned is_device)
  230. {
  231. return 0;
  232. }
  233. static inline u32 omap1_usb1_init(unsigned nwires)
  234. {
  235. return 0;
  236. }
  237. static inline u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup)
  238. {
  239. return 0;
  240. }
  241. #endif
  242. #endif /* __ASM_ARCH_OMAP_USB_H */